Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef cs_ac_type e_access;
107
0
#define UNCHANGED CS_AC_INVALID
108
219k
#define READ CS_AC_READ
109
278k
#define WRITE CS_AC_WRITE
110
327k
#define MODIFY CS_AC_READ_WRITE
111
112
/* Properties of one instruction in PAGE1 (without prefix) */
113
typedef struct inst_page1 {
114
  unsigned insn : 9; // A value of type m680x_insn
115
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
116
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
117
} inst_page1;
118
119
/* Properties of one instruction in any other PAGE X */
120
typedef struct inst_pageX {
121
  unsigned opcode : 8; // The opcode byte
122
  unsigned insn : 9; // A value of type m680x_insn
123
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
124
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
125
} inst_pageX;
126
127
typedef struct insn_props {
128
  unsigned group : 4;
129
  unsigned access_mode : 5; // A value of type e_access_mode
130
  unsigned reg0 : 5; // A value of type m680x_reg
131
  unsigned reg1 : 5; // A value of type m680x_reg
132
  bool cc_modified : 1;
133
  bool update_reg_access : 1;
134
} insn_props;
135
136
#include "m6800.inc"
137
#include "m6801.inc"
138
#include "hd6301.inc"
139
#include "m6811.inc"
140
#include "cpu12.inc"
141
#include "m6805.inc"
142
#include "m6808.inc"
143
#include "hcs08.inc"
144
#include "m6809.inc"
145
#include "hd6309.inc"
146
147
#include "insn_props.inc"
148
149
//////////////////////////////////////////////////////////////////////////////
150
151
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
152
// A reader is needed to read a byte or word from a given memory address.
153
// See also X86 reader(...)
154
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
155
526k
{
156
526k
  if (address < info->offset ||
157
526k
      (uint32_t)(address - info->offset) >= info->size)
158
    // out of code buffer range
159
1.09k
    return false;
160
161
525k
  *byte = info->code[address - info->offset];
162
163
525k
  return true;
164
526k
}
165
166
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
167
            uint16_t address)
168
31.2k
{
169
31.2k
  if (address < info->offset ||
170
31.2k
      (uint32_t)(address - info->offset) >= info->size)
171
    // out of code buffer range
172
0
    return false;
173
174
31.2k
  *word = (int16_t)info->code[address - info->offset];
175
176
31.2k
  if (*word & 0x80)
177
11.8k
    *word |= 0xFF00;
178
179
31.2k
  return true;
180
31.2k
}
181
182
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
183
39.9k
{
184
39.9k
  if (address < info->offset ||
185
39.9k
      (uint32_t)(address + 1 - info->offset) >= info->size)
186
    // out of code buffer range
187
10
    return false;
188
189
39.9k
  *word = (uint16_t)info->code[address - info->offset] << 8;
190
39.9k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
191
192
39.9k
  return true;
193
39.9k
}
194
195
static bool read_sdword(const m680x_info *info, int32_t *sdword,
196
      uint16_t address)
197
295
{
198
295
  if (address < info->offset ||
199
295
      (uint32_t)(address + 3 - info->offset) >= info->size)
200
    // out of code buffer range
201
0
    return false;
202
203
295
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
204
295
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
205
295
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
206
295
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
207
208
295
  return true;
209
295
}
210
211
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
212
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
213
// used which contains the opcode. Using a binary search for the right opcode
214
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
215
static int binary_search(const inst_pageX *const inst_pageX_table,
216
       size_t table_size, unsigned int opcode)
217
68.4k
{
218
  // As part of the algorithm last may get negative.
219
  // => signed integer has to be used.
220
68.4k
  int first = 0;
221
68.4k
  int last = (int)table_size - 1;
222
68.4k
  int middle = (first + last) / 2;
223
224
341k
  while (first <= last) {
225
320k
    if (inst_pageX_table[middle].opcode < opcode) {
226
108k
      first = middle + 1;
227
211k
    } else if (inst_pageX_table[middle].opcode == opcode) {
228
47.7k
      return middle; /* item found */
229
47.7k
    } else
230
164k
      last = middle - 1;
231
232
272k
    middle = (first + last) / 2;
233
272k
  }
234
235
20.7k
  if (first > last)
236
20.7k
    return -1; /* item not found */
237
238
0
  return -2;
239
20.7k
}
240
241
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
242
209k
{
243
209k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
244
209k
  const cpu_tables *cpu = info->cpu;
245
209k
  uint8_t insn_prefix = (id >> 8) & 0xff;
246
  // opcode is the first instruction byte without the prefix.
247
209k
  uint8_t opcode = id & 0xff;
248
209k
  int index;
249
209k
  int i;
250
251
209k
  insn->id = M680X_INS_ILLGL;
252
253
502k
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
254
498k
    if (cpu->pageX_table_size[i] == 0 ||
255
312k
        (cpu->inst_pageX_table[i] == NULL))
256
185k
      break;
257
258
312k
    if (cpu->pageX_prefix[i] == insn_prefix) {
259
20.0k
      index = binary_search(cpu->inst_pageX_table[i],
260
20.0k
                cpu->pageX_table_size[i], opcode);
261
20.0k
      insn->id =
262
20.0k
        (index >= 0) ?
263
15.2k
          cpu->inst_pageX_table[i][index].insn :
264
20.0k
          M680X_INS_ILLGL;
265
20.0k
      return;
266
20.0k
    }
267
312k
  }
268
269
189k
  if (insn_prefix != 0)
270
0
    return;
271
272
189k
  insn->id = cpu->inst_page1_table[id].insn;
273
274
189k
  if (insn->id != M680X_INS_ILLGL)
275
174k
    return;
276
277
  // Check if opcode byte is present in an overlay table
278
20.8k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
279
20.1k
    if (cpu->overlay_table_size[i] == 0 ||
280
14.2k
        (cpu->inst_overlay_table[i] == NULL))
281
5.88k
      break;
282
283
14.2k
    if ((index = binary_search(cpu->inst_overlay_table[i],
284
14.2k
             cpu->overlay_table_size[i],
285
14.2k
             opcode)) >= 0) {
286
8.59k
      insn->id = cpu->inst_overlay_table[i][index].insn;
287
8.59k
      return;
288
8.59k
    }
289
14.2k
  }
290
15.2k
}
291
292
static void add_insn_group(cs_detail *detail, m680x_group_type group)
293
209k
{
294
209k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
295
49.1k
      (group != M680X_GRP_ENDING))
296
49.1k
    detail->groups[detail->groups_count++] = (uint8_t)group;
297
209k
}
298
299
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
300
602k
{
301
602k
  uint8_t i;
302
303
1.02M
  for (i = 0; i < count; ++i) {
304
438k
    if (regs[i] == (uint16_t)reg)
305
17.6k
      return true;
306
438k
  }
307
308
585k
  return false;
309
602k
}
310
311
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
312
400k
{
313
400k
  cs_detail *detail = MI->flat_insn->detail;
314
315
400k
  if (detail == NULL || (reg == M680X_REG_INVALID))
316
0
    return;
317
318
400k
  switch (access) {
319
202k
  case MODIFY:
320
202k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
321
202k
             reg))
322
199k
      detail->regs_read[detail->regs_read_count++] =
323
199k
        (uint16_t)reg;
324
325
    // intentionally fall through
326
327
263k
  case WRITE:
328
263k
    if (!exists_reg_list(detail->regs_write,
329
263k
             detail->regs_write_count, reg))
330
258k
      detail->regs_write[detail->regs_write_count++] =
331
258k
        (uint16_t)reg;
332
333
263k
    break;
334
335
136k
  case READ:
336
136k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
337
136k
             reg))
338
127k
      detail->regs_read[detail->regs_read_count++] =
339
127k
        (uint16_t)reg;
340
341
136k
    break;
342
343
0
  case UNCHANGED:
344
0
  default:
345
0
    break;
346
400k
  }
347
400k
}
348
349
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
350
             e_access access)
351
284k
{
352
284k
  if (MI->flat_insn->detail == NULL)
353
0
    return;
354
355
284k
  switch (op->type) {
356
122k
  case M680X_OP_REGISTER:
357
122k
    add_reg_to_rw_list(MI, op->reg, access);
358
122k
    break;
359
360
57.9k
  case M680X_OP_INDEXED:
361
57.9k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
362
363
57.9k
    if (op->idx.base_reg == M680X_REG_X &&
364
21.8k
        info->cpu->reg_byte_size[M680X_REG_H])
365
6.11k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
366
367
57.9k
    if (op->idx.offset_reg != M680X_REG_INVALID)
368
6.08k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
369
370
57.9k
    if (op->idx.inc_dec) {
371
13.0k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
372
373
13.0k
      if (op->idx.base_reg == M680X_REG_X &&
374
3.34k
          info->cpu->reg_byte_size[M680X_REG_H])
375
1.32k
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
376
13.0k
    }
377
378
57.9k
    break;
379
380
103k
  default:
381
103k
    break;
382
284k
  }
383
284k
}
384
385
static const e_access g_access_mode_to_access[4][15] = {
386
  {
387
    UNCHANGED,
388
    READ,
389
    WRITE,
390
    READ,
391
    READ,
392
    READ,
393
    WRITE,
394
    MODIFY,
395
    MODIFY,
396
    MODIFY,
397
    MODIFY,
398
    MODIFY,
399
    WRITE,
400
    READ,
401
    MODIFY,
402
  },
403
  {
404
    UNCHANGED,
405
    READ,
406
    WRITE,
407
    WRITE,
408
    READ,
409
    MODIFY,
410
    READ,
411
    READ,
412
    WRITE,
413
    MODIFY,
414
    WRITE,
415
    MODIFY,
416
    MODIFY,
417
    READ,
418
    UNCHANGED,
419
  },
420
  {
421
    UNCHANGED,
422
    READ,
423
    WRITE,
424
    WRITE,
425
    READ,
426
    MODIFY,
427
    READ,
428
    READ,
429
    WRITE,
430
    MODIFY,
431
    READ,
432
    READ,
433
    MODIFY,
434
    UNCHANGED,
435
    UNCHANGED,
436
  },
437
  {
438
    UNCHANGED,
439
    READ,
440
    WRITE,
441
    WRITE,
442
    MODIFY,
443
    MODIFY,
444
    READ,
445
    READ,
446
    WRITE,
447
    MODIFY,
448
    READ,
449
    READ,
450
    MODIFY,
451
    UNCHANGED,
452
    UNCHANGED,
453
  },
454
};
455
456
static e_access get_access(int operator_index, e_access_mode access_mode)
457
602k
{
458
602k
  int idx = (operator_index > 3) ? 3 : operator_index;
459
460
602k
  return g_access_mode_to_access[idx][access_mode];
461
602k
}
462
463
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
464
           e_access_mode access_mode)
465
190k
{
466
190k
  cs_m680x *m680x = &info->m680x;
467
190k
  int i;
468
469
190k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
470
23.5k
    return;
471
472
451k
  for (i = 0; i < m680x->op_count; ++i) {
473
284k
    e_access access = get_access(i, access_mode);
474
284k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
475
284k
  }
476
166k
}
477
478
static void add_operators_access(MCInst *MI, m680x_info *info,
479
         e_access_mode access_mode)
480
190k
{
481
190k
  cs_m680x *m680x = &info->m680x;
482
190k
  int offset = 0;
483
190k
  int i;
484
485
190k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
486
166k
      (access_mode == uuuu))
487
43.7k
    return;
488
489
410k
  for (i = 0; i < m680x->op_count; ++i) {
490
263k
    e_access access;
491
492
    // Ugly fix: MULD has a register operand, an immediate operand
493
    // AND an implicitly changed register W
494
263k
    if (info->insn == M680X_INS_MULD && (i == 1))
495
755
      offset = 1;
496
497
263k
    access = get_access(i + offset, access_mode);
498
263k
    m680x->operands[i].access = access;
499
263k
  }
500
146k
}
501
502
typedef struct insn_to_changed_regs {
503
  m680x_insn insn;
504
  e_access_mode access_mode;
505
  m680x_reg regs[10];
506
} insn_to_changed_regs;
507
508
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
509
19.2k
{
510
  //TABLE
511
1.06M
#define EOL M680X_REG_INVALID
512
19.2k
  static const insn_to_changed_regs changed_regs[] = {
513
19.2k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
514
19.2k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
515
19.2k
    {
516
19.2k
      M680X_INS_CWAI,
517
19.2k
      mrrr,
518
19.2k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
519
19.2k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
520
19.2k
        EOL },
521
19.2k
    },
522
19.2k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
523
19.2k
    { M680X_INS_DIV,
524
19.2k
      mmrr,
525
19.2k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
526
19.2k
    { M680X_INS_EDIV,
527
19.2k
      mmrr,
528
19.2k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
529
19.2k
    { M680X_INS_EDIVS,
530
19.2k
      mmrr,
531
19.2k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
532
19.2k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
533
19.2k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
534
19.2k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
535
19.2k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
536
19.2k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
537
19.2k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
538
19.2k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
539
19.2k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
540
19.2k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
541
19.2k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
542
19.2k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
543
19.2k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
544
19.2k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
545
19.2k
    { M680X_INS_MEM,
546
19.2k
      mmrr,
547
19.2k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
548
19.2k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
549
19.2k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
550
19.2k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
551
19.2k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
552
19.2k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
553
19.2k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
554
19.2k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
555
19.2k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
556
19.2k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
557
19.2k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
558
19.2k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
559
19.2k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
560
19.2k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
561
19.2k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
562
19.2k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
563
19.2k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
564
19.2k
    { M680X_INS_REV,
565
19.2k
      mmrr,
566
19.2k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
567
19.2k
    { M680X_INS_REVW,
568
19.2k
      mmmm,
569
19.2k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
570
19.2k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
571
19.2k
    {
572
19.2k
      M680X_INS_RTI,
573
19.2k
      mwww,
574
19.2k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
575
19.2k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
576
19.2k
        M680X_REG_PC, EOL },
577
19.2k
    },
578
19.2k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
579
19.2k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
580
19.2k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
581
19.2k
    { M680X_INS_SWI,
582
19.2k
      mmrr,
583
19.2k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
584
19.2k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
585
19.2k
        M680X_REG_CC, EOL } },
586
19.2k
    {
587
19.2k
      M680X_INS_SWI2,
588
19.2k
      mmrr,
589
19.2k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
590
19.2k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
591
19.2k
        M680X_REG_CC, EOL },
592
19.2k
    },
593
19.2k
    {
594
19.2k
      M680X_INS_SWI3,
595
19.2k
      mmrr,
596
19.2k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
597
19.2k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
598
19.2k
        M680X_REG_CC, EOL },
599
19.2k
    },
600
19.2k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
601
19.2k
    { M680X_INS_WAI,
602
19.2k
      mrrr,
603
19.2k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
604
19.2k
        M680X_REG_B, M680X_REG_CC, EOL } },
605
19.2k
    { M680X_INS_WAV,
606
19.2k
      rmmm,
607
19.2k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
608
19.2k
    { M680X_INS_WAVR,
609
19.2k
      rmmm,
610
19.2k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
611
19.2k
  };
612
613
19.2k
  int i, j;
614
615
19.2k
  if (MI->flat_insn->detail == NULL)
616
0
    return;
617
618
1.00M
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
619
982k
    if (info->insn == changed_regs[i].insn) {
620
19.2k
      e_access_mode access_mode = changed_regs[i].access_mode;
621
622
79.8k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
623
60.5k
        e_access access;
624
625
60.5k
        m680x_reg reg = changed_regs[i].regs[j];
626
627
60.5k
        if (!info->cpu->reg_byte_size[reg]) {
628
5.51k
          if (info->insn != M680X_INS_MUL)
629
5.30k
            continue;
630
631
          // Hack for M68HC05: MUL uses reg. A,X
632
208
          reg = M680X_REG_X;
633
208
        }
634
635
55.2k
        access = get_access(j, access_mode);
636
55.2k
        add_reg_to_rw_list(MI, reg, access);
637
55.2k
      }
638
19.2k
    }
639
982k
  }
640
641
19.2k
#undef EOL
642
19.2k
}
643
644
typedef struct insn_desc {
645
  uint32_t opcode;
646
  m680x_insn insn;
647
  insn_hdlr_id hid[2];
648
  uint16_t insn_size;
649
} insn_desc;
650
651
// If successful return the additional byte size needed for M6809
652
// indexed addressing mode (including the indexed addressing post_byte).
653
// On error return -1.
654
static int get_indexed09_post_byte_size(const m680x_info *info,
655
          uint16_t address)
656
26.0k
{
657
26.0k
  uint8_t ir = 0;
658
26.0k
  uint8_t post_byte;
659
660
  // Read the indexed addressing post byte.
661
26.0k
  if (!read_byte(info, &post_byte, address))
662
115
    return -1;
663
664
  // Depending on the indexed addressing mode more bytes have to be read.
665
25.9k
  switch (post_byte & 0x9F) {
666
459
  case 0x87:
667
1.04k
  case 0x8A:
668
1.31k
  case 0x8E:
669
1.99k
  case 0x8F:
670
2.32k
  case 0x90:
671
2.60k
  case 0x92:
672
2.86k
  case 0x97:
673
3.28k
  case 0x9A:
674
3.66k
  case 0x9E:
675
3.66k
    return -1; // illegal indexed post bytes
676
677
871
  case 0x88: // n8,R
678
1.42k
  case 0x8C: // n8,PCR
679
1.73k
  case 0x98: // [n8,R]
680
2.05k
  case 0x9C: // [n8,PCR]
681
2.05k
    if (!read_byte(info, &ir, address + 1))
682
19
      return -1;
683
2.03k
    return 2;
684
685
536
  case 0x89: // n16,R
686
1.08k
  case 0x8D: // n16,PCR
687
1.48k
  case 0x99: // [n16,R]
688
1.97k
  case 0x9D: // [n16,PCR]
689
1.97k
    if (!read_byte(info, &ir, address + 2))
690
31
      return -1;
691
1.94k
    return 3;
692
693
624
  case 0x9F: // [n]
694
624
    if ((post_byte & 0x60) != 0 ||
695
287
        !read_byte(info, &ir, address + 2))
696
340
      return -1;
697
284
    return 3;
698
25.9k
  }
699
700
  // Any other indexed post byte is valid and
701
  // no additional bytes have to be read.
702
17.6k
  return 1;
703
25.9k
}
704
705
// If successful return the additional byte size needed for CPU12
706
// indexed addressing mode (including the indexed addressing post_byte).
707
// On error return -1.
708
static int get_indexed12_post_byte_size(const m680x_info *info,
709
          uint16_t address, bool is_subset)
710
25.5k
{
711
25.5k
  uint8_t ir;
712
25.5k
  uint8_t post_byte;
713
714
  // Read the indexed addressing post byte.
715
25.5k
  if (!read_byte(info, &post_byte, address))
716
101
    return -1;
717
718
  // Depending on the indexed addressing mode more bytes have to be read.
719
25.4k
  if (!(post_byte & 0x20)) // n5,R
720
7.40k
    return 1;
721
722
18.0k
  switch (post_byte & 0xe7) {
723
3.09k
  case 0xe0:
724
5.06k
  case 0xe1: // n9,R
725
5.06k
    if (is_subset)
726
196
      return -1;
727
728
4.86k
    if (!read_byte(info, &ir, address))
729
0
      return -1;
730
4.86k
    return 2;
731
732
1.90k
  case 0xe2: // n16,R
733
3.22k
  case 0xe3: // [n16,R]
734
3.22k
    if (is_subset)
735
203
      return -1;
736
737
3.02k
    if (!read_byte(info, &ir, address + 1))
738
19
      return -1;
739
3.00k
    return 3;
740
741
675
  case 0xe4: // A,R
742
1.13k
  case 0xe5: // B,R
743
2.01k
  case 0xe6: // D,R
744
2.56k
  case 0xe7: // [D,R]
745
9.79k
  default: // n,-r n,+r n,r- n,r+
746
9.79k
    break;
747
18.0k
  }
748
749
9.79k
  return 1;
750
18.0k
}
751
752
// Check for M6809/HD6309 TFR/EXG instruction for valid register
753
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
754
2.63k
{
755
2.63k
  if (info->cpu->tfr_reg_valid != NULL)
756
1.16k
    return info->cpu->tfr_reg_valid[reg_nibble];
757
758
1.47k
  return true; // e.g. for the M6309 all registers are valid
759
2.63k
}
760
761
// Check for CPU12 TFR/EXG instruction for valid register
762
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
763
           uint8_t post_byte)
764
1.10k
{
765
1.10k
  return !(post_byte & 0x08);
766
1.10k
}
767
768
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
769
1.95k
{
770
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
771
1.95k
  return reg_nibble <= 4;
772
1.95k
}
773
774
// If successful return the additional byte size needed for CPU12
775
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
776
// On error return -1.
777
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
778
2.07k
{
779
2.07k
  uint8_t post_byte;
780
2.07k
  uint8_t rr;
781
782
2.07k
  if (!read_byte(info, &post_byte, address))
783
4
    return -1;
784
785
  // According to documentation bit 3 is don't care and not checked here.
786
2.06k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
787
1.29k
      ((post_byte & 0x07) == 3))
788
1.10k
    return -1;
789
790
962
  if (!read_byte(info, &rr, address + 1))
791
7
    return -1;
792
793
955
  return 2;
794
962
}
795
796
// If successful return the additional byte size needed for HD6309
797
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
798
// (including the post byte).
799
// On error return -1.
800
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
801
1.05k
{
802
1.05k
  uint8_t post_byte;
803
1.05k
  uint8_t rr;
804
805
1.05k
  if (!read_byte(info, &post_byte, address))
806
6
    return -1;
807
808
1.04k
  if ((post_byte & 0xc0) == 0xc0)
809
570
    return -1; // Invalid register specified
810
475
  else {
811
475
    if (!read_byte(info, &rr, address + 1))
812
3
      return -1;
813
475
  }
814
815
472
  return 2;
816
1.04k
}
817
818
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
819
            insn_desc *insn_description)
820
198k
{
821
198k
  int i;
822
198k
  bool retval = true;
823
198k
  uint16_t size = 0;
824
198k
  int sz;
825
826
579k
  for (i = 0; i < 2; i++) {
827
389k
    uint8_t ir = 0;
828
389k
    bool is_subset = false;
829
830
389k
    switch (insn_description->hid[i]) {
831
308
    case imm32_hid:
832
308
      if ((retval = read_byte(info, &ir, address + size + 3)))
833
295
        size += 4;
834
308
      break;
835
836
26.1k
    case ext_hid:
837
29.1k
    case imm16_hid:
838
30.8k
    case rel16_hid:
839
32.0k
    case imm8rel_hid:
840
33.7k
    case opidxdr_hid:
841
34.6k
    case idxX16_hid:
842
34.7k
    case idxS16_hid:
843
34.7k
      if ((retval = read_byte(info, &ir, address + size + 1)))
844
34.3k
        size += 2;
845
34.7k
      break;
846
847
13.1k
    case rel8_hid:
848
42.8k
    case dir_hid:
849
46.2k
    case rbits_hid:
850
58.5k
    case imm8_hid:
851
61.1k
    case idxX_hid:
852
61.5k
    case idxXp_hid:
853
62.2k
    case idxY_hid:
854
62.9k
    case idxS_hid:
855
63.5k
    case index_hid:
856
63.5k
      if ((retval = read_byte(info, &ir, address + size)))
857
63.2k
        size++;
858
63.5k
      break;
859
860
0
    case illgl_hid:
861
227k
    case inh_hid:
862
230k
    case idxX0_hid:
863
231k
    case idxX0p_hid:
864
232k
    case opidx_hid:
865
232k
      retval = true;
866
232k
      break;
867
868
26.0k
    case idx09_hid:
869
26.0k
      sz = get_indexed09_post_byte_size(info, address + size);
870
26.0k
      if (sz >= 0)
871
21.9k
        size += sz;
872
4.16k
      else
873
4.16k
        retval = false;
874
26.0k
      break;
875
876
541
    case idx12s_hid:
877
541
      is_subset = true;
878
879
      // intentionally fall through
880
881
19.0k
    case idx12_hid:
882
19.0k
      sz = get_indexed12_post_byte_size(info, address + size,
883
19.0k
                is_subset);
884
19.0k
      if (sz >= 0)
885
18.4k
        size += sz;
886
505
      else
887
505
        retval = false;
888
19.0k
      break;
889
890
2.04k
    case exti12x_hid:
891
3.25k
    case imm16i12x_hid:
892
3.25k
      sz = get_indexed12_post_byte_size(info, address + size,
893
3.25k
                false);
894
3.25k
      if (sz >= 0) {
895
3.24k
        size += sz;
896
3.24k
        if ((retval = read_byte(info, &ir,
897
3.24k
              address + size + 1)))
898
3.22k
          size += 2;
899
3.24k
      } else
900
9
        retval = false;
901
3.25k
      break;
902
903
3.32k
    case imm8i12x_hid:
904
3.32k
      sz = get_indexed12_post_byte_size(info, address + size,
905
3.32k
                false);
906
3.32k
      if (sz >= 0) {
907
3.32k
        size += sz;
908
3.32k
        if ((retval = read_byte(info, &ir,
909
3.32k
              address + size)))
910
3.29k
          size++;
911
3.32k
      } else
912
5
        retval = false;
913
3.32k
      break;
914
915
1.06k
    case tfm_hid:
916
1.06k
      if ((retval = read_byte(info, &ir, address + size))) {
917
1.05k
        size++;
918
1.05k
        retval = is_tfm_reg_valid(info,
919
1.05k
                (ir >> 4) & 0x0F) &&
920
900
           is_tfm_reg_valid(info, ir & 0x0F);
921
1.05k
      }
922
1.06k
      break;
923
924
1.44k
    case rr09_hid:
925
1.44k
      if ((retval = read_byte(info, &ir, address + size))) {
926
1.43k
        size++;
927
1.43k
        retval = is_tfr09_reg_valid(info,
928
1.43k
                  (ir >> 4) & 0x0F) &&
929
1.20k
           is_tfr09_reg_valid(info, ir & 0x0F);
930
1.43k
      }
931
1.44k
      break;
932
933
1.11k
    case rr12_hid:
934
1.11k
      if ((retval = read_byte(info, &ir, address + size))) {
935
1.10k
        size++;
936
1.10k
        retval = is_exg_tfr12_post_byte_valid(info, ir);
937
1.10k
      }
938
1.11k
      break;
939
940
1.05k
    case bitmv_hid:
941
1.05k
      sz = get_bitmv_post_byte_size(info, address + size);
942
1.05k
      if (sz >= 0)
943
472
        size += sz;
944
579
      else
945
579
        retval = false;
946
1.05k
      break;
947
948
2.07k
    case loop_hid:
949
2.07k
      sz = get_loop_post_byte_size(info, address + size);
950
2.07k
      if (sz >= 0)
951
955
        size += sz;
952
1.11k
      else
953
1.11k
        retval = false;
954
2.07k
      break;
955
956
0
    default:
957
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
958
0
      retval = false;
959
0
      break;
960
389k
    }
961
962
389k
    if (!retval)
963
8.08k
      return false;
964
389k
  }
965
966
190k
  insn_description->insn_size += size;
967
968
190k
  return retval;
969
198k
}
970
971
// Check for a valid M680X instruction AND for enough bytes in the code buffer
972
// Return an instruction description in insn_desc.
973
static bool decode_insn(const m680x_info *info, uint16_t address,
974
      insn_desc *insn_description)
975
210k
{
976
210k
  const inst_pageX *inst_table = NULL;
977
210k
  const cpu_tables *cpu = info->cpu;
978
210k
  size_t table_size = 0;
979
210k
  uint16_t base_address = address;
980
210k
  uint8_t ir; // instruction register
981
210k
  int i;
982
210k
  int index;
983
984
210k
  if (!read_byte(info, &ir, address++))
985
0
    return false;
986
987
210k
  insn_description->insn = M680X_INS_ILLGL;
988
210k
  insn_description->opcode = ir;
989
990
  // Check if a page prefix byte is present
991
502k
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
992
498k
    if (cpu->pageX_table_size[i] == 0 ||
993
312k
        (cpu->inst_pageX_table[i] == NULL))
994
185k
      break;
995
996
312k
    if ((cpu->pageX_prefix[i] == ir)) {
997
      // Get pageX instruction and handler id.
998
      // Abort for illegal instr.
999
20.0k
      inst_table = cpu->inst_pageX_table[i];
1000
20.0k
      table_size = cpu->pageX_table_size[i];
1001
1002
20.0k
      if (!read_byte(info, &ir, address++))
1003
37
        return false;
1004
1005
20.0k
      insn_description->opcode =
1006
20.0k
        (insn_description->opcode << 8) | ir;
1007
1008
20.0k
      if ((index = binary_search(inst_table, table_size,
1009
20.0k
               ir)) < 0)
1010
4.75k
        return false;
1011
1012
15.2k
      insn_description->hid[0] =
1013
15.2k
        inst_table[index].handler_id1;
1014
15.2k
      insn_description->hid[1] =
1015
15.2k
        inst_table[index].handler_id2;
1016
15.2k
      insn_description->insn = inst_table[index].insn;
1017
15.2k
      break;
1018
20.0k
    }
1019
312k
  }
1020
1021
205k
  if (insn_description->insn == M680X_INS_ILLGL) {
1022
    // Get page1 insn description
1023
189k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1024
189k
    insn_description->hid[0] =
1025
189k
      cpu->inst_page1_table[ir].handler_id1;
1026
189k
    insn_description->hid[1] =
1027
189k
      cpu->inst_page1_table[ir].handler_id2;
1028
189k
  }
1029
1030
205k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Check if opcode byte is present in an overlay table
1032
20.7k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1033
20.0k
      if (cpu->overlay_table_size[i] == 0 ||
1034
14.1k
          (cpu->inst_overlay_table[i] == NULL))
1035
5.85k
        break;
1036
1037
14.1k
      inst_table = cpu->inst_overlay_table[i];
1038
14.1k
      table_size = cpu->overlay_table_size[i];
1039
1040
14.1k
      if ((index = binary_search(inst_table, table_size,
1041
14.1k
               ir)) >= 0) {
1042
8.59k
        insn_description->hid[0] =
1043
8.59k
          inst_table[index].handler_id1;
1044
8.59k
        insn_description->hid[1] =
1045
8.59k
          inst_table[index].handler_id2;
1046
8.59k
        insn_description->insn = inst_table[index].insn;
1047
8.59k
        break;
1048
8.59k
      }
1049
14.1k
    }
1050
15.1k
  }
1051
1052
205k
  insn_description->insn_size = address - base_address;
1053
1054
205k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1055
198k
         (insn_description->insn != M680X_INS_INVLD) &&
1056
198k
         is_sufficient_code_size(info, address, insn_description);
1057
210k
}
1058
1059
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1060
19.4k
{
1061
19.4k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1062
19.4k
  uint8_t temp8 = 0;
1063
1064
19.4k
  info->insn = M680X_INS_ILLGL;
1065
19.4k
  read_byte(info, &temp8, (*address)++);
1066
19.4k
  op0->imm = (int32_t)temp8 & 0xff;
1067
19.4k
  op0->type = M680X_OP_IMMEDIATE;
1068
19.4k
  op0->size = 1;
1069
19.4k
}
1070
1071
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1072
227k
{
1073
  // There is nothing to do here :-)
1074
227k
}
1075
1076
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1077
122k
{
1078
122k
  cs_m680x *m680x = &info->m680x;
1079
122k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1080
1081
122k
  op->type = M680X_OP_REGISTER;
1082
122k
  op->reg = reg;
1083
122k
  op->size = info->cpu->reg_byte_size[reg];
1084
122k
}
1085
1086
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1087
           uint8_t default_size)
1088
139k
{
1089
139k
  cs_m680x *m680x = &info->m680x;
1090
1091
139k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1092
6.22k
    op->size = 0;
1093
132k
  else if (info->insn == M680X_INS_DIVD ||
1094
131k
     ((info->insn == M680X_INS_AIS ||
1095
131k
       info->insn == M680X_INS_AIX) &&
1096
494
      op->type != M680X_OP_REGISTER))
1097
1.45k
    op->size = 1;
1098
131k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1099
4.83k
    op->size = 2;
1100
126k
  else if (info->insn == M680X_INS_EMACS)
1101
200
    op->size = 4;
1102
126k
  else if ((m680x->op_count > 0) &&
1103
126k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1104
75.8k
    op->size = m680x->operands[0].size;
1105
50.4k
  else
1106
50.4k
    op->size = default_size;
1107
139k
}
1108
1109
static const m680x_reg reg_s_reg_ids[] = {
1110
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1111
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1112
};
1113
1114
static const m680x_reg reg_u_reg_ids[] = {
1115
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1116
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1117
};
1118
1119
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1120
3.38k
{
1121
3.38k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1122
3.38k
  uint8_t reg_bits = 0;
1123
3.38k
  uint16_t bit_index;
1124
3.38k
  const m680x_reg *reg_to_reg_ids = NULL;
1125
1126
3.38k
  read_byte(info, &reg_bits, (*address)++);
1127
1128
3.38k
  switch (op0->reg) {
1129
2.26k
  case M680X_REG_U:
1130
2.26k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1131
2.26k
    break;
1132
1133
1.12k
  case M680X_REG_S:
1134
1.12k
    reg_to_reg_ids = &reg_s_reg_ids[0];
1135
1.12k
    break;
1136
1137
0
  default:
1138
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1139
0
    break;
1140
3.38k
  }
1141
1142
3.38k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1143
2.12k
      ((reg_bits & 0x80) != 0))
1144
    // PULS xxx,PC or PULU xxx,PC which is like return from
1145
    // subroutine (RTS)
1146
746
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1147
1148
30.4k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1149
27.0k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1150
13.7k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1151
27.0k
  }
1152
3.38k
}
1153
1154
static const m680x_reg g_tfr_exg_reg_ids[] = {
1155
  /* 16-bit registers */
1156
  M680X_REG_D,
1157
  M680X_REG_X,
1158
  M680X_REG_Y,
1159
  M680X_REG_U,
1160
  M680X_REG_S,
1161
  M680X_REG_PC,
1162
  M680X_REG_W,
1163
  M680X_REG_V,
1164
  /* 8-bit registers */
1165
  M680X_REG_A,
1166
  M680X_REG_B,
1167
  M680X_REG_CC,
1168
  M680X_REG_DP,
1169
  M680X_REG_0,
1170
  M680X_REG_0,
1171
  M680X_REG_E,
1172
  M680X_REG_F,
1173
};
1174
1175
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1176
807
{
1177
807
  uint8_t regs = 0;
1178
1179
807
  read_byte(info, &regs, (*address)++);
1180
1181
807
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1182
807
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1183
1184
807
  if ((regs & 0x0f) == 0x05) {
1185
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1186
86
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1187
86
  }
1188
807
}
1189
1190
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1191
990
{
1192
990
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1193
990
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1194
990
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1195
990
  };
1196
990
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1197
990
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1198
990
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1199
990
  };
1200
990
  uint8_t regs = 0;
1201
1202
990
  read_byte(info, &regs, (*address)++);
1203
1204
  // The opcode of this instruction depends on
1205
  // the msb of its post byte.
1206
990
  if (regs & 0x80)
1207
515
    info->insn = M680X_INS_EXG;
1208
475
  else
1209
475
    info->insn = M680X_INS_TFR;
1210
1211
990
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1212
990
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1213
990
}
1214
1215
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1216
17.5k
{
1217
17.5k
  cs_m680x *m680x = &info->m680x;
1218
17.5k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1219
1220
17.5k
  op->type = M680X_OP_RELATIVE;
1221
17.5k
  op->size = 0;
1222
17.5k
  op->rel.offset = offset;
1223
17.5k
  op->rel.address = address;
1224
17.5k
}
1225
1226
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1227
15.8k
{
1228
15.8k
  int16_t offset = 0;
1229
1230
15.8k
  read_byte_sign_extended(info, &offset, (*address)++);
1231
15.8k
  add_rel_operand(info, offset, *address + offset);
1232
15.8k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1233
1234
15.8k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1235
12.6k
      (info->insn != M680X_INS_BRN))
1236
11.7k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1237
15.8k
}
1238
1239
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1240
1.63k
{
1241
1.63k
  uint16_t offset = 0;
1242
1243
1.63k
  read_word(info, &offset, *address);
1244
1.63k
  *address += 2;
1245
1.63k
  add_rel_operand(info, (int16_t)offset, *address + offset);
1246
1.63k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1247
1248
1.63k
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1249
535
      (info->insn != M680X_INS_LBRN))
1250
265
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1251
1.63k
}
1252
1253
static const m680x_reg g_rr5_to_reg_ids[] = {
1254
  M680X_REG_X,
1255
  M680X_REG_Y,
1256
  M680X_REG_U,
1257
  M680X_REG_S,
1258
};
1259
1260
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1261
        bool post_inc_dec, uint8_t inc_dec,
1262
        uint8_t offset_bits, uint16_t offset,
1263
        bool no_comma)
1264
11.2k
{
1265
11.2k
  cs_m680x *m680x = &info->m680x;
1266
11.2k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1267
1268
11.2k
  op->type = M680X_OP_INDEXED;
1269
11.2k
  set_operand_size(info, op, 1);
1270
11.2k
  op->idx.base_reg = base_reg;
1271
11.2k
  op->idx.offset_reg = M680X_REG_INVALID;
1272
11.2k
  op->idx.inc_dec = inc_dec;
1273
1274
11.2k
  if (inc_dec && post_inc_dec)
1275
2.20k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1276
1277
11.2k
  if (offset_bits != M680X_OFFSET_NONE) {
1278
5.35k
    op->idx.offset = offset;
1279
5.35k
    op->idx.offset_addr = 0;
1280
5.35k
  }
1281
1282
11.2k
  op->idx.offset_bits = offset_bits;
1283
11.2k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1284
11.2k
}
1285
1286
// M6800/1/2/3 indexed mode handler
1287
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1288
2.54k
{
1289
2.54k
  uint8_t offset = 0;
1290
1291
2.54k
  read_byte(info, &offset, (*address)++);
1292
1293
2.54k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1294
2.54k
          (uint16_t)offset, false);
1295
2.54k
}
1296
1297
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1298
672
{
1299
672
  uint8_t offset = 0;
1300
1301
672
  read_byte(info, &offset, (*address)++);
1302
1303
672
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1304
672
          (uint16_t)offset, false);
1305
672
}
1306
1307
// M6809/M6309 indexed mode handler
1308
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1309
21.9k
{
1310
21.9k
  cs_m680x *m680x = &info->m680x;
1311
21.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1312
21.9k
  uint8_t post_byte = 0;
1313
21.9k
  uint16_t offset = 0;
1314
21.9k
  int16_t soffset = 0;
1315
1316
21.9k
  read_byte(info, &post_byte, (*address)++);
1317
1318
21.9k
  op->type = M680X_OP_INDEXED;
1319
21.9k
  set_operand_size(info, op, 1);
1320
21.9k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1321
21.9k
  op->idx.offset_reg = M680X_REG_INVALID;
1322
1323
21.9k
  if (!(post_byte & 0x80)) {
1324
    // n5,R
1325
9.64k
    if ((post_byte & 0x10) == 0x10)
1326
4.46k
      op->idx.offset = post_byte | 0xfff0;
1327
5.17k
    else
1328
5.17k
      op->idx.offset = post_byte & 0x0f;
1329
1330
9.64k
    op->idx.offset_addr = op->idx.offset + *address;
1331
9.64k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1332
12.2k
  } else {
1333
12.2k
    if ((post_byte & 0x10) == 0x10)
1334
4.01k
      op->idx.flags |= M680X_IDX_INDIRECT;
1335
1336
    // indexed addressing
1337
12.2k
    switch (post_byte & 0x1f) {
1338
1.03k
    case 0x00: // ,R+
1339
1.03k
      op->idx.inc_dec = 1;
1340
1.03k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1341
1.03k
      break;
1342
1343
271
    case 0x11: // [,R++]
1344
1.43k
    case 0x01: // ,R++
1345
1.43k
      op->idx.inc_dec = 2;
1346
1.43k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1347
1.43k
      break;
1348
1349
253
    case 0x02: // ,-R
1350
253
      op->idx.inc_dec = -1;
1351
253
      break;
1352
1353
447
    case 0x13: // [,--R]
1354
854
    case 0x03: // ,--R
1355
854
      op->idx.inc_dec = -2;
1356
854
      break;
1357
1358
274
    case 0x14: // [,R]
1359
900
    case 0x04: // ,R
1360
900
      break;
1361
1362
312
    case 0x15: // [B,R]
1363
1.58k
    case 0x05: // B,R
1364
1.58k
      op->idx.offset_reg = M680X_REG_B;
1365
1.58k
      break;
1366
1367
671
    case 0x16: // [A,R]
1368
1.13k
    case 0x06: // A,R
1369
1.13k
      op->idx.offset_reg = M680X_REG_A;
1370
1.13k
      break;
1371
1372
317
    case 0x1c: // [n8,PCR]
1373
871
    case 0x0c: // n8,PCR
1374
871
      op->idx.base_reg = M680X_REG_PC;
1375
871
      read_byte_sign_extended(info, &soffset, (*address)++);
1376
871
      op->idx.offset_addr = offset + *address;
1377
871
      op->idx.offset = soffset;
1378
871
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1379
871
      break;
1380
1381
297
    case 0x18: // [n8,R]
1382
1.16k
    case 0x08: // n8,R
1383
1.16k
      read_byte_sign_extended(info, &soffset, (*address)++);
1384
1.16k
      op->idx.offset = soffset;
1385
1.16k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1386
1.16k
      break;
1387
1388
480
    case 0x1d: // [n16,PCR]
1389
1.01k
    case 0x0d: // n16,PCR
1390
1.01k
      op->idx.base_reg = M680X_REG_PC;
1391
1.01k
      read_word(info, &offset, *address);
1392
1.01k
      *address += 2;
1393
1.01k
      op->idx.offset_addr = offset + *address;
1394
1.01k
      op->idx.offset = (int16_t)offset;
1395
1.01k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1396
1.01k
      break;
1397
1398
392
    case 0x19: // [n16,R]
1399
923
    case 0x09: // n16,R
1400
923
      read_word(info, &offset, *address);
1401
923
      *address += 2;
1402
923
      op->idx.offset = (int16_t)offset;
1403
923
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1404
923
      break;
1405
1406
267
    case 0x1b: // [D,R]
1407
803
    case 0x0b: // D,R
1408
803
      op->idx.offset_reg = M680X_REG_D;
1409
803
      break;
1410
1411
284
    case 0x1f: // [n16]
1412
284
      op->type = M680X_OP_EXTENDED;
1413
284
      op->ext.indirect = true;
1414
284
      read_word(info, &op->ext.address, *address);
1415
284
      *address += 2;
1416
284
      break;
1417
1418
0
    default:
1419
0
      op->idx.base_reg = M680X_REG_INVALID;
1420
0
      break;
1421
12.2k
    }
1422
12.2k
  }
1423
1424
21.9k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1425
20.3k
       (info->insn == M680X_INS_LEAX) ||
1426
19.4k
       (info->insn == M680X_INS_LEAY)) &&
1427
3.03k
      (m680x->operands[0].reg == M680X_REG_X ||
1428
2.14k
       (m680x->operands[0].reg == M680X_REG_Y)))
1429
    // Only LEAX and LEAY modify CC register
1430
1.49k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1431
21.9k
}
1432
1433
static const m680x_reg g_idx12_to_reg_ids[4] = {
1434
  M680X_REG_X,
1435
  M680X_REG_Y,
1436
  M680X_REG_S,
1437
  M680X_REG_PC,
1438
};
1439
1440
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1441
            M680X_REG_D };
1442
1443
// CPU12 indexed mode handler
1444
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1445
25.0k
{
1446
25.0k
  cs_m680x *m680x = &info->m680x;
1447
25.0k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1448
25.0k
  uint8_t post_byte = 0;
1449
25.0k
  uint8_t offset8 = 0;
1450
1451
25.0k
  read_byte(info, &post_byte, (*address)++);
1452
1453
25.0k
  op->type = M680X_OP_INDEXED;
1454
25.0k
  set_operand_size(info, op, 1);
1455
25.0k
  op->idx.offset_reg = M680X_REG_INVALID;
1456
1457
25.0k
  if (!(post_byte & 0x20)) {
1458
    // n5,R      n5 is a 5-bit signed offset
1459
7.39k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1460
1461
7.39k
    if ((post_byte & 0x10) == 0x10)
1462
2.46k
      op->idx.offset = post_byte | 0xfff0;
1463
4.92k
    else
1464
4.92k
      op->idx.offset = post_byte & 0x0f;
1465
1466
7.39k
    op->idx.offset_addr = op->idx.offset + *address;
1467
7.39k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1468
17.6k
  } else {
1469
17.6k
    if ((post_byte & 0xe0) == 0xe0)
1470
10.3k
      op->idx.base_reg =
1471
10.3k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1472
1473
17.6k
    switch (post_byte & 0xe7) {
1474
3.08k
    case 0xe0:
1475
4.84k
    case 0xe1: // n9,R
1476
4.84k
      read_byte(info, &offset8, (*address)++);
1477
4.84k
      op->idx.offset = offset8;
1478
1479
4.84k
      if (post_byte & 0x01) // sign extension
1480
1.76k
        op->idx.offset |= 0xff00;
1481
1482
4.84k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1483
1484
4.84k
      if (op->idx.base_reg == M680X_REG_PC)
1485
542
        op->idx.offset_addr = op->idx.offset + *address;
1486
1487
4.84k
      break;
1488
1489
1.20k
    case 0xe3: // [n16,R]
1490
1.20k
      op->idx.flags |= M680X_IDX_INDIRECT;
1491
1492
    // intentionally fall through
1493
2.98k
    case 0xe2: // n16,R
1494
2.98k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1495
2.98k
      (*address) += 2;
1496
2.98k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1497
1498
2.98k
      if (op->idx.base_reg == M680X_REG_PC)
1499
225
        op->idx.offset_addr = op->idx.offset + *address;
1500
1501
2.98k
      break;
1502
1503
675
    case 0xe4: // A,R
1504
1.13k
    case 0xe5: // B,R
1505
2.01k
    case 0xe6: // D,R
1506
2.01k
      op->idx.offset_reg =
1507
2.01k
        g_or12_to_reg_ids[post_byte & 0x03];
1508
2.01k
      break;
1509
1510
547
    case 0xe7: // [D,R]
1511
547
      op->idx.offset_reg = M680X_REG_D;
1512
547
      op->idx.flags |= M680X_IDX_INDIRECT;
1513
547
      break;
1514
1515
7.22k
    default: // n,-r n,+r n,r- n,r+
1516
      // PC is not allowed in this mode
1517
7.22k
      op->idx.base_reg =
1518
7.22k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1519
7.22k
      op->idx.inc_dec = post_byte & 0x0f;
1520
1521
7.22k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1522
3.31k
        op->idx.inc_dec |= 0xf0;
1523
1524
7.22k
      if (op->idx.inc_dec >= 0)
1525
3.91k
        op->idx.inc_dec++;
1526
1527
7.22k
      if (post_byte & 0x10)
1528
2.17k
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1529
1530
7.22k
      break;
1531
17.6k
    }
1532
17.6k
  }
1533
25.0k
}
1534
1535
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1536
565
{
1537
565
  cs_m680x *m680x = &info->m680x;
1538
565
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1539
1540
565
  op->type = M680X_OP_CONSTANT;
1541
565
  read_byte(info, &op->const_val, (*address)++);
1542
565
};
1543
1544
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
31.7k
{
1546
31.7k
  cs_m680x *m680x = &info->m680x;
1547
31.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
31.7k
  op->type = M680X_OP_DIRECT;
1550
31.7k
  set_operand_size(info, op, 1);
1551
31.7k
  read_byte(info, &op->direct_addr, (*address)++);
1552
31.7k
};
1553
1554
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1555
25.9k
{
1556
25.9k
  cs_m680x *m680x = &info->m680x;
1557
25.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1558
1559
25.9k
  op->type = M680X_OP_EXTENDED;
1560
25.9k
  set_operand_size(info, op, 1);
1561
25.9k
  read_word(info, &op->ext.address, *address);
1562
25.9k
  *address += 2;
1563
25.9k
}
1564
1565
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1566
16.6k
{
1567
16.6k
  cs_m680x *m680x = &info->m680x;
1568
16.6k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1569
16.6k
  uint16_t word = 0;
1570
16.6k
  int16_t sword = 0;
1571
1572
16.6k
  op->type = M680X_OP_IMMEDIATE;
1573
16.6k
  set_operand_size(info, op, 1);
1574
1575
16.6k
  switch (op->size) {
1576
13.3k
  case 1:
1577
13.3k
    read_byte_sign_extended(info, &sword, *address);
1578
13.3k
    op->imm = sword;
1579
13.3k
    break;
1580
1581
2.98k
  case 2:
1582
2.98k
    read_word(info, &word, *address);
1583
2.98k
    op->imm = (int16_t)word;
1584
2.98k
    break;
1585
1586
295
  case 4:
1587
295
    read_sdword(info, &op->imm, *address);
1588
295
    break;
1589
1590
0
  default:
1591
0
    op->imm = 0;
1592
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1593
16.6k
  }
1594
1595
16.6k
  *address += op->size;
1596
16.6k
}
1597
1598
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1599
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1600
472
{
1601
472
  static const m680x_reg m680x_reg[] = {
1602
472
    M680X_REG_CC,
1603
472
    M680X_REG_A,
1604
472
    M680X_REG_B,
1605
472
    M680X_REG_INVALID,
1606
472
  };
1607
1608
472
  uint8_t post_byte = 0;
1609
472
  cs_m680x *m680x = &info->m680x;
1610
472
  cs_m680x_op *op;
1611
1612
472
  read_byte(info, &post_byte, *address);
1613
472
  (*address)++;
1614
1615
  // operand[0] = register
1616
472
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1617
1618
  // operand[1] = bit index in source operand
1619
472
  op = &m680x->operands[m680x->op_count++];
1620
472
  op->type = M680X_OP_CONSTANT;
1621
472
  op->const_val = (post_byte >> 3) & 0x07;
1622
1623
  // operand[2] = bit index in destination operand
1624
472
  op = &m680x->operands[m680x->op_count++];
1625
472
  op->type = M680X_OP_CONSTANT;
1626
472
  op->const_val = post_byte & 0x07;
1627
1628
472
  direct_hdlr(MI, info, address);
1629
472
}
1630
1631
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1632
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
842
{
1634
842
  static const uint8_t inc_dec_r0[] = {
1635
842
    1,
1636
842
    -1,
1637
842
    1,
1638
842
    0,
1639
842
  };
1640
842
  static const uint8_t inc_dec_r1[] = {
1641
842
    1,
1642
842
    -1,
1643
842
    0,
1644
842
    1,
1645
842
  };
1646
842
  uint8_t regs = 0;
1647
842
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1648
1649
842
  read_byte(info, &regs, *address);
1650
1651
842
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1652
842
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1653
842
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1654
842
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1655
1656
842
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1657
842
}
1658
1659
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1660
771
{
1661
771
  cs_m680x *m680x = &info->m680x;
1662
771
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1663
1664
  // bit index is coded in Opcode
1665
771
  op->type = M680X_OP_CONSTANT;
1666
771
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1667
771
}
1668
1669
// handler for bit test and branch instruction. Used by M6805.
1670
// The bit index is part of the opcode.
1671
// Example: BRSET 3,<$40,LOOP
1672
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1673
1.66k
{
1674
1.66k
  cs_m680x *m680x = &info->m680x;
1675
1.66k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1676
1677
  // bit index is coded in Opcode
1678
1.66k
  op->type = M680X_OP_CONSTANT;
1679
1.66k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1680
1.66k
  direct_hdlr(MI, info, address);
1681
1.66k
  relative8_hdlr(MI, info, address);
1682
1683
1.66k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1684
1.66k
}
1685
1686
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1687
3.30k
{
1688
3.30k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1689
3.30k
          false);
1690
3.30k
}
1691
1692
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1693
914
{
1694
914
  uint16_t offset = 0;
1695
1696
914
  read_word(info, &offset, *address);
1697
914
  *address += 2;
1698
914
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1699
914
          offset, false);
1700
914
}
1701
1702
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1703
1.19k
{
1704
1.19k
  immediate_hdlr(MI, info, address);
1705
1.19k
  relative8_hdlr(MI, info, address);
1706
1.19k
}
1707
1708
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1709
753
{
1710
753
  uint8_t offset = 0;
1711
1712
753
  read_byte(info, &offset, (*address)++);
1713
1714
753
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1715
753
          (uint16_t)offset, false);
1716
753
}
1717
1718
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1719
84
{
1720
84
  uint16_t offset = 0;
1721
1722
84
  read_word(info, &offset, *address);
1723
84
  *address += 2;
1724
1725
84
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1726
84
          offset, false);
1727
84
}
1728
1729
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1730
945
{
1731
945
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1732
945
          true);
1733
945
}
1734
1735
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1736
383
{
1737
383
  uint8_t offset = 0;
1738
1739
383
  read_byte(info, &offset, (*address)++);
1740
1741
383
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1742
383
          (uint16_t)offset, false);
1743
383
}
1744
1745
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1746
4.50k
{
1747
4.50k
  cs_m680x *m680x = &info->m680x;
1748
4.50k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1749
1750
4.50k
  indexed12_hdlr(MI, info, address);
1751
4.50k
  op->type = M680X_OP_IMMEDIATE;
1752
1753
4.50k
  if (info->insn == M680X_INS_MOVW) {
1754
1.20k
    uint16_t imm16 = 0;
1755
1756
1.20k
    read_word(info, &imm16, *address);
1757
1.20k
    op->imm = (int16_t)imm16;
1758
1.20k
    op->size = 2;
1759
3.29k
  } else {
1760
3.29k
    uint8_t imm8 = 0;
1761
1762
3.29k
    read_byte(info, &imm8, *address);
1763
3.29k
    op->imm = (int8_t)imm8;
1764
3.29k
    op->size = 1;
1765
3.29k
  }
1766
1767
4.50k
  set_operand_size(info, op, 1);
1768
4.50k
}
1769
1770
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1771
2.01k
{
1772
2.01k
  cs_m680x *m680x = &info->m680x;
1773
2.01k
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1774
2.01k
  uint16_t imm16 = 0;
1775
1776
2.01k
  indexed12_hdlr(MI, info, address);
1777
2.01k
  read_word(info, &imm16, *address);
1778
2.01k
  op0->type = M680X_OP_EXTENDED;
1779
2.01k
  op0->ext.address = (int16_t)imm16;
1780
2.01k
  set_operand_size(info, op0, 1);
1781
2.01k
}
1782
1783
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1784
// Example: DBNE X,$1000
1785
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1786
955
{
1787
955
  static const m680x_reg index_to_reg_id[] = {
1788
955
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1789
955
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1790
955
  };
1791
955
  static const m680x_insn index_to_insn_id[] = {
1792
955
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1793
955
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1794
955
  };
1795
955
  cs_m680x *m680x = &info->m680x;
1796
955
  uint8_t post_byte = 0;
1797
955
  uint8_t rel = 0;
1798
955
  cs_m680x_op *op;
1799
1800
955
  read_byte(info, &post_byte, (*address)++);
1801
1802
955
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1803
1804
955
  if (info->insn == M680X_INS_ILLGL) {
1805
0
    illegal_hdlr(MI, info, address);
1806
0
  };
1807
1808
955
  read_byte(info, &rel, (*address)++);
1809
1810
955
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1811
1812
955
  op = &m680x->operands[m680x->op_count++];
1813
1814
955
  op->type = M680X_OP_RELATIVE;
1815
1816
955
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1817
1818
955
  op->rel.address = *address + op->rel.offset;
1819
1820
955
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1821
955
}
1822
1823
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1824
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1825
  immediate_hdlr, // 8-bit
1826
  immediate_hdlr, // 16-bit
1827
  immediate_hdlr, // 32-bit
1828
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1829
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1830
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1831
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1832
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1833
  indexed12_hdlr, // subset of indexed12
1834
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1835
  imm_idx12_x_hdlr, ext_idx12_x_hdlr,
1836
}; /* handler function pointers */
1837
1838
/* Disasemble one instruction at address and store in str_buff */
1839
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1840
              uint16_t address)
1841
210k
{
1842
210k
  cs_m680x *m680x = &info->m680x;
1843
210k
  cs_detail *detail = MI->flat_insn->detail;
1844
210k
  uint16_t base_address = address;
1845
210k
  insn_desc insn_description;
1846
210k
  e_access_mode access_mode;
1847
1848
210k
  if (detail != NULL) {
1849
210k
    memset(detail, 0,
1850
210k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1851
210k
  }
1852
1853
210k
  memset(&insn_description, 0, sizeof(insn_description));
1854
210k
  memset(m680x, 0, sizeof(*m680x));
1855
210k
  info->insn_size = 1;
1856
1857
210k
  if (decode_insn(info, address, &insn_description)) {
1858
190k
    m680x_reg reg;
1859
1860
190k
    if (insn_description.opcode > 0xff)
1861
13.9k
      address += 2; // 8-bit opcode + page prefix
1862
176k
    else
1863
176k
      address++; // 8-bit opcode only
1864
1865
190k
    info->insn = insn_description.insn;
1866
1867
190k
    MCInst_setOpcode(MI, insn_description.opcode);
1868
1869
190k
    reg = g_insn_props[info->insn].reg0;
1870
1871
190k
    if (reg != M680X_REG_INVALID) {
1872
102k
      if (reg == M680X_REG_HX &&
1873
901
          (!info->cpu->reg_byte_size[reg]))
1874
196
        reg = M680X_REG_X;
1875
1876
102k
      add_reg_operand(info, reg);
1877
      // First (or second) operand is a register which is
1878
      // part of the mnemonic
1879
102k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1880
102k
      reg = g_insn_props[info->insn].reg1;
1881
1882
102k
      if (reg != M680X_REG_INVALID) {
1883
1.81k
        if (reg == M680X_REG_HX &&
1884
520
            (!info->cpu->reg_byte_size[reg]))
1885
315
          reg = M680X_REG_X;
1886
1887
1.81k
        add_reg_operand(info, reg);
1888
1.81k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1889
1.81k
      }
1890
102k
    }
1891
1892
    // Call addressing mode specific instruction handler
1893
190k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1894
190k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1895
1896
190k
    add_insn_group(detail, g_insn_props[info->insn].group);
1897
1898
190k
    if (g_insn_props[info->insn].cc_modified &&
1899
122k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1900
122k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1901
121k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1902
1903
190k
    access_mode = g_insn_props[info->insn].access_mode;
1904
1905
    // Fix for M6805 BSET/BCLR. It has a different operand order
1906
    // in comparison to the M6811
1907
190k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1908
190k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1909
771
      access_mode = rmmm;
1910
1911
190k
    build_regs_read_write_counts(MI, info, access_mode);
1912
190k
    add_operators_access(MI, info, access_mode);
1913
1914
190k
    if (g_insn_props[info->insn].update_reg_access)
1915
19.2k
      set_changed_regs_read_write_counts(MI, info);
1916
1917
190k
    info->insn_size = (uint8_t)insn_description.insn_size;
1918
1919
190k
    return info->insn_size;
1920
190k
  } else
1921
19.4k
    MCInst_setOpcode(MI, insn_description.opcode);
1922
1923
  // Illegal instruction
1924
19.4k
  address = base_address;
1925
19.4k
  illegal_hdlr(MI, info, &address);
1926
19.4k
  return 1;
1927
210k
}
1928
1929
// Tables to get the byte size of a register on the CPU
1930
// based on an enum m680x_reg value.
1931
// Invalid registers return 0.
1932
static const uint8_t g_m6800_reg_byte_size[22] = {
1933
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1934
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1935
};
1936
1937
static const uint8_t g_m6805_reg_byte_size[22] = {
1938
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1939
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1940
};
1941
1942
static const uint8_t g_m6808_reg_byte_size[22] = {
1943
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1944
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1945
};
1946
1947
static const uint8_t g_m6801_reg_byte_size[22] = {
1948
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1949
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1950
};
1951
1952
static const uint8_t g_m6811_reg_byte_size[22] = {
1953
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1954
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1955
};
1956
1957
static const uint8_t g_cpu12_reg_byte_size[22] = {
1958
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1959
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1960
};
1961
1962
static const uint8_t g_m6809_reg_byte_size[22] = {
1963
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1964
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1965
};
1966
1967
static const uint8_t g_hd6309_reg_byte_size[22] = {
1968
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1969
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1970
};
1971
1972
// Table to check for a valid register nibble on the M6809 CPU
1973
// used for TFR and EXG instruction.
1974
static const bool m6809_tfr_reg_valid[16] = {
1975
  true, true, true, true, true,  true,  false, false,
1976
  true, true, true, true, false, false, false, false,
1977
};
1978
1979
static const cpu_tables g_cpu_tables[] = {
1980
  { // M680X_CPU_TYPE_INVALID
1981
    NULL,
1982
    { NULL, NULL },
1983
    { 0, 0 },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    NULL,
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD } },
1990
  { // M680X_CPU_TYPE_6301
1991
    &g_m6800_inst_page1_table[0],
1992
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1993
    { ARR_SIZE(g_m6801_inst_overlay_table),
1994
      ARR_SIZE(g_hd6301_inst_overlay_table) },
1995
    { 0x00, 0x00, 0x00 },
1996
    { NULL, NULL, NULL },
1997
    { 0, 0, 0 },
1998
    &g_m6801_reg_byte_size[0],
1999
    NULL,
2000
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2001
  { // M680X_CPU_TYPE_6309
2002
    &g_m6809_inst_page1_table[0],
2003
    { &g_hd6309_inst_overlay_table[0], NULL },
2004
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2005
    { 0x10, 0x11, 0x00 },
2006
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2007
      NULL },
2008
    { ARR_SIZE(g_hd6309_inst_page2_table),
2009
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2010
    &g_hd6309_reg_byte_size[0],
2011
    NULL,
2012
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2013
  { // M680X_CPU_TYPE_6800
2014
    &g_m6800_inst_page1_table[0],
2015
    { NULL, NULL },
2016
    { 0, 0 },
2017
    { 0x00, 0x00, 0x00 },
2018
    { NULL, NULL, NULL },
2019
    { 0, 0, 0 },
2020
    &g_m6800_reg_byte_size[0],
2021
    NULL,
2022
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2023
  { // M680X_CPU_TYPE_6801
2024
    &g_m6800_inst_page1_table[0],
2025
    { &g_m6801_inst_overlay_table[0], NULL },
2026
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2027
    { 0x00, 0x00, 0x00 },
2028
    { NULL, NULL, NULL },
2029
    { 0, 0, 0 },
2030
    &g_m6801_reg_byte_size[0],
2031
    NULL,
2032
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2033
  { // M680X_CPU_TYPE_6805
2034
    &g_m6805_inst_page1_table[0],
2035
    { NULL, NULL },
2036
    { 0, 0 },
2037
    { 0x00, 0x00, 0x00 },
2038
    { NULL, NULL, NULL },
2039
    { 0, 0, 0 },
2040
    &g_m6805_reg_byte_size[0],
2041
    NULL,
2042
    { M680X_INS_BCLR, M680X_INS_BSET } },
2043
  { // M680X_CPU_TYPE_6808
2044
    &g_m6805_inst_page1_table[0],
2045
    { &g_m6808_inst_overlay_table[0], NULL },
2046
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2047
    { 0x9E, 0x00, 0x00 },
2048
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2049
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2050
    &g_m6808_reg_byte_size[0],
2051
    NULL,
2052
    { M680X_INS_BCLR, M680X_INS_BSET } },
2053
  { // M680X_CPU_TYPE_6809
2054
    &g_m6809_inst_page1_table[0],
2055
    { NULL, NULL },
2056
    { 0, 0 },
2057
    { 0x10, 0x11, 0x00 },
2058
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2059
    { ARR_SIZE(g_m6809_inst_page2_table),
2060
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2061
    &g_m6809_reg_byte_size[0],
2062
    &m6809_tfr_reg_valid[0],
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6811
2065
    &g_m6800_inst_page1_table[0],
2066
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2067
    { ARR_SIZE(g_m6801_inst_overlay_table),
2068
      ARR_SIZE(g_m6811_inst_overlay_table) },
2069
    { 0x18, 0x1A, 0xCD },
2070
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2071
      &g_m6811_inst_page4_table[0] },
2072
    { ARR_SIZE(g_m6811_inst_page2_table),
2073
      ARR_SIZE(g_m6811_inst_page3_table),
2074
      ARR_SIZE(g_m6811_inst_page4_table) },
2075
    &g_m6811_reg_byte_size[0],
2076
    NULL,
2077
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2078
  { // M680X_CPU_TYPE_CPU12
2079
    &g_cpu12_inst_page1_table[0],
2080
    { NULL, NULL },
2081
    { 0, 0 },
2082
    { 0x18, 0x00, 0x00 },
2083
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2084
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2085
    &g_cpu12_reg_byte_size[0],
2086
    NULL,
2087
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2088
  { // M680X_CPU_TYPE_HCS08
2089
    &g_m6805_inst_page1_table[0],
2090
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2091
    { ARR_SIZE(g_m6808_inst_overlay_table),
2092
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2093
    { 0x9E, 0x00, 0x00 },
2094
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2095
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2096
    &g_m6808_reg_byte_size[0],
2097
    NULL,
2098
    { M680X_INS_BCLR, M680X_INS_BSET } },
2099
};
2100
2101
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2102
          uint16_t address, const uint8_t *code,
2103
          uint16_t code_len)
2104
210k
{
2105
210k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2106
0
    return false;
2107
0
  }
2108
2109
210k
  info->code = code;
2110
210k
  info->size = code_len;
2111
210k
  info->offset = address;
2112
210k
  info->cpu_type = cpu_type;
2113
2114
210k
  info->cpu = &g_cpu_tables[info->cpu_type];
2115
2116
210k
  return true;
2117
210k
}
2118
2119
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2120
        MCInst *MI, uint16_t *size, uint64_t address,
2121
        void *inst_info)
2122
210k
{
2123
210k
  unsigned int insn_size = 0;
2124
210k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2125
210k
  cs_struct *handle = (cs_struct *)ud;
2126
210k
  m680x_info *info = (m680x_info *)handle->printer_info;
2127
2128
210k
  MCInst_clear(MI);
2129
2130
210k
  if (handle->mode & CS_MODE_M680X_6800)
2131
1.35k
    cpu_type = M680X_CPU_TYPE_6800;
2132
2133
208k
  else if (handle->mode & CS_MODE_M680X_6801)
2134
840
    cpu_type = M680X_CPU_TYPE_6801;
2135
2136
207k
  else if (handle->mode & CS_MODE_M680X_6805)
2137
1.25k
    cpu_type = M680X_CPU_TYPE_6805;
2138
2139
206k
  else if (handle->mode & CS_MODE_M680X_6808)
2140
9.12k
    cpu_type = M680X_CPU_TYPE_6808;
2141
2142
197k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2143
6.81k
    cpu_type = M680X_CPU_TYPE_HCS08;
2144
2145
190k
  else if (handle->mode & CS_MODE_M680X_6809)
2146
19.0k
    cpu_type = M680X_CPU_TYPE_6809;
2147
2148
171k
  else if (handle->mode & CS_MODE_M680X_6301)
2149
1.80k
    cpu_type = M680X_CPU_TYPE_6301;
2150
2151
169k
  else if (handle->mode & CS_MODE_M680X_6309)
2152
81.6k
    cpu_type = M680X_CPU_TYPE_6309;
2153
2154
88.1k
  else if (handle->mode & CS_MODE_M680X_6811)
2155
5.17k
    cpu_type = M680X_CPU_TYPE_6811;
2156
2157
82.9k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2158
82.9k
    cpu_type = M680X_CPU_TYPE_CPU12;
2159
2160
210k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2161
210k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2162
210k
          (uint16_t)code_len))
2163
210k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2164
2165
210k
  if (insn_size == 0) {
2166
0
    *size = 1;
2167
0
    return false;
2168
0
  }
2169
2170
  // Make sure we always stay within range
2171
210k
  if (insn_size > code_len) {
2172
23
    *size = (uint16_t)code_len;
2173
23
    return false;
2174
23
  } else
2175
209k
    *size = (uint16_t)insn_size;
2176
2177
209k
  return true;
2178
210k
}
2179
2180
cs_err M680X_disassembler_init(cs_struct *ud)
2181
2.05k
{
2182
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2183
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2184
2185
0
    return CS_ERR_MODE;
2186
0
  }
2187
2188
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2189
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2190
2191
0
    return CS_ERR_MODE;
2192
0
  }
2193
2194
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2195
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2196
2197
0
    return CS_ERR_MODE;
2198
0
  }
2199
2200
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2201
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2202
2203
0
    return CS_ERR_MODE;
2204
0
  }
2205
2206
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2207
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2208
2209
0
    return CS_ERR_MODE;
2210
0
  }
2211
2212
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2213
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2214
2215
0
    return CS_ERR_MODE;
2216
0
  }
2217
2218
2.05k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2219
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2220
2221
0
    return CS_ERR_MODE;
2222
0
  }
2223
2224
2.05k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2225
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2226
2227
0
    return CS_ERR_MODE;
2228
0
  }
2229
2230
2.05k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2231
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2232
2233
0
    return CS_ERR_MODE;
2234
0
  }
2235
2236
2.05k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2237
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2238
2239
0
    return CS_ERR_MODE;
2240
0
  }
2241
2242
2.05k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2243
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2244
0
        MATRIX_SIZE(g_access_mode_to_access));
2245
2246
0
    return CS_ERR_MODE;
2247
0
  }
2248
2249
2.05k
  return CS_ERR_OK;
2250
2.05k
}
2251
2252
#ifndef CAPSTONE_DIET
2253
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2254
          uint8_t *regs_read_count, cs_regs regs_write,
2255
          uint8_t *regs_write_count)
2256
0
{
2257
0
  if (insn->detail == NULL) {
2258
0
    *regs_read_count = 0;
2259
0
    *regs_write_count = 0;
2260
0
  } else {
2261
0
    *regs_read_count = insn->detail->regs_read_count;
2262
0
    *regs_write_count = insn->detail->regs_write_count;
2263
2264
0
    memcpy(regs_read, insn->detail->regs_read,
2265
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2266
0
    memcpy(regs_write, insn->detail->regs_write,
2267
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2268
0
  }
2269
0
}
2270
#endif
2271
2272
#endif