Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Sparc/SparcInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an Sparc MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../MCInstPrinter.h"
33
#include "../../Mapping.h"
34
#include "SparcInstPrinter.h"
35
#include "SparcLinkage.h"
36
#include "SparcMCTargetDesc.h"
37
#include "SparcMapping.h"
38
#include "SparcDisassemblerExtension.h"
39
40
#define CONCAT(a, b) CONCAT_(a, b)
41
#define CONCAT_(a, b) a##_##b
42
43
#define DEBUG_TYPE "asm-printer"
44
45
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
46
            unsigned OpIdx, unsigned PrintMethodIdx,
47
            SStream *OS);
48
static void printOperand(MCInst *MI, int opNum, SStream *O);
49
50
#define GET_INSTRUCTION_NAME
51
#define PRINT_ALIAS_INSTR
52
#include "SparcGenAsmWriter.inc"
53
54
static void printRegName(SStream *OS, MCRegister Reg)
55
8.40k
{
56
8.40k
  SStream_concat1(OS, '%');
57
8.40k
  SStream_concat0(OS, getRegisterName(Reg, Sparc_NoRegAltName));
58
8.40k
}
59
60
static void printRegNameAlt(SStream *OS, MCRegister Reg, unsigned AltIdx)
61
40.9k
{
62
40.9k
  SStream_concat1(OS, '%');
63
40.9k
  SStream_concat0(OS, getRegisterName(Reg, AltIdx));
64
40.9k
}
65
66
static void printInst(MCInst *MI, uint64_t Address, SStream *O)
67
34.4k
{
68
34.4k
  bool isAlias = false;
69
34.4k
  bool useAliasDetails = map_use_alias_details(MI);
70
34.4k
  map_set_fill_detail_ops(MI, useAliasDetails);
71
72
34.4k
  if (!printAliasInstr(MI, Address, O) && !printSparcAliasInstr(MI, O)) {
73
30.5k
    MCInst_setIsAlias(MI, false);
74
30.5k
  } else {
75
3.87k
    isAlias = true;
76
3.87k
    MCInst_setIsAlias(MI, isAlias);
77
3.87k
    if (useAliasDetails) {
78
3.87k
      return;
79
3.87k
    }
80
3.87k
  }
81
82
30.5k
  if (!isAlias || !useAliasDetails) {
83
30.5k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
84
30.5k
    if (isAlias)
85
0
      SStream_Close(O);
86
30.5k
    printInstruction(MI, Address, O);
87
30.5k
    if (isAlias)
88
0
      SStream_Open(O);
89
30.5k
  }
90
30.5k
}
91
92
bool printSparcAliasInstr(MCInst *MI, SStream *O)
93
31.8k
{
94
31.8k
  switch (MCInst_getOpcode(MI)) {
95
29.8k
  default:
96
29.8k
    return false;
97
108
  case Sparc_JMPLrr:
98
1.52k
  case Sparc_JMPLri: {
99
1.52k
    if (MCInst_getNumOperands(MI) != 3)
100
0
      return false;
101
1.52k
    if (!MCOperand_isReg(MCInst_getOperand(MI, (0))))
102
0
      return false;
103
1.52k
    switch (MCOperand_getReg(MCInst_getOperand(MI, (0)))) {
104
204
    default:
105
204
      return false;
106
1.25k
    case Sparc_G0: // jmp $addr | ret | retl
107
1.25k
      if (MCOperand_isImm(MCInst_getOperand(MI, (2))) &&
108
1.18k
          MCOperand_getImm(MCInst_getOperand(MI, (2))) == 8) {
109
974
        switch (MCOperand_getReg(
110
974
          MCInst_getOperand(MI, (1)))) {
111
391
        default:
112
391
          break;
113
391
        case Sparc_I7:
114
83
          SStream_concat0(O, "\tret");
115
83
          return true;
116
500
        case Sparc_O7:
117
500
          SStream_concat0(O, "\tretl");
118
500
          return true;
119
974
        }
120
974
      }
121
674
      SStream_concat0(O, "\tjmp ");
122
674
      printMemOperand(MI, 1, O);
123
674
      return true;
124
67
    case Sparc_O7: // call $addr
125
67
      SStream_concat0(O, "\tcall ");
126
67
      printMemOperand(MI, 1, O);
127
67
      return true;
128
1.52k
    }
129
1.52k
  }
130
34
  case Sparc_V9FCMPS:
131
197
  case Sparc_V9FCMPD:
132
233
  case Sparc_V9FCMPQ:
133
268
  case Sparc_V9FCMPES:
134
302
  case Sparc_V9FCMPED:
135
481
  case Sparc_V9FCMPEQ: {
136
481
    if (Sparc_getFeatureBits(MI->csh->mode, Sparc_FeatureV9) ||
137
381
        (MCInst_getNumOperands(MI) != 3) ||
138
381
        (!MCOperand_isReg(MCInst_getOperand(MI, (0)))) ||
139
381
        (MCOperand_getReg(MCInst_getOperand(MI, (0))) !=
140
381
         Sparc_FCC0))
141
481
      return false;
142
    // if V8, skip printing %fcc0.
143
0
    switch (MCInst_getOpcode(MI)) {
144
0
    default:
145
0
    case Sparc_V9FCMPS:
146
0
      SStream_concat0(O, "\tfcmps ");
147
0
      break;
148
0
    case Sparc_V9FCMPD:
149
0
      SStream_concat0(O, "\tfcmpd ");
150
0
      break;
151
0
    case Sparc_V9FCMPQ:
152
0
      SStream_concat0(O, "\tfcmpq ");
153
0
      break;
154
0
    case Sparc_V9FCMPES:
155
0
      SStream_concat0(O, "\tfcmpes ");
156
0
      break;
157
0
    case Sparc_V9FCMPED:
158
0
      SStream_concat0(O, "\tfcmped ");
159
0
      break;
160
0
    case Sparc_V9FCMPEQ:
161
0
      SStream_concat0(O, "\tfcmpeq ");
162
0
      break;
163
0
    }
164
0
    printOperand(MI, 1, O);
165
0
    SStream_concat0(O, ", ");
166
0
    printOperand(MI, 2, O);
167
0
    return true;
168
0
  }
169
31.8k
  }
170
31.8k
}
171
172
static void printOperand(MCInst *MI, int opNum, SStream *O)
173
69.5k
{
174
69.5k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_Operand, opNum);
175
69.5k
  MCOperand *MO = MCInst_getOperand(MI, (opNum));
176
177
69.5k
  if (MCOperand_isReg(MO)) {
178
49.3k
    unsigned Reg = MCOperand_getReg(MO);
179
49.3k
    if (Sparc_getFeatureBits(MI->csh->mode, Sparc_FeatureV9))
180
40.9k
      printRegNameAlt(O, Reg, Sparc_RegNamesStateReg);
181
8.40k
    else
182
8.40k
      printRegName(O, Reg);
183
49.3k
    return;
184
49.3k
  }
185
186
20.2k
  if (MCOperand_isImm(MO)) {
187
20.2k
    switch (MCInst_getOpcode(MI)) {
188
20.0k
    default:
189
20.0k
      printInt32(O, (int)MCOperand_getImm(MO));
190
20.0k
      return;
191
192
72
    case Sparc_TICCri: // Fall through
193
72
    case Sparc_TICCrr: // Fall through
194
109
    case Sparc_TRAPri: // Fall through
195
109
    case Sparc_TRAPrr: // Fall through
196
201
    case Sparc_TXCCri: // Fall through
197
201
    case Sparc_TXCCrr: // Fall through
198
      // Only seven-bit values up to 127.
199
201
      printInt8(O, ((int)MCOperand_getImm(MO) & 0x7f));
200
201
      return;
201
20.2k
    }
202
20.2k
  }
203
204
0
  CS_ASSERT(MCOperand_isExpr(MO) &&
205
0
      "Unknown operand kind in printOperand");
206
0
}
207
208
void printMemOperand(MCInst *MI, int opNum, SStream *O)
209
11.3k
{
210
11.3k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_MemOperand, opNum);
211
11.3k
  MCOperand *Op1 = MCInst_getOperand(MI, (opNum));
212
11.3k
  MCOperand *Op2 = MCInst_getOperand(MI, (opNum + 1));
213
214
11.3k
  bool PrintedFirstOperand = false;
215
11.3k
  if (MCOperand_isReg(Op1) && MCOperand_getReg(Op1) != Sparc_G0) {
216
10.6k
    printOperand(MI, opNum, O);
217
10.6k
    PrintedFirstOperand = true;
218
10.6k
  }
219
220
  // Skip the second operand iff it adds nothing (literal 0 or %g0) and we've
221
  // already printed the first one
222
11.3k
  const bool SkipSecondOperand =
223
11.3k
    PrintedFirstOperand &&
224
10.6k
    ((MCOperand_isReg(Op2) && MCOperand_getReg(Op2) == Sparc_G0) ||
225
9.29k
     (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0));
226
227
11.3k
  if (!SkipSecondOperand) {
228
9.90k
    if (PrintedFirstOperand)
229
9.17k
      SStream_concat0(O, "+");
230
231
9.90k
    printOperand(MI, opNum + 1, O);
232
9.90k
  }
233
11.3k
}
234
235
void printCCOperand(MCInst *MI, int opNum, SStream *O)
236
6.70k
{
237
6.70k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_CCOperand, opNum);
238
6.70k
  int CC = (int)MCOperand_getImm(MCInst_getOperand(MI, (opNum)));
239
6.70k
  switch (MCInst_getOpcode(MI)) {
240
1.32k
  default:
241
1.32k
    break;
242
1.32k
  case Sparc_FBCOND:
243
786
  case Sparc_FBCONDA:
244
998
  case Sparc_FBCOND_V9:
245
1.32k
  case Sparc_FBCONDA_V9:
246
1.64k
  case Sparc_BPFCC:
247
1.99k
  case Sparc_BPFCCA:
248
1.99k
  case Sparc_BPFCCNT:
249
1.99k
  case Sparc_BPFCCANT:
250
2.10k
  case Sparc_MOVFCCrr:
251
2.10k
  case Sparc_V9MOVFCCrr:
252
2.15k
  case Sparc_MOVFCCri:
253
2.15k
  case Sparc_V9MOVFCCri:
254
2.27k
  case Sparc_FMOVS_FCC:
255
2.27k
  case Sparc_V9FMOVS_FCC:
256
2.59k
  case Sparc_FMOVD_FCC:
257
2.59k
  case Sparc_V9FMOVD_FCC:
258
2.99k
  case Sparc_FMOVQ_FCC:
259
2.99k
  case Sparc_V9FMOVQ_FCC:
260
    // Make sure CC is a fp conditional flag.
261
2.99k
    CC = (CC < SPARC_CC_FCC_BEGIN) ? (CC + SPARC_CC_FCC_BEGIN) : CC;
262
2.99k
    break;
263
408
  case Sparc_CBCOND:
264
749
  case Sparc_CBCONDA:
265
    // Make sure CC is a cp conditional flag.
266
749
    CC = (CC < SPARC_CC_CPCC_BEGIN) ? (CC + SPARC_CC_CPCC_BEGIN) :
267
749
              CC;
268
749
    break;
269
283
  case Sparc_BPR:
270
691
  case Sparc_BPRA:
271
1.01k
  case Sparc_BPRNT:
272
1.08k
  case Sparc_BPRANT:
273
1.34k
  case Sparc_MOVRri:
274
1.41k
  case Sparc_MOVRrr:
275
1.55k
  case Sparc_FMOVRS:
276
1.57k
  case Sparc_FMOVRD:
277
1.64k
  case Sparc_FMOVRQ:
278
    // Make sure CC is a register conditional flag.
279
1.64k
    CC = (CC < SPARC_CC_REG_BEGIN) ? (CC + SPARC_CC_REG_BEGIN) : CC;
280
1.64k
    break;
281
6.70k
  }
282
6.70k
  SStream_concat0(O, SPARCCondCodeToString((sparc_cc)CC));
283
6.70k
}
284
285
bool printGetPCX(MCInst *MI, unsigned opNum, SStream *O)
286
0
{
287
0
  printf("FIXME: Implement SparcInstPrinter::printGetPCX.");
288
0
  return true;
289
0
}
290
291
void printMembarTag(MCInst *MI, int opNum, SStream *O)
292
1.27k
{
293
1.27k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_MembarTag, opNum);
294
1.27k
  static const char *const TagNames[] = { "#LoadLoad",  "#StoreLoad",
295
1.27k
            "#LoadStore", "#StoreStore",
296
1.27k
            "#Lookaside", "#MemIssue",
297
1.27k
            "#Sync" };
298
299
1.27k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (opNum)));
300
301
1.27k
  if (Imm > 127) {
302
265
    printUInt32(O, Imm);
303
265
    return;
304
265
  }
305
306
1.27k
  bool First = true;
307
8.07k
  for (unsigned i = 0; i < ARR_SIZE(TagNames); i++) {
308
7.06k
    if (Imm & (1ull << i)) {
309
3.82k
      SStream_concat(O, "%s", (First ? "" : " | "));
310
3.82k
      SStream_concat0(O, TagNames[i]);
311
3.82k
      First = false;
312
3.82k
    }
313
7.06k
  }
314
1.00k
}
315
316
#define GET_ASITAG_IMPL
317
#include "SparcGenSystemOperands.inc"
318
319
void printASITag(MCInst *MI, int opNum, SStream *O)
320
3.83k
{
321
3.83k
  Sparc_add_cs_detail_0(MI, Sparc_OP_GROUP_ASITag, opNum);
322
3.83k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (opNum)));
323
3.83k
  const Sparc_ASITag_ASITag *ASITag =
324
3.83k
    Sparc_ASITag_lookupASITagByEncoding(Imm);
325
3.83k
  if (Sparc_getFeatureBits(MI->csh->mode, Sparc_FeatureV9) && ASITag) {
326
318
    SStream_concat1(O, '#');
327
318
    SStream_concat0(O, ASITag->Name);
328
318
  } else
329
3.51k
    printUInt32(O, Imm);
330
3.83k
}
331
332
void Sparc_LLVM_printInst(MCInst *MI, uint64_t Address, const char *Annot,
333
        SStream *O)
334
34.4k
{
335
34.4k
  printInst(MI, Address, O);
336
34.4k
}
337
338
const char *Sparc_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
339
12.4k
{
340
12.4k
  return getRegisterName(RegNo, AltIdx);
341
12.4k
}