Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#include <ctype.h>
7
#include <string.h>
8
9
#include "TMS320C64xInstPrinter.h"
10
#include "../../MCInst.h"
11
#include "../../utils.h"
12
#include "../../SStream.h"
13
#include "../../MCRegisterInfo.h"
14
#include "../../MathExtras.h"
15
#include "TMS320C64xMapping.h"
16
17
#include "capstone/tms320c64x.h"
18
19
static const char *getRegisterName(unsigned RegNo);
20
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
21
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
22
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
23
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
24
25
void TMS320C64x_post_printer(csh ud, cs_insn *insn, SStream *insn_asm,
26
           MCInst *mci)
27
36.8k
{
28
36.8k
  SStream ss;
29
36.8k
  const char *op_str_ptr, *p2;
30
36.8k
  char tmp[8] = { 0 };
31
36.8k
  unsigned int unit = 0;
32
36.8k
  int i;
33
36.8k
  cs_tms320c64x *tms320c64x;
34
35
36.8k
  if (mci->csh->detail_opt) {
36
36.8k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
37
38
36.8k
    for (i = 0; i < insn->detail->groups_count; i++) {
39
36.8k
      switch (insn->detail->groups[i]) {
40
9.28k
      case TMS320C64X_GRP_FUNIT_D:
41
9.28k
        unit = TMS320C64X_FUNIT_D;
42
9.28k
        break;
43
7.84k
      case TMS320C64X_GRP_FUNIT_L:
44
7.84k
        unit = TMS320C64X_FUNIT_L;
45
7.84k
        break;
46
1.66k
      case TMS320C64X_GRP_FUNIT_M:
47
1.66k
        unit = TMS320C64X_FUNIT_M;
48
1.66k
        break;
49
17.2k
      case TMS320C64X_GRP_FUNIT_S:
50
17.2k
        unit = TMS320C64X_FUNIT_S;
51
17.2k
        break;
52
791
      case TMS320C64X_GRP_FUNIT_NO:
53
791
        unit = TMS320C64X_FUNIT_NO;
54
791
        break;
55
36.8k
      }
56
36.8k
      if (unit != 0)
57
36.8k
        break;
58
36.8k
    }
59
36.8k
    tms320c64x->funit.unit = unit;
60
61
36.8k
    SStream_Init(&ss);
62
36.8k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
63
21.9k
      SStream_concat(
64
21.9k
        &ss, "[%c%s]|",
65
21.9k
        (tms320c64x->condition.zero == 1) ? '!' : '|',
66
21.9k
        cs_reg_name(ud, tms320c64x->condition.reg));
67
68
    // Sorry for all the fixes below. I don't have time to add more helper SStream functions.
69
    // Before that they messed around with the private buffer of the stream.
70
    // So it is better now. But still not efficient.
71
36.8k
    op_str_ptr = strchr(SStream_rbuf(insn_asm), '\t');
72
73
36.8k
    if ((op_str_ptr != NULL) &&
74
36.3k
        (((p2 = strchr(op_str_ptr, '[')) != NULL) ||
75
29.1k
         ((p2 = strchr(op_str_ptr, '(')) != NULL))) {
76
31.5k
      while ((p2 > op_str_ptr) &&
77
31.5k
             ((*p2 != 'a') && (*p2 != 'b')))
78
24.0k
        p2--;
79
7.50k
      if (p2 == op_str_ptr) {
80
0
        SStream_Flush(insn_asm, NULL);
81
0
        SStream_concat0(insn_asm, "Invalid!");
82
0
        return;
83
0
      }
84
7.50k
      if (*p2 == 'a')
85
4.23k
        strncpy(tmp, "1T", sizeof(tmp));
86
3.27k
      else
87
3.27k
        strncpy(tmp, "2T", sizeof(tmp));
88
29.2k
    } else {
89
29.2k
      tmp[0] = '\0';
90
29.2k
    }
91
36.8k
    SStream mnem_post = { 0 };
92
36.8k
    SStream_Init(&mnem_post);
93
36.8k
    switch (tms320c64x->funit.unit) {
94
9.28k
    case TMS320C64X_FUNIT_D:
95
9.28k
      SStream_concat(&mnem_post, ".D%s%u", tmp,
96
9.28k
               tms320c64x->funit.side);
97
9.28k
      break;
98
7.84k
    case TMS320C64X_FUNIT_L:
99
7.84k
      SStream_concat(&mnem_post, ".L%s%u", tmp,
100
7.84k
               tms320c64x->funit.side);
101
7.84k
      break;
102
1.66k
    case TMS320C64X_FUNIT_M:
103
1.66k
      SStream_concat(&mnem_post, ".M%s%u", tmp,
104
1.66k
               tms320c64x->funit.side);
105
1.66k
      break;
106
17.2k
    case TMS320C64X_FUNIT_S:
107
17.2k
      SStream_concat(&mnem_post, ".S%s%u", tmp,
108
17.2k
               tms320c64x->funit.side);
109
17.2k
      break;
110
36.8k
    }
111
36.8k
    if (tms320c64x->funit.crosspath > 0)
112
11.3k
      SStream_concat0(&mnem_post, "X");
113
114
36.8k
    if (op_str_ptr != NULL) {
115
      // There is an op_str
116
36.3k
      SStream_concat1(&mnem_post, '\t');
117
36.3k
      SStream_replc_str(insn_asm, '\t',
118
36.3k
            SStream_rbuf(&mnem_post));
119
36.3k
    }
120
121
36.8k
    if (tms320c64x->parallel != 0)
122
18.5k
      SStream_concat0(insn_asm, "\t||");
123
36.8k
    SStream_concat0(&ss, SStream_rbuf(insn_asm));
124
36.8k
    SStream_Flush(insn_asm, NULL);
125
36.8k
    SStream_concat0(insn_asm, SStream_rbuf(&ss));
126
36.8k
  }
127
36.8k
}
128
129
#define PRINT_ALIAS_INSTR
130
#include "TMS320C64xGenAsmWriter.inc"
131
132
#define GET_INSTRINFO_ENUM
133
#include "TMS320C64xGenInstrInfo.inc"
134
135
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
136
69.0k
{
137
69.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
138
69.0k
  unsigned reg;
139
140
69.0k
  if (MCOperand_isReg(Op)) {
141
50.4k
    reg = MCOperand_getReg(Op);
142
50.4k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) &&
143
5.59k
        (OpNo == 1)) {
144
2.79k
      switch (reg) {
145
1.84k
      case TMS320C64X_REG_EFR:
146
1.84k
        SStream_concat0(O, "EFR");
147
1.84k
        break;
148
673
      case TMS320C64X_REG_IFR:
149
673
        SStream_concat0(O, "IFR");
150
673
        break;
151
276
      default:
152
276
        SStream_concat0(O, getRegisterName(reg));
153
276
        break;
154
2.79k
      }
155
47.6k
    } else {
156
47.6k
      SStream_concat0(O, getRegisterName(reg));
157
47.6k
    }
158
159
50.4k
    if (MI->csh->detail_opt) {
160
50.4k
      MI->flat_insn->detail->tms320c64x
161
50.4k
        .operands[MI->flat_insn->detail->tms320c64x
162
50.4k
              .op_count]
163
50.4k
        .type = TMS320C64X_OP_REG;
164
50.4k
      MI->flat_insn->detail->tms320c64x
165
50.4k
        .operands[MI->flat_insn->detail->tms320c64x
166
50.4k
              .op_count]
167
50.4k
        .reg = reg;
168
50.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
169
50.4k
    }
170
50.4k
  } else if (MCOperand_isImm(Op)) {
171
18.5k
    int64_t Imm = MCOperand_getImm(Op);
172
173
18.5k
    if (Imm >= 0) {
174
15.3k
      if (Imm > HEX_THRESHOLD)
175
8.59k
        SStream_concat(O, "0x%" PRIx64, Imm);
176
6.74k
      else
177
6.74k
        SStream_concat(O, "%" PRIu64, Imm);
178
15.3k
    } else {
179
3.18k
      if (Imm < -HEX_THRESHOLD)
180
2.66k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
181
527
      else
182
527
        SStream_concat(O, "-%" PRIu64, -Imm);
183
3.18k
    }
184
185
18.5k
    if (MI->csh->detail_opt) {
186
18.5k
      MI->flat_insn->detail->tms320c64x
187
18.5k
        .operands[MI->flat_insn->detail->tms320c64x
188
18.5k
              .op_count]
189
18.5k
        .type = TMS320C64X_OP_IMM;
190
18.5k
      MI->flat_insn->detail->tms320c64x
191
18.5k
        .operands[MI->flat_insn->detail->tms320c64x
192
18.5k
              .op_count]
193
18.5k
        .imm = Imm;
194
18.5k
      MI->flat_insn->detail->tms320c64x.op_count++;
195
18.5k
    }
196
18.5k
  }
197
69.0k
}
198
199
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
200
4.23k
{
201
4.23k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
202
4.23k
  int64_t Val = MCOperand_getImm(Op);
203
4.23k
  unsigned scaled, base, offset, mode, unit;
204
4.23k
  cs_tms320c64x *tms320c64x;
205
4.23k
  char st, nd;
206
207
4.23k
  scaled = (Val >> 19) & 1;
208
4.23k
  base = (Val >> 12) & 0x7f;
209
4.23k
  offset = (Val >> 5) & 0x7f;
210
4.23k
  mode = (Val >> 1) & 0xf;
211
4.23k
  unit = Val & 1;
212
213
4.23k
  if (scaled) {
214
3.84k
    st = '[';
215
3.84k
    nd = ']';
216
3.84k
  } else {
217
391
    st = '(';
218
391
    nd = ')';
219
391
  }
220
221
4.23k
  switch (mode) {
222
760
  case 0:
223
760
    SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st,
224
760
             offset, nd);
225
760
    break;
226
313
  case 1:
227
313
    SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st,
228
313
             offset, nd);
229
313
    break;
230
293
  case 4:
231
293
    SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st,
232
293
             getRegisterName(offset), nd);
233
293
    break;
234
212
  case 5:
235
212
    SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st,
236
212
             getRegisterName(offset), nd);
237
212
    break;
238
275
  case 8:
239
275
    SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st,
240
275
             offset, nd);
241
275
    break;
242
285
  case 9:
243
285
    SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st,
244
285
             offset, nd);
245
285
    break;
246
423
  case 10:
247
423
    SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st,
248
423
             offset, nd);
249
423
    break;
250
630
  case 11:
251
630
    SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st,
252
630
             offset, nd);
253
630
    break;
254
291
  case 12:
255
291
    SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st,
256
291
             getRegisterName(offset), nd);
257
291
    break;
258
300
  case 13:
259
300
    SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st,
260
300
             getRegisterName(offset), nd);
261
300
    break;
262
242
  case 14:
263
242
    SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st,
264
242
             getRegisterName(offset), nd);
265
242
    break;
266
209
  case 15:
267
209
    SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st,
268
209
             getRegisterName(offset), nd);
269
209
    break;
270
4.23k
  }
271
272
4.23k
  if (MI->csh->detail_opt) {
273
4.23k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
274
275
4.23k
    tms320c64x->operands[tms320c64x->op_count].type =
276
4.23k
      TMS320C64X_OP_MEM;
277
4.23k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
278
4.23k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
279
4.23k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
280
4.23k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
281
4.23k
    switch (mode) {
282
760
    case 0:
283
760
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
284
760
        TMS320C64X_MEM_DISP_CONSTANT;
285
760
      tms320c64x->operands[tms320c64x->op_count]
286
760
        .mem.direction = TMS320C64X_MEM_DIR_BW;
287
760
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
288
760
        TMS320C64X_MEM_MOD_NO;
289
760
      break;
290
313
    case 1:
291
313
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
292
313
        TMS320C64X_MEM_DISP_CONSTANT;
293
313
      tms320c64x->operands[tms320c64x->op_count]
294
313
        .mem.direction = TMS320C64X_MEM_DIR_FW;
295
313
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
296
313
        TMS320C64X_MEM_MOD_NO;
297
313
      break;
298
293
    case 4:
299
293
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
300
293
        TMS320C64X_MEM_DISP_REGISTER;
301
293
      tms320c64x->operands[tms320c64x->op_count]
302
293
        .mem.direction = TMS320C64X_MEM_DIR_BW;
303
293
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
304
293
        TMS320C64X_MEM_MOD_NO;
305
293
      break;
306
212
    case 5:
307
212
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
308
212
        TMS320C64X_MEM_DISP_REGISTER;
309
212
      tms320c64x->operands[tms320c64x->op_count]
310
212
        .mem.direction = TMS320C64X_MEM_DIR_FW;
311
212
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
312
212
        TMS320C64X_MEM_MOD_NO;
313
212
      break;
314
275
    case 8:
315
275
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
316
275
        TMS320C64X_MEM_DISP_CONSTANT;
317
275
      tms320c64x->operands[tms320c64x->op_count]
318
275
        .mem.direction = TMS320C64X_MEM_DIR_BW;
319
275
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
320
275
        TMS320C64X_MEM_MOD_PRE;
321
275
      break;
322
285
    case 9:
323
285
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
324
285
        TMS320C64X_MEM_DISP_CONSTANT;
325
285
      tms320c64x->operands[tms320c64x->op_count]
326
285
        .mem.direction = TMS320C64X_MEM_DIR_FW;
327
285
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
328
285
        TMS320C64X_MEM_MOD_PRE;
329
285
      break;
330
423
    case 10:
331
423
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
332
423
        TMS320C64X_MEM_DISP_CONSTANT;
333
423
      tms320c64x->operands[tms320c64x->op_count]
334
423
        .mem.direction = TMS320C64X_MEM_DIR_BW;
335
423
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
336
423
        TMS320C64X_MEM_MOD_POST;
337
423
      break;
338
630
    case 11:
339
630
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
340
630
        TMS320C64X_MEM_DISP_CONSTANT;
341
630
      tms320c64x->operands[tms320c64x->op_count]
342
630
        .mem.direction = TMS320C64X_MEM_DIR_FW;
343
630
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
344
630
        TMS320C64X_MEM_MOD_POST;
345
630
      break;
346
291
    case 12:
347
291
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
348
291
        TMS320C64X_MEM_DISP_REGISTER;
349
291
      tms320c64x->operands[tms320c64x->op_count]
350
291
        .mem.direction = TMS320C64X_MEM_DIR_BW;
351
291
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
352
291
        TMS320C64X_MEM_MOD_PRE;
353
291
      break;
354
300
    case 13:
355
300
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
356
300
        TMS320C64X_MEM_DISP_REGISTER;
357
300
      tms320c64x->operands[tms320c64x->op_count]
358
300
        .mem.direction = TMS320C64X_MEM_DIR_FW;
359
300
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
360
300
        TMS320C64X_MEM_MOD_PRE;
361
300
      break;
362
242
    case 14:
363
242
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
364
242
        TMS320C64X_MEM_DISP_REGISTER;
365
242
      tms320c64x->operands[tms320c64x->op_count]
366
242
        .mem.direction = TMS320C64X_MEM_DIR_BW;
367
242
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
368
242
        TMS320C64X_MEM_MOD_POST;
369
242
      break;
370
209
    case 15:
371
209
      tms320c64x->operands[tms320c64x->op_count].mem.disptype =
372
209
        TMS320C64X_MEM_DISP_REGISTER;
373
209
      tms320c64x->operands[tms320c64x->op_count]
374
209
        .mem.direction = TMS320C64X_MEM_DIR_FW;
375
209
      tms320c64x->operands[tms320c64x->op_count].mem.modify =
376
209
        TMS320C64X_MEM_MOD_POST;
377
209
      break;
378
4.23k
    }
379
4.23k
    tms320c64x->op_count++;
380
4.23k
  }
381
4.23k
}
382
383
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
384
3.27k
{
385
3.27k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
386
3.27k
  int64_t Val = MCOperand_getImm(Op);
387
3.27k
  uint16_t offset;
388
3.27k
  unsigned basereg;
389
3.27k
  cs_tms320c64x *tms320c64x;
390
391
3.27k
  basereg = Val & 0x7f;
392
3.27k
  offset = (Val >> 7) & 0x7fff;
393
3.27k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
394
395
3.27k
  if (MI->csh->detail_opt) {
396
3.27k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
397
398
3.27k
    tms320c64x->operands[tms320c64x->op_count].type =
399
3.27k
      TMS320C64X_OP_MEM;
400
3.27k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
401
3.27k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
402
3.27k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
403
3.27k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype =
404
3.27k
      TMS320C64X_MEM_DISP_CONSTANT;
405
3.27k
    tms320c64x->operands[tms320c64x->op_count].mem.direction =
406
3.27k
      TMS320C64X_MEM_DIR_FW;
407
3.27k
    tms320c64x->operands[tms320c64x->op_count].mem.modify =
408
3.27k
      TMS320C64X_MEM_MOD_NO;
409
3.27k
    tms320c64x->op_count++;
410
3.27k
  }
411
3.27k
}
412
413
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
414
9.85k
{
415
9.85k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
416
9.85k
  unsigned reg = MCOperand_getReg(Op);
417
9.85k
  cs_tms320c64x *tms320c64x;
418
419
9.85k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1),
420
9.85k
           getRegisterName(reg));
421
422
9.85k
  if (MI->csh->detail_opt) {
423
9.85k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
424
425
9.85k
    tms320c64x->operands[tms320c64x->op_count].type =
426
9.85k
      TMS320C64X_OP_REGPAIR;
427
9.85k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
428
9.85k
    tms320c64x->op_count++;
429
9.85k
  }
430
9.85k
}
431
432
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
433
36.8k
{
434
36.8k
  unsigned opcode = MCInst_getOpcode(MI);
435
36.8k
  MCOperand *op;
436
437
36.8k
  switch (opcode) {
438
  /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
439
233
  case TMS320C64x_ADD_d2_rir:
440
  /* ADD.L -i, x, y -> SUB.L x, i, y */
441
361
  case TMS320C64x_ADD_l1_irr:
442
678
  case TMS320C64x_ADD_l1_ipp:
443
  /* ADD.S -i, x, y -> SUB.S x, i, y */
444
918
  case TMS320C64x_ADD_s1_irr:
445
918
    if ((MCInst_getNumOperands(MI) == 3) &&
446
918
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
447
918
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
448
918
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
449
918
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
450
321
      MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
451
321
      op = MCInst_getOperand(MI, 2);
452
321
      MCOperand_setImm(op, -MCOperand_getImm(op));
453
454
321
      SStream_concat0(O, "SUB\t");
455
321
      printOperand(MI, 1, O);
456
321
      SStream_concat0(O, ", ");
457
321
      printOperand(MI, 2, O);
458
321
      SStream_concat0(O, ", ");
459
321
      printOperand(MI, 0, O);
460
461
321
      return true;
462
321
    }
463
597
    break;
464
36.8k
  }
465
36.4k
  switch (opcode) {
466
  /* ADD.D 0, x, y -> MV.D x, y */
467
73
  case TMS320C64x_ADD_d1_rir:
468
  /* OR.D x, 0, y -> MV.D x, y */
469
144
  case TMS320C64x_OR_d2_rir:
470
  /* ADD.L 0, x, y -> MV.L x, y */
471
217
  case TMS320C64x_ADD_l1_irr:
472
296
  case TMS320C64x_ADD_l1_ipp:
473
  /* OR.L 0, x, y -> MV.L x, y */
474
370
  case TMS320C64x_OR_l1_irr:
475
  /* ADD.S 0, x, y -> MV.S x, y */
476
594
  case TMS320C64x_ADD_s1_irr:
477
  /* OR.S 0, x, y -> MV.S x, y */
478
809
  case TMS320C64x_OR_s1_irr:
479
809
    if ((MCInst_getNumOperands(MI) == 3) &&
480
809
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
481
809
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
482
809
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
483
809
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
484
94
      MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
485
94
      MI->size--;
486
487
94
      SStream_concat0(O, "MV\t");
488
94
      printOperand(MI, 1, O);
489
94
      SStream_concat0(O, ", ");
490
94
      printOperand(MI, 0, O);
491
492
94
      return true;
493
94
    }
494
715
    break;
495
36.4k
  }
496
36.3k
  switch (opcode) {
497
  /* XOR.D -1, x, y -> NOT.D x, y */
498
216
  case TMS320C64x_XOR_d2_rir:
499
  /* XOR.L -1, x, y -> NOT.L x, y */
500
291
  case TMS320C64x_XOR_l1_irr:
501
  /* XOR.S -1, x, y -> NOT.S x, y */
502
606
  case TMS320C64x_XOR_s1_irr:
503
606
    if ((MCInst_getNumOperands(MI) == 3) &&
504
606
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
505
606
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
506
606
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
507
606
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
508
70
      MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
509
70
      MI->size--;
510
511
70
      SStream_concat0(O, "NOT\t");
512
70
      printOperand(MI, 1, O);
513
70
      SStream_concat0(O, ", ");
514
70
      printOperand(MI, 0, O);
515
516
70
      return true;
517
70
    }
518
536
    break;
519
36.3k
  }
520
36.3k
  switch (opcode) {
521
  /* MVK.D 0, x -> ZERO.D x */
522
305
  case TMS320C64x_MVK_d1_rr:
523
  /* MVK.L 0, x -> ZERO.L x */
524
1.37k
  case TMS320C64x_MVK_l2_ir:
525
1.37k
    if ((MCInst_getNumOperands(MI) == 2) &&
526
1.37k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
527
1.37k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
528
1.37k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
529
204
      MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
530
204
      MI->size--;
531
532
204
      SStream_concat0(O, "ZERO\t");
533
204
      printOperand(MI, 0, O);
534
535
204
      return true;
536
204
    }
537
1.17k
    break;
538
36.3k
  }
539
36.1k
  switch (opcode) {
540
  /* SUB.L x, x, y -> ZERO.L y */
541
221
  case TMS320C64x_SUB_l1_rrp_x1:
542
  /* SUB.S x, x, y -> ZERO.S y */
543
302
  case TMS320C64x_SUB_s1_rrr:
544
302
    if ((MCInst_getNumOperands(MI) == 3) &&
545
302
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
546
302
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
547
302
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
548
302
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) ==
549
302
         MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
550
81
      MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
551
81
      MI->size -= 2;
552
553
81
      SStream_concat0(O, "ZERO\t");
554
81
      printOperand(MI, 0, O);
555
556
81
      return true;
557
81
    }
558
221
    break;
559
36.1k
  }
560
36.0k
  switch (opcode) {
561
  /* SUB.L 0, x, y -> NEG.L x, y */
562
251
  case TMS320C64x_SUB_l1_irr:
563
507
  case TMS320C64x_SUB_l1_ipp:
564
  /* SUB.S 0, x, y -> NEG.S x, y */
565
730
  case TMS320C64x_SUB_s1_irr:
566
730
    if ((MCInst_getNumOperands(MI) == 3) &&
567
730
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
568
730
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
569
730
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
570
730
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
571
89
      MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
572
89
      MI->size--;
573
574
89
      SStream_concat0(O, "NEG\t");
575
89
      printOperand(MI, 1, O);
576
89
      SStream_concat0(O, ", ");
577
89
      printOperand(MI, 0, O);
578
579
89
      return true;
580
89
    }
581
641
    break;
582
36.0k
  }
583
35.9k
  switch (opcode) {
584
  /* PACKLH2.L x, x, y -> SWAP2.L x, y */
585
217
  case TMS320C64x_PACKLH2_l1_rrr_x2:
586
  /* PACKLH2.S x, x, y -> SWAP2.S x, y */
587
531
  case TMS320C64x_PACKLH2_s1_rrr:
588
531
    if ((MCInst_getNumOperands(MI) == 3) &&
589
531
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
590
531
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
591
531
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
592
531
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) ==
593
531
         MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
594
81
      MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
595
81
      MI->size--;
596
597
81
      SStream_concat0(O, "SWAP2\t");
598
81
      printOperand(MI, 1, O);
599
81
      SStream_concat0(O, ", ");
600
81
      printOperand(MI, 0, O);
601
602
81
      return true;
603
81
    }
604
450
    break;
605
35.9k
  }
606
35.8k
  switch (opcode) {
607
  /* NOP 16 -> IDLE */
608
  /* NOP 1 -> NOP */
609
791
  case TMS320C64x_NOP_n:
610
791
    if ((MCInst_getNumOperands(MI) == 1) &&
611
791
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
612
791
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
613
66
      MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
614
66
      MI->size--;
615
616
66
      SStream_concat0(O, "IDLE");
617
618
66
      return true;
619
66
    }
620
725
    if ((MCInst_getNumOperands(MI) == 1) &&
621
725
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
622
725
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
623
434
      MI->size--;
624
625
434
      SStream_concat0(O, "NOP");
626
627
434
      return true;
628
434
    }
629
291
    break;
630
35.8k
  }
631
632
35.3k
  return false;
633
35.8k
}
634
635
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
636
36.8k
{
637
36.8k
  if (!printAliasInstruction(MI, O, Info))
638
35.3k
    printInstruction(MI, O, Info);
639
36.8k
}
640
641
#endif