Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86Disassembler.c
Line
Count
Source
1
//===-- X86Disassembler.cpp - Disassembler for x86 and x86_64 -------------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file is part of the X86 Disassembler.
11
// It contains code to translate the data produced by the decoder into
12
//  MCInsts.
13
//
14
// The X86 disassembler is a table-driven disassembler for the 16-, 32-, and
15
// 64-bit X86 instruction sets.  The main decode sequence for an assembly
16
// instruction in this disassembler is:
17
//
18
// 1. Read the prefix bytes and determine the attributes of the instruction.
19
//    These attributes, recorded in enum attributeBits
20
//    (X86DisassemblerDecoderCommon.h), form a bitmask.  The table CONTEXTS_SYM
21
//    provides a mapping from bitmasks to contexts, which are represented by
22
//    enum InstructionContext (ibid.).
23
//
24
// 2. Read the opcode, and determine what kind of opcode it is.  The
25
//    disassembler distinguishes four kinds of opcodes, which are enumerated in
26
//    OpcodeType (X86DisassemblerDecoderCommon.h): one-byte (0xnn), two-byte
27
//    (0x0f 0xnn), three-byte-38 (0x0f 0x38 0xnn), or three-byte-3a
28
//    (0x0f 0x3a 0xnn).  Mandatory prefixes are treated as part of the context.
29
//
30
// 3. Depending on the opcode type, look in one of four ClassDecision structures
31
//    (X86DisassemblerDecoderCommon.h).  Use the opcode class to determine which
32
//    OpcodeDecision (ibid.) to look the opcode in.  Look up the opcode, to get
33
//    a ModRMDecision (ibid.).
34
//
35
// 4. Some instructions, such as escape opcodes or extended opcodes, or even
36
//    instructions that have ModRM*Reg / ModRM*Mem forms in LLVM, need the
37
//    ModR/M byte to complete decode.  The ModRMDecision's type is an entry from
38
//    ModRMDecisionType (X86DisassemblerDecoderCommon.h) that indicates if the
39
//    ModR/M byte is required and how to interpret it.
40
//
41
// 5. After resolving the ModRMDecision, the disassembler has a unique ID
42
//    of type InstrUID (X86DisassemblerDecoderCommon.h).  Looking this ID up in
43
//    INSTRUCTIONS_SYM yields the name of the instruction and the encodings and
44
//    meanings of its operands.
45
//
46
// 6. For each operand, its encoding is an entry from OperandEncoding
47
//    (X86DisassemblerDecoderCommon.h) and its type is an entry from
48
//    OperandType (ibid.).  The encoding indicates how to read it from the
49
//    instruction; the type indicates how to interpret the value once it has
50
//    been read.  For example, a register operand could be stored in the R/M
51
//    field of the ModR/M byte, the REG field of the ModR/M byte, or added to
52
//    the main opcode.  This is orthogonal from its meaning (an GPR or an XMM
53
//    register, for instance).  Given this information, the operands can be
54
//    extracted and interpreted.
55
//
56
// 7. As the last step, the disassembler translates the instruction information
57
//    and operands into a format understandable by the client - in this case, an
58
//    MCInst for use by the MC infrastructure.
59
//
60
// The disassembler is broken broadly into two parts: the table emitter that
61
// emits the instruction decode tables discussed above during compilation, and
62
// the disassembler itself.  The table emitter is documented in more detail in
63
// utils/TableGen/X86DisassemblerEmitter.h.
64
//
65
// X86Disassembler.cpp contains the code responsible for step 7, and for
66
//   invoking the decoder to execute steps 1-6.
67
// X86DisassemblerDecoderCommon.h contains the definitions needed by both the
68
//   table emitter and the disassembler.
69
// X86DisassemblerDecoder.h contains the public interface of the decoder,
70
//   factored out into C for possible use by other projects.
71
// X86DisassemblerDecoder.c contains the source code of the decoder, which is
72
//   responsible for steps 1-6.
73
//
74
//===----------------------------------------------------------------------===//
75
76
/* Capstone Disassembly Engine */
77
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
78
79
#ifdef CAPSTONE_HAS_X86
80
81
#ifdef _MSC_VER
82
// disable MSVC's warning on strncpy()
83
#pragma warning(disable : 4996)
84
// disable MSVC's warning on strncpy()
85
#pragma warning(disable : 28719)
86
#endif
87
88
#include <capstone/platform.h>
89
90
#if defined(CAPSTONE_HAS_OSXKERNEL)
91
#include <Availability.h>
92
#endif
93
94
#include <string.h>
95
96
#include "../../cs_priv.h"
97
98
#include "X86BaseInfo.h"
99
#include "X86Disassembler.h"
100
#include "X86DisassemblerDecoderCommon.h"
101
#include "X86DisassemblerDecoder.h"
102
#include "../../MCInst.h"
103
#include "../../utils.h"
104
#include "X86Mapping.h"
105
106
#define GET_REGINFO_ENUM
107
#define GET_REGINFO_MC_DESC
108
#include "X86GenRegisterInfo.inc"
109
110
#define GET_INSTRINFO_ENUM
111
#ifdef CAPSTONE_X86_REDUCE
112
#include "X86GenInstrInfo_reduce.inc"
113
#else
114
#include "X86GenInstrInfo.inc"
115
#endif
116
117
// Fill-ins to make the compiler happy.  These constants are never actually
118
//   assigned; they are just filler to make an automatically-generated switch
119
//   statement work.
120
enum {
121
  X86_BX_SI = 500,
122
  X86_BX_DI = 501,
123
  X86_BP_SI = 502,
124
  X86_BP_DI = 503,
125
  X86_sib = 504,
126
  X86_sib64 = 505
127
};
128
129
//
130
// Private code that translates from struct InternalInstructions to MCInsts.
131
//
132
133
/// translateRegister - Translates an internal register to the appropriate LLVM
134
///   register, and appends it as an operand to an MCInst.
135
///
136
/// @param mcInst     - The MCInst to append to.
137
/// @param reg        - The Reg to append.
138
static void translateRegister(MCInst *mcInst, Reg reg)
139
498k
{
140
111M
#define ENTRY(x) X86_##x,
141
498k
  static const uint16_t llvmRegnums[] = { ALL_REGS 0 };
142
498k
#undef ENTRY
143
144
498k
  uint16_t llvmRegnum = llvmRegnums[reg];
145
498k
  MCOperand_CreateReg0(mcInst, llvmRegnum);
146
498k
}
147
148
static const uint8_t segmentRegnums[SEG_OVERRIDE_max] = {
149
  0, // SEG_OVERRIDE_NONE
150
  X86_CS, X86_SS, X86_DS, X86_ES, X86_FS, X86_GS
151
};
152
153
/// translateSrcIndex   - Appends a source index operand to an MCInst.
154
///
155
/// @param mcInst       - The MCInst to append to.
156
/// @param insn         - The internal instruction.
157
static bool translateSrcIndex(MCInst *mcInst, InternalInstruction *insn)
158
33.3k
{
159
33.3k
  unsigned baseRegNo;
160
161
33.3k
  if (insn->mode == MODE_64BIT)
162
10.6k
    baseRegNo = insn->hasAdSize ? X86_ESI : X86_RSI;
163
22.7k
  else if (insn->mode == MODE_32BIT)
164
10.0k
    baseRegNo = insn->hasAdSize ? X86_SI : X86_ESI;
165
12.7k
  else {
166
    // assert(insn->mode == MODE_16BIT);
167
12.7k
    baseRegNo = insn->hasAdSize ? X86_ESI : X86_SI;
168
12.7k
  }
169
170
33.3k
  MCOperand_CreateReg0(mcInst, baseRegNo);
171
172
33.3k
  MCOperand_CreateReg0(mcInst, segmentRegnums[insn->segmentOverride]);
173
174
33.3k
  return false;
175
33.3k
}
176
177
/// translateDstIndex   - Appends a destination index operand to an MCInst.
178
///
179
/// @param mcInst       - The MCInst to append to.
180
/// @param insn         - The internal instruction.
181
static bool translateDstIndex(MCInst *mcInst, InternalInstruction *insn)
182
36.3k
{
183
36.3k
  unsigned baseRegNo;
184
185
36.3k
  if (insn->mode == MODE_64BIT)
186
11.0k
    baseRegNo = insn->hasAdSize ? X86_EDI : X86_RDI;
187
25.2k
  else if (insn->mode == MODE_32BIT)
188
10.8k
    baseRegNo = insn->hasAdSize ? X86_DI : X86_EDI;
189
14.4k
  else {
190
    // assert(insn->mode == MODE_16BIT);
191
14.4k
    baseRegNo = insn->hasAdSize ? X86_EDI : X86_DI;
192
14.4k
  }
193
194
36.3k
  MCOperand_CreateReg0(mcInst, baseRegNo);
195
196
36.3k
  return false;
197
36.3k
}
198
199
/// translateImmediate  - Appends an immediate operand to an MCInst.
200
///
201
/// @param mcInst       - The MCInst to append to.
202
/// @param immediate    - The immediate value to append.
203
/// @param operand      - The operand, as stored in the descriptor table.
204
/// @param insn         - The internal instruction.
205
static void translateImmediate(MCInst *mcInst, uint64_t immediate,
206
             const OperandSpecifier *operand,
207
             InternalInstruction *insn)
208
188k
{
209
188k
  OperandType type;
210
211
188k
  type = (OperandType)operand->type;
212
188k
  if (type == TYPE_REL) {
213
    //isBranch = true;
214
    //pcrel = insn->startLocation + insn->immediateOffset + insn->immediateSize;
215
43.4k
    switch (operand->encoding) {
216
0
    default:
217
0
      break;
218
3.43k
    case ENCODING_Iv:
219
3.43k
      switch (insn->displacementSize) {
220
0
      default:
221
0
        break;
222
0
      case 1:
223
0
        if (immediate & 0x80)
224
0
          immediate |= ~(0xffull);
225
0
        break;
226
1.27k
      case 2:
227
1.27k
        if (immediate & 0x8000)
228
925
          immediate |= ~(0xffffull);
229
1.27k
        break;
230
2.16k
      case 4:
231
2.16k
        if (immediate & 0x80000000)
232
981
          immediate |= ~(0xffffffffull);
233
2.16k
        break;
234
0
      case 8:
235
0
        break;
236
3.43k
      }
237
3.43k
      break;
238
38.2k
    case ENCODING_IB:
239
38.2k
      if (immediate & 0x80)
240
14.2k
        immediate |= ~(0xffull);
241
38.2k
      break;
242
735
    case ENCODING_IW:
243
735
      if (immediate & 0x8000)
244
268
        immediate |= ~(0xffffull);
245
735
      break;
246
996
    case ENCODING_ID:
247
996
      if (immediate & 0x80000000)
248
542
        immediate |= ~(0xffffffffull);
249
996
      break;
250
43.4k
    }
251
43.4k
  } // By default sign-extend all X86 immediates based on their encoding.
252
145k
  else if (type == TYPE_IMM) {
253
80.9k
    switch (operand->encoding) {
254
23.7k
    default:
255
23.7k
      break;
256
47.0k
    case ENCODING_IB:
257
47.0k
      if (immediate & 0x80)
258
16.7k
        immediate |= ~(0xffull);
259
47.0k
      break;
260
7.62k
    case ENCODING_IW:
261
7.62k
      if (immediate & 0x8000)
262
3.53k
        immediate |= ~(0xffffull);
263
7.62k
      break;
264
1.91k
    case ENCODING_ID:
265
1.91k
      if (immediate & 0x80000000)
266
1.04k
        immediate |= ~(0xffffffffull);
267
1.91k
      break;
268
528
    case ENCODING_IO:
269
528
      break;
270
80.9k
    }
271
80.9k
  } else if (type == TYPE_IMM3) {
272
10.7k
#ifndef CAPSTONE_X86_REDUCE
273
    // Check for immediates that printSSECC can't handle.
274
10.7k
    if (immediate >= 8) {
275
6.53k
      unsigned NewOpc = 0;
276
277
6.53k
      switch (MCInst_getOpcode(mcInst)) {
278
0
      default:
279
0
        break; // never reach
280
113
      case X86_CMPPDrmi:
281
113
        NewOpc = X86_CMPPDrmi_alt;
282
113
        break;
283
308
      case X86_CMPPDrri:
284
308
        NewOpc = X86_CMPPDrri_alt;
285
308
        break;
286
634
      case X86_CMPPSrmi:
287
634
        NewOpc = X86_CMPPSrmi_alt;
288
634
        break;
289
1.19k
      case X86_CMPPSrri:
290
1.19k
        NewOpc = X86_CMPPSrri_alt;
291
1.19k
        break;
292
476
      case X86_CMPSDrm:
293
476
        NewOpc = X86_CMPSDrm_alt;
294
476
        break;
295
194
      case X86_CMPSDrr:
296
194
        NewOpc = X86_CMPSDrr_alt;
297
194
        break;
298
324
      case X86_CMPSSrm:
299
324
        NewOpc = X86_CMPSSrm_alt;
300
324
        break;
301
264
      case X86_CMPSSrr:
302
264
        NewOpc = X86_CMPSSrr_alt;
303
264
        break;
304
84
      case X86_VPCOMBri:
305
84
        NewOpc = X86_VPCOMBri_alt;
306
84
        break;
307
74
      case X86_VPCOMBmi:
308
74
        NewOpc = X86_VPCOMBmi_alt;
309
74
        break;
310
111
      case X86_VPCOMWri:
311
111
        NewOpc = X86_VPCOMWri_alt;
312
111
        break;
313
216
      case X86_VPCOMWmi:
314
216
        NewOpc = X86_VPCOMWmi_alt;
315
216
        break;
316
268
      case X86_VPCOMDri:
317
268
        NewOpc = X86_VPCOMDri_alt;
318
268
        break;
319
91
      case X86_VPCOMDmi:
320
91
        NewOpc = X86_VPCOMDmi_alt;
321
91
        break;
322
71
      case X86_VPCOMQri:
323
71
        NewOpc = X86_VPCOMQri_alt;
324
71
        break;
325
333
      case X86_VPCOMQmi:
326
333
        NewOpc = X86_VPCOMQmi_alt;
327
333
        break;
328
229
      case X86_VPCOMUBri:
329
229
        NewOpc = X86_VPCOMUBri_alt;
330
229
        break;
331
198
      case X86_VPCOMUBmi:
332
198
        NewOpc = X86_VPCOMUBmi_alt;
333
198
        break;
334
73
      case X86_VPCOMUWri:
335
73
        NewOpc = X86_VPCOMUWri_alt;
336
73
        break;
337
69
      case X86_VPCOMUWmi:
338
69
        NewOpc = X86_VPCOMUWmi_alt;
339
69
        break;
340
518
      case X86_VPCOMUDri:
341
518
        NewOpc = X86_VPCOMUDri_alt;
342
518
        break;
343
145
      case X86_VPCOMUDmi:
344
145
        NewOpc = X86_VPCOMUDmi_alt;
345
145
        break;
346
132
      case X86_VPCOMUQri:
347
132
        NewOpc = X86_VPCOMUQri_alt;
348
132
        break;
349
414
      case X86_VPCOMUQmi:
350
414
        NewOpc = X86_VPCOMUQmi_alt;
351
414
        break;
352
6.53k
      }
353
354
      // Switch opcode to the one that doesn't get special printing.
355
6.53k
      if (NewOpc != 0) {
356
6.53k
        MCInst_setOpcode(mcInst, NewOpc);
357
6.53k
      }
358
6.53k
    }
359
10.7k
#endif
360
53.5k
  } else if (type == TYPE_IMM5) {
361
13.0k
#ifndef CAPSTONE_X86_REDUCE
362
    // Check for immediates that printAVXCC can't handle.
363
13.0k
    if (immediate >= 32) {
364
10.8k
      unsigned NewOpc = 0;
365
366
10.8k
      switch (MCInst_getOpcode(mcInst)) {
367
3.76k
      default:
368
3.76k
        break; // unexpected opcode
369
3.76k
      case X86_VCMPPDrmi:
370
205
        NewOpc = X86_VCMPPDrmi_alt;
371
205
        break;
372
175
      case X86_VCMPPDrri:
373
175
        NewOpc = X86_VCMPPDrri_alt;
374
175
        break;
375
501
      case X86_VCMPPSrmi:
376
501
        NewOpc = X86_VCMPPSrmi_alt;
377
501
        break;
378
127
      case X86_VCMPPSrri:
379
127
        NewOpc = X86_VCMPPSrri_alt;
380
127
        break;
381
235
      case X86_VCMPSDrm:
382
235
        NewOpc = X86_VCMPSDrm_alt;
383
235
        break;
384
203
      case X86_VCMPSDrr:
385
203
        NewOpc = X86_VCMPSDrr_alt;
386
203
        break;
387
205
      case X86_VCMPSSrm:
388
205
        NewOpc = X86_VCMPSSrm_alt;
389
205
        break;
390
444
      case X86_VCMPSSrr:
391
444
        NewOpc = X86_VCMPSSrr_alt;
392
444
        break;
393
117
      case X86_VCMPPDYrmi:
394
117
        NewOpc = X86_VCMPPDYrmi_alt;
395
117
        break;
396
75
      case X86_VCMPPDYrri:
397
75
        NewOpc = X86_VCMPPDYrri_alt;
398
75
        break;
399
213
      case X86_VCMPPSYrmi:
400
213
        NewOpc = X86_VCMPPSYrmi_alt;
401
213
        break;
402
99
      case X86_VCMPPSYrri:
403
99
        NewOpc = X86_VCMPPSYrri_alt;
404
99
        break;
405
245
      case X86_VCMPPDZrmi:
406
245
        NewOpc = X86_VCMPPDZrmi_alt;
407
245
        break;
408
39
      case X86_VCMPPDZrri:
409
39
        NewOpc = X86_VCMPPDZrri_alt;
410
39
        break;
411
200
      case X86_VCMPPDZrrib:
412
200
        NewOpc = X86_VCMPPDZrrib_alt;
413
200
        break;
414
419
      case X86_VCMPPSZrmi:
415
419
        NewOpc = X86_VCMPPSZrmi_alt;
416
419
        break;
417
149
      case X86_VCMPPSZrri:
418
149
        NewOpc = X86_VCMPPSZrri_alt;
419
149
        break;
420
546
      case X86_VCMPPSZrrib:
421
546
        NewOpc = X86_VCMPPSZrrib_alt;
422
546
        break;
423
68
      case X86_VCMPPDZ128rmi:
424
68
        NewOpc = X86_VCMPPDZ128rmi_alt;
425
68
        break;
426
93
      case X86_VCMPPDZ128rri:
427
93
        NewOpc = X86_VCMPPDZ128rri_alt;
428
93
        break;
429
214
      case X86_VCMPPSZ128rmi:
430
214
        NewOpc = X86_VCMPPSZ128rmi_alt;
431
214
        break;
432
408
      case X86_VCMPPSZ128rri:
433
408
        NewOpc = X86_VCMPPSZ128rri_alt;
434
408
        break;
435
68
      case X86_VCMPPDZ256rmi:
436
68
        NewOpc = X86_VCMPPDZ256rmi_alt;
437
68
        break;
438
648
      case X86_VCMPPDZ256rri:
439
648
        NewOpc = X86_VCMPPDZ256rri_alt;
440
648
        break;
441
72
      case X86_VCMPPSZ256rmi:
442
72
        NewOpc = X86_VCMPPSZ256rmi_alt;
443
72
        break;
444
439
      case X86_VCMPPSZ256rri:
445
439
        NewOpc = X86_VCMPPSZ256rri_alt;
446
439
        break;
447
381
      case X86_VCMPSDZrm_Int:
448
381
        NewOpc = X86_VCMPSDZrmi_alt;
449
381
        break;
450
93
      case X86_VCMPSDZrr_Int:
451
93
        NewOpc = X86_VCMPSDZrri_alt;
452
93
        break;
453
122
      case X86_VCMPSDZrrb_Int:
454
122
        NewOpc = X86_VCMPSDZrrb_alt;
455
122
        break;
456
67
      case X86_VCMPSSZrm_Int:
457
67
        NewOpc = X86_VCMPSSZrmi_alt;
458
67
        break;
459
99
      case X86_VCMPSSZrr_Int:
460
99
        NewOpc = X86_VCMPSSZrri_alt;
461
99
        break;
462
131
      case X86_VCMPSSZrrb_Int:
463
131
        NewOpc = X86_VCMPSSZrrb_alt;
464
131
        break;
465
10.8k
      }
466
467
      // Switch opcode to the one that doesn't get special printing.
468
10.8k
      if (NewOpc != 0) {
469
7.10k
        MCInst_setOpcode(mcInst, NewOpc);
470
7.10k
      }
471
10.8k
    }
472
13.0k
#endif
473
40.4k
  } else if (type == TYPE_AVX512ICC) {
474
11.0k
#ifndef CAPSTONE_X86_REDUCE
475
11.0k
    if (immediate >= 8 || ((immediate & 0x3) == 3)) {
476
6.70k
      unsigned NewOpc = 0;
477
6.70k
      switch (MCInst_getOpcode(mcInst)) {
478
0
      default: // llvm_unreachable("unexpected opcode");
479
197
      case X86_VPCMPBZ128rmi:
480
197
        NewOpc = X86_VPCMPBZ128rmi_alt;
481
197
        break;
482
0
      case X86_VPCMPBZ128rmik:
483
0
        NewOpc = X86_VPCMPBZ128rmik_alt;
484
0
        break;
485
4
      case X86_VPCMPBZ128rri:
486
4
        NewOpc = X86_VPCMPBZ128rri_alt;
487
4
        break;
488
21
      case X86_VPCMPBZ128rrik:
489
21
        NewOpc = X86_VPCMPBZ128rrik_alt;
490
21
        break;
491
29
      case X86_VPCMPBZ256rmi:
492
29
        NewOpc = X86_VPCMPBZ256rmi_alt;
493
29
        break;
494
9
      case X86_VPCMPBZ256rmik:
495
9
        NewOpc = X86_VPCMPBZ256rmik_alt;
496
9
        break;
497
66
      case X86_VPCMPBZ256rri:
498
66
        NewOpc = X86_VPCMPBZ256rri_alt;
499
66
        break;
500
136
      case X86_VPCMPBZ256rrik:
501
136
        NewOpc = X86_VPCMPBZ256rrik_alt;
502
136
        break;
503
72
      case X86_VPCMPBZrmi:
504
72
        NewOpc = X86_VPCMPBZrmi_alt;
505
72
        break;
506
61
      case X86_VPCMPBZrmik:
507
61
        NewOpc = X86_VPCMPBZrmik_alt;
508
61
        break;
509
50
      case X86_VPCMPBZrri:
510
50
        NewOpc = X86_VPCMPBZrri_alt;
511
50
        break;
512
68
      case X86_VPCMPBZrrik:
513
68
        NewOpc = X86_VPCMPBZrrik_alt;
514
68
        break;
515
39
      case X86_VPCMPDZ128rmi:
516
39
        NewOpc = X86_VPCMPDZ128rmi_alt;
517
39
        break;
518
4
      case X86_VPCMPDZ128rmib:
519
4
        NewOpc = X86_VPCMPDZ128rmib_alt;
520
4
        break;
521
4
      case X86_VPCMPDZ128rmibk:
522
4
        NewOpc = X86_VPCMPDZ128rmibk_alt;
523
4
        break;
524
149
      case X86_VPCMPDZ128rmik:
525
149
        NewOpc = X86_VPCMPDZ128rmik_alt;
526
149
        break;
527
0
      case X86_VPCMPDZ128rri:
528
0
        NewOpc = X86_VPCMPDZ128rri_alt;
529
0
        break;
530
1
      case X86_VPCMPDZ128rrik:
531
1
        NewOpc = X86_VPCMPDZ128rrik_alt;
532
1
        break;
533
145
      case X86_VPCMPDZ256rmi:
534
145
        NewOpc = X86_VPCMPDZ256rmi_alt;
535
145
        break;
536
74
      case X86_VPCMPDZ256rmib:
537
74
        NewOpc = X86_VPCMPDZ256rmib_alt;
538
74
        break;
539
77
      case X86_VPCMPDZ256rmibk:
540
77
        NewOpc = X86_VPCMPDZ256rmibk_alt;
541
77
        break;
542
48
      case X86_VPCMPDZ256rmik:
543
48
        NewOpc = X86_VPCMPDZ256rmik_alt;
544
48
        break;
545
12
      case X86_VPCMPDZ256rri:
546
12
        NewOpc = X86_VPCMPDZ256rri_alt;
547
12
        break;
548
61
      case X86_VPCMPDZ256rrik:
549
61
        NewOpc = X86_VPCMPDZ256rrik_alt;
550
61
        break;
551
2
      case X86_VPCMPDZrmi:
552
2
        NewOpc = X86_VPCMPDZrmi_alt;
553
2
        break;
554
38
      case X86_VPCMPDZrmib:
555
38
        NewOpc = X86_VPCMPDZrmib_alt;
556
38
        break;
557
269
      case X86_VPCMPDZrmibk:
558
269
        NewOpc = X86_VPCMPDZrmibk_alt;
559
269
        break;
560
63
      case X86_VPCMPDZrmik:
561
63
        NewOpc = X86_VPCMPDZrmik_alt;
562
63
        break;
563
2
      case X86_VPCMPDZrri:
564
2
        NewOpc = X86_VPCMPDZrri_alt;
565
2
        break;
566
99
      case X86_VPCMPDZrrik:
567
99
        NewOpc = X86_VPCMPDZrrik_alt;
568
99
        break;
569
2
      case X86_VPCMPQZ128rmi:
570
2
        NewOpc = X86_VPCMPQZ128rmi_alt;
571
2
        break;
572
64
      case X86_VPCMPQZ128rmib:
573
64
        NewOpc = X86_VPCMPQZ128rmib_alt;
574
64
        break;
575
417
      case X86_VPCMPQZ128rmibk:
576
417
        NewOpc = X86_VPCMPQZ128rmibk_alt;
577
417
        break;
578
1
      case X86_VPCMPQZ128rmik:
579
1
        NewOpc = X86_VPCMPQZ128rmik_alt;
580
1
        break;
581
9
      case X86_VPCMPQZ128rri:
582
9
        NewOpc = X86_VPCMPQZ128rri_alt;
583
9
        break;
584
8
      case X86_VPCMPQZ128rrik:
585
8
        NewOpc = X86_VPCMPQZ128rrik_alt;
586
8
        break;
587
0
      case X86_VPCMPQZ256rmi:
588
0
        NewOpc = X86_VPCMPQZ256rmi_alt;
589
0
        break;
590
592
      case X86_VPCMPQZ256rmib:
591
592
        NewOpc = X86_VPCMPQZ256rmib_alt;
592
592
        break;
593
88
      case X86_VPCMPQZ256rmibk:
594
88
        NewOpc = X86_VPCMPQZ256rmibk_alt;
595
88
        break;
596
4
      case X86_VPCMPQZ256rmik:
597
4
        NewOpc = X86_VPCMPQZ256rmik_alt;
598
4
        break;
599
0
      case X86_VPCMPQZ256rri:
600
0
        NewOpc = X86_VPCMPQZ256rri_alt;
601
0
        break;
602
57
      case X86_VPCMPQZ256rrik:
603
57
        NewOpc = X86_VPCMPQZ256rrik_alt;
604
57
        break;
605
3
      case X86_VPCMPQZrmi:
606
3
        NewOpc = X86_VPCMPQZrmi_alt;
607
3
        break;
608
51
      case X86_VPCMPQZrmib:
609
51
        NewOpc = X86_VPCMPQZrmib_alt;
610
51
        break;
611
175
      case X86_VPCMPQZrmibk:
612
175
        NewOpc = X86_VPCMPQZrmibk_alt;
613
175
        break;
614
22
      case X86_VPCMPQZrmik:
615
22
        NewOpc = X86_VPCMPQZrmik_alt;
616
22
        break;
617
6
      case X86_VPCMPQZrri:
618
6
        NewOpc = X86_VPCMPQZrri_alt;
619
6
        break;
620
24
      case X86_VPCMPQZrrik:
621
24
        NewOpc = X86_VPCMPQZrrik_alt;
622
24
        break;
623
1
      case X86_VPCMPUBZ128rmi:
624
1
        NewOpc = X86_VPCMPUBZ128rmi_alt;
625
1
        break;
626
15
      case X86_VPCMPUBZ128rmik:
627
15
        NewOpc = X86_VPCMPUBZ128rmik_alt;
628
15
        break;
629
52
      case X86_VPCMPUBZ128rri:
630
52
        NewOpc = X86_VPCMPUBZ128rri_alt;
631
52
        break;
632
0
      case X86_VPCMPUBZ128rrik:
633
0
        NewOpc = X86_VPCMPUBZ128rrik_alt;
634
0
        break;
635
54
      case X86_VPCMPUBZ256rmi:
636
54
        NewOpc = X86_VPCMPUBZ256rmi_alt;
637
54
        break;
638
12
      case X86_VPCMPUBZ256rmik:
639
12
        NewOpc = X86_VPCMPUBZ256rmik_alt;
640
12
        break;
641
0
      case X86_VPCMPUBZ256rri:
642
0
        NewOpc = X86_VPCMPUBZ256rri_alt;
643
0
        break;
644
0
      case X86_VPCMPUBZ256rrik:
645
0
        NewOpc = X86_VPCMPUBZ256rrik_alt;
646
0
        break;
647
12
      case X86_VPCMPUBZrmi:
648
12
        NewOpc = X86_VPCMPUBZrmi_alt;
649
12
        break;
650
48
      case X86_VPCMPUBZrmik:
651
48
        NewOpc = X86_VPCMPUBZrmik_alt;
652
48
        break;
653
51
      case X86_VPCMPUBZrri:
654
51
        NewOpc = X86_VPCMPUBZrri_alt;
655
51
        break;
656
94
      case X86_VPCMPUBZrrik:
657
94
        NewOpc = X86_VPCMPUBZrrik_alt;
658
94
        break;
659
0
      case X86_VPCMPUDZ128rmi:
660
0
        NewOpc = X86_VPCMPUDZ128rmi_alt;
661
0
        break;
662
77
      case X86_VPCMPUDZ128rmib:
663
77
        NewOpc = X86_VPCMPUDZ128rmib_alt;
664
77
        break;
665
0
      case X86_VPCMPUDZ128rmibk:
666
0
        NewOpc = X86_VPCMPUDZ128rmibk_alt;
667
0
        break;
668
5
      case X86_VPCMPUDZ128rmik:
669
5
        NewOpc = X86_VPCMPUDZ128rmik_alt;
670
5
        break;
671
0
      case X86_VPCMPUDZ128rri:
672
0
        NewOpc = X86_VPCMPUDZ128rri_alt;
673
0
        break;
674
47
      case X86_VPCMPUDZ128rrik:
675
47
        NewOpc = X86_VPCMPUDZ128rrik_alt;
676
47
        break;
677
4
      case X86_VPCMPUDZ256rmi:
678
4
        NewOpc = X86_VPCMPUDZ256rmi_alt;
679
4
        break;
680
322
      case X86_VPCMPUDZ256rmib:
681
322
        NewOpc = X86_VPCMPUDZ256rmib_alt;
682
322
        break;
683
37
      case X86_VPCMPUDZ256rmibk:
684
37
        NewOpc = X86_VPCMPUDZ256rmibk_alt;
685
37
        break;
686
9
      case X86_VPCMPUDZ256rmik:
687
9
        NewOpc = X86_VPCMPUDZ256rmik_alt;
688
9
        break;
689
97
      case X86_VPCMPUDZ256rri:
690
97
        NewOpc = X86_VPCMPUDZ256rri_alt;
691
97
        break;
692
0
      case X86_VPCMPUDZ256rrik:
693
0
        NewOpc = X86_VPCMPUDZ256rrik_alt;
694
0
        break;
695
49
      case X86_VPCMPUDZrmi:
696
49
        NewOpc = X86_VPCMPUDZrmi_alt;
697
49
        break;
698
476
      case X86_VPCMPUDZrmib:
699
476
        NewOpc = X86_VPCMPUDZrmib_alt;
700
476
        break;
701
114
      case X86_VPCMPUDZrmibk:
702
114
        NewOpc = X86_VPCMPUDZrmibk_alt;
703
114
        break;
704
150
      case X86_VPCMPUDZrmik:
705
150
        NewOpc = X86_VPCMPUDZrmik_alt;
706
150
        break;
707
12
      case X86_VPCMPUDZrri:
708
12
        NewOpc = X86_VPCMPUDZrri_alt;
709
12
        break;
710
3
      case X86_VPCMPUDZrrik:
711
3
        NewOpc = X86_VPCMPUDZrrik_alt;
712
3
        break;
713
0
      case X86_VPCMPUQZ128rmi:
714
0
        NewOpc = X86_VPCMPUQZ128rmi_alt;
715
0
        break;
716
11
      case X86_VPCMPUQZ128rmib:
717
11
        NewOpc = X86_VPCMPUQZ128rmib_alt;
718
11
        break;
719
17
      case X86_VPCMPUQZ128rmibk:
720
17
        NewOpc = X86_VPCMPUQZ128rmibk_alt;
721
17
        break;
722
9
      case X86_VPCMPUQZ128rmik:
723
9
        NewOpc = X86_VPCMPUQZ128rmik_alt;
724
9
        break;
725
0
      case X86_VPCMPUQZ128rri:
726
0
        NewOpc = X86_VPCMPUQZ128rri_alt;
727
0
        break;
728
25
      case X86_VPCMPUQZ128rrik:
729
25
        NewOpc = X86_VPCMPUQZ128rrik_alt;
730
25
        break;
731
8
      case X86_VPCMPUQZ256rmi:
732
8
        NewOpc = X86_VPCMPUQZ256rmi_alt;
733
8
        break;
734
0
      case X86_VPCMPUQZ256rmib:
735
0
        NewOpc = X86_VPCMPUQZ256rmib_alt;
736
0
        break;
737
11
      case X86_VPCMPUQZ256rmibk:
738
11
        NewOpc = X86_VPCMPUQZ256rmibk_alt;
739
11
        break;
740
12
      case X86_VPCMPUQZ256rmik:
741
12
        NewOpc = X86_VPCMPUQZ256rmik_alt;
742
12
        break;
743
3
      case X86_VPCMPUQZ256rri:
744
3
        NewOpc = X86_VPCMPUQZ256rri_alt;
745
3
        break;
746
19
      case X86_VPCMPUQZ256rrik:
747
19
        NewOpc = X86_VPCMPUQZ256rrik_alt;
748
19
        break;
749
11
      case X86_VPCMPUQZrmi:
750
11
        NewOpc = X86_VPCMPUQZrmi_alt;
751
11
        break;
752
4
      case X86_VPCMPUQZrmib:
753
4
        NewOpc = X86_VPCMPUQZrmib_alt;
754
4
        break;
755
15
      case X86_VPCMPUQZrmibk:
756
15
        NewOpc = X86_VPCMPUQZrmibk_alt;
757
15
        break;
758
178
      case X86_VPCMPUQZrmik:
759
178
        NewOpc = X86_VPCMPUQZrmik_alt;
760
178
        break;
761
53
      case X86_VPCMPUQZrri:
762
53
        NewOpc = X86_VPCMPUQZrri_alt;
763
53
        break;
764
40
      case X86_VPCMPUQZrrik:
765
40
        NewOpc = X86_VPCMPUQZrrik_alt;
766
40
        break;
767
1
      case X86_VPCMPUWZ128rmi:
768
1
        NewOpc = X86_VPCMPUWZ128rmi_alt;
769
1
        break;
770
165
      case X86_VPCMPUWZ128rmik:
771
165
        NewOpc = X86_VPCMPUWZ128rmik_alt;
772
165
        break;
773
1
      case X86_VPCMPUWZ128rri:
774
1
        NewOpc = X86_VPCMPUWZ128rri_alt;
775
1
        break;
776
21
      case X86_VPCMPUWZ128rrik:
777
21
        NewOpc = X86_VPCMPUWZ128rrik_alt;
778
21
        break;
779
34
      case X86_VPCMPUWZ256rmi:
780
34
        NewOpc = X86_VPCMPUWZ256rmi_alt;
781
34
        break;
782
65
      case X86_VPCMPUWZ256rmik:
783
65
        NewOpc = X86_VPCMPUWZ256rmik_alt;
784
65
        break;
785
1
      case X86_VPCMPUWZ256rri:
786
1
        NewOpc = X86_VPCMPUWZ256rri_alt;
787
1
        break;
788
5
      case X86_VPCMPUWZ256rrik:
789
5
        NewOpc = X86_VPCMPUWZ256rrik_alt;
790
5
        break;
791
9
      case X86_VPCMPUWZrmi:
792
9
        NewOpc = X86_VPCMPUWZrmi_alt;
793
9
        break;
794
21
      case X86_VPCMPUWZrmik:
795
21
        NewOpc = X86_VPCMPUWZrmik_alt;
796
21
        break;
797
108
      case X86_VPCMPUWZrri:
798
108
        NewOpc = X86_VPCMPUWZrri_alt;
799
108
        break;
800
161
      case X86_VPCMPUWZrrik:
801
161
        NewOpc = X86_VPCMPUWZrrik_alt;
802
161
        break;
803
0
      case X86_VPCMPWZ128rmi:
804
0
        NewOpc = X86_VPCMPWZ128rmi_alt;
805
0
        break;
806
63
      case X86_VPCMPWZ128rmik:
807
63
        NewOpc = X86_VPCMPWZ128rmik_alt;
808
63
        break;
809
0
      case X86_VPCMPWZ128rri:
810
0
        NewOpc = X86_VPCMPWZ128rri_alt;
811
0
        break;
812
162
      case X86_VPCMPWZ128rrik:
813
162
        NewOpc = X86_VPCMPWZ128rrik_alt;
814
162
        break;
815
59
      case X86_VPCMPWZ256rmi:
816
59
        NewOpc = X86_VPCMPWZ256rmi_alt;
817
59
        break;
818
7
      case X86_VPCMPWZ256rmik:
819
7
        NewOpc = X86_VPCMPWZ256rmik_alt;
820
7
        break;
821
204
      case X86_VPCMPWZ256rri:
822
204
        NewOpc = X86_VPCMPWZ256rri_alt;
823
204
        break;
824
29
      case X86_VPCMPWZ256rrik:
825
29
        NewOpc = X86_VPCMPWZ256rrik_alt;
826
29
        break;
827
9
      case X86_VPCMPWZrmi:
828
9
        NewOpc = X86_VPCMPWZrmi_alt;
829
9
        break;
830
12
      case X86_VPCMPWZrmik:
831
12
        NewOpc = X86_VPCMPWZrmik_alt;
832
12
        break;
833
84
      case X86_VPCMPWZrri:
834
84
        NewOpc = X86_VPCMPWZrri_alt;
835
84
        break;
836
1
      case X86_VPCMPWZrrik:
837
1
        NewOpc = X86_VPCMPWZrrik_alt;
838
1
        break;
839
6.70k
      }
840
841
      // Switch opcode to the one that doesn't get special printing.
842
6.70k
      if (NewOpc != 0) {
843
6.70k
        MCInst_setOpcode(mcInst, NewOpc);
844
6.70k
      }
845
6.70k
    }
846
11.0k
#endif
847
11.0k
  }
848
849
188k
  switch (type) {
850
135
  case TYPE_XMM:
851
135
    MCOperand_CreateReg0(mcInst,
852
135
             X86_XMM0 + ((uint32_t)immediate >> 4));
853
135
    return;
854
1.54k
  case TYPE_YMM:
855
1.54k
    MCOperand_CreateReg0(mcInst,
856
1.54k
             X86_YMM0 + ((uint32_t)immediate >> 4));
857
1.54k
    return;
858
0
  case TYPE_ZMM:
859
0
    MCOperand_CreateReg0(mcInst,
860
0
             X86_ZMM0 + ((uint32_t)immediate >> 4));
861
0
    return;
862
187k
  default:
863
    // operand is 64 bits wide.  Do nothing.
864
187k
    break;
865
188k
  }
866
867
187k
  MCOperand_CreateImm0(mcInst, immediate);
868
869
187k
  if (type == TYPE_MOFFS) {
870
6.14k
    MCOperand_CreateReg0(mcInst,
871
6.14k
             segmentRegnums[insn->segmentOverride]);
872
6.14k
  }
873
187k
}
874
875
/// translateRMRegister - Translates a register stored in the R/M field of the
876
///   ModR/M byte to its LLVM equivalent and appends it to an MCInst.
877
/// @param mcInst       - The MCInst to append to.
878
/// @param insn         - The internal instruction to extract the R/M field
879
///                       from.
880
/// @return             - 0 on success; -1 otherwise
881
static bool translateRMRegister(MCInst *mcInst, InternalInstruction *insn)
882
141k
{
883
141k
  if (insn->eaBase == EA_BASE_sib || insn->eaBase == EA_BASE_sib64) {
884
    //debug("A R/M register operand may not have a SIB byte");
885
0
    return true;
886
0
  }
887
888
141k
  switch (insn->eaBase) {
889
0
  case EA_BASE_NONE:
890
    //debug("EA_BASE_NONE for ModR/M base");
891
0
    return true;
892
0
#define ENTRY(x) case EA_BASE_##x:
893
0
    ALL_EA_BASES
894
0
#undef ENTRY
895
    //debug("A R/M register operand may not have a base; "
896
    //      "the operand must be a register.");
897
0
    return true;
898
0
#define ENTRY(x) \
899
141k
  case EA_REG_##x: \
900
141k
    MCOperand_CreateReg0(mcInst, X86_##x); \
901
141k
    break;
902
0
    ALL_REGS
903
0
#undef ENTRY
904
0
  default:
905
    //debug("Unexpected EA base register");
906
0
    return true;
907
141k
  }
908
909
141k
  return false;
910
141k
}
911
912
/// translateRMMemory - Translates a memory operand stored in the Mod and R/M
913
///   fields of an internal instruction (and possibly its SIB byte) to a memory
914
///   operand in LLVM's format, and appends it to an MCInst.
915
///
916
/// @param mcInst       - The MCInst to append to.
917
/// @param insn         - The instruction to extract Mod, R/M, and SIB fields
918
///                       from.
919
/// @return             - 0 on success; nonzero otherwise
920
static bool translateRMMemory(MCInst *mcInst, InternalInstruction *insn)
921
274k
{
922
  // Addresses in an MCInst are represented as five operands:
923
  //   1. basereg       (register)  The R/M base, or (if there is a SIB) the
924
  //                                SIB base
925
  //   2. scaleamount   (immediate) 1, or (if there is a SIB) the specified
926
  //                                scale amount
927
  //   3. indexreg      (register)  x86_registerNONE, or (if there is a SIB)
928
  //                                the index (which is multiplied by the
929
  //                                scale amount)
930
  //   4. displacement  (immediate) 0, or the displacement if there is one
931
  //   5. segmentreg    (register)  x86_registerNONE for now, but could be set
932
  //                                if we have segment overrides
933
274k
  int scaleAmount, indexReg;
934
935
274k
  if (insn->eaBase == EA_BASE_sib || insn->eaBase == EA_BASE_sib64) {
936
20.2k
    if (insn->sibBase != SIB_BASE_NONE) {
937
18.9k
      switch (insn->sibBase) {
938
0
#define ENTRY(x) \
939
18.9k
  case SIB_BASE_##x: \
940
18.9k
    MCOperand_CreateReg0(mcInst, X86_##x); \
941
18.9k
    break;
942
0
        ALL_SIB_BASES
943
0
#undef ENTRY
944
0
      default:
945
        //debug("Unexpected sibBase");
946
0
        return true;
947
18.9k
      }
948
18.9k
    } else {
949
1.34k
      MCOperand_CreateReg0(mcInst, 0);
950
1.34k
    }
951
952
20.2k
    if (insn->sibIndex != SIB_INDEX_NONE) {
953
15.8k
      switch (insn->sibIndex) {
954
0
      default:
955
        //debug("Unexpected sibIndex");
956
0
        return true;
957
0
#define ENTRY(x) \
958
15.8k
  case SIB_INDEX_##x: \
959
15.8k
    indexReg = X86_##x; \
960
15.8k
    break;
961
0
        EA_BASES_32BIT
962
47
        EA_BASES_64BIT
963
86
        REGS_XMM
964
76
        REGS_YMM
965
15.8k
        REGS_ZMM
966
15.8k
#undef ENTRY
967
15.8k
      }
968
15.8k
    } else {
969
      // Use EIZ/RIZ for a few ambiguous cases where the SIB byte is present,
970
      // but no index is used and modrm alone should have been enough.
971
      // -No base register in 32-bit mode. In 64-bit mode this is used to
972
      //  avoid rip-relative addressing.
973
      // -Any base register used other than ESP/RSP/R12D/R12. Using these as a
974
      //  base always requires a SIB byte.
975
      // -A scale other than 1 is used.
976
4.37k
      if (insn->sibScale != 1 ||
977
3.37k
          (insn->sibBase == SIB_BASE_NONE &&
978
752
           insn->mode != MODE_64BIT) ||
979
3.17k
          (insn->sibBase != SIB_BASE_NONE &&
980
2.62k
           insn->sibBase != SIB_BASE_ESP &&
981
2.01k
           insn->sibBase != SIB_BASE_RSP &&
982
1.65k
           insn->sibBase != SIB_BASE_R12D &&
983
1.77k
           insn->sibBase != SIB_BASE_R12)) {
984
1.77k
        indexReg = insn->addressSize == 4 ? X86_EIZ :
985
1.77k
                    X86_RIZ;
986
1.77k
      } else
987
2.60k
        indexReg = 0;
988
4.37k
    }
989
990
20.2k
    scaleAmount = insn->sibScale;
991
254k
  } else {
992
254k
    switch (insn->eaBase) {
993
6.00k
    case EA_BASE_NONE:
994
6.00k
      if (insn->eaDisplacement == EA_DISP_NONE) {
995
        //debug("EA_BASE_NONE and EA_DISP_NONE for ModR/M base");
996
0
        return true;
997
0
      }
998
6.00k
      if (insn->mode == MODE_64BIT) {
999
1.37k
        if (insn->prefix3 ==
1000
1.37k
            0x67) // address-size prefix overrides RIP relative addressing
1001
76
          MCOperand_CreateReg0(mcInst, X86_EIP);
1002
1.29k
        else
1003
          // Section 2.2.1.6
1004
1.29k
          MCOperand_CreateReg0(
1005
1.29k
            mcInst, insn->addressSize == 4 ?
1006
0
                X86_EIP :
1007
1.29k
                X86_RIP);
1008
4.62k
      } else {
1009
4.62k
        MCOperand_CreateReg0(mcInst, 0);
1010
4.62k
      }
1011
1012
6.00k
      indexReg = 0;
1013
6.00k
      break;
1014
25.1k
    case EA_BASE_BX_SI:
1015
25.1k
      MCOperand_CreateReg0(mcInst, X86_BX);
1016
25.1k
      indexReg = X86_SI;
1017
25.1k
      break;
1018
13.9k
    case EA_BASE_BX_DI:
1019
13.9k
      MCOperand_CreateReg0(mcInst, X86_BX);
1020
13.9k
      indexReg = X86_DI;
1021
13.9k
      break;
1022
10.9k
    case EA_BASE_BP_SI:
1023
10.9k
      MCOperand_CreateReg0(mcInst, X86_BP);
1024
10.9k
      indexReg = X86_SI;
1025
10.9k
      break;
1026
9.92k
    case EA_BASE_BP_DI:
1027
9.92k
      MCOperand_CreateReg0(mcInst, X86_BP);
1028
9.92k
      indexReg = X86_DI;
1029
9.92k
      break;
1030
188k
    default:
1031
188k
      indexReg = 0;
1032
188k
      switch (insn->eaBase) {
1033
0
      default:
1034
        //debug("Unexpected eaBase");
1035
0
        return true;
1036
        // Here, we will use the fill-ins defined above.  However,
1037
        //   BX_SI, BX_DI, BP_SI, and BP_DI are all handled above and
1038
        //   sib and sib64 were handled in the top-level if, so they're only
1039
        //   placeholders to keep the compiler happy.
1040
0
#define ENTRY(x) \
1041
188k
  case EA_BASE_##x: \
1042
188k
    MCOperand_CreateReg0(mcInst, X86_##x); \
1043
188k
    break;
1044
0
        ALL_EA_BASES
1045
0
#undef ENTRY
1046
3.90k
#define ENTRY(x) case EA_REG_##x:
1047
1.30k
        ALL_REGS
1048
0
#undef ENTRY
1049
        //debug("A R/M memory operand may not be a register; "
1050
        //      "the base field must be a base.");
1051
0
        return true;
1052
188k
      }
1053
254k
    }
1054
1055
254k
    scaleAmount = 1;
1056
254k
  }
1057
1058
274k
  MCOperand_CreateImm0(mcInst, scaleAmount);
1059
274k
  MCOperand_CreateReg0(mcInst, indexReg);
1060
274k
  MCOperand_CreateImm0(mcInst, insn->displacement);
1061
1062
274k
  MCOperand_CreateReg0(mcInst, segmentRegnums[insn->segmentOverride]);
1063
1064
274k
  return false;
1065
274k
}
1066
1067
/// translateRM - Translates an operand stored in the R/M (and possibly SIB)
1068
///   byte of an instruction to LLVM form, and appends it to an MCInst.
1069
///
1070
/// @param mcInst       - The MCInst to append to.
1071
/// @param operand      - The operand, as stored in the descriptor table.
1072
/// @param insn         - The instruction to extract Mod, R/M, and SIB fields
1073
///                       from.
1074
/// @return             - 0 on success; nonzero otherwise
1075
static bool translateRM(MCInst *mcInst, const OperandSpecifier *operand,
1076
      InternalInstruction *insn)
1077
416k
{
1078
416k
  switch (operand->type) {
1079
0
  default:
1080
    //debug("Unexpected type for a R/M operand");
1081
0
    return true;
1082
48.1k
  case TYPE_R8:
1083
48.7k
  case TYPE_R16:
1084
49.7k
  case TYPE_R32:
1085
58.7k
  case TYPE_R64:
1086
103k
  case TYPE_Rv:
1087
105k
  case TYPE_MM64:
1088
119k
  case TYPE_XMM:
1089
129k
  case TYPE_YMM:
1090
140k
  case TYPE_ZMM:
1091
141k
  case TYPE_VK:
1092
141k
  case TYPE_DEBUGREG:
1093
141k
  case TYPE_CONTROLREG:
1094
141k
  case TYPE_BNDR:
1095
141k
    return translateRMRegister(mcInst, insn);
1096
269k
  case TYPE_M:
1097
272k
  case TYPE_MVSIBX:
1098
272k
  case TYPE_MVSIBY:
1099
274k
  case TYPE_MVSIBZ:
1100
274k
    return translateRMMemory(mcInst, insn);
1101
416k
  }
1102
416k
}
1103
1104
/// translateFPRegister - Translates a stack position on the FPU stack to its
1105
///   LLVM form, and appends it to an MCInst.
1106
///
1107
/// @param mcInst       - The MCInst to append to.
1108
/// @param stackPos     - The stack position to translate.
1109
static void translateFPRegister(MCInst *mcInst, uint8_t stackPos)
1110
2.56k
{
1111
2.56k
  MCOperand_CreateReg0(mcInst, X86_ST0 + stackPos);
1112
2.56k
}
1113
1114
/// translateMaskRegister - Translates a 3-bit mask register number to
1115
///   LLVM form, and appends it to an MCInst.
1116
///
1117
/// @param mcInst       - The MCInst to append to.
1118
/// @param maskRegNum   - Number of mask register from 0 to 7.
1119
/// @return             - false on success; true otherwise.
1120
static bool translateMaskRegister(MCInst *mcInst, uint8_t maskRegNum)
1121
41.5k
{
1122
41.5k
  if (maskRegNum >= 8) {
1123
    // debug("Invalid mask register number");
1124
0
    return true;
1125
0
  }
1126
1127
41.5k
  MCOperand_CreateReg0(mcInst, X86_K0 + maskRegNum);
1128
1129
41.5k
  return false;
1130
41.5k
}
1131
1132
/// translateOperand - Translates an operand stored in an internal instruction
1133
///   to LLVM's format and appends it to an MCInst.
1134
///
1135
/// @param mcInst       - The MCInst to append to.
1136
/// @param operand      - The operand, as stored in the descriptor table.
1137
/// @param insn         - The internal instruction.
1138
/// @return             - false on success; true otherwise.
1139
static bool translateOperand(MCInst *mcInst, const OperandSpecifier *operand,
1140
           InternalInstruction *insn)
1141
1.37M
{
1142
1.37M
  switch (operand->encoding) {
1143
354k
  case ENCODING_REG:
1144
354k
    translateRegister(mcInst, insn->reg);
1145
354k
    return false;
1146
41.5k
  case ENCODING_WRITEMASK:
1147
41.5k
    return translateMaskRegister(mcInst, insn->writemask);
1148
2.66M
CASE_ENCODING_RM:
1149
2.66M
CASE_ENCODING_VSIB:
1150
416k
    return translateRM(mcInst, operand, insn);
1151
143k
  case ENCODING_IB:
1152
151k
  case ENCODING_IW:
1153
154k
  case ENCODING_ID:
1154
155k
  case ENCODING_IO:
1155
182k
  case ENCODING_Iv:
1156
188k
  case ENCODING_Ia:
1157
188k
    translateImmediate(
1158
188k
      mcInst,
1159
188k
      insn->immediates[insn->numImmediatesTranslated++],
1160
188k
      operand, insn);
1161
188k
    return false;
1162
3.09k
  case ENCODING_IRC:
1163
3.09k
    MCOperand_CreateImm0(mcInst, insn->RC);
1164
3.09k
    return false;
1165
33.3k
  case ENCODING_SI:
1166
33.3k
    return translateSrcIndex(mcInst, insn);
1167
36.3k
  case ENCODING_DI:
1168
36.3k
    return translateDstIndex(mcInst, insn);
1169
8.48k
  case ENCODING_RB:
1170
8.48k
  case ENCODING_RW:
1171
8.48k
  case ENCODING_RD:
1172
20.7k
  case ENCODING_RO:
1173
89.8k
  case ENCODING_Rv:
1174
89.8k
    translateRegister(mcInst, insn->opcodeRegister);
1175
89.8k
    return false;
1176
2.56k
  case ENCODING_FP:
1177
2.56k
    translateFPRegister(mcInst, insn->modRM & 7);
1178
2.56k
    return false;
1179
54.6k
  case ENCODING_VVVV:
1180
54.6k
    translateRegister(mcInst, insn->vvvv);
1181
54.6k
    return false;
1182
151k
  case ENCODING_DUP:
1183
151k
    return translateOperand(
1184
151k
      mcInst, &insn->operands[operand->type - TYPE_DUP0],
1185
151k
      insn);
1186
0
  default:
1187
    //debug("Unhandled operand encoding during translation");
1188
0
    return true;
1189
1.37M
  }
1190
1.37M
}
1191
1192
static bool translateInstruction(MCInst *mcInst, InternalInstruction *insn)
1193
683k
{
1194
683k
  int index;
1195
1196
683k
  if (!insn->spec) {
1197
    //debug("Instruction has no specification");
1198
0
    return true;
1199
0
  }
1200
1201
683k
  MCInst_clear(mcInst);
1202
683k
  MCInst_setOpcode(mcInst, insn->instructionID);
1203
1204
  // If when reading the prefix bytes we determined the overlapping 0xf2 or 0xf3
1205
  // prefix bytes should be disassembled as xrelease and xacquire then set the
1206
  // opcode to those instead of the rep and repne opcodes.
1207
683k
#ifndef CAPSTONE_X86_REDUCE
1208
683k
  if (insn->xAcquireRelease) {
1209
5.14k
    if (MCInst_getOpcode(mcInst) == X86_REP_PREFIX)
1210
0
      MCInst_setOpcode(mcInst, X86_XRELEASE_PREFIX);
1211
5.14k
    else if (MCInst_getOpcode(mcInst) == X86_REPNE_PREFIX)
1212
0
      MCInst_setOpcode(mcInst, X86_XACQUIRE_PREFIX);
1213
5.14k
  }
1214
683k
#endif
1215
1216
683k
  insn->numImmediatesTranslated = 0;
1217
1218
4.78M
  for (index = 0; index < X86_MAX_OPERANDS; ++index) {
1219
4.10M
    if (insn->operands[index].encoding != ENCODING_NONE) {
1220
1.22M
      if (translateOperand(mcInst, &insn->operands[index],
1221
1.22M
               insn)) {
1222
0
        return true;
1223
0
      }
1224
1.22M
    }
1225
4.10M
  }
1226
1227
683k
  return false;
1228
683k
}
1229
1230
static int reader(const struct reader_info *info, uint8_t *byte,
1231
      uint64_t address)
1232
3.20M
{
1233
3.20M
  if (address - info->offset >= info->size)
1234
    // out of buffer range
1235
3.89k
    return -1;
1236
1237
3.20M
  *byte = info->code[address - info->offset];
1238
1239
3.20M
  return 0;
1240
3.20M
}
1241
1242
// copy x86 detail information from internal structure to public structure
1243
static void update_pub_insn(cs_insn *pub, InternalInstruction *inter)
1244
683k
{
1245
683k
  if (inter->vectorExtensionType != 0) {
1246
73.6k
    memcpy(pub->detail->x86.opcode, inter->vectorExtensionPrefix,
1247
73.6k
           sizeof(pub->detail->x86.opcode));
1248
609k
  } else {
1249
609k
    if (inter->twoByteEscape) {
1250
38.7k
      if (inter->threeByteEscape) {
1251
0
        pub->detail->x86.opcode[0] =
1252
0
          inter->twoByteEscape;
1253
0
        pub->detail->x86.opcode[1] =
1254
0
          inter->threeByteEscape;
1255
0
        pub->detail->x86.opcode[2] = inter->opcode;
1256
38.7k
      } else {
1257
38.7k
        pub->detail->x86.opcode[0] =
1258
38.7k
          inter->twoByteEscape;
1259
38.7k
        pub->detail->x86.opcode[1] = inter->opcode;
1260
38.7k
      }
1261
571k
    } else {
1262
571k
      pub->detail->x86.opcode[0] = inter->opcode;
1263
571k
    }
1264
609k
  }
1265
1266
683k
  pub->detail->x86.rex = inter->rexPrefix;
1267
1268
683k
  pub->detail->x86.addr_size = inter->addressSize;
1269
1270
683k
  pub->detail->x86.modrm = inter->orgModRM;
1271
683k
  pub->detail->x86.encoding.modrm_offset = inter->modRMOffset;
1272
1273
683k
  pub->detail->x86.sib = inter->sib;
1274
683k
  pub->detail->x86.sib_index = x86_map_sib_index(inter->sibIndex);
1275
683k
  pub->detail->x86.sib_scale = inter->sibScale;
1276
683k
  pub->detail->x86.sib_base = x86_map_sib_base(inter->sibBase);
1277
1278
683k
  pub->detail->x86.disp = inter->displacement;
1279
683k
  if (inter->consumedDisplacement) {
1280
88.6k
    pub->detail->x86.encoding.disp_offset =
1281
88.6k
      inter->displacementOffset;
1282
88.6k
    pub->detail->x86.encoding.disp_size = inter->displacementSize;
1283
88.6k
  }
1284
1285
683k
  pub->detail->x86.encoding.imm_offset = inter->immediateOffset;
1286
683k
  if (pub->detail->x86.encoding.imm_size == 0 &&
1287
683k
      inter->immediateOffset != 0)
1288
177k
    pub->detail->x86.encoding.imm_size = inter->immediateSize;
1289
683k
}
1290
1291
void X86_init(MCRegisterInfo *MRI)
1292
10.9k
{
1293
  // InitMCRegisterInfo(), X86GenRegisterInfo.inc
1294
  // RI->InitMCRegisterInfo(X86RegDesc, 277,
1295
  //                        RA, PC,
1296
  //                        X86MCRegisterClasses, 86,
1297
  //                        X86RegUnitRoots, 162, X86RegDiffLists, X86LaneMaskLists, X86RegStrings,
1298
  //                        X86RegClassStrings,
1299
  //                        X86SubRegIdxLists, 9,
1300
  //                        X86SubRegIdxRanges, X86RegEncodingTable);
1301
  /*
1302
     InitMCRegisterInfo(X86RegDesc, 234,
1303
     RA, PC,
1304
     X86MCRegisterClasses, 79,
1305
     X86RegUnitRoots, 119, X86RegDiffLists, X86RegStrings,
1306
     X86SubRegIdxLists, 7,
1307
     X86SubRegIdxRanges, X86RegEncodingTable);
1308
  */
1309
1310
10.9k
  MCRegisterInfo_InitMCRegisterInfo(MRI, X86RegDesc, 277, 0, 0,
1311
10.9k
            X86MCRegisterClasses, 86, 0, 0,
1312
10.9k
            X86RegDiffLists, 0, X86SubRegIdxLists,
1313
10.9k
            9, 0);
1314
10.9k
}
1315
1316
// Public interface for the disassembler
1317
bool X86_getInstruction(csh ud, const uint8_t *code, size_t code_len,
1318
      MCInst *instr, uint16_t *size, uint64_t address,
1319
      void *_info)
1320
688k
{
1321
688k
  cs_struct *handle = (cs_struct *)(uintptr_t)ud;
1322
688k
  InternalInstruction insn = { 0 };
1323
688k
  struct reader_info info;
1324
688k
  int ret;
1325
688k
  bool result;
1326
1327
688k
  info.code = code;
1328
688k
  info.size = code_len;
1329
688k
  info.offset = address;
1330
1331
688k
  if (instr->flat_insn->detail) {
1332
    // instr->flat_insn->detail initialization: 3 alternatives
1333
1334
    // 1. The whole structure, this is how it's done in other arch disassemblers
1335
    // Probably overkill since cs_detail is huge because of the 36 operands of ARM
1336
1337
    //memset(instr->flat_insn->detail, 0, sizeof(cs_detail));
1338
1339
    // 2. Only the part relevant to x86
1340
688k
    memset(instr->flat_insn->detail, 0,
1341
688k
           offsetof(cs_detail, x86) + sizeof(cs_x86));
1342
1343
    // 3. The relevant part except for x86.operands
1344
    // sizeof(cs_x86) is 0x1c0, sizeof(x86.operands) is 0x180
1345
    // marginally faster, should be okay since x86.op_count is set to 0
1346
1347
    //memset(instr->flat_insn->detail, 0, offsetof(cs_detail, x86)+offsetof(cs_x86, operands));
1348
688k
  }
1349
1350
688k
  if (handle->mode & CS_MODE_16)
1351
211k
    ret = decodeInstruction(&insn, reader, &info, address,
1352
211k
          MODE_16BIT);
1353
477k
  else if (handle->mode & CS_MODE_32)
1354
221k
    ret = decodeInstruction(&insn, reader, &info, address,
1355
221k
          MODE_32BIT);
1356
255k
  else
1357
255k
    ret = decodeInstruction(&insn, reader, &info, address,
1358
255k
          MODE_64BIT);
1359
1360
688k
  if (ret) {
1361
    // *size = (uint16_t)(insn.readerCursor - address);
1362
5.15k
    return false;
1363
683k
  } else {
1364
683k
    *size = (uint16_t)insn.length;
1365
1366
683k
    result = (!translateInstruction(instr, &insn)) ? true : false;
1367
683k
    if (result) {
1368
683k
      unsigned Flags = X86_IP_NO_PREFIX;
1369
683k
      instr->imm_size = insn.immSize;
1370
1371
      // copy all prefixes
1372
683k
      instr->x86_prefix[0] = insn.prefix0;
1373
683k
      instr->x86_prefix[1] = insn.prefix1;
1374
683k
      instr->x86_prefix[2] = insn.prefix2;
1375
683k
      instr->x86_prefix[3] = insn.prefix3;
1376
683k
      instr->xAcquireRelease = insn.xAcquireRelease;
1377
1378
683k
      if (handle->detail_opt) {
1379
683k
        update_pub_insn(instr->flat_insn, &insn);
1380
683k
      }
1381
1382
683k
      if (insn.hasAdSize)
1383
7.46k
        Flags |= X86_IP_HAS_AD_SIZE;
1384
1385
683k
      if (!insn.mandatoryPrefix) {
1386
671k
        if (insn.hasOpSize)
1387
14.2k
          Flags |= X86_IP_HAS_OP_SIZE;
1388
1389
671k
        if (insn.repeatPrefix == 0xf2)
1390
19.1k
          Flags |= X86_IP_HAS_REPEAT_NE;
1391
652k
        else if (insn.repeatPrefix == 0xf3 &&
1392
           // It should not be 'pause' f3 90
1393
17.1k
           insn.opcode != 0x90)
1394
16.9k
          Flags |= X86_IP_HAS_REPEAT;
1395
671k
        if (insn.hasLockPrefix)
1396
31.6k
          Flags |= X86_IP_HAS_LOCK;
1397
671k
      }
1398
1399
683k
      instr->flags = Flags;
1400
683k
    }
1401
1402
683k
    return result;
1403
683k
  }
1404
688k
}
1405
1406
#endif