Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.24k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
991
#define BIT_5(A)  ((A) & 0x00000020)
61
4.90k
#define BIT_6(A)  ((A) & 0x00000040)
62
4.90k
#define BIT_7(A)  ((A) & 0x00000080)
63
13.5k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
882
#define BIT_A(A)  ((A) & 0x00000400)
66
15.0k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
16.4k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
311
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
62.5k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
135k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.64k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
13.5k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
4.90k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
4.90k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
11.9k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
20.4k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
11.9k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
11.9k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
4.90k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.37k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
4.90k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.82k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
12.9k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
12.9k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
472k
{
149
472k
  const uint16_t v0 = info->code[addr + 0];
150
472k
  const uint16_t v1 = info->code[addr + 1];
151
472k
  return (v0 << 8) | v1;
152
472k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
204k
{
156
204k
  const uint32_t v0 = info->code[addr + 0];
157
204k
  const uint32_t v1 = info->code[addr + 1];
158
204k
  const uint32_t v2 = info->code[addr + 2];
159
204k
  const uint32_t v3 = info->code[addr + 3];
160
204k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
204k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
65
{
165
65
  const uint64_t v0 = info->code[addr + 0];
166
65
  const uint64_t v1 = info->code[addr + 1];
167
65
  const uint64_t v2 = info->code[addr + 2];
168
65
  const uint64_t v3 = info->code[addr + 3];
169
65
  const uint64_t v4 = info->code[addr + 4];
170
65
  const uint64_t v5 = info->code[addr + 5];
171
65
  const uint64_t v6 = info->code[addr + 6];
172
65
  const uint64_t v7 = info->code[addr + 7];
173
65
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
65
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
473k
{
178
473k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
473k
  if (info->code_len < addr + 2) {
180
757
    return 0xaaaa;
181
757
  }
182
472k
  return m68k_read_disassembler_16(info, addr);
183
473k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
207k
{
187
207k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
207k
  if (info->code_len < addr + 4) {
189
2.29k
    return 0xaaaaaaaa;
190
2.29k
  }
191
204k
  return m68k_read_disassembler_32(info, addr);
192
207k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
69
{
196
69
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
69
  if (info->code_len < addr + 8) {
198
4
    return 0xaaaaaaaaaaaaaaaaLL;
199
4
  }
200
65
  return m68k_read_disassembler_64(info, addr);
201
69
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
47.7k
  do {           \
269
47.7k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
14.0k
      d68000_invalid(info);   \
271
14.0k
      return;       \
272
14.0k
    }          \
273
47.7k
  } while (0)
274
275
15.4k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
458k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
207k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
69
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
15.4k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
260k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
9.15k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
69
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
11.7k
{
302
11.7k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
11.7k
}
304
305
static int make_int_16(int value)
306
3.63k
{
307
3.63k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
3.63k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
13.5k
{
312
13.5k
  uint32_t extension = read_imm_16(info);
313
314
13.5k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
13.5k
  if (EXT_FULL(extension)) {
317
4.90k
    uint32_t preindex;
318
4.90k
    uint32_t postindex;
319
320
4.90k
    op->mem.base_reg = M68K_REG_INVALID;
321
4.90k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
4.90k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
4.90k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
4.90k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
2.98k
      if (is_pc) {
335
660
        op->mem.base_reg = M68K_REG_PC;
336
2.32k
      } else {
337
2.32k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.32k
      }
339
2.98k
    }
340
341
4.90k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.29k
      if (EXT_INDEX_AR(extension)) {
343
1.69k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
1.69k
      } else {
345
1.60k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
1.60k
      }
347
348
3.29k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.29k
      if (EXT_INDEX_SCALE(extension)) {
351
2.56k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.56k
      }
353
3.29k
    }
354
355
4.90k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
4.90k
    postindex = (extension & 7) > 4;
357
358
4.90k
    if (preindex) {
359
2.24k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
2.66k
    } else if (postindex) {
361
1.65k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.65k
    }
363
364
4.90k
    return;
365
4.90k
  }
366
367
8.64k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.64k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.64k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.23k
    if (is_pc) {
372
517
      op->mem.base_reg = M68K_REG_PC;
373
517
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
715
    } else {
375
715
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
715
    }
377
7.41k
  } else {
378
7.41k
    if (is_pc) {
379
1.04k
      op->mem.base_reg = M68K_REG_PC;
380
1.04k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.37k
    } else {
382
6.37k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.37k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.37k
    }
385
386
7.41k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.41k
  }
388
389
8.64k
  if (EXT_INDEX_SCALE(extension)) {
390
5.89k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.89k
  }
392
8.64k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
132k
{
397
  // default to memory
398
399
132k
  op->type = M68K_OP_MEM;
400
401
132k
  switch (instruction & 0x3f) {
402
41.3k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
41.3k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
41.3k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
41.3k
      op->type = M68K_OP_REG;
407
41.3k
      break;
408
409
6.89k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
6.89k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
6.89k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
6.89k
      op->type = M68K_OP_REG;
414
6.89k
      break;
415
416
14.0k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
14.0k
      op->address_mode = M68K_AM_REGI_ADDR;
419
14.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
14.0k
      break;
421
422
13.1k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
13.1k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
13.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
13.1k
      break;
427
428
28.3k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
28.3k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
28.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
28.3k
      break;
433
434
9.44k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
9.44k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
9.44k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
9.44k
      op->mem.disp = (int16_t)read_imm_16(info);
439
9.44k
      break;
440
441
11.2k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
11.2k
      get_with_index_address_mode(info, op, instruction, size, false);
444
11.2k
      break;
445
446
1.52k
    case 0x38:
447
      /* absolute short address */
448
1.52k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.52k
      op->imm = read_imm_16(info);
450
1.52k
      break;
451
452
707
    case 0x39:
453
      /* absolute long address */
454
707
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
707
      op->imm = read_imm_32(info);
456
707
      break;
457
458
1.12k
    case 0x3a:
459
      /* program counter with displacement */
460
1.12k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.12k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.12k
      break;
463
464
2.34k
    case 0x3b:
465
      /* program counter with index */
466
2.34k
      get_with_index_address_mode(info, op, instruction, size, true);
467
2.34k
      break;
468
469
2.36k
    case 0x3c:
470
2.36k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.36k
      op->type = M68K_OP_IMM;
472
473
2.36k
      if (size == 1)
474
290
        op->imm = read_imm_8(info) & 0xff;
475
2.07k
      else if (size == 2)
476
1.39k
        op->imm = read_imm_16(info) & 0xffff;
477
674
      else if (size == 4)
478
605
        op->imm = read_imm_32(info);
479
69
      else
480
69
        op->imm = read_imm_64(info);
481
482
2.36k
      break;
483
484
253
    default:
485
253
      break;
486
132k
  }
487
132k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
37.4k
{
491
37.4k
  info->groups[info->groups_count++] = (uint8_t)group;
492
37.4k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
188k
{
496
188k
  cs_m68k* ext;
497
498
188k
  MCInst_setOpcode(info->inst, opcode);
499
500
188k
  ext = &info->extension;
501
502
188k
  ext->op_count = (uint8_t)count;
503
188k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
188k
  ext->op_size.cpu_size = size;
505
506
188k
  return ext;
507
188k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
14.0k
{
511
14.0k
  cs_m68k_op* op0;
512
14.0k
  cs_m68k_op* op1;
513
14.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
14.0k
  op0 = &ext->operands[0];
516
14.0k
  op1 = &ext->operands[1];
517
518
14.0k
  if (isDreg) {
519
14.0k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
14.0k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
14.0k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
14.0k
  get_ea_mode_op(info, op1, info->ir, size);
527
14.0k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
14.0k
{
531
14.0k
  build_re_gen_1(info, true, opcode, size);
532
14.0k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
15.4k
{
536
15.4k
  cs_m68k_op* op0;
537
15.4k
  cs_m68k_op* op1;
538
15.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
15.4k
  op0 = &ext->operands[0];
541
15.4k
  op1 = &ext->operands[1];
542
543
15.4k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
15.4k
  if (isDreg) {
546
15.4k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
15.4k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
15.4k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
15.4k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
2.59k
{
556
2.59k
  cs_m68k_op* op0;
557
2.59k
  cs_m68k_op* op1;
558
2.59k
  cs_m68k_op* op2;
559
2.59k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
2.59k
  op0 = &ext->operands[0];
562
2.59k
  op1 = &ext->operands[1];
563
2.59k
  op2 = &ext->operands[2];
564
565
2.59k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
2.59k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
2.59k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
2.59k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
2.59k
  if (imm > 0) {
572
544
    ext->op_count = 3;
573
544
    op2->type = M68K_OP_IMM;
574
544
    op2->address_mode = M68K_AM_IMMEDIATE;
575
544
    op2->imm = imm;
576
544
  }
577
2.59k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
4.93k
{
581
4.93k
  cs_m68k_op* op0;
582
4.93k
  cs_m68k_op* op1;
583
4.93k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
4.93k
  op0 = &ext->operands[0];
586
4.93k
  op1 = &ext->operands[1];
587
588
4.93k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
4.93k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
4.93k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
4.93k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
4.93k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
18.6k
{
597
18.6k
  cs_m68k_op* op0;
598
18.6k
  cs_m68k_op* op1;
599
18.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
18.6k
  op0 = &ext->operands[0];
602
18.6k
  op1 = &ext->operands[1];
603
604
18.6k
  op0->type = M68K_OP_IMM;
605
18.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
18.6k
  op0->imm = imm;
607
608
18.6k
  get_ea_mode_op(info, op1, info->ir, size);
609
18.6k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
6.11k
{
613
6.11k
  cs_m68k_op* op0;
614
6.11k
  cs_m68k_op* op1;
615
6.11k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
6.11k
  op0 = &ext->operands[0];
618
6.11k
  op1 = &ext->operands[1];
619
620
6.11k
  op0->type = M68K_OP_IMM;
621
6.11k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
6.11k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
6.11k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
6.11k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
6.11k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
5.61k
{
630
5.61k
  cs_m68k_op* op0;
631
5.61k
  cs_m68k_op* op1;
632
5.61k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
5.61k
  op0 = &ext->operands[0];
635
5.61k
  op1 = &ext->operands[1];
636
637
5.61k
  op0->type = M68K_OP_IMM;
638
5.61k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
5.61k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
5.61k
  get_ea_mode_op(info, op1, info->ir, size);
642
5.61k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.05k
{
646
3.05k
  cs_m68k_op* op0;
647
3.05k
  cs_m68k_op* op1;
648
3.05k
  cs_m68k_op* op2;
649
3.05k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.05k
  op0 = &ext->operands[0];
652
3.05k
  op1 = &ext->operands[1];
653
3.05k
  op2 = &ext->operands[2];
654
655
3.05k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.05k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.05k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.05k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.05k
  if (imm > 0) {
662
973
    ext->op_count = 3;
663
973
    op2->type = M68K_OP_IMM;
664
973
    op2->address_mode = M68K_AM_IMMEDIATE;
665
973
    op2->imm = imm;
666
973
  }
667
3.05k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
12.0k
{
671
12.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
12.0k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
12.0k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
5.41k
{
677
5.41k
  cs_m68k_op* op0;
678
5.41k
  cs_m68k_op* op1;
679
5.41k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
5.41k
  op0 = &ext->operands[0];
682
5.41k
  op1 = &ext->operands[1];
683
684
5.41k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
5.41k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
5.41k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
5.41k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
21.9k
{
692
21.9k
  cs_m68k_op* op0;
693
21.9k
  cs_m68k_op* op1;
694
21.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
21.9k
  op0 = &ext->operands[0];
697
21.9k
  op1 = &ext->operands[1];
698
699
21.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
21.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
21.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
857
{
705
857
  cs_m68k_op* op0;
706
857
  cs_m68k_op* op1;
707
857
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
857
  op0 = &ext->operands[0];
710
857
  op1 = &ext->operands[1];
711
712
857
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
857
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
857
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
857
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
857
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.26k
{
721
1.26k
  cs_m68k_op* op0;
722
1.26k
  cs_m68k_op* op1;
723
1.26k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.26k
  op0 = &ext->operands[0];
726
1.26k
  op1 = &ext->operands[1];
727
728
1.26k
  op0->type = M68K_OP_IMM;
729
1.26k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.26k
  op0->imm = imm;
731
732
1.26k
  op1->address_mode = M68K_AM_NONE;
733
1.26k
  op1->reg = reg;
734
1.26k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
13.8k
{
738
13.8k
  cs_m68k_op* op;
739
13.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
13.8k
  op = &ext->operands[0];
742
743
13.8k
  op->type = M68K_OP_BR_DISP;
744
13.8k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
13.8k
  op->br_disp.disp = displacement;
746
13.8k
  op->br_disp.disp_size = size;
747
748
13.8k
  set_insn_group(info, M68K_GRP_JUMP);
749
13.8k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
13.8k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.86k
{
754
2.86k
  cs_m68k_op* op;
755
2.86k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.86k
  op = &ext->operands[0];
758
759
2.86k
  op->type = M68K_OP_IMM;
760
2.86k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.86k
  op->imm = immediate;
762
763
2.86k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.86k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
9.70k
{
768
9.70k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
9.70k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
960
{
773
960
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
960
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
389
{
778
389
  cs_m68k_op* op0;
779
389
  cs_m68k_op* op1;
780
389
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
389
  op0 = &ext->operands[0];
783
389
  op1 = &ext->operands[1];
784
785
389
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
389
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
389
  op1->type = M68K_OP_BR_DISP;
789
389
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
389
  op1->br_disp.disp = displacement;
791
389
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
389
  set_insn_group(info, M68K_GRP_JUMP);
794
389
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
389
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
203
{
799
203
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
203
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
138
{
804
138
  cs_m68k_op* op0;
805
138
  cs_m68k_op* op1;
806
138
  cs_m68k_op* op2;
807
138
  uint32_t extension = read_imm_16(info);
808
138
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
138
  op0 = &ext->operands[0];
811
138
  op1 = &ext->operands[1];
812
138
  op2 = &ext->operands[2];
813
814
138
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
138
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
138
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
138
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
138
  get_ea_mode_op(info, op2, info->ir, size);
821
138
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
991
{
825
991
  uint8_t offset;
826
991
  uint8_t width;
827
991
  cs_m68k_op* op_ea;
828
991
  cs_m68k_op* op1;
829
991
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
991
  uint32_t extension = read_imm_16(info);
831
832
991
  op_ea = &ext->operands[0];
833
991
  op1 = &ext->operands[1];
834
835
991
  if (BIT_B(extension))
836
516
    offset = (extension >> 6) & 7;
837
475
  else
838
475
    offset = (extension >> 6) & 31;
839
840
991
  if (BIT_5(extension))
841
382
    width = extension & 7;
842
609
  else
843
609
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
991
  if (has_d_arg) {
846
737
    ext->op_count = 2;
847
737
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
737
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
737
  }
850
851
991
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
991
  op_ea->mem.bitfield = 1;
854
991
  op_ea->mem.width = width;
855
991
  op_ea->mem.offset = offset;
856
991
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
323
{
860
323
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
323
  cs_m68k_op* op;
862
863
323
  op = &ext->operands[0];
864
865
323
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
323
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
323
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.85k
{
871
1.85k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.85k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
13.2k
  for (v >>= 1; v; v >>= 1) {
875
11.3k
    r <<= 1;
876
11.3k
    r |= v & 1;
877
11.3k
    s--;
878
11.3k
  }
879
880
1.85k
  return r <<= s; // shift when v's highest bits are zero
881
1.85k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
314
{
885
314
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
314
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
1.75k
  for (v >>= 1; v; v >>= 1) {
889
1.43k
    r <<= 1;
890
1.43k
    r |= v & 1;
891
1.43k
    s--;
892
1.43k
  }
893
894
314
  return r <<= s; // shift when v's highest bits are zero
895
314
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.75k
{
900
2.75k
  cs_m68k_op* op0;
901
2.75k
  cs_m68k_op* op1;
902
2.75k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.75k
  op0 = &ext->operands[0];
905
2.75k
  op1 = &ext->operands[1];
906
907
2.75k
  op0->type = M68K_OP_REG_BITS;
908
2.75k
  op0->register_bits = read_imm_16(info);
909
910
2.75k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.75k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.85k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.75k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.10k
{
918
1.10k
  cs_m68k_op* op0;
919
1.10k
  cs_m68k_op* op1;
920
1.10k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.10k
  op0 = &ext->operands[0];
923
1.10k
  op1 = &ext->operands[1];
924
925
1.10k
  op1->type = M68K_OP_REG_BITS;
926
1.10k
  op1->register_bits = read_imm_16(info);
927
928
1.10k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.10k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
30.2k
{
933
30.2k
  cs_m68k_op* op;
934
30.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
30.2k
  MCInst_setOpcode(info->inst, opcode);
937
938
30.2k
  op = &ext->operands[0];
939
940
30.2k
  op->type = M68K_OP_IMM;
941
30.2k
  op->address_mode = M68K_AM_IMMEDIATE;
942
30.2k
  op->imm = data;
943
30.2k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
609
{
947
609
  build_imm(info, M68K_INS_ILLEGAL, data);
948
609
}
949
950
static void build_invalid(m68k_info *info, int data)
951
29.6k
{
952
29.6k
  build_imm(info, M68K_INS_INVALID, data);
953
29.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
401
{
957
401
  uint32_t word3;
958
401
  uint32_t extension;
959
401
  cs_m68k_op* op0;
960
401
  cs_m68k_op* op1;
961
401
  cs_m68k_op* op2;
962
401
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
401
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
401
  word3 = peek_imm_32(info) & 0xffff;
967
401
  if (!instruction_is_valid(info, word3))
968
90
    return;
969
970
311
  op0 = &ext->operands[0];
971
311
  op1 = &ext->operands[1];
972
311
  op2 = &ext->operands[2];
973
974
311
  extension = read_imm_32(info);
975
976
311
  op0->address_mode = M68K_AM_NONE;
977
311
  op0->type = M68K_OP_REG_PAIR;
978
311
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
311
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
311
  op1->address_mode = M68K_AM_NONE;
982
311
  op1->type = M68K_OP_REG_PAIR;
983
311
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
311
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
311
  reg_0 = (extension >> 28) & 7;
987
311
  reg_1 = (extension >> 12) & 7;
988
989
311
  op2->address_mode = M68K_AM_NONE;
990
311
  op2->type = M68K_OP_REG_PAIR;
991
311
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
311
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
311
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
436
{
997
436
  cs_m68k_op* op0;
998
436
  cs_m68k_op* op1;
999
436
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
436
  uint32_t extension = read_imm_16(info);
1002
1003
436
  if (BIT_B(extension))
1004
105
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
331
  else
1006
331
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
436
  op0 = &ext->operands[0];
1009
436
  op1 = &ext->operands[1];
1010
1011
436
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
436
  op1->address_mode = M68K_AM_NONE;
1014
436
  op1->type = M68K_OP_REG;
1015
436
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
436
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
168
{
1020
168
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
168
  int i;
1022
1023
504
  for (i = 0; i < 2; ++i) {
1024
336
    cs_m68k_op* op = &ext->operands[i];
1025
336
    const int d = data[i];
1026
336
    const int m = modes[i];
1027
1028
336
    op->type = M68K_OP_MEM;
1029
1030
336
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
214
      op->address_mode = m;
1032
214
      op->reg = M68K_REG_A0 + d;
1033
214
    } else {
1034
122
      op->address_mode = m;
1035
122
      op->imm = d;
1036
122
    }
1037
336
  }
1038
168
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
658
{
1042
658
  cs_m68k_op* op0;
1043
658
  cs_m68k_op* op1;
1044
658
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
658
  op0 = &ext->operands[0];
1047
658
  op1 = &ext->operands[1];
1048
1049
658
  op0->address_mode = M68K_AM_NONE;
1050
658
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
658
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
658
  op1->type = M68K_OP_IMM;
1054
658
  op1->imm = disp;
1055
658
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.01k
{
1059
1.01k
  cs_m68k_op* op0;
1060
1.01k
  cs_m68k_op* op1;
1061
1.01k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.01k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
237
    case 0:
1066
237
      d68000_invalid(info);
1067
237
      return;
1068
      // Line
1069
126
    case 1:
1070
126
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
126
      break;
1072
      // Page
1073
589
    case 2:
1074
589
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
589
      break;
1076
      // All
1077
61
    case 3:
1078
61
      ext->op_count = 1;
1079
61
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
61
      break;
1081
1.01k
  }
1082
1083
776
  op0 = &ext->operands[0];
1084
776
  op1 = &ext->operands[1];
1085
1086
776
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
776
  op0->type = M68K_OP_IMM;
1088
776
  op0->imm = (info->ir >> 6) & 3;
1089
1090
776
  op1->type = M68K_OP_MEM;
1091
776
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
776
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
776
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
405
{
1097
405
  cs_m68k_op* op0;
1098
405
  cs_m68k_op* op1;
1099
405
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
405
  op0 = &ext->operands[0];
1102
405
  op1 = &ext->operands[1];
1103
1104
405
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
405
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
405
  op1->type = M68K_OP_MEM;
1108
405
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
405
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
405
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.08k
{
1114
1.08k
  cs_m68k_op* op0;
1115
1.08k
  cs_m68k_op* op1;
1116
1.08k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.08k
  op0 = &ext->operands[0];
1119
1.08k
  op1 = &ext->operands[1];
1120
1121
1.08k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.08k
  op0->type = M68K_OP_MEM;
1123
1.08k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.08k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.08k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.08k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
556
{
1131
556
  cs_m68k_op* op0;
1132
556
  cs_m68k_op* op1;
1133
556
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
556
  uint32_t extension = read_imm_16(info);
1135
1136
556
  op0 = &ext->operands[0];
1137
556
  op1 = &ext->operands[1];
1138
1139
556
  if (BIT_B(extension)) {
1140
232
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
232
    get_ea_mode_op(info, op1, info->ir, size);
1142
324
  } else {
1143
324
    get_ea_mode_op(info, op0, info->ir, size);
1144
324
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
324
  }
1146
556
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
15.4k
{
1150
15.4k
  build_er_gen_1(info, true, opcode, size);
1151
15.4k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
15.2k
{
1194
15.2k
  build_invalid(info, info->ir);
1195
15.2k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
609
{
1199
609
  build_illegal(info, info->ir);
1200
609
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
6.69k
{
1204
6.69k
  build_invalid(info, info->ir);
1205
6.69k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.67k
{
1209
7.67k
  build_invalid(info, info->ir);
1210
7.67k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
82
{
1214
82
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
82
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
342
{
1219
342
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
342
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
480
{
1224
480
  build_er_1(info, M68K_INS_ADD, 1);
1225
480
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
296
{
1229
296
  build_er_1(info, M68K_INS_ADD, 2);
1230
296
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
597
{
1234
597
  build_er_1(info, M68K_INS_ADD, 4);
1235
597
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
278
{
1239
278
  build_re_1(info, M68K_INS_ADD, 1);
1240
278
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
266
{
1244
266
  build_re_1(info, M68K_INS_ADD, 2);
1245
266
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
310
{
1249
310
  build_re_1(info, M68K_INS_ADD, 4);
1250
310
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
858
{
1254
858
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
858
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.42k
{
1259
1.42k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.42k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
369
{
1264
369
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
369
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
363
{
1269
363
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
363
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
398
{
1274
398
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
398
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
821
{
1279
821
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
821
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.50k
{
1284
2.50k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.50k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
373
{
1289
373
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
373
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
238
{
1294
238
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
238
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
179
{
1299
179
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
179
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
112
{
1304
112
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
112
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
129
{
1309
129
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
129
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
131
{
1314
131
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
131
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
77
{
1319
77
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
77
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
370
{
1324
370
  build_er_1(info, M68K_INS_AND, 1);
1325
370
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
346
{
1329
346
  build_er_1(info, M68K_INS_AND, 2);
1330
346
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
277
{
1334
277
  build_er_1(info, M68K_INS_AND, 4);
1335
277
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
88
{
1339
88
  build_re_1(info, M68K_INS_AND, 1);
1340
88
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
396
{
1344
396
  build_re_1(info, M68K_INS_AND, 2);
1345
396
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
175
{
1349
175
  build_re_1(info, M68K_INS_AND, 4);
1350
175
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
750
{
1354
750
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
750
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
85
{
1359
85
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
85
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
252
{
1364
252
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
252
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
259
{
1369
259
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
259
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
55
{
1374
55
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
55
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
475
{
1379
475
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
475
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
229
{
1384
229
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
229
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
493
{
1389
493
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
493
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
263
{
1394
263
  build_r(info, M68K_INS_ASR, 1);
1395
263
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
196
{
1399
196
  build_r(info, M68K_INS_ASR, 2);
1400
196
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
237
{
1404
237
  build_r(info, M68K_INS_ASR, 4);
1405
237
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
439
{
1409
439
  build_ea(info, M68K_INS_ASR, 2);
1410
439
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
345
{
1414
345
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
345
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
77
{
1419
77
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
77
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
373
{
1424
373
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
373
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
231
{
1429
231
  build_r(info, M68K_INS_ASL, 1);
1430
231
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
70
{
1434
70
  build_r(info, M68K_INS_ASL, 2);
1435
70
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
560
{
1439
560
  build_r(info, M68K_INS_ASL, 4);
1440
560
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
291
{
1444
291
  build_ea(info, M68K_INS_ASL, 2);
1445
291
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
9.05k
{
1449
9.05k
  build_bcc(info, 1, make_int_8(info->ir));
1450
9.05k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
380
{
1454
380
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
380
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
355
{
1459
355
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
265
  build_bcc(info, 4, read_imm_32(info));
1461
265
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
683
{
1465
683
  build_re_1(info, M68K_INS_BCHG, 1);
1466
683
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
327
{
1470
327
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
327
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.29k
{
1475
1.29k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.29k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
14
{
1480
14
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
14
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.94k
{
1485
1.94k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
972
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
972
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
105
{
1491
105
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
84
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
84
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
84
{
1498
84
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
22
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
22
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
366
{
1504
366
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
163
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
163
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
406
{
1510
406
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
274
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
274
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
275
{
1516
275
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
229
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
229
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
174
{
1522
174
  cs_m68k* ext = &info->extension;
1523
174
  cs_m68k_op temp;
1524
1525
174
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
71
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
71
  temp = ext->operands[0];
1531
71
  ext->operands[0] = ext->operands[1];
1532
71
  ext->operands[1] = temp;
1533
71
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
297
{
1537
297
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
72
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
72
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
76
{
1543
76
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
76
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.74k
{
1548
1.74k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.74k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
977
{
1553
977
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
977
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
81
{
1558
81
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
62
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
62
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.45k
{
1564
1.45k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.45k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
147
{
1569
147
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
147
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
925
{
1574
925
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
925
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
155
{
1579
155
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
155
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
529
{
1584
529
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
308
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
308
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
2.26k
{
1590
2.26k
  build_re_1(info, M68K_INS_BTST, 4);
1591
2.26k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
110
{
1595
110
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
110
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
14
{
1600
14
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
306
{
1606
306
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
50
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
50
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
72
{
1612
72
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
36
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
36
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
113
{
1618
113
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
52
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
52
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
90
{
1624
90
  build_cas2(info, 2);
1625
90
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
311
{
1629
311
  build_cas2(info, 4);
1630
311
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
264
{
1634
264
  build_er_1(info, M68K_INS_CHK, 2);
1635
264
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
832
{
1639
832
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
454
  build_er_1(info, M68K_INS_CHK, 4);
1641
454
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
395
{
1645
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
285
  build_chk2_cmp2(info, 1);
1647
285
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
50
{
1651
50
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
15
  build_chk2_cmp2(info, 2);
1653
15
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
190
{
1657
190
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
136
  build_chk2_cmp2(info, 4);
1659
136
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
442
{
1663
442
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
338
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
338
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
287
{
1669
287
  build_ea(info, M68K_INS_CLR, 1);
1670
287
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
325
{
1674
325
  build_ea(info, M68K_INS_CLR, 2);
1675
325
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
214
{
1679
214
  build_ea(info, M68K_INS_CLR, 4);
1680
214
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
433
{
1684
433
  build_er_1(info, M68K_INS_CMP, 1);
1685
433
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
770
{
1689
770
  build_er_1(info, M68K_INS_CMP, 2);
1690
770
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.82k
{
1694
1.82k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.82k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
258
{
1699
258
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
258
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
454
{
1704
454
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
454
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
302
{
1709
302
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
302
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
238
{
1714
238
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
221
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
221
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
284
{
1720
284
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
98
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
98
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
177
{
1726
177
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
177
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
207
{
1731
207
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
45
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
45
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
217
{
1737
217
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
181
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
181
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
130
{
1743
130
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
130
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
121
{
1748
121
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
76
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
76
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
633
{
1754
633
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
245
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
245
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
133
{
1760
133
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
133
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
530
{
1765
530
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
530
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
194
{
1770
194
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
194
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.35k
{
1775
2.35k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.35k
  op->type = M68K_OP_BR_DISP;
1777
2.35k
  op->br_disp.disp = displacement;
1778
2.35k
  op->br_disp.disp_size = size;
1779
2.35k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.80k
{
1783
1.80k
  cs_m68k_op* op0;
1784
1.80k
  cs_m68k* ext;
1785
1.80k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.44k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
195
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
195
    info->pc += 2;
1791
195
    return;
1792
195
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.25k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.25k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.25k
  op0 = &ext->operands[0];
1799
1800
1.25k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.25k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.25k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.25k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.25k
{
1808
1.25k
  cs_m68k* ext;
1809
1.25k
  cs_m68k_op* op0;
1810
1811
1.25k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
623
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
623
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
623
  op0 = &ext->operands[0];
1818
1819
623
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
623
  set_insn_group(info, M68K_GRP_JUMP);
1822
623
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
623
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
757
{
1827
757
  cs_m68k* ext;
1828
757
  cs_m68k_op* op0;
1829
757
  cs_m68k_op* op1;
1830
757
  uint32_t ext1, ext2;
1831
1832
757
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
478
  ext1 = read_imm_16(info);
1835
478
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
478
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
478
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
478
  op0 = &ext->operands[0];
1842
478
  op1 = &ext->operands[1];
1843
1844
478
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
478
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
478
  set_insn_group(info, M68K_GRP_JUMP);
1849
478
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
478
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.99k
{
1854
1.99k
  cs_m68k_op* special;
1855
1.99k
  cs_m68k_op* op_ea;
1856
1857
1.99k
  int regsel = (extension >> 10) & 0x7;
1858
1.99k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.99k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.99k
  special = &ext->operands[0];
1863
1.99k
  op_ea = &ext->operands[1];
1864
1865
1.99k
  if (!dir) {
1866
505
    cs_m68k_op* t = special;
1867
505
    special = op_ea;
1868
505
    op_ea = t;
1869
505
  }
1870
1871
1.99k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.99k
  if (regsel & 4)
1874
790
    special->reg = M68K_REG_FPCR;
1875
1.20k
  else if (regsel & 2)
1876
134
    special->reg = M68K_REG_FPSR;
1877
1.06k
  else if (regsel & 1)
1878
541
    special->reg = M68K_REG_FPIAR;
1879
1.99k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.21k
{
1883
1.21k
  cs_m68k_op* op_reglist;
1884
1.21k
  cs_m68k_op* op_ea;
1885
1.21k
  int dir = (extension >> 13) & 0x1;
1886
1.21k
  int mode = (extension >> 11) & 0x3;
1887
1.21k
  uint32_t reglist = extension & 0xff;
1888
1.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.21k
  op_reglist = &ext->operands[0];
1891
1.21k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.21k
  if (!dir) {
1896
152
    cs_m68k_op* t = op_reglist;
1897
152
    op_reglist = op_ea;
1898
152
    op_ea = t;
1899
152
  }
1900
1901
1.21k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.21k
  switch (mode) {
1904
294
    case 1 : // Dynamic list in dn register
1905
294
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
294
      break;
1907
1908
280
    case 0 :
1909
280
      op_reglist->address_mode = M68K_AM_NONE;
1910
280
      op_reglist->type = M68K_OP_REG_BITS;
1911
280
      op_reglist->register_bits = reglist << 16;
1912
280
      break;
1913
1914
314
    case 2 : // Static list
1915
314
      op_reglist->address_mode = M68K_AM_NONE;
1916
314
      op_reglist->type = M68K_OP_REG_BITS;
1917
314
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
314
      break;
1919
1.21k
  }
1920
1.21k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.5k
{
1924
12.5k
  cs_m68k *ext;
1925
12.5k
  cs_m68k_op* op0;
1926
12.5k
  cs_m68k_op* op1;
1927
12.5k
  bool supports_single_op;
1928
12.5k
  uint32_t next;
1929
12.5k
  int rm, src, dst, opmode;
1930
1931
1932
12.5k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
11.7k
  supports_single_op = true;
1935
1936
11.7k
  next = read_imm_16(info);
1937
1938
11.7k
  rm = (next >> 14) & 0x1;
1939
11.7k
  src = (next >> 10) & 0x7;
1940
11.7k
  dst = (next >> 7) & 0x7;
1941
11.7k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
11.7k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
11
    cs_m68k_op* op0;
1947
11
    cs_m68k_op* op1;
1948
11
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
11
    op0 = &ext->operands[0];
1951
11
    op1 = &ext->operands[1];
1952
1953
11
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
11
    op0->type = M68K_OP_IMM;
1955
11
    op0->imm = next & 0x3f;
1956
1957
11
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
11
    return;
1960
11
  }
1961
1962
  // deal with extended move stuff
1963
1964
11.7k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
505
    case 0x4: // FMOVEM ea, FPCR
1967
1.99k
    case 0x5: // FMOVEM FPCR, ea
1968
1.99k
      fmove_fpcr(info, next);
1969
1.99k
      return;
1970
1971
    // fmovem list
1972
152
    case 0x6:
1973
1.21k
    case 0x7:
1974
1.21k
      fmovem(info, next);
1975
1.21k
      return;
1976
11.7k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
8.53k
  if ((next >> 6) & 1)
1981
2.85k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
8.53k
  switch (opmode) {
1986
624
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
113
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
603
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
537
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
172
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
21
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
50
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
233
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
69
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
372
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
81
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
357
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
33
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
227
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
369
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
53
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
87
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
35
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
88
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
77
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
303
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
190
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
74
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
221
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
46
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
46
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
104
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
329
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
315
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
972
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
145
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
161
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
334
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
352
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
250
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
118
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
69
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
300
    default:
2024
300
      break;
2025
8.53k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
8.53k
  if ((next >> 6) & 1) {
2032
2.85k
    if ((next >> 2) & 1)
2033
1.45k
      info->inst->Opcode += 2;
2034
1.40k
    else
2035
1.40k
      info->inst->Opcode += 1;
2036
2.85k
  }
2037
2038
8.53k
  ext = &info->extension;
2039
2040
8.53k
  ext->op_count = 2;
2041
8.53k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
8.53k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
8.53k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
133
    op0 = &ext->operands[1];
2047
133
    op1 = &ext->operands[0];
2048
8.39k
  } else {
2049
8.39k
    op0 = &ext->operands[0];
2050
8.39k
    op1 = &ext->operands[1];
2051
8.39k
  }
2052
2053
8.53k
  if (rm == 0 && supports_single_op && src == dst) {
2054
802
    ext->op_count = 1;
2055
802
    op0->reg = M68K_REG_FP0 + dst;
2056
802
    return;
2057
802
  }
2058
2059
7.72k
  if (rm == 1) {
2060
4.49k
    switch (src) {
2061
1.61k
      case 0x00 :
2062
1.61k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.61k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.61k
        break;
2065
2066
598
      case 0x06 :
2067
598
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
598
        get_ea_mode_op(info, op0, info->ir, 1);
2069
598
        break;
2070
2071
1.10k
      case 0x04 :
2072
1.10k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.10k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.10k
        break;
2075
2076
275
      case 0x01 :
2077
275
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
275
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
275
        get_ea_mode_op(info, op0, info->ir, 4);
2080
275
        op0->type = M68K_OP_FP_SINGLE;
2081
275
        break;
2082
2083
284
      case 0x05:
2084
284
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
284
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
284
        get_ea_mode_op(info, op0, info->ir, 8);
2087
284
        op0->type = M68K_OP_FP_DOUBLE;
2088
284
        break;
2089
2090
617
      default :
2091
617
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
617
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
617
        break;
2094
4.49k
    }
2095
4.49k
  } else {
2096
3.23k
    op0->reg = M68K_REG_FP0 + src;
2097
3.23k
  }
2098
2099
7.72k
  op1->reg = M68K_REG_FP0 + dst;
2100
7.72k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
851
{
2104
851
  cs_m68k* ext;
2105
851
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
459
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
459
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
459
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.03k
{
2113
1.03k
  cs_m68k* ext;
2114
2115
1.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
521
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
521
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
521
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
889
{
2123
889
  cs_m68k* ext;
2124
2125
889
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
502
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
502
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
502
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
502
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
219
{
2136
219
  uint32_t extension1;
2137
219
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
180
  extension1 = read_imm_16(info);
2140
2141
180
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
180
  info->inst->Opcode += (extension1 & 0x2f);
2145
180
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
318
{
2149
318
  uint32_t extension1, extension2;
2150
318
  cs_m68k_op* op0;
2151
318
  cs_m68k* ext;
2152
2153
318
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
268
  extension1 = read_imm_16(info);
2156
268
  extension2 = read_imm_16(info);
2157
2158
268
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
268
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
268
  op0 = &ext->operands[0];
2164
2165
268
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
268
  op0->type = M68K_OP_IMM;
2167
268
  op0->imm = extension2;
2168
268
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
328
{
2172
328
  uint32_t extension1, extension2;
2173
328
  cs_m68k* ext;
2174
328
  cs_m68k_op* op0;
2175
2176
328
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
56
  extension1 = read_imm_16(info);
2179
56
  extension2 = read_imm_32(info);
2180
2181
56
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
56
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
56
  op0 = &ext->operands[0];
2187
2188
56
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
56
  op0->type = M68K_OP_IMM;
2190
56
  op0->imm = extension2;
2191
56
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
987
{
2195
987
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
675
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
675
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
186
{
2201
186
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
186
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
203
{
2206
203
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
203
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.25k
{
2211
1.25k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.25k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
960
{
2216
960
  build_er_1(info, M68K_INS_DIVU, 2);
2217
960
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.01k
{
2221
1.01k
  uint32_t extension, insn_signed;
2222
1.01k
  cs_m68k* ext;
2223
1.01k
  cs_m68k_op* op0;
2224
1.01k
  cs_m68k_op* op1;
2225
1.01k
  uint32_t reg_0, reg_1;
2226
2227
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
872
  extension = read_imm_16(info);
2230
872
  insn_signed = 0;
2231
2232
872
  if (BIT_B((extension)))
2233
347
    insn_signed = 1;
2234
2235
872
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
872
  op0 = &ext->operands[0];
2238
872
  op1 = &ext->operands[1];
2239
2240
872
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
872
  reg_0 = extension & 7;
2243
872
  reg_1 = (extension >> 12) & 7;
2244
2245
872
  op1->address_mode = M68K_AM_NONE;
2246
872
  op1->type = M68K_OP_REG_PAIR;
2247
872
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
872
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
872
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
586
    op1->type = M68K_OP_REG;
2252
586
    op1->reg = M68K_REG_D0 + reg_1;
2253
586
  }
2254
872
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
527
{
2258
527
  build_re_1(info, M68K_INS_EOR, 1);
2259
527
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
236
{
2263
236
  build_re_1(info, M68K_INS_EOR, 2);
2264
236
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.29k
{
2268
1.29k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.29k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
388
{
2273
388
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
388
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
101
{
2278
101
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
101
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
258
{
2283
258
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
258
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
52
{
2288
52
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
52
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
268
{
2293
268
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
268
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
81
{
2298
81
  build_r(info, M68K_INS_EXG, 4);
2299
81
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
161
{
2303
161
  cs_m68k_op* op0;
2304
161
  cs_m68k_op* op1;
2305
161
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
161
  op0 = &ext->operands[0];
2308
161
  op1 = &ext->operands[1];
2309
2310
161
  op0->address_mode = M68K_AM_NONE;
2311
161
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
161
  op1->address_mode = M68K_AM_NONE;
2314
161
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
161
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
325
{
2319
325
  cs_m68k_op* op0;
2320
325
  cs_m68k_op* op1;
2321
325
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
325
  op0 = &ext->operands[0];
2324
325
  op1 = &ext->operands[1];
2325
2326
325
  op0->address_mode = M68K_AM_NONE;
2327
325
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
325
  op1->address_mode = M68K_AM_NONE;
2330
325
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
325
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
84
{
2335
84
  build_d(info, M68K_INS_EXT, 2);
2336
84
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
91
{
2340
91
  build_d(info, M68K_INS_EXT, 4);
2341
91
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
690
{
2345
690
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
77
  build_d(info, M68K_INS_EXTB, 4);
2347
77
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
277
{
2351
277
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
277
  set_insn_group(info, M68K_GRP_JUMP);
2353
277
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
277
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
437
{
2358
437
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
437
  set_insn_group(info, M68K_GRP_JUMP);
2360
437
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
437
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
151
{
2365
151
  build_ea_a(info, M68K_INS_LEA, 4);
2366
151
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
99
{
2370
99
  build_link(info, read_imm_16(info), 2);
2371
99
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
597
{
2375
597
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
559
  build_link(info, read_imm_32(info), 4);
2377
559
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
543
{
2381
543
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
543
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
156
{
2386
156
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
156
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
230
{
2391
230
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
230
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
111
{
2396
111
  build_r(info, M68K_INS_LSR, 1);
2397
111
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
107
{
2401
107
  build_r(info, M68K_INS_LSR, 2);
2402
107
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
173
{
2406
173
  build_r(info, M68K_INS_LSR, 4);
2407
173
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
654
{
2411
654
  build_ea(info, M68K_INS_LSR, 2);
2412
654
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
110
{
2416
110
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
110
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
188
{
2421
188
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
188
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
114
{
2426
114
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
114
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
112
{
2431
112
  build_r(info, M68K_INS_LSL, 1);
2432
112
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
76
{
2436
76
  build_r(info, M68K_INS_LSL, 2);
2437
76
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
70
{
2441
70
  build_r(info, M68K_INS_LSL, 4);
2442
70
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
229
{
2446
229
  build_ea(info, M68K_INS_LSL, 2);
2447
229
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
5.30k
{
2451
5.30k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
5.30k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.43k
{
2456
5.43k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.43k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
11.2k
{
2461
11.2k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
11.2k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
497
{
2466
497
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
497
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
975
{
2471
975
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
975
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
90
{
2476
90
  cs_m68k_op* op0;
2477
90
  cs_m68k_op* op1;
2478
90
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
90
  op0 = &ext->operands[0];
2481
90
  op1 = &ext->operands[1];
2482
2483
90
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
90
  op1->address_mode = M68K_AM_NONE;
2486
90
  op1->reg = M68K_REG_CCR;
2487
90
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
273
{
2491
273
  cs_m68k_op* op0;
2492
273
  cs_m68k_op* op1;
2493
273
  cs_m68k* ext;
2494
2495
273
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
44
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
44
  op0 = &ext->operands[0];
2500
44
  op1 = &ext->operands[1];
2501
2502
44
  op0->address_mode = M68K_AM_NONE;
2503
44
  op0->reg = M68K_REG_CCR;
2504
2505
44
  get_ea_mode_op(info, op1, info->ir, 1);
2506
44
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
291
{
2510
291
  cs_m68k_op* op0;
2511
291
  cs_m68k_op* op1;
2512
291
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
291
  op0 = &ext->operands[0];
2515
291
  op1 = &ext->operands[1];
2516
2517
291
  op0->address_mode = M68K_AM_NONE;
2518
291
  op0->reg = M68K_REG_SR;
2519
2520
291
  get_ea_mode_op(info, op1, info->ir, 2);
2521
291
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
116
{
2525
116
  cs_m68k_op* op0;
2526
116
  cs_m68k_op* op1;
2527
116
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
116
  op0 = &ext->operands[0];
2530
116
  op1 = &ext->operands[1];
2531
2532
116
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
116
  op1->address_mode = M68K_AM_NONE;
2535
116
  op1->reg = M68K_REG_SR;
2536
116
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
54
{
2540
54
  cs_m68k_op* op0;
2541
54
  cs_m68k_op* op1;
2542
54
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
54
  op0 = &ext->operands[0];
2545
54
  op1 = &ext->operands[1];
2546
2547
54
  op0->address_mode = M68K_AM_NONE;
2548
54
  op0->reg = M68K_REG_USP;
2549
2550
54
  op1->address_mode = M68K_AM_NONE;
2551
54
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
54
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
283
{
2556
283
  cs_m68k_op* op0;
2557
283
  cs_m68k_op* op1;
2558
283
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
283
  op0 = &ext->operands[0];
2561
283
  op1 = &ext->operands[1];
2562
2563
283
  op0->address_mode = M68K_AM_NONE;
2564
283
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
283
  op1->address_mode = M68K_AM_NONE;
2567
283
  op1->reg = M68K_REG_USP;
2568
283
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.44k
{
2572
3.44k
  uint32_t extension;
2573
3.44k
  m68k_reg reg;
2574
3.44k
  cs_m68k* ext;
2575
3.44k
  cs_m68k_op* op0;
2576
3.44k
  cs_m68k_op* op1;
2577
2578
2579
3.44k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.24k
  extension = read_imm_16(info);
2582
3.24k
  reg = M68K_REG_INVALID;
2583
2584
3.24k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.24k
  op0 = &ext->operands[0];
2587
3.24k
  op1 = &ext->operands[1];
2588
2589
3.24k
  switch (extension & 0xfff) {
2590
45
    case 0x000: reg = M68K_REG_SFC; break;
2591
175
    case 0x001: reg = M68K_REG_DFC; break;
2592
374
    case 0x800: reg = M68K_REG_USP; break;
2593
230
    case 0x801: reg = M68K_REG_VBR; break;
2594
95
    case 0x002: reg = M68K_REG_CACR; break;
2595
99
    case 0x802: reg = M68K_REG_CAAR; break;
2596
18
    case 0x803: reg = M68K_REG_MSP; break;
2597
88
    case 0x804: reg = M68K_REG_ISP; break;
2598
67
    case 0x003: reg = M68K_REG_TC; break;
2599
79
    case 0x004: reg = M68K_REG_ITT0; break;
2600
572
    case 0x005: reg = M68K_REG_ITT1; break;
2601
71
    case 0x006: reg = M68K_REG_DTT0; break;
2602
134
    case 0x007: reg = M68K_REG_DTT1; break;
2603
86
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
525
    case 0x806: reg = M68K_REG_URP; break;
2605
108
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.24k
  }
2607
2608
3.24k
  if (BIT_0(info->ir)) {
2609
631
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
631
    op1->reg = reg;
2611
2.61k
  } else {
2612
2.61k
    op0->reg = reg;
2613
2.61k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.61k
  }
2615
3.24k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.23k
{
2619
1.23k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.23k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
618
{
2624
618
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
618
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
683
{
2629
683
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
683
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
424
{
2634
424
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
424
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
775
{
2639
775
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
775
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
122
{
2644
122
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
122
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
175
{
2649
175
  build_movep_re(info, 2);
2650
175
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
230
{
2654
230
  build_movep_re(info, 4);
2655
230
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
864
{
2659
864
  build_movep_er(info, 2);
2660
864
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
222
{
2664
222
  build_movep_er(info, 4);
2665
222
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
294
{
2669
294
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
251
  build_moves(info, 1);
2671
251
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
94
{
2675
  //uint32_t extension;
2676
94
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
60
  build_moves(info, 2);
2678
60
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
276
{
2682
276
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
245
  build_moves(info, 4);
2684
245
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
4.46k
{
2688
4.46k
  cs_m68k_op* op0;
2689
4.46k
  cs_m68k_op* op1;
2690
2691
4.46k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
4.46k
  op0 = &ext->operands[0];
2694
4.46k
  op1 = &ext->operands[1];
2695
2696
4.46k
  op0->type = M68K_OP_IMM;
2697
4.46k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
4.46k
  op0->imm = (info->ir & 0xff);
2699
2700
4.46k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
4.46k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
4.46k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
269
{
2706
269
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
269
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
269
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
46
  build_move16(info, data, modes);
2712
46
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
316
{
2716
316
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
316
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
316
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
48
  build_move16(info, data, modes);
2722
48
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
63
{
2726
63
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
63
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
63
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
38
  build_move16(info, data, modes);
2732
38
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
199
{
2736
199
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
199
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
199
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
23
  build_move16(info, data, modes);
2742
23
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
39
{
2746
39
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
39
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
39
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
13
  build_move16(info, data, modes);
2752
13
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
667
{
2756
667
  build_er_1(info, M68K_INS_MULS, 2);
2757
667
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.78k
{
2761
1.78k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.78k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
310
{
2766
310
  uint32_t extension, insn_signed;
2767
310
  cs_m68k* ext;
2768
310
  cs_m68k_op* op0;
2769
310
  cs_m68k_op* op1;
2770
310
  uint32_t reg_0, reg_1;
2771
2772
310
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
260
  extension = read_imm_16(info);
2775
260
  insn_signed = 0;
2776
2777
260
  if (BIT_B((extension)))
2778
42
    insn_signed = 1;
2779
2780
260
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
260
  op0 = &ext->operands[0];
2783
260
  op1 = &ext->operands[1];
2784
2785
260
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
260
  reg_0 = extension & 7;
2788
260
  reg_1 = (extension >> 12) & 7;
2789
2790
260
  op1->address_mode = M68K_AM_NONE;
2791
260
  op1->type = M68K_OP_REG_PAIR;
2792
260
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
260
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
260
  if (!BIT_A(extension)) {
2796
219
    op1->type = M68K_OP_REG;
2797
219
    op1->reg = M68K_REG_D0 + reg_1;
2798
219
  }
2799
260
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
273
{
2803
273
  build_ea(info, M68K_INS_NBCD, 1);
2804
273
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
254
{
2808
254
  build_ea(info, M68K_INS_NEG, 1);
2809
254
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
224
{
2813
224
  build_ea(info, M68K_INS_NEG, 2);
2814
224
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
267
{
2818
267
  build_ea(info, M68K_INS_NEG, 4);
2819
267
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
199
{
2823
199
  build_ea(info, M68K_INS_NEGX, 1);
2824
199
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
547
{
2828
547
  build_ea(info, M68K_INS_NEGX, 2);
2829
547
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
49
{
2833
49
  build_ea(info, M68K_INS_NEGX, 4);
2834
49
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
68
{
2838
68
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
68
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
269
{
2843
269
  build_ea(info, M68K_INS_NOT, 1);
2844
269
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
584
{
2848
584
  build_ea(info, M68K_INS_NOT, 2);
2849
584
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
264
{
2853
264
  build_ea(info, M68K_INS_NOT, 4);
2854
264
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
680
{
2858
680
  build_er_1(info, M68K_INS_OR, 1);
2859
680
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
382
{
2863
382
  build_er_1(info, M68K_INS_OR, 2);
2864
382
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
827
{
2868
827
  build_er_1(info, M68K_INS_OR, 4);
2869
827
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
381
{
2873
381
  build_re_1(info, M68K_INS_OR, 1);
2874
381
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
755
{
2878
755
  build_re_1(info, M68K_INS_OR, 2);
2879
755
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
684
{
2883
684
  build_re_1(info, M68K_INS_OR, 4);
2884
684
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
11.5k
{
2888
11.5k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
11.5k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
837
{
2893
837
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
837
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
720
{
2898
720
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
720
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
329
{
2903
329
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
329
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
302
{
2908
302
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
302
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
538
{
2913
538
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
421
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
421
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
662
{
2919
662
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
107
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
107
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
106
{
2925
106
  build_ea(info, M68K_INS_PEA, 4);
2926
106
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
196
{
2930
196
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
196
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
109
{
2935
109
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
109
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
386
{
2940
386
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
386
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
101
{
2945
101
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
101
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
275
{
2950
275
  build_r(info, M68K_INS_ROR, 1);
2951
275
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
85
{
2955
85
  build_r(info, M68K_INS_ROR, 2);
2956
85
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
282
{
2960
282
  build_r(info, M68K_INS_ROR, 4);
2961
282
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
576
{
2965
576
  build_ea(info, M68K_INS_ROR, 2);
2966
576
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
425
{
2970
425
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
425
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
256
{
2975
256
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
256
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
105
{
2980
105
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
105
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
355
{
2985
355
  build_r(info, M68K_INS_ROL, 1);
2986
355
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
279
{
2990
279
  build_r(info, M68K_INS_ROL, 2);
2991
279
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
265
{
2995
265
  build_r(info, M68K_INS_ROL, 4);
2996
265
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
736
{
3000
736
  build_ea(info, M68K_INS_ROL, 2);
3001
736
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
282
{
3005
282
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
282
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
77
{
3010
77
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
77
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
78
{
3015
78
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
78
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
385
{
3020
385
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
385
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
105
{
3025
105
  build_r(info, M68K_INS_ROXR, 2);
3026
105
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
383
{
3030
383
  build_r(info, M68K_INS_ROXR, 4);
3031
383
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
264
{
3035
264
  build_ea(info, M68K_INS_ROXR, 2);
3036
264
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
230
{
3040
230
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
230
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
259
{
3045
259
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
259
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
85
{
3050
85
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
85
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
98
{
3055
98
  build_r(info, M68K_INS_ROXL, 1);
3056
98
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
209
{
3060
209
  build_r(info, M68K_INS_ROXL, 2);
3061
209
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
316
{
3065
316
  build_r(info, M68K_INS_ROXL, 4);
3066
316
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
514
{
3070
514
  build_ea(info, M68K_INS_ROXL, 2);
3071
514
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
328
{
3075
328
  set_insn_group(info, M68K_GRP_RET);
3076
328
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
226
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
226
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
72
{
3082
72
  set_insn_group(info, M68K_GRP_IRET);
3083
72
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
72
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
112
{
3088
112
  cs_m68k* ext;
3089
112
  cs_m68k_op* op;
3090
3091
112
  set_insn_group(info, M68K_GRP_RET);
3092
3093
112
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
7
{
3112
7
  set_insn_group(info, M68K_GRP_RET);
3113
7
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
7
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
93
{
3118
93
  set_insn_group(info, M68K_GRP_RET);
3119
93
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
93
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
265
{
3124
265
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
265
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
228
{
3129
228
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
228
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
732
{
3134
732
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
732
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
732
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
84
{
3140
84
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
84
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
898
{
3145
898
  build_er_1(info, M68K_INS_SUB, 1);
3146
898
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
398
{
3150
398
  build_er_1(info, M68K_INS_SUB, 2);
3151
398
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.44k
{
3155
1.44k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.44k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
382
{
3160
382
  build_re_1(info, M68K_INS_SUB, 1);
3161
382
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
326
{
3165
326
  build_re_1(info, M68K_INS_SUB, 2);
3166
326
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.25k
{
3170
2.25k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.25k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
171
{
3175
171
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
171
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
624
{
3180
624
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
624
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
284
{
3185
284
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
284
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
75
{
3190
75
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
75
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
135
{
3195
135
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
135
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
383
{
3200
383
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
383
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.26k
{
3205
1.26k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.26k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
268
{
3210
268
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
268
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
326
{
3215
326
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
326
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
306
{
3220
306
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
306
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
177
{
3225
177
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
177
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
291
{
3230
291
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
291
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
661
{
3235
661
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
661
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
198
{
3240
198
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
198
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
71
{
3245
71
  build_d(info, M68K_INS_SWAP, 0);
3246
71
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
235
{
3250
235
  build_ea(info, M68K_INS_TAS, 1);
3251
235
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
623
{
3255
623
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
623
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
442
{
3260
442
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
210
  build_trap(info, 0, 0);
3262
3263
210
  info->extension.op_count = 0;
3264
210
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
630
{
3268
630
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
497
  build_trap(info, 2, read_imm_16(info));
3270
497
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
567
{
3274
567
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
253
  build_trap(info, 4, read_imm_32(info));
3276
253
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
84
{
3280
84
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
84
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
237
{
3285
237
  build_ea(info, M68K_INS_TST, 1);
3286
237
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
68
{
3290
68
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
50
  build_ea(info, M68K_INS_TST, 1);
3292
50
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
450
{
3296
450
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
416
  build_ea(info, M68K_INS_TST, 1);
3298
416
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
309
{
3302
309
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
202
  build_ea(info, M68K_INS_TST, 1);
3304
202
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
413
{
3308
413
  build_ea(info, M68K_INS_TST, 2);
3309
413
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.65k
{
3313
1.65k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.04k
  build_ea(info, M68K_INS_TST, 2);
3315
1.04k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
344
{
3319
344
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
145
  build_ea(info, M68K_INS_TST, 2);
3321
145
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
574
{
3325
574
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
460
  build_ea(info, M68K_INS_TST, 2);
3327
460
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
246
{
3331
246
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
48
  build_ea(info, M68K_INS_TST, 2);
3333
48
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
499
{
3337
499
  build_ea(info, M68K_INS_TST, 4);
3338
499
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
256
{
3342
256
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
213
  build_ea(info, M68K_INS_TST, 4);
3344
213
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
124
{
3348
124
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
57
  build_ea(info, M68K_INS_TST, 4);
3350
57
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
268
{
3354
268
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
231
  build_ea(info, M68K_INS_TST, 4);
3356
231
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
277
{
3360
277
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
206
  build_ea(info, M68K_INS_TST, 4);
3362
206
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
62
{
3366
62
  cs_m68k_op* op;
3367
62
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
62
  op = &ext->operands[0];
3370
3371
62
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
62
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
62
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.01k
{
3377
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
485
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
485
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.32k
{
3383
1.32k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
889
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
889
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
197k
{
3392
197k
  const unsigned int instruction = info->ir;
3393
197k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
197k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
197k
    (i->instruction == d68000_invalid) ) {
3397
925
    d68000_invalid(info);
3398
925
    return 0;
3399
925
  }
3400
3401
197k
  return 1;
3402
197k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
252k
{
3406
252k
  uint8_t i;
3407
3408
381k
  for (i = 0; i < count; ++i) {
3409
132k
    if (regs[i] == (uint16_t)reg)
3410
2.83k
      return 1;
3411
132k
  }
3412
3413
249k
  return 0;
3414
252k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
268k
{
3418
268k
  if (reg == M68K_REG_INVALID)
3419
16.4k
    return;
3420
3421
252k
  if (write)
3422
149k
  {
3423
149k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
1.31k
      return;
3425
3426
148k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
148k
    info->regs_write_count++;
3428
148k
  }
3429
102k
  else
3430
102k
  {
3431
102k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
1.52k
      return;
3433
3434
101k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
101k
    info->regs_read_count++;
3436
101k
  }
3437
252k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
84.3k
{
3441
84.3k
  switch (op->address_mode) {
3442
751
    case M68K_AM_REG_DIRECT_ADDR:
3443
751
    case M68K_AM_REG_DIRECT_DATA:
3444
751
      add_reg_to_rw_list(info, op->reg, write);
3445
751
      break;
3446
3447
13.2k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
41.5k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
41.5k
      add_reg_to_rw_list(info, op->reg, 1);
3450
41.5k
      break;
3451
3452
13.9k
    case M68K_AM_REGI_ADDR:
3453
24.8k
    case M68K_AM_REGI_ADDR_DISP:
3454
24.8k
      add_reg_to_rw_list(info, op->reg, 0);
3455
24.8k
      break;
3456
3457
6.37k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
8.10k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
9.62k
    case M68K_AM_MEMI_POST_INDEX:
3460
11.3k
    case M68K_AM_MEMI_PRE_INDEX:
3461
12.4k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
12.9k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
13.4k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
13.5k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
13.5k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
13.5k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
13.5k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
3.61k
    default:
3471
3.61k
      break;
3472
84.3k
  }
3473
84.3k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
13.3k
{
3477
13.3k
  int i;
3478
3479
120k
  for (i = 0; i < 8; ++i) {
3480
106k
    if (bits & (1 << i)) {
3481
24.2k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
24.2k
    }
3483
106k
  }
3484
13.3k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
4.45k
{
3488
4.45k
  uint32_t bits = op->register_bits;
3489
4.45k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
4.45k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
4.45k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
4.45k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
328k
{
3496
328k
  switch ((int)op->type) {
3497
147k
    case M68K_OP_REG:
3498
147k
      add_reg_to_rw_list(info, op->reg, write);
3499
147k
      break;
3500
3501
84.3k
    case M68K_OP_MEM:
3502
84.3k
      update_am_reg_list(info, op, write);
3503
84.3k
      break;
3504
3505
4.45k
    case M68K_OP_REG_BITS:
3506
4.45k
      update_reg_list_regbits(info, op, write);
3507
4.45k
      break;
3508
3509
1.26k
    case M68K_OP_REG_PAIR:
3510
1.26k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
1.26k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
1.26k
      break;
3513
328k
  }
3514
328k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
196k
{
3518
196k
  int i;
3519
3520
196k
  if (!info->extension.op_count)
3521
1.10k
    return;
3522
3523
195k
  if (info->extension.op_count == 1) {
3524
64.5k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
130k
  } else {
3526
    // first operand is always read
3527
130k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
263k
    for (i = 1; i < info->extension.op_count; ++i)
3531
132k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
130k
  }
3533
195k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
197k
{
3537
197k
  info->inst = inst;
3538
197k
  info->pc = pc;
3539
197k
  info->ir = 0;
3540
197k
  info->type = cpu_type;
3541
197k
  info->address_mask = 0xffffffff;
3542
3543
197k
  switch(info->type) {
3544
62.5k
    case M68K_CPU_TYPE_68000:
3545
62.5k
      info->type = TYPE_68000;
3546
62.5k
      info->address_mask = 0x00ffffff;
3547
62.5k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
135k
    case M68K_CPU_TYPE_68040:
3565
135k
      info->type = TYPE_68040;
3566
135k
      info->address_mask = 0xffffffff;
3567
135k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
197k
  }
3572
197k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
197k
{
3581
197k
  MCInst *inst = info->inst;
3582
197k
  cs_m68k* ext = &info->extension;
3583
197k
  int i;
3584
197k
  unsigned int size;
3585
3586
197k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
197k
  memset(ext, 0, sizeof(cs_m68k));
3589
197k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
987k
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
790k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
197k
  info->ir = peek_imm_16(info);
3595
197k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
196k
    info->ir = read_imm_16(info);
3597
196k
    g_instruction_table[info->ir].instruction(info);
3598
196k
  }
3599
3600
197k
  size = info->pc - (unsigned int)pc;
3601
197k
  info->pc = (unsigned int)pc;
3602
3603
197k
  return size;
3604
197k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
198k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
198k
  int s;
3612
198k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
198k
  cs_struct* handle = instr->csh;
3614
198k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
198k
  if (code_len < 2) {
3619
646
    *size = 0;
3620
646
    return false;
3621
646
  }
3622
3623
197k
  if (instr->flat_insn->detail) {
3624
197k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
197k
  }
3626
3627
197k
  info->groups_count = 0;
3628
197k
  info->regs_read_count = 0;
3629
197k
  info->regs_write_count = 0;
3630
197k
  info->code = code;
3631
197k
  info->code_len = code_len;
3632
197k
  info->baseAddress = address;
3633
3634
197k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
197k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
197k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
197k
  if (handle->mode & CS_MODE_M68K_040)
3641
135k
    cpu_type = M68K_CPU_TYPE_68040;
3642
197k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
197k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
197k
  s = m68k_disassemble(info, address);
3647
3648
197k
  if (s == 0) {
3649
835
    *size = 2;
3650
835
    return false;
3651
835
  }
3652
3653
196k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
196k
  if (s > (int)code_len)
3662
828
    *size = (uint16_t)code_len;
3663
195k
  else
3664
195k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
197k
}
3668