Coverage Report

Created: 2026-01-12 07:13

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
84.2k
{
21
84.2k
#ifndef CAPSTONE_DIET
22
84.2k
  static const char AsmStrs[] = {
23
84.2k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
84.2k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
84.2k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
84.2k
  /* 22 */ 'l', 'b', 9, 0,
27
84.2k
  /* 26 */ 's', 'b', 9, 0,
28
84.2k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
84.2k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
84.2k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
84.2k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
84.2k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
84.2k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
84.2k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
84.2k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
84.2k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
84.2k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
84.2k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
84.2k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
84.2k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
84.2k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
84.2k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
84.2k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
84.2k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
84.2k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
84.2k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
84.2k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
84.2k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
84.2k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
84.2k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
84.2k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
84.2k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
84.2k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
84.2k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
84.2k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
84.2k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
84.2k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
84.2k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
84.2k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
84.2k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
84.2k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
84.2k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
84.2k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
84.2k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
84.2k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
84.2k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
84.2k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
84.2k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
84.2k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
84.2k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
84.2k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
84.2k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
84.2k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
84.2k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
84.2k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
84.2k
  /* 434 */ 's', 'h', 9, 0,
77
84.2k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
84.2k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
84.2k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
84.2k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
84.2k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
84.2k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
84.2k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
84.2k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
84.2k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
84.2k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
84.2k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
84.2k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
84.2k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
84.2k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
84.2k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
84.2k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
84.2k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
84.2k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
84.2k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
84.2k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
84.2k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
84.2k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
84.2k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
84.2k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
84.2k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
84.2k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
84.2k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
84.2k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
84.2k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
84.2k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
84.2k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
84.2k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
84.2k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
84.2k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
84.2k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
84.2k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
84.2k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
84.2k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
84.2k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
84.2k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
84.2k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
84.2k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
84.2k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
84.2k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
84.2k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
84.2k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
84.2k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
84.2k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
84.2k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
84.2k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
84.2k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
84.2k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
84.2k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
84.2k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
84.2k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
84.2k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
84.2k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
84.2k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
84.2k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
84.2k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
84.2k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
84.2k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
84.2k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
84.2k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
84.2k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
84.2k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
84.2k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
84.2k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
84.2k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
84.2k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
84.2k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
84.2k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
84.2k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
84.2k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
84.2k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
84.2k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
84.2k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
84.2k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
84.2k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
84.2k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
84.2k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
84.2k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
84.2k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
84.2k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
84.2k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
84.2k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
84.2k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
84.2k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
84.2k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
84.2k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
84.2k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
84.2k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
84.2k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
84.2k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
84.2k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
84.2k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
84.2k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
84.2k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
84.2k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
84.2k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
84.2k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
84.2k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
84.2k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
84.2k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
84.2k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
84.2k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
84.2k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
84.2k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
84.2k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
84.2k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
84.2k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
84.2k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
84.2k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
84.2k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
84.2k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
84.2k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
84.2k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
84.2k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
84.2k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
84.2k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
84.2k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
84.2k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
84.2k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
84.2k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
84.2k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
84.2k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
84.2k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
84.2k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
84.2k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
84.2k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
84.2k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
84.2k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
84.2k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
84.2k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
84.2k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
84.2k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
84.2k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
84.2k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
84.2k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
84.2k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
84.2k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
84.2k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
84.2k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
84.2k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
84.2k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
84.2k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
84.2k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
84.2k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
84.2k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
84.2k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
84.2k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
84.2k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
84.2k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
84.2k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
84.2k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
84.2k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
84.2k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
84.2k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
84.2k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
84.2k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
84.2k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
84.2k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
84.2k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
84.2k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
84.2k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
84.2k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
84.2k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
84.2k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
84.2k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
84.2k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
84.2k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
84.2k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
84.2k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
84.2k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
84.2k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
84.2k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
84.2k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
84.2k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
84.2k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
84.2k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
84.2k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
84.2k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
84.2k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
84.2k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
84.2k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
84.2k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
84.2k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
84.2k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
84.2k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
84.2k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
84.2k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
84.2k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
84.2k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
84.2k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
84.2k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
84.2k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
84.2k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
84.2k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
84.2k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
84.2k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
84.2k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
84.2k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
84.2k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
84.2k
  };
281
84.2k
#endif
282
283
84.2k
  static const uint16_t OpInfo0[] = {
284
84.2k
    0U, // PHI
285
84.2k
    0U, // INLINEASM
286
84.2k
    0U, // INLINEASM_BR
287
84.2k
    0U, // CFI_INSTRUCTION
288
84.2k
    0U, // EH_LABEL
289
84.2k
    0U, // GC_LABEL
290
84.2k
    0U, // ANNOTATION_LABEL
291
84.2k
    0U, // KILL
292
84.2k
    0U, // EXTRACT_SUBREG
293
84.2k
    0U, // INSERT_SUBREG
294
84.2k
    0U, // IMPLICIT_DEF
295
84.2k
    0U, // SUBREG_TO_REG
296
84.2k
    0U, // COPY_TO_REGCLASS
297
84.2k
    2457U,  // DBG_VALUE
298
84.2k
    2467U,  // DBG_LABEL
299
84.2k
    0U, // REG_SEQUENCE
300
84.2k
    0U, // COPY
301
84.2k
    2450U,  // BUNDLE
302
84.2k
    2477U,  // LIFETIME_START
303
84.2k
    2437U,  // LIFETIME_END
304
84.2k
    0U, // STACKMAP
305
84.2k
    2492U,  // FENTRY_CALL
306
84.2k
    0U, // PATCHPOINT
307
84.2k
    0U, // LOAD_STACK_GUARD
308
84.2k
    0U, // STATEPOINT
309
84.2k
    0U, // LOCAL_ESCAPE
310
84.2k
    0U, // FAULTING_OP
311
84.2k
    0U, // PATCHABLE_OP
312
84.2k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
84.2k
    2289U,  // PATCHABLE_RET
314
84.2k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
84.2k
    2392U,  // PATCHABLE_TAIL_CALL
316
84.2k
    2344U,  // PATCHABLE_EVENT_CALL
317
84.2k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
84.2k
    0U, // ICALL_BRANCH_FUNNEL
319
84.2k
    0U, // G_ADD
320
84.2k
    0U, // G_SUB
321
84.2k
    0U, // G_MUL
322
84.2k
    0U, // G_SDIV
323
84.2k
    0U, // G_UDIV
324
84.2k
    0U, // G_SREM
325
84.2k
    0U, // G_UREM
326
84.2k
    0U, // G_AND
327
84.2k
    0U, // G_OR
328
84.2k
    0U, // G_XOR
329
84.2k
    0U, // G_IMPLICIT_DEF
330
84.2k
    0U, // G_PHI
331
84.2k
    0U, // G_FRAME_INDEX
332
84.2k
    0U, // G_GLOBAL_VALUE
333
84.2k
    0U, // G_EXTRACT
334
84.2k
    0U, // G_UNMERGE_VALUES
335
84.2k
    0U, // G_INSERT
336
84.2k
    0U, // G_MERGE_VALUES
337
84.2k
    0U, // G_BUILD_VECTOR
338
84.2k
    0U, // G_BUILD_VECTOR_TRUNC
339
84.2k
    0U, // G_CONCAT_VECTORS
340
84.2k
    0U, // G_PTRTOINT
341
84.2k
    0U, // G_INTTOPTR
342
84.2k
    0U, // G_BITCAST
343
84.2k
    0U, // G_INTRINSIC_TRUNC
344
84.2k
    0U, // G_INTRINSIC_ROUND
345
84.2k
    0U, // G_LOAD
346
84.2k
    0U, // G_SEXTLOAD
347
84.2k
    0U, // G_ZEXTLOAD
348
84.2k
    0U, // G_STORE
349
84.2k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
84.2k
    0U, // G_ATOMIC_CMPXCHG
351
84.2k
    0U, // G_ATOMICRMW_XCHG
352
84.2k
    0U, // G_ATOMICRMW_ADD
353
84.2k
    0U, // G_ATOMICRMW_SUB
354
84.2k
    0U, // G_ATOMICRMW_AND
355
84.2k
    0U, // G_ATOMICRMW_NAND
356
84.2k
    0U, // G_ATOMICRMW_OR
357
84.2k
    0U, // G_ATOMICRMW_XOR
358
84.2k
    0U, // G_ATOMICRMW_MAX
359
84.2k
    0U, // G_ATOMICRMW_MIN
360
84.2k
    0U, // G_ATOMICRMW_UMAX
361
84.2k
    0U, // G_ATOMICRMW_UMIN
362
84.2k
    0U, // G_BRCOND
363
84.2k
    0U, // G_BRINDIRECT
364
84.2k
    0U, // G_INTRINSIC
365
84.2k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
84.2k
    0U, // G_ANYEXT
367
84.2k
    0U, // G_TRUNC
368
84.2k
    0U, // G_CONSTANT
369
84.2k
    0U, // G_FCONSTANT
370
84.2k
    0U, // G_VASTART
371
84.2k
    0U, // G_VAARG
372
84.2k
    0U, // G_SEXT
373
84.2k
    0U, // G_ZEXT
374
84.2k
    0U, // G_SHL
375
84.2k
    0U, // G_LSHR
376
84.2k
    0U, // G_ASHR
377
84.2k
    0U, // G_ICMP
378
84.2k
    0U, // G_FCMP
379
84.2k
    0U, // G_SELECT
380
84.2k
    0U, // G_UADDO
381
84.2k
    0U, // G_UADDE
382
84.2k
    0U, // G_USUBO
383
84.2k
    0U, // G_USUBE
384
84.2k
    0U, // G_SADDO
385
84.2k
    0U, // G_SADDE
386
84.2k
    0U, // G_SSUBO
387
84.2k
    0U, // G_SSUBE
388
84.2k
    0U, // G_UMULO
389
84.2k
    0U, // G_SMULO
390
84.2k
    0U, // G_UMULH
391
84.2k
    0U, // G_SMULH
392
84.2k
    0U, // G_FADD
393
84.2k
    0U, // G_FSUB
394
84.2k
    0U, // G_FMUL
395
84.2k
    0U, // G_FMA
396
84.2k
    0U, // G_FDIV
397
84.2k
    0U, // G_FREM
398
84.2k
    0U, // G_FPOW
399
84.2k
    0U, // G_FEXP
400
84.2k
    0U, // G_FEXP2
401
84.2k
    0U, // G_FLOG
402
84.2k
    0U, // G_FLOG2
403
84.2k
    0U, // G_FLOG10
404
84.2k
    0U, // G_FNEG
405
84.2k
    0U, // G_FPEXT
406
84.2k
    0U, // G_FPTRUNC
407
84.2k
    0U, // G_FPTOSI
408
84.2k
    0U, // G_FPTOUI
409
84.2k
    0U, // G_SITOFP
410
84.2k
    0U, // G_UITOFP
411
84.2k
    0U, // G_FABS
412
84.2k
    0U, // G_FCANONICALIZE
413
84.2k
    0U, // G_GEP
414
84.2k
    0U, // G_PTR_MASK
415
84.2k
    0U, // G_BR
416
84.2k
    0U, // G_INSERT_VECTOR_ELT
417
84.2k
    0U, // G_EXTRACT_VECTOR_ELT
418
84.2k
    0U, // G_SHUFFLE_VECTOR
419
84.2k
    0U, // G_CTTZ
420
84.2k
    0U, // G_CTTZ_ZERO_UNDEF
421
84.2k
    0U, // G_CTLZ
422
84.2k
    0U, // G_CTLZ_ZERO_UNDEF
423
84.2k
    0U, // G_CTPOP
424
84.2k
    0U, // G_BSWAP
425
84.2k
    0U, // G_FCEIL
426
84.2k
    0U, // G_FCOS
427
84.2k
    0U, // G_FSIN
428
84.2k
    0U, // G_FSQRT
429
84.2k
    0U, // G_FFLOOR
430
84.2k
    0U, // G_ADDRSPACE_CAST
431
84.2k
    0U, // G_BLOCK_ADDR
432
84.2k
    4U, // ADJCALLSTACKDOWN
433
84.2k
    4U, // ADJCALLSTACKUP
434
84.2k
    4U, // BuildPairF64Pseudo
435
84.2k
    4U, // PseudoAtomicLoadNand32
436
84.2k
    4U, // PseudoAtomicLoadNand64
437
84.2k
    4U, // PseudoBR
438
84.2k
    4U, // PseudoBRIND
439
84.2k
    4687U,  // PseudoCALL
440
84.2k
    4U, // PseudoCALLIndirect
441
84.2k
    4U, // PseudoCmpXchg32
442
84.2k
    4U, // PseudoCmpXchg64
443
84.2k
    20482U, // PseudoLA
444
84.2k
    20967U, // PseudoLI
445
84.2k
    20481U, // PseudoLLA
446
84.2k
    4U, // PseudoMaskedAtomicLoadAdd32
447
84.2k
    4U, // PseudoMaskedAtomicLoadMax32
448
84.2k
    4U, // PseudoMaskedAtomicLoadMin32
449
84.2k
    4U, // PseudoMaskedAtomicLoadNand32
450
84.2k
    4U, // PseudoMaskedAtomicLoadSub32
451
84.2k
    4U, // PseudoMaskedAtomicLoadUMax32
452
84.2k
    4U, // PseudoMaskedAtomicLoadUMin32
453
84.2k
    4U, // PseudoMaskedAtomicSwap32
454
84.2k
    4U, // PseudoMaskedCmpXchg32
455
84.2k
    4U, // PseudoRET
456
84.2k
    4680U,  // PseudoTAIL
457
84.2k
    4U, // PseudoTAILIndirect
458
84.2k
    4U, // Select_FPR32_Using_CC_GPR
459
84.2k
    4U, // Select_FPR64_Using_CC_GPR
460
84.2k
    4U, // Select_GPR_Using_CC_GPR
461
84.2k
    4U, // SplitF64Pseudo
462
84.2k
    20854U, // ADD
463
84.2k
    20946U, // ADDI
464
84.2k
    22637U, // ADDIW
465
84.2k
    22622U, // ADDW
466
84.2k
    20592U, // AMOADD_D
467
84.2k
    21817U, // AMOADD_D_AQ
468
84.2k
    21367U, // AMOADD_D_AQ_RL
469
84.2k
    21091U, // AMOADD_D_RL
470
84.2k
    22489U, // AMOADD_W
471
84.2k
    21954U, // AMOADD_W_AQ
472
84.2k
    21526U, // AMOADD_W_AQ_RL
473
84.2k
    21228U, // AMOADD_W_RL
474
84.2k
    20602U, // AMOAND_D
475
84.2k
    21830U, // AMOAND_D_AQ
476
84.2k
    21382U, // AMOAND_D_AQ_RL
477
84.2k
    21104U, // AMOAND_D_RL
478
84.2k
    22499U, // AMOAND_W
479
84.2k
    21967U, // AMOAND_W_AQ
480
84.2k
    21541U, // AMOAND_W_AQ_RL
481
84.2k
    21241U, // AMOAND_W_RL
482
84.2k
    20786U, // AMOMAXU_D
483
84.2k
    21918U, // AMOMAXU_D_AQ
484
84.2k
    21484U, // AMOMAXU_D_AQ_RL
485
84.2k
    21192U, // AMOMAXU_D_RL
486
84.2k
    22576U, // AMOMAXU_W
487
84.2k
    22055U, // AMOMAXU_W_AQ
488
84.2k
    21643U, // AMOMAXU_W_AQ_RL
489
84.2k
    21329U, // AMOMAXU_W_RL
490
84.2k
    20832U, // AMOMAX_D
491
84.2k
    21932U, // AMOMAX_D_AQ
492
84.2k
    21500U, // AMOMAX_D_AQ_RL
493
84.2k
    21206U, // AMOMAX_D_RL
494
84.2k
    22596U, // AMOMAX_W
495
84.2k
    22069U, // AMOMAX_W_AQ
496
84.2k
    21659U, // AMOMAX_W_AQ_RL
497
84.2k
    21343U, // AMOMAX_W_RL
498
84.2k
    20764U, // AMOMINU_D
499
84.2k
    21904U, // AMOMINU_D_AQ
500
84.2k
    21468U, // AMOMINU_D_AQ_RL
501
84.2k
    21178U, // AMOMINU_D_RL
502
84.2k
    22565U, // AMOMINU_W
503
84.2k
    22041U, // AMOMINU_W_AQ
504
84.2k
    21627U, // AMOMINU_W_AQ_RL
505
84.2k
    21315U, // AMOMINU_W_RL
506
84.2k
    20654U, // AMOMIN_D
507
84.2k
    21843U, // AMOMIN_D_AQ
508
84.2k
    21397U, // AMOMIN_D_AQ_RL
509
84.2k
    21117U, // AMOMIN_D_RL
510
84.2k
    22509U, // AMOMIN_W
511
84.2k
    21980U, // AMOMIN_W_AQ
512
84.2k
    21556U, // AMOMIN_W_AQ_RL
513
84.2k
    21254U, // AMOMIN_W_RL
514
84.2k
    20698U, // AMOOR_D
515
84.2k
    21879U, // AMOOR_D_AQ
516
84.2k
    21439U, // AMOOR_D_AQ_RL
517
84.2k
    21153U, // AMOOR_D_RL
518
84.2k
    22536U, // AMOOR_W
519
84.2k
    22016U, // AMOOR_W_AQ
520
84.2k
    21598U, // AMOOR_W_AQ_RL
521
84.2k
    21290U, // AMOOR_W_RL
522
84.2k
    20674U, // AMOSWAP_D
523
84.2k
    21856U, // AMOSWAP_D_AQ
524
84.2k
    21412U, // AMOSWAP_D_AQ_RL
525
84.2k
    21130U, // AMOSWAP_D_RL
526
84.2k
    22519U, // AMOSWAP_W
527
84.2k
    21993U, // AMOSWAP_W_AQ
528
84.2k
    21571U, // AMOSWAP_W_AQ_RL
529
84.2k
    21267U, // AMOSWAP_W_RL
530
84.2k
    20707U, // AMOXOR_D
531
84.2k
    21891U, // AMOXOR_D_AQ
532
84.2k
    21453U, // AMOXOR_D_AQ_RL
533
84.2k
    21165U, // AMOXOR_D_RL
534
84.2k
    22545U, // AMOXOR_W
535
84.2k
    22028U, // AMOXOR_W_AQ
536
84.2k
    21612U, // AMOXOR_W_AQ_RL
537
84.2k
    21302U, // AMOXOR_W_RL
538
84.2k
    20874U, // AND
539
84.2k
    20954U, // ANDI
540
84.2k
    20518U, // AUIPC
541
84.2k
    22082U, // BEQ
542
84.2k
    20899U, // BGE
543
84.2k
    22361U, // BGEU
544
84.2k
    22346U, // BLT
545
84.2k
    22417U, // BLTU
546
84.2k
    20904U, // BNE
547
84.2k
    20525U, // CSRRC
548
84.2k
    20936U, // CSRRCI
549
84.2k
    22321U, // CSRRS
550
84.2k
    20993U, // CSRRSI
551
84.2k
    22695U, // CSRRW
552
84.2k
    21014U, // CSRRWI
553
84.2k
    8564U,  // C_ADD
554
84.2k
    8656U,  // C_ADDI
555
84.2k
    9440U,  // C_ADDI16SP
556
84.2k
    21689U, // C_ADDI4SPN
557
84.2k
    10347U, // C_ADDIW
558
84.2k
    10332U, // C_ADDW
559
84.2k
    8584U,  // C_AND
560
84.2k
    8664U,  // C_ANDI
561
84.2k
    22761U, // C_BEQZ
562
84.2k
    22753U, // C_BNEZ
563
84.2k
    547U, // C_EBREAK
564
84.2k
    20865U, // C_FLD
565
84.2k
    21748U, // C_FLDSP
566
84.2k
    22664U, // C_FLW
567
84.2k
    21782U, // C_FLWSP
568
84.2k
    20885U, // C_FSD
569
84.2k
    21765U, // C_FSDSP
570
84.2k
    22708U, // C_FSW
571
84.2k
    21799U, // C_FSWSP
572
84.2k
    4638U,  // C_J
573
84.2k
    4673U,  // C_JAL
574
84.2k
    5709U,  // C_JALR
575
84.2k
    5703U,  // C_JR
576
84.2k
    20859U, // C_LD
577
84.2k
    21740U, // C_LDSP
578
84.2k
    20965U, // C_LI
579
84.2k
    21007U, // C_LUI
580
84.2k
    22658U, // C_LW
581
84.2k
    21774U, // C_LWSP
582
84.2k
    22467U, // C_MV
583
84.2k
    1241U,  // C_NOP
584
84.2k
    9813U,  // C_OR
585
84.2k
    20879U, // C_SD
586
84.2k
    21757U, // C_SDSP
587
84.2k
    8683U,  // C_SLLI
588
84.2k
    8640U,  // C_SRAI
589
84.2k
    8691U,  // C_SRLI
590
84.2k
    8223U,  // C_SUB
591
84.2k
    10324U, // C_SUBW
592
84.2k
    22702U, // C_SW
593
84.2k
    21791U, // C_SWSP
594
84.2k
    1232U,  // C_UNIMP
595
84.2k
    9819U,  // C_XOR
596
84.2k
    22462U, // DIV
597
84.2k
    22429U, // DIVU
598
84.2k
    22722U, // DIVUW
599
84.2k
    22729U, // DIVW
600
84.2k
    549U, // EBREAK
601
84.2k
    590U, // ECALL
602
84.2k
    20565U, // FADD_D
603
84.2k
    22151U, // FADD_S
604
84.2k
    20727U, // FCLASS_D
605
84.2k
    22237U, // FCLASS_S
606
84.2k
    21037U, // FCVT_D_L
607
84.2k
    22381U, // FCVT_D_LU
608
84.2k
    22141U, // FCVT_D_S
609
84.2k
    22479U, // FCVT_D_W
610
84.2k
    22435U, // FCVT_D_WU
611
84.2k
    20753U, // FCVT_LU_D
612
84.2k
    22263U, // FCVT_LU_S
613
84.2k
    20628U, // FCVT_L_D
614
84.2k
    22194U, // FCVT_L_S
615
84.2k
    20717U, // FCVT_S_D
616
84.2k
    21047U, // FCVT_S_L
617
84.2k
    22392U, // FCVT_S_LU
618
84.2k
    22555U, // FCVT_S_W
619
84.2k
    22446U, // FCVT_S_WU
620
84.2k
    20775U, // FCVT_WU_D
621
84.2k
    22274U, // FCVT_WU_S
622
84.2k
    20805U, // FCVT_W_D
623
84.2k
    22293U, // FCVT_W_S
624
84.2k
    20797U, // FDIV_D
625
84.2k
    22285U, // FDIV_S
626
84.2k
    12700U, // FENCE
627
84.2k
    439U, // FENCE_I
628
84.2k
    1221U,  // FENCE_TSO
629
84.2k
    20685U, // FEQ_D
630
84.2k
    22230U, // FEQ_S
631
84.2k
    20867U, // FLD
632
84.2k
    20612U, // FLE_D
633
84.2k
    22178U, // FLE_S
634
84.2k
    20737U, // FLT_D
635
84.2k
    22247U, // FLT_S
636
84.2k
    22666U, // FLW
637
84.2k
    20573U, // FMADD_D
638
84.2k
    22159U, // FMADD_S
639
84.2k
    20824U, // FMAX_D
640
84.2k
    22303U, // FMAX_S
641
84.2k
    20646U, // FMIN_D
642
84.2k
    22212U, // FMIN_S
643
84.2k
    20540U, // FMSUB_D
644
84.2k
    22122U, // FMSUB_S
645
84.2k
    20638U, // FMUL_D
646
84.2k
    22204U, // FMUL_S
647
84.2k
    22735U, // FMV_D_X
648
84.2k
    22744U, // FMV_W_X
649
84.2k
    20815U, // FMV_X_D
650
84.2k
    22587U, // FMV_X_W
651
84.2k
    20582U, // FNMADD_D
652
84.2k
    22168U, // FNMADD_S
653
84.2k
    20549U, // FNMSUB_D
654
84.2k
    22131U, // FNMSUB_S
655
84.2k
    20887U, // FSD
656
84.2k
    20664U, // FSGNJN_D
657
84.2k
    22220U, // FSGNJN_S
658
84.2k
    20842U, // FSGNJX_D
659
84.2k
    22311U, // FSGNJX_S
660
84.2k
    20619U, // FSGNJ_D
661
84.2k
    22185U, // FSGNJ_S
662
84.2k
    20744U, // FSQRT_D
663
84.2k
    22254U, // FSQRT_S
664
84.2k
    20532U, // FSUB_D
665
84.2k
    22114U, // FSUB_S
666
84.2k
    22710U, // FSW
667
84.2k
    21059U, // JAL
668
84.2k
    22095U, // JALR
669
84.2k
    20503U, // LB
670
84.2k
    22356U, // LBU
671
84.2k
    20861U, // LD
672
84.2k
    20911U, // LH
673
84.2k
    22369U, // LHU
674
84.2k
    37076U, // LR_D
675
84.2k
    38254U, // LR_D_AQ
676
84.2k
    37812U, // LR_D_AQ_RL
677
84.2k
    37528U, // LR_D_RL
678
84.2k
    38914U, // LR_W
679
84.2k
    38391U, // LR_W_AQ
680
84.2k
    37971U, // LR_W_AQ_RL
681
84.2k
    37665U, // LR_W_RL
682
84.2k
    21009U, // LUI
683
84.2k
    22660U, // LW
684
84.2k
    22457U, // LWU
685
84.2k
    1848U,  // MRET
686
84.2k
    21679U, // MUL
687
84.2k
    20909U, // MULH
688
84.2k
    22409U, // MULHSU
689
84.2k
    22367U, // MULHU
690
84.2k
    22683U, // MULW
691
84.2k
    22103U, // OR
692
84.2k
    20988U, // ORI
693
84.2k
    21684U, // REM
694
84.2k
    22403U, // REMU
695
84.2k
    22715U, // REMUW
696
84.2k
    22689U, // REMW
697
84.2k
    20507U, // SB
698
84.2k
    20559U, // SC_D
699
84.2k
    21808U, // SC_D_AQ
700
84.2k
    21356U, // SC_D_AQ_RL
701
84.2k
    21082U, // SC_D_RL
702
84.2k
    22473U, // SC_W
703
84.2k
    21945U, // SC_W_AQ
704
84.2k
    21515U, // SC_W_AQ_RL
705
84.2k
    21219U, // SC_W_RL
706
84.2k
    20881U, // SD
707
84.2k
    20486U, // SFENCE_VMA
708
84.2k
    20915U, // SH
709
84.2k
    21077U, // SLL
710
84.2k
    20973U, // SLLI
711
84.2k
    22644U, // SLLIW
712
84.2k
    22671U, // SLLW
713
84.2k
    22351U, // SLT
714
84.2k
    21001U, // SLTI
715
84.2k
    22374U, // SLTIU
716
84.2k
    22423U, // SLTU
717
84.2k
    20498U, // SRA
718
84.2k
    20930U, // SRAI
719
84.2k
    22628U, // SRAIW
720
84.2k
    22606U, // SRAW
721
84.2k
    1854U,  // SRET
722
84.2k
    21674U, // SRL
723
84.2k
    20981U, // SRLI
724
84.2k
    22651U, // SRLIW
725
84.2k
    22677U, // SRLW
726
84.2k
    20513U, // SUB
727
84.2k
    22614U, // SUBW
728
84.2k
    22704U, // SW
729
84.2k
    1234U,  // UNIMP
730
84.2k
    1860U,  // URET
731
84.2k
    480U, // WFI
732
84.2k
    22109U, // XOR
733
84.2k
    20987U, // XORI
734
84.2k
  };
735
736
84.2k
  static const uint8_t OpInfo1[] = {
737
84.2k
    0U, // PHI
738
84.2k
    0U, // INLINEASM
739
84.2k
    0U, // INLINEASM_BR
740
84.2k
    0U, // CFI_INSTRUCTION
741
84.2k
    0U, // EH_LABEL
742
84.2k
    0U, // GC_LABEL
743
84.2k
    0U, // ANNOTATION_LABEL
744
84.2k
    0U, // KILL
745
84.2k
    0U, // EXTRACT_SUBREG
746
84.2k
    0U, // INSERT_SUBREG
747
84.2k
    0U, // IMPLICIT_DEF
748
84.2k
    0U, // SUBREG_TO_REG
749
84.2k
    0U, // COPY_TO_REGCLASS
750
84.2k
    0U, // DBG_VALUE
751
84.2k
    0U, // DBG_LABEL
752
84.2k
    0U, // REG_SEQUENCE
753
84.2k
    0U, // COPY
754
84.2k
    0U, // BUNDLE
755
84.2k
    0U, // LIFETIME_START
756
84.2k
    0U, // LIFETIME_END
757
84.2k
    0U, // STACKMAP
758
84.2k
    0U, // FENTRY_CALL
759
84.2k
    0U, // PATCHPOINT
760
84.2k
    0U, // LOAD_STACK_GUARD
761
84.2k
    0U, // STATEPOINT
762
84.2k
    0U, // LOCAL_ESCAPE
763
84.2k
    0U, // FAULTING_OP
764
84.2k
    0U, // PATCHABLE_OP
765
84.2k
    0U, // PATCHABLE_FUNCTION_ENTER
766
84.2k
    0U, // PATCHABLE_RET
767
84.2k
    0U, // PATCHABLE_FUNCTION_EXIT
768
84.2k
    0U, // PATCHABLE_TAIL_CALL
769
84.2k
    0U, // PATCHABLE_EVENT_CALL
770
84.2k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
84.2k
    0U, // ICALL_BRANCH_FUNNEL
772
84.2k
    0U, // G_ADD
773
84.2k
    0U, // G_SUB
774
84.2k
    0U, // G_MUL
775
84.2k
    0U, // G_SDIV
776
84.2k
    0U, // G_UDIV
777
84.2k
    0U, // G_SREM
778
84.2k
    0U, // G_UREM
779
84.2k
    0U, // G_AND
780
84.2k
    0U, // G_OR
781
84.2k
    0U, // G_XOR
782
84.2k
    0U, // G_IMPLICIT_DEF
783
84.2k
    0U, // G_PHI
784
84.2k
    0U, // G_FRAME_INDEX
785
84.2k
    0U, // G_GLOBAL_VALUE
786
84.2k
    0U, // G_EXTRACT
787
84.2k
    0U, // G_UNMERGE_VALUES
788
84.2k
    0U, // G_INSERT
789
84.2k
    0U, // G_MERGE_VALUES
790
84.2k
    0U, // G_BUILD_VECTOR
791
84.2k
    0U, // G_BUILD_VECTOR_TRUNC
792
84.2k
    0U, // G_CONCAT_VECTORS
793
84.2k
    0U, // G_PTRTOINT
794
84.2k
    0U, // G_INTTOPTR
795
84.2k
    0U, // G_BITCAST
796
84.2k
    0U, // G_INTRINSIC_TRUNC
797
84.2k
    0U, // G_INTRINSIC_ROUND
798
84.2k
    0U, // G_LOAD
799
84.2k
    0U, // G_SEXTLOAD
800
84.2k
    0U, // G_ZEXTLOAD
801
84.2k
    0U, // G_STORE
802
84.2k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
84.2k
    0U, // G_ATOMIC_CMPXCHG
804
84.2k
    0U, // G_ATOMICRMW_XCHG
805
84.2k
    0U, // G_ATOMICRMW_ADD
806
84.2k
    0U, // G_ATOMICRMW_SUB
807
84.2k
    0U, // G_ATOMICRMW_AND
808
84.2k
    0U, // G_ATOMICRMW_NAND
809
84.2k
    0U, // G_ATOMICRMW_OR
810
84.2k
    0U, // G_ATOMICRMW_XOR
811
84.2k
    0U, // G_ATOMICRMW_MAX
812
84.2k
    0U, // G_ATOMICRMW_MIN
813
84.2k
    0U, // G_ATOMICRMW_UMAX
814
84.2k
    0U, // G_ATOMICRMW_UMIN
815
84.2k
    0U, // G_BRCOND
816
84.2k
    0U, // G_BRINDIRECT
817
84.2k
    0U, // G_INTRINSIC
818
84.2k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
84.2k
    0U, // G_ANYEXT
820
84.2k
    0U, // G_TRUNC
821
84.2k
    0U, // G_CONSTANT
822
84.2k
    0U, // G_FCONSTANT
823
84.2k
    0U, // G_VASTART
824
84.2k
    0U, // G_VAARG
825
84.2k
    0U, // G_SEXT
826
84.2k
    0U, // G_ZEXT
827
84.2k
    0U, // G_SHL
828
84.2k
    0U, // G_LSHR
829
84.2k
    0U, // G_ASHR
830
84.2k
    0U, // G_ICMP
831
84.2k
    0U, // G_FCMP
832
84.2k
    0U, // G_SELECT
833
84.2k
    0U, // G_UADDO
834
84.2k
    0U, // G_UADDE
835
84.2k
    0U, // G_USUBO
836
84.2k
    0U, // G_USUBE
837
84.2k
    0U, // G_SADDO
838
84.2k
    0U, // G_SADDE
839
84.2k
    0U, // G_SSUBO
840
84.2k
    0U, // G_SSUBE
841
84.2k
    0U, // G_UMULO
842
84.2k
    0U, // G_SMULO
843
84.2k
    0U, // G_UMULH
844
84.2k
    0U, // G_SMULH
845
84.2k
    0U, // G_FADD
846
84.2k
    0U, // G_FSUB
847
84.2k
    0U, // G_FMUL
848
84.2k
    0U, // G_FMA
849
84.2k
    0U, // G_FDIV
850
84.2k
    0U, // G_FREM
851
84.2k
    0U, // G_FPOW
852
84.2k
    0U, // G_FEXP
853
84.2k
    0U, // G_FEXP2
854
84.2k
    0U, // G_FLOG
855
84.2k
    0U, // G_FLOG2
856
84.2k
    0U, // G_FLOG10
857
84.2k
    0U, // G_FNEG
858
84.2k
    0U, // G_FPEXT
859
84.2k
    0U, // G_FPTRUNC
860
84.2k
    0U, // G_FPTOSI
861
84.2k
    0U, // G_FPTOUI
862
84.2k
    0U, // G_SITOFP
863
84.2k
    0U, // G_UITOFP
864
84.2k
    0U, // G_FABS
865
84.2k
    0U, // G_FCANONICALIZE
866
84.2k
    0U, // G_GEP
867
84.2k
    0U, // G_PTR_MASK
868
84.2k
    0U, // G_BR
869
84.2k
    0U, // G_INSERT_VECTOR_ELT
870
84.2k
    0U, // G_EXTRACT_VECTOR_ELT
871
84.2k
    0U, // G_SHUFFLE_VECTOR
872
84.2k
    0U, // G_CTTZ
873
84.2k
    0U, // G_CTTZ_ZERO_UNDEF
874
84.2k
    0U, // G_CTLZ
875
84.2k
    0U, // G_CTLZ_ZERO_UNDEF
876
84.2k
    0U, // G_CTPOP
877
84.2k
    0U, // G_BSWAP
878
84.2k
    0U, // G_FCEIL
879
84.2k
    0U, // G_FCOS
880
84.2k
    0U, // G_FSIN
881
84.2k
    0U, // G_FSQRT
882
84.2k
    0U, // G_FFLOOR
883
84.2k
    0U, // G_ADDRSPACE_CAST
884
84.2k
    0U, // G_BLOCK_ADDR
885
84.2k
    0U, // ADJCALLSTACKDOWN
886
84.2k
    0U, // ADJCALLSTACKUP
887
84.2k
    0U, // BuildPairF64Pseudo
888
84.2k
    0U, // PseudoAtomicLoadNand32
889
84.2k
    0U, // PseudoAtomicLoadNand64
890
84.2k
    0U, // PseudoBR
891
84.2k
    0U, // PseudoBRIND
892
84.2k
    0U, // PseudoCALL
893
84.2k
    0U, // PseudoCALLIndirect
894
84.2k
    0U, // PseudoCmpXchg32
895
84.2k
    0U, // PseudoCmpXchg64
896
84.2k
    0U, // PseudoLA
897
84.2k
    0U, // PseudoLI
898
84.2k
    0U, // PseudoLLA
899
84.2k
    0U, // PseudoMaskedAtomicLoadAdd32
900
84.2k
    0U, // PseudoMaskedAtomicLoadMax32
901
84.2k
    0U, // PseudoMaskedAtomicLoadMin32
902
84.2k
    0U, // PseudoMaskedAtomicLoadNand32
903
84.2k
    0U, // PseudoMaskedAtomicLoadSub32
904
84.2k
    0U, // PseudoMaskedAtomicLoadUMax32
905
84.2k
    0U, // PseudoMaskedAtomicLoadUMin32
906
84.2k
    0U, // PseudoMaskedAtomicSwap32
907
84.2k
    0U, // PseudoMaskedCmpXchg32
908
84.2k
    0U, // PseudoRET
909
84.2k
    0U, // PseudoTAIL
910
84.2k
    0U, // PseudoTAILIndirect
911
84.2k
    0U, // Select_FPR32_Using_CC_GPR
912
84.2k
    0U, // Select_FPR64_Using_CC_GPR
913
84.2k
    0U, // Select_GPR_Using_CC_GPR
914
84.2k
    0U, // SplitF64Pseudo
915
84.2k
    4U, // ADD
916
84.2k
    4U, // ADDI
917
84.2k
    4U, // ADDIW
918
84.2k
    4U, // ADDW
919
84.2k
    9U, // AMOADD_D
920
84.2k
    9U, // AMOADD_D_AQ
921
84.2k
    9U, // AMOADD_D_AQ_RL
922
84.2k
    9U, // AMOADD_D_RL
923
84.2k
    9U, // AMOADD_W
924
84.2k
    9U, // AMOADD_W_AQ
925
84.2k
    9U, // AMOADD_W_AQ_RL
926
84.2k
    9U, // AMOADD_W_RL
927
84.2k
    9U, // AMOAND_D
928
84.2k
    9U, // AMOAND_D_AQ
929
84.2k
    9U, // AMOAND_D_AQ_RL
930
84.2k
    9U, // AMOAND_D_RL
931
84.2k
    9U, // AMOAND_W
932
84.2k
    9U, // AMOAND_W_AQ
933
84.2k
    9U, // AMOAND_W_AQ_RL
934
84.2k
    9U, // AMOAND_W_RL
935
84.2k
    9U, // AMOMAXU_D
936
84.2k
    9U, // AMOMAXU_D_AQ
937
84.2k
    9U, // AMOMAXU_D_AQ_RL
938
84.2k
    9U, // AMOMAXU_D_RL
939
84.2k
    9U, // AMOMAXU_W
940
84.2k
    9U, // AMOMAXU_W_AQ
941
84.2k
    9U, // AMOMAXU_W_AQ_RL
942
84.2k
    9U, // AMOMAXU_W_RL
943
84.2k
    9U, // AMOMAX_D
944
84.2k
    9U, // AMOMAX_D_AQ
945
84.2k
    9U, // AMOMAX_D_AQ_RL
946
84.2k
    9U, // AMOMAX_D_RL
947
84.2k
    9U, // AMOMAX_W
948
84.2k
    9U, // AMOMAX_W_AQ
949
84.2k
    9U, // AMOMAX_W_AQ_RL
950
84.2k
    9U, // AMOMAX_W_RL
951
84.2k
    9U, // AMOMINU_D
952
84.2k
    9U, // AMOMINU_D_AQ
953
84.2k
    9U, // AMOMINU_D_AQ_RL
954
84.2k
    9U, // AMOMINU_D_RL
955
84.2k
    9U, // AMOMINU_W
956
84.2k
    9U, // AMOMINU_W_AQ
957
84.2k
    9U, // AMOMINU_W_AQ_RL
958
84.2k
    9U, // AMOMINU_W_RL
959
84.2k
    9U, // AMOMIN_D
960
84.2k
    9U, // AMOMIN_D_AQ
961
84.2k
    9U, // AMOMIN_D_AQ_RL
962
84.2k
    9U, // AMOMIN_D_RL
963
84.2k
    9U, // AMOMIN_W
964
84.2k
    9U, // AMOMIN_W_AQ
965
84.2k
    9U, // AMOMIN_W_AQ_RL
966
84.2k
    9U, // AMOMIN_W_RL
967
84.2k
    9U, // AMOOR_D
968
84.2k
    9U, // AMOOR_D_AQ
969
84.2k
    9U, // AMOOR_D_AQ_RL
970
84.2k
    9U, // AMOOR_D_RL
971
84.2k
    9U, // AMOOR_W
972
84.2k
    9U, // AMOOR_W_AQ
973
84.2k
    9U, // AMOOR_W_AQ_RL
974
84.2k
    9U, // AMOOR_W_RL
975
84.2k
    9U, // AMOSWAP_D
976
84.2k
    9U, // AMOSWAP_D_AQ
977
84.2k
    9U, // AMOSWAP_D_AQ_RL
978
84.2k
    9U, // AMOSWAP_D_RL
979
84.2k
    9U, // AMOSWAP_W
980
84.2k
    9U, // AMOSWAP_W_AQ
981
84.2k
    9U, // AMOSWAP_W_AQ_RL
982
84.2k
    9U, // AMOSWAP_W_RL
983
84.2k
    9U, // AMOXOR_D
984
84.2k
    9U, // AMOXOR_D_AQ
985
84.2k
    9U, // AMOXOR_D_AQ_RL
986
84.2k
    9U, // AMOXOR_D_RL
987
84.2k
    9U, // AMOXOR_W
988
84.2k
    9U, // AMOXOR_W_AQ
989
84.2k
    9U, // AMOXOR_W_AQ_RL
990
84.2k
    9U, // AMOXOR_W_RL
991
84.2k
    4U, // AND
992
84.2k
    4U, // ANDI
993
84.2k
    0U, // AUIPC
994
84.2k
    4U, // BEQ
995
84.2k
    4U, // BGE
996
84.2k
    4U, // BGEU
997
84.2k
    4U, // BLT
998
84.2k
    4U, // BLTU
999
84.2k
    4U, // BNE
1000
84.2k
    2U, // CSRRC
1001
84.2k
    2U, // CSRRCI
1002
84.2k
    2U, // CSRRS
1003
84.2k
    2U, // CSRRSI
1004
84.2k
    2U, // CSRRW
1005
84.2k
    2U, // CSRRWI
1006
84.2k
    0U, // C_ADD
1007
84.2k
    0U, // C_ADDI
1008
84.2k
    0U, // C_ADDI16SP
1009
84.2k
    4U, // C_ADDI4SPN
1010
84.2k
    0U, // C_ADDIW
1011
84.2k
    0U, // C_ADDW
1012
84.2k
    0U, // C_AND
1013
84.2k
    0U, // C_ANDI
1014
84.2k
    0U, // C_BEQZ
1015
84.2k
    0U, // C_BNEZ
1016
84.2k
    0U, // C_EBREAK
1017
84.2k
    13U,  // C_FLD
1018
84.2k
    13U,  // C_FLDSP
1019
84.2k
    13U,  // C_FLW
1020
84.2k
    13U,  // C_FLWSP
1021
84.2k
    13U,  // C_FSD
1022
84.2k
    13U,  // C_FSDSP
1023
84.2k
    13U,  // C_FSW
1024
84.2k
    13U,  // C_FSWSP
1025
84.2k
    0U, // C_J
1026
84.2k
    0U, // C_JAL
1027
84.2k
    0U, // C_JALR
1028
84.2k
    0U, // C_JR
1029
84.2k
    13U,  // C_LD
1030
84.2k
    13U,  // C_LDSP
1031
84.2k
    0U, // C_LI
1032
84.2k
    0U, // C_LUI
1033
84.2k
    13U,  // C_LW
1034
84.2k
    13U,  // C_LWSP
1035
84.2k
    0U, // C_MV
1036
84.2k
    0U, // C_NOP
1037
84.2k
    0U, // C_OR
1038
84.2k
    13U,  // C_SD
1039
84.2k
    13U,  // C_SDSP
1040
84.2k
    0U, // C_SLLI
1041
84.2k
    0U, // C_SRAI
1042
84.2k
    0U, // C_SRLI
1043
84.2k
    0U, // C_SUB
1044
84.2k
    0U, // C_SUBW
1045
84.2k
    13U,  // C_SW
1046
84.2k
    13U,  // C_SWSP
1047
84.2k
    0U, // C_UNIMP
1048
84.2k
    0U, // C_XOR
1049
84.2k
    4U, // DIV
1050
84.2k
    4U, // DIVU
1051
84.2k
    4U, // DIVUW
1052
84.2k
    4U, // DIVW
1053
84.2k
    0U, // EBREAK
1054
84.2k
    0U, // ECALL
1055
84.2k
    36U,  // FADD_D
1056
84.2k
    36U,  // FADD_S
1057
84.2k
    0U, // FCLASS_D
1058
84.2k
    0U, // FCLASS_S
1059
84.2k
    20U,  // FCVT_D_L
1060
84.2k
    20U,  // FCVT_D_LU
1061
84.2k
    0U, // FCVT_D_S
1062
84.2k
    0U, // FCVT_D_W
1063
84.2k
    0U, // FCVT_D_WU
1064
84.2k
    20U,  // FCVT_LU_D
1065
84.2k
    20U,  // FCVT_LU_S
1066
84.2k
    20U,  // FCVT_L_D
1067
84.2k
    20U,  // FCVT_L_S
1068
84.2k
    20U,  // FCVT_S_D
1069
84.2k
    20U,  // FCVT_S_L
1070
84.2k
    20U,  // FCVT_S_LU
1071
84.2k
    20U,  // FCVT_S_W
1072
84.2k
    20U,  // FCVT_S_WU
1073
84.2k
    20U,  // FCVT_WU_D
1074
84.2k
    20U,  // FCVT_WU_S
1075
84.2k
    20U,  // FCVT_W_D
1076
84.2k
    20U,  // FCVT_W_S
1077
84.2k
    36U,  // FDIV_D
1078
84.2k
    36U,  // FDIV_S
1079
84.2k
    0U, // FENCE
1080
84.2k
    0U, // FENCE_I
1081
84.2k
    0U, // FENCE_TSO
1082
84.2k
    4U, // FEQ_D
1083
84.2k
    4U, // FEQ_S
1084
84.2k
    13U,  // FLD
1085
84.2k
    4U, // FLE_D
1086
84.2k
    4U, // FLE_S
1087
84.2k
    4U, // FLT_D
1088
84.2k
    4U, // FLT_S
1089
84.2k
    13U,  // FLW
1090
84.2k
    100U, // FMADD_D
1091
84.2k
    100U, // FMADD_S
1092
84.2k
    4U, // FMAX_D
1093
84.2k
    4U, // FMAX_S
1094
84.2k
    4U, // FMIN_D
1095
84.2k
    4U, // FMIN_S
1096
84.2k
    100U, // FMSUB_D
1097
84.2k
    100U, // FMSUB_S
1098
84.2k
    36U,  // FMUL_D
1099
84.2k
    36U,  // FMUL_S
1100
84.2k
    0U, // FMV_D_X
1101
84.2k
    0U, // FMV_W_X
1102
84.2k
    0U, // FMV_X_D
1103
84.2k
    0U, // FMV_X_W
1104
84.2k
    100U, // FNMADD_D
1105
84.2k
    100U, // FNMADD_S
1106
84.2k
    100U, // FNMSUB_D
1107
84.2k
    100U, // FNMSUB_S
1108
84.2k
    13U,  // FSD
1109
84.2k
    4U, // FSGNJN_D
1110
84.2k
    4U, // FSGNJN_S
1111
84.2k
    4U, // FSGNJX_D
1112
84.2k
    4U, // FSGNJX_S
1113
84.2k
    4U, // FSGNJ_D
1114
84.2k
    4U, // FSGNJ_S
1115
84.2k
    20U,  // FSQRT_D
1116
84.2k
    20U,  // FSQRT_S
1117
84.2k
    36U,  // FSUB_D
1118
84.2k
    36U,  // FSUB_S
1119
84.2k
    13U,  // FSW
1120
84.2k
    0U, // JAL
1121
84.2k
    4U, // JALR
1122
84.2k
    13U,  // LB
1123
84.2k
    13U,  // LBU
1124
84.2k
    13U,  // LD
1125
84.2k
    13U,  // LH
1126
84.2k
    13U,  // LHU
1127
84.2k
    0U, // LR_D
1128
84.2k
    0U, // LR_D_AQ
1129
84.2k
    0U, // LR_D_AQ_RL
1130
84.2k
    0U, // LR_D_RL
1131
84.2k
    0U, // LR_W
1132
84.2k
    0U, // LR_W_AQ
1133
84.2k
    0U, // LR_W_AQ_RL
1134
84.2k
    0U, // LR_W_RL
1135
84.2k
    0U, // LUI
1136
84.2k
    13U,  // LW
1137
84.2k
    13U,  // LWU
1138
84.2k
    0U, // MRET
1139
84.2k
    4U, // MUL
1140
84.2k
    4U, // MULH
1141
84.2k
    4U, // MULHSU
1142
84.2k
    4U, // MULHU
1143
84.2k
    4U, // MULW
1144
84.2k
    4U, // OR
1145
84.2k
    4U, // ORI
1146
84.2k
    4U, // REM
1147
84.2k
    4U, // REMU
1148
84.2k
    4U, // REMUW
1149
84.2k
    4U, // REMW
1150
84.2k
    13U,  // SB
1151
84.2k
    9U, // SC_D
1152
84.2k
    9U, // SC_D_AQ
1153
84.2k
    9U, // SC_D_AQ_RL
1154
84.2k
    9U, // SC_D_RL
1155
84.2k
    9U, // SC_W
1156
84.2k
    9U, // SC_W_AQ
1157
84.2k
    9U, // SC_W_AQ_RL
1158
84.2k
    9U, // SC_W_RL
1159
84.2k
    13U,  // SD
1160
84.2k
    0U, // SFENCE_VMA
1161
84.2k
    13U,  // SH
1162
84.2k
    4U, // SLL
1163
84.2k
    4U, // SLLI
1164
84.2k
    4U, // SLLIW
1165
84.2k
    4U, // SLLW
1166
84.2k
    4U, // SLT
1167
84.2k
    4U, // SLTI
1168
84.2k
    4U, // SLTIU
1169
84.2k
    4U, // SLTU
1170
84.2k
    4U, // SRA
1171
84.2k
    4U, // SRAI
1172
84.2k
    4U, // SRAIW
1173
84.2k
    4U, // SRAW
1174
84.2k
    0U, // SRET
1175
84.2k
    4U, // SRL
1176
84.2k
    4U, // SRLI
1177
84.2k
    4U, // SRLIW
1178
84.2k
    4U, // SRLW
1179
84.2k
    4U, // SUB
1180
84.2k
    4U, // SUBW
1181
84.2k
    13U,  // SW
1182
84.2k
    0U, // UNIMP
1183
84.2k
    0U, // URET
1184
84.2k
    0U, // WFI
1185
84.2k
    4U, // XOR
1186
84.2k
    4U, // XORI
1187
84.2k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
84.2k
  uint32_t Bits = 0;
1191
84.2k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
84.2k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
84.2k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
84.2k
#ifndef CAPSTONE_DIET
1195
84.2k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
84.2k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
84.2k
  switch ((Bits >> 12) & 3) {
1201
0
  default: CS_ASSERT(0 && "Invalid command number.");
1202
373
  case 0:
1203
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1204
373
    return;
1205
0
    break;
1206
82.3k
  case 1:
1207
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1208
82.3k
    printOperand(MI, 0, O);
1209
82.3k
    break;
1210
0
  case 2:
1211
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1212
0
    printOperand(MI, 1, O);
1213
0
    SStream_concat0(O, ", ");
1214
0
    printOperand(MI, 2, O);
1215
0
    return;
1216
0
    break;
1217
1.51k
  case 3:
1218
    // FENCE
1219
1.51k
    printFenceArg(MI, 0, O);
1220
1.51k
    SStream_concat0(O, ", ");
1221
1.51k
    printFenceArg(MI, 1, O);
1222
1.51k
    return;
1223
0
    break;
1224
84.2k
  }
1225
1226
1227
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1228
82.3k
  switch ((Bits >> 14) & 3) {
1229
0
  default: CS_ASSERT(0 && "Invalid command number.");
1230
0
  case 0:
1231
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1232
0
    return;
1233
0
    break;
1234
81.9k
  case 1:
1235
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1236
81.9k
    SStream_concat0(O, ", ");
1237
81.9k
    break;
1238
354
  case 2:
1239
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1240
354
    SStream_concat0(O, ", (");
1241
354
    printOperand(MI, 1, O);
1242
354
    SStream_concat0(O, ")");
1243
354
    return;
1244
0
    break;
1245
82.3k
  }
1246
1247
1248
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1249
81.9k
  switch ((Bits >> 16) & 3) {
1250
0
  default: CS_ASSERT(0 && "Invalid command number.");
1251
19.9k
  case 0:
1252
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1253
19.9k
    printOperand(MI, 1, O);
1254
19.9k
    break;
1255
2.01k
  case 1:
1256
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1257
2.01k
    printOperand(MI, 2, O);
1258
2.01k
    break;
1259
59.9k
  case 2:
1260
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1261
59.9k
    printCSRSystemRegister(MI, 1, O);
1262
59.9k
    SStream_concat0(O, ", ");
1263
59.9k
    printOperand(MI, 2, O);
1264
59.9k
    return;
1265
0
    break;
1266
81.9k
  }
1267
1268
1269
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1270
21.9k
  switch ((Bits >> 18) & 3) {
1271
0
  default: CS_ASSERT(0 && "Invalid command number.");
1272
1.90k
  case 0:
1273
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1274
1.90k
    return;
1275
0
    break;
1276
18.0k
  case 1:
1277
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1278
18.0k
    SStream_concat0(O, ", ");
1279
18.0k
    break;
1280
584
  case 2:
1281
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1282
584
    SStream_concat0(O, ", (");
1283
584
    printOperand(MI, 1, O);
1284
584
    SStream_concat0(O, ")");
1285
584
    return;
1286
0
    break;
1287
1.43k
  case 3:
1288
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1289
1.43k
    SStream_concat0(O, "(");
1290
1.43k
    printOperand(MI, 1, O);
1291
1.43k
    SStream_concat0(O, ")");
1292
1.43k
    return;
1293
0
    break;
1294
21.9k
  }
1295
1296
1297
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1298
18.0k
  if ((Bits >> 20) & 1) {
1299
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1300
6.75k
    printFRMArg(MI, 2, O);
1301
6.75k
    return;
1302
11.2k
  } else {
1303
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1304
11.2k
    printOperand(MI, 2, O);
1305
11.2k
  }
1306
1307
1308
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1309
11.2k
  if ((Bits >> 21) & 1) {
1310
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1311
3.95k
    SStream_concat0(O, ", ");
1312
7.34k
  } else {
1313
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1314
7.34k
    return;
1315
7.34k
  }
1316
1317
1318
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1319
3.95k
  if ((Bits >> 22) & 1) {
1320
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1321
2.15k
    printOperand(MI, 3, O);
1322
2.15k
    SStream_concat0(O, ", ");
1323
2.15k
    printFRMArg(MI, 4, O);
1324
2.15k
    return;
1325
2.15k
  } else {
1326
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1327
1.80k
    printFRMArg(MI, 3, O);
1328
1.80k
    return;
1329
1.80k
  }
1330
1331
3.95k
}
1332
1333
1334
/// getRegisterName - This method is automatically generated by tblgen
1335
/// from the register set description.  This returns the assembler name
1336
/// for the specified register.
1337
static const char *
1338
getRegisterName(unsigned RegNo, unsigned AltIdx)
1339
193k
{
1340
193k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1341
1342
193k
#ifndef CAPSTONE_DIET
1343
193k
  static const char AsmStrsABIRegAltName[] = {
1344
193k
  /* 0 */ 'f', 's', '1', '0', 0,
1345
193k
  /* 5 */ 'f', 't', '1', '0', 0,
1346
193k
  /* 10 */ 'f', 'a', '0', 0,
1347
193k
  /* 14 */ 'f', 's', '0', 0,
1348
193k
  /* 18 */ 'f', 't', '0', 0,
1349
193k
  /* 22 */ 'f', 's', '1', '1', 0,
1350
193k
  /* 27 */ 'f', 't', '1', '1', 0,
1351
193k
  /* 32 */ 'f', 'a', '1', 0,
1352
193k
  /* 36 */ 'f', 's', '1', 0,
1353
193k
  /* 40 */ 'f', 't', '1', 0,
1354
193k
  /* 44 */ 'f', 'a', '2', 0,
1355
193k
  /* 48 */ 'f', 's', '2', 0,
1356
193k
  /* 52 */ 'f', 't', '2', 0,
1357
193k
  /* 56 */ 'f', 'a', '3', 0,
1358
193k
  /* 60 */ 'f', 's', '3', 0,
1359
193k
  /* 64 */ 'f', 't', '3', 0,
1360
193k
  /* 68 */ 'f', 'a', '4', 0,
1361
193k
  /* 72 */ 'f', 's', '4', 0,
1362
193k
  /* 76 */ 'f', 't', '4', 0,
1363
193k
  /* 80 */ 'f', 'a', '5', 0,
1364
193k
  /* 84 */ 'f', 's', '5', 0,
1365
193k
  /* 88 */ 'f', 't', '5', 0,
1366
193k
  /* 92 */ 'f', 'a', '6', 0,
1367
193k
  /* 96 */ 'f', 's', '6', 0,
1368
193k
  /* 100 */ 'f', 't', '6', 0,
1369
193k
  /* 104 */ 'f', 'a', '7', 0,
1370
193k
  /* 108 */ 'f', 's', '7', 0,
1371
193k
  /* 112 */ 'f', 't', '7', 0,
1372
193k
  /* 116 */ 'f', 's', '8', 0,
1373
193k
  /* 120 */ 'f', 't', '8', 0,
1374
193k
  /* 124 */ 'f', 's', '9', 0,
1375
193k
  /* 128 */ 'f', 't', '9', 0,
1376
193k
  /* 132 */ 'r', 'a', 0,
1377
193k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1378
193k
  /* 140 */ 'g', 'p', 0,
1379
193k
  /* 143 */ 's', 'p', 0,
1380
193k
  /* 146 */ 't', 'p', 0,
1381
193k
  };
1382
1383
193k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1384
193k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1385
193k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1386
193k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1387
193k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1388
193k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1389
193k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1390
193k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1391
193k
  };
1392
1393
193k
  static const char AsmStrsNoRegAltName[] = {
1394
193k
  /* 0 */ 'f', '1', '0', 0,
1395
193k
  /* 4 */ 'x', '1', '0', 0,
1396
193k
  /* 8 */ 'f', '2', '0', 0,
1397
193k
  /* 12 */ 'x', '2', '0', 0,
1398
193k
  /* 16 */ 'f', '3', '0', 0,
1399
193k
  /* 20 */ 'x', '3', '0', 0,
1400
193k
  /* 24 */ 'f', '0', 0,
1401
193k
  /* 27 */ 'x', '0', 0,
1402
193k
  /* 30 */ 'f', '1', '1', 0,
1403
193k
  /* 34 */ 'x', '1', '1', 0,
1404
193k
  /* 38 */ 'f', '2', '1', 0,
1405
193k
  /* 42 */ 'x', '2', '1', 0,
1406
193k
  /* 46 */ 'f', '3', '1', 0,
1407
193k
  /* 50 */ 'x', '3', '1', 0,
1408
193k
  /* 54 */ 'f', '1', 0,
1409
193k
  /* 57 */ 'x', '1', 0,
1410
193k
  /* 60 */ 'f', '1', '2', 0,
1411
193k
  /* 64 */ 'x', '1', '2', 0,
1412
193k
  /* 68 */ 'f', '2', '2', 0,
1413
193k
  /* 72 */ 'x', '2', '2', 0,
1414
193k
  /* 76 */ 'f', '2', 0,
1415
193k
  /* 79 */ 'x', '2', 0,
1416
193k
  /* 82 */ 'f', '1', '3', 0,
1417
193k
  /* 86 */ 'x', '1', '3', 0,
1418
193k
  /* 90 */ 'f', '2', '3', 0,
1419
193k
  /* 94 */ 'x', '2', '3', 0,
1420
193k
  /* 98 */ 'f', '3', 0,
1421
193k
  /* 101 */ 'x', '3', 0,
1422
193k
  /* 104 */ 'f', '1', '4', 0,
1423
193k
  /* 108 */ 'x', '1', '4', 0,
1424
193k
  /* 112 */ 'f', '2', '4', 0,
1425
193k
  /* 116 */ 'x', '2', '4', 0,
1426
193k
  /* 120 */ 'f', '4', 0,
1427
193k
  /* 123 */ 'x', '4', 0,
1428
193k
  /* 126 */ 'f', '1', '5', 0,
1429
193k
  /* 130 */ 'x', '1', '5', 0,
1430
193k
  /* 134 */ 'f', '2', '5', 0,
1431
193k
  /* 138 */ 'x', '2', '5', 0,
1432
193k
  /* 142 */ 'f', '5', 0,
1433
193k
  /* 145 */ 'x', '5', 0,
1434
193k
  /* 148 */ 'f', '1', '6', 0,
1435
193k
  /* 152 */ 'x', '1', '6', 0,
1436
193k
  /* 156 */ 'f', '2', '6', 0,
1437
193k
  /* 160 */ 'x', '2', '6', 0,
1438
193k
  /* 164 */ 'f', '6', 0,
1439
193k
  /* 167 */ 'x', '6', 0,
1440
193k
  /* 170 */ 'f', '1', '7', 0,
1441
193k
  /* 174 */ 'x', '1', '7', 0,
1442
193k
  /* 178 */ 'f', '2', '7', 0,
1443
193k
  /* 182 */ 'x', '2', '7', 0,
1444
193k
  /* 186 */ 'f', '7', 0,
1445
193k
  /* 189 */ 'x', '7', 0,
1446
193k
  /* 192 */ 'f', '1', '8', 0,
1447
193k
  /* 196 */ 'x', '1', '8', 0,
1448
193k
  /* 200 */ 'f', '2', '8', 0,
1449
193k
  /* 204 */ 'x', '2', '8', 0,
1450
193k
  /* 208 */ 'f', '8', 0,
1451
193k
  /* 211 */ 'x', '8', 0,
1452
193k
  /* 214 */ 'f', '1', '9', 0,
1453
193k
  /* 218 */ 'x', '1', '9', 0,
1454
193k
  /* 222 */ 'f', '2', '9', 0,
1455
193k
  /* 226 */ 'x', '2', '9', 0,
1456
193k
  /* 230 */ 'f', '9', 0,
1457
193k
  /* 233 */ 'x', '9', 0,
1458
193k
  };
1459
1460
193k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1461
193k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1462
193k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1463
193k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1464
193k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1465
193k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1466
193k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1467
193k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1468
193k
  };
1469
1470
193k
  switch(AltIdx) {
1471
0
  default: CS_ASSERT(0 && "Invalid register alt name index!");
1472
193k
  case RISCV_ABIRegAltName:
1473
193k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1474
193k
           "Invalid alt name index for register!");
1475
193k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1476
0
  case RISCV_NoRegAltName:
1477
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1478
0
           "Invalid alt name index for register!");
1479
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1480
193k
  }
1481
#else
1482
  return NULL;
1483
#endif
1484
193k
}
1485
1486
#ifdef PRINT_ALIAS_INSTR
1487
#undef PRINT_ALIAS_INSTR
1488
1489
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1490
                  unsigned PredicateIndex);
1491
1492
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1493
118k
{
1494
118k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1495
118k
  const char *AsmString;
1496
118k
  unsigned I = 0;
1497
118k
#define ASMSTRING_CONTAIN_SIZE 64
1498
118k
  unsigned AsmStringLen = 0;
1499
118k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1500
118k
  char *tmpString = tmpString_;
1501
118k
  switch (MCInst_getOpcode(MI)) {
1502
4.77k
  default: return false;
1503
1.43k
  case RISCV_ADDI:
1504
1.43k
    if (MCInst_getNumOperands(MI) == 3 &&
1505
1.43k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1506
1.31k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1507
1.17k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1508
1.17k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1509
      // (ADDI X0, X0, 0)
1510
559
      AsmString = "nop";
1511
559
      break;
1512
559
    }
1513
875
    if (MCInst_getNumOperands(MI) == 3 &&
1514
875
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1515
875
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1516
875
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1517
875
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1518
875
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1519
875
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1520
      // (ADDI GPR:$rd, GPR:$rs, 0)
1521
71
      AsmString = "mv $\x01, $\x02";
1522
71
      break;
1523
71
    }
1524
804
    return false;
1525
366
  case RISCV_ADDIW:
1526
366
    if (MCInst_getNumOperands(MI) == 3 &&
1527
366
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1528
366
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1529
366
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1530
366
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1531
366
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1532
366
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1533
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1534
68
      AsmString = "sext.w $\x01, $\x02";
1535
68
      break;
1536
68
    }
1537
298
    return false;
1538
274
  case RISCV_BEQ:
1539
274
    if (MCInst_getNumOperands(MI) == 3 &&
1540
274
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1541
274
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1542
274
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1543
70
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1544
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1545
70
      AsmString = "beqz $\x01, $\x03";
1546
70
      break;
1547
70
    }
1548
204
    return false;
1549
844
  case RISCV_BGE:
1550
844
    if (MCInst_getNumOperands(MI) == 3 &&
1551
844
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1552
200
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1553
200
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1554
200
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1555
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1556
200
      AsmString = "blez $\x02, $\x03";
1557
200
      break;
1558
200
    }
1559
644
    if (MCInst_getNumOperands(MI) == 3 &&
1560
644
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1561
644
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1562
644
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1563
321
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1564
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1565
321
      AsmString = "bgez $\x01, $\x03";
1566
321
      break;
1567
321
    }
1568
323
    return false;
1569
527
  case RISCV_BLT:
1570
527
    if (MCInst_getNumOperands(MI) == 3 &&
1571
527
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1572
527
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1573
527
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1574
194
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1575
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1576
194
      AsmString = "bltz $\x01, $\x03";
1577
194
      break;
1578
194
    }
1579
333
    if (MCInst_getNumOperands(MI) == 3 &&
1580
333
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1581
66
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1582
66
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1583
66
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1584
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1585
66
      AsmString = "bgtz $\x02, $\x03";
1586
66
      break;
1587
66
    }
1588
267
    return false;
1589
238
  case RISCV_BNE:
1590
238
    if (MCInst_getNumOperands(MI) == 3 &&
1591
238
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1592
238
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1593
238
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1594
79
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1595
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1596
79
      AsmString = "bnez $\x01, $\x03";
1597
79
      break;
1598
79
    }
1599
159
    return false;
1600
9.12k
  case RISCV_CSRRC:
1601
9.12k
    if (MCInst_getNumOperands(MI) == 3 &&
1602
9.12k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1603
917
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1604
917
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1605
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1606
917
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1607
917
      break;
1608
917
    }
1609
8.21k
    return false;
1610
12.7k
  case RISCV_CSRRCI:
1611
12.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
12.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1613
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1614
1.07k
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1615
1.07k
      break;
1616
1.07k
    }
1617
11.7k
    return false;
1618
23.2k
  case RISCV_CSRRS:
1619
23.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1620
23.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1621
23.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1622
23.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1623
23.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1624
546
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1625
      // (CSRRS GPR:$rd, 3, X0)
1626
75
      AsmString = "frcsr $\x01";
1627
75
      break;
1628
75
    }
1629
23.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
23.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
23.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
23.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
23.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1634
349
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 2, X0)
1636
227
      AsmString = "frrm $\x01";
1637
227
      break;
1638
227
    }
1639
22.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
22.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
22.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
22.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
22.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1644
305
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 1, X0)
1646
69
      AsmString = "frflags $\x01";
1647
69
      break;
1648
69
    }
1649
22.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
22.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
22.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
22.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
22.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1654
375
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 3074, X0)
1656
239
      AsmString = "rdinstret $\x01";
1657
239
      break;
1658
239
    }
1659
22.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
22.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
22.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
22.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
22.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1664
1.47k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3072, X0)
1666
855
      AsmString = "rdcycle $\x01";
1667
855
      break;
1668
855
    }
1669
21.8k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
21.8k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
21.8k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
21.8k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
21.8k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1674
309
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3073, X0)
1676
197
      AsmString = "rdtime $\x01";
1677
197
      break;
1678
197
    }
1679
21.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
21.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
21.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
21.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
21.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1684
1.17k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3202, X0)
1686
277
      AsmString = "rdinstreth $\x01";
1687
277
      break;
1688
277
    }
1689
21.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
21.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
21.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
21.3k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
21.3k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1694
277
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3200, X0)
1696
67
      AsmString = "rdcycleh $\x01";
1697
67
      break;
1698
67
    }
1699
21.2k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
21.2k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
21.2k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
21.2k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
21.2k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1704
249
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3201, X0)
1706
198
      AsmString = "rdtimeh $\x01";
1707
198
      break;
1708
198
    }
1709
21.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
21.0k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
21.0k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
21.0k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1713
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1714
3.58k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1715
3.58k
      break;
1716
3.58k
    }
1717
17.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1718
17.5k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1719
3.09k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1720
3.09k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1721
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1722
3.09k
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1723
3.09k
      break;
1724
3.09k
    }
1725
14.4k
    return false;
1726
7.61k
  case RISCV_CSRRSI:
1727
7.61k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
7.61k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1729
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1730
549
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1731
549
      break;
1732
549
    }
1733
7.06k
    return false;
1734
14.1k
  case RISCV_CSRRW:
1735
14.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1736
14.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1737
1.61k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1738
1.61k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1739
67
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1740
67
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1741
      // (CSRRW X0, 3, GPR:$rs)
1742
67
      AsmString = "fscsr $\x03";
1743
67
      break;
1744
67
    }
1745
14.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
14.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
1.55k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
1.55k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1749
322
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
322
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 2, GPR:$rs)
1752
322
      AsmString = "fsrm $\x03";
1753
322
      break;
1754
322
    }
1755
13.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
13.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
1.22k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
1.22k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1759
159
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
159
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 1, GPR:$rs)
1762
159
      AsmString = "fsflags $\x03";
1763
159
      break;
1764
159
    }
1765
13.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
13.5k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1768
1.07k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1769
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1770
1.07k
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1771
1.07k
      break;
1772
1.07k
    }
1773
12.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1774
12.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1775
12.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1776
12.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1777
12.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1778
71
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1779
71
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1780
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1781
71
      AsmString = "fscsr $\x01, $\x03";
1782
71
      break;
1783
71
    }
1784
12.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1785
12.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1786
12.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1787
12.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1788
12.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1789
264
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1790
264
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1791
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1792
264
      AsmString = "fsrm $\x01, $\x03";
1793
264
      break;
1794
264
    }
1795
12.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1796
12.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1797
12.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1798
12.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1799
12.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1800
916
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1801
916
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1802
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1803
916
      AsmString = "fsflags $\x01, $\x03";
1804
916
      break;
1805
916
    }
1806
11.2k
    return false;
1807
10.9k
  case RISCV_CSRRWI:
1808
10.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1809
10.9k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1810
2.69k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1811
2.69k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1812
      // (CSRRWI X0, 2, uimm5:$imm)
1813
210
      AsmString = "fsrmi $\x03";
1814
210
      break;
1815
210
    }
1816
10.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1817
10.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1818
2.48k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1819
2.48k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1820
      // (CSRRWI X0, 1, uimm5:$imm)
1821
568
      AsmString = "fsflagsi $\x03";
1822
568
      break;
1823
568
    }
1824
10.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1825
10.1k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1826
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1827
1.91k
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1828
1.91k
      break;
1829
1.91k
    }
1830
8.24k
    if (MCInst_getNumOperands(MI) == 3 &&
1831
8.24k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1832
8.24k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1833
8.24k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1834
8.24k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1835
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1836
359
      AsmString = "fsrmi $\x01, $\x03";
1837
359
      break;
1838
359
    }
1839
7.88k
    if (MCInst_getNumOperands(MI) == 3 &&
1840
7.88k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1841
7.88k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1842
7.88k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1843
7.88k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1844
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1845
538
      AsmString = "fsflagsi $\x01, $\x03";
1846
538
      break;
1847
538
    }
1848
7.35k
    return false;
1849
163
  case RISCV_FADD_D:
1850
163
    if (MCInst_getNumOperands(MI) == 4 &&
1851
163
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1852
163
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1853
163
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1854
163
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1855
163
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1856
163
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1857
163
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1858
163
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1859
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1860
71
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1861
71
      break;
1862
71
    }
1863
92
    return false;
1864
768
  case RISCV_FADD_S:
1865
768
    if (MCInst_getNumOperands(MI) == 4 &&
1866
768
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1867
768
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1868
768
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1869
768
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1870
768
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1871
768
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1872
768
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1873
768
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1874
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1875
168
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1876
168
      break;
1877
168
    }
1878
600
    return false;
1879
669
  case RISCV_FCVT_D_L:
1880
669
    if (MCInst_getNumOperands(MI) == 3 &&
1881
669
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1882
669
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1883
669
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1884
669
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1885
669
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1886
669
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1887
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1888
386
      AsmString = "fcvt.d.l $\x01, $\x02";
1889
386
      break;
1890
386
    }
1891
283
    return false;
1892
802
  case RISCV_FCVT_D_LU:
1893
802
    if (MCInst_getNumOperands(MI) == 3 &&
1894
802
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1895
802
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1896
802
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1897
802
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1898
802
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1899
802
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1900
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1901
576
      AsmString = "fcvt.d.lu $\x01, $\x02";
1902
576
      break;
1903
576
    }
1904
226
    return false;
1905
786
  case RISCV_FCVT_LU_D:
1906
786
    if (MCInst_getNumOperands(MI) == 3 &&
1907
786
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1908
786
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1909
786
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1910
786
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1911
786
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1912
786
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1913
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1914
609
      AsmString = "fcvt.lu.d $\x01, $\x02";
1915
609
      break;
1916
609
    }
1917
177
    return false;
1918
1.27k
  case RISCV_FCVT_LU_S:
1919
1.27k
    if (MCInst_getNumOperands(MI) == 3 &&
1920
1.27k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1921
1.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1922
1.27k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1923
1.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1924
1.27k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1925
1.27k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1926
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1927
871
      AsmString = "fcvt.lu.s $\x01, $\x02";
1928
871
      break;
1929
871
    }
1930
404
    return false;
1931
751
  case RISCV_FCVT_L_D:
1932
751
    if (MCInst_getNumOperands(MI) == 3 &&
1933
751
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1934
751
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1935
751
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1936
751
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1937
751
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1938
751
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1939
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1940
12
      AsmString = "fcvt.l.d $\x01, $\x02";
1941
12
      break;
1942
12
    }
1943
739
    return false;
1944
1.05k
  case RISCV_FCVT_L_S:
1945
1.05k
    if (MCInst_getNumOperands(MI) == 3 &&
1946
1.05k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1947
1.05k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1948
1.05k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1949
1.05k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1950
1.05k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1951
1.05k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1952
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1953
160
      AsmString = "fcvt.l.s $\x01, $\x02";
1954
160
      break;
1955
160
    }
1956
891
    return false;
1957
270
  case RISCV_FCVT_S_D:
1958
270
    if (MCInst_getNumOperands(MI) == 3 &&
1959
270
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1960
270
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1961
270
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1962
270
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1963
270
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1964
270
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1965
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1966
74
      AsmString = "fcvt.s.d $\x01, $\x02";
1967
74
      break;
1968
74
    }
1969
196
    return false;
1970
943
  case RISCV_FCVT_S_L:
1971
943
    if (MCInst_getNumOperands(MI) == 3 &&
1972
943
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1973
943
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1974
943
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1975
943
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1976
943
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1977
943
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1978
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1979
509
      AsmString = "fcvt.s.l $\x01, $\x02";
1980
509
      break;
1981
509
    }
1982
434
    return false;
1983
828
  case RISCV_FCVT_S_LU:
1984
828
    if (MCInst_getNumOperands(MI) == 3 &&
1985
828
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1986
828
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1987
828
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1988
828
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1989
828
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1990
828
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1991
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1992
474
      AsmString = "fcvt.s.lu $\x01, $\x02";
1993
474
      break;
1994
474
    }
1995
354
    return false;
1996
640
  case RISCV_FCVT_S_W:
1997
640
    if (MCInst_getNumOperands(MI) == 3 &&
1998
640
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1999
640
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2000
640
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2001
640
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2002
640
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2003
640
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2004
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2005
448
      AsmString = "fcvt.s.w $\x01, $\x02";
2006
448
      break;
2007
448
    }
2008
192
    return false;
2009
537
  case RISCV_FCVT_S_WU:
2010
537
    if (MCInst_getNumOperands(MI) == 3 &&
2011
537
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2012
537
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2013
537
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2014
537
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2015
537
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2016
537
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2017
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2018
205
      AsmString = "fcvt.s.wu $\x01, $\x02";
2019
205
      break;
2020
205
    }
2021
332
    return false;
2022
368
  case RISCV_FCVT_WU_D:
2023
368
    if (MCInst_getNumOperands(MI) == 3 &&
2024
368
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2025
368
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2026
368
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2027
368
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2028
368
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2029
368
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2030
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2031
36
      AsmString = "fcvt.wu.d $\x01, $\x02";
2032
36
      break;
2033
36
    }
2034
332
    return false;
2035
750
  case RISCV_FCVT_WU_S:
2036
750
    if (MCInst_getNumOperands(MI) == 3 &&
2037
750
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2038
750
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2039
750
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2040
750
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2041
750
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2042
750
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2043
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2044
151
      AsmString = "fcvt.wu.s $\x01, $\x02";
2045
151
      break;
2046
151
    }
2047
599
    return false;
2048
104
  case RISCV_FCVT_W_D:
2049
104
    if (MCInst_getNumOperands(MI) == 3 &&
2050
104
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2051
104
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2052
104
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2053
104
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2054
104
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2055
104
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2056
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2057
68
      AsmString = "fcvt.w.d $\x01, $\x02";
2058
68
      break;
2059
68
    }
2060
36
    return false;
2061
463
  case RISCV_FCVT_W_S:
2062
463
    if (MCInst_getNumOperands(MI) == 3 &&
2063
463
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2064
463
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2065
463
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2066
463
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2067
463
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2068
463
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2069
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2070
199
      AsmString = "fcvt.w.s $\x01, $\x02";
2071
199
      break;
2072
199
    }
2073
264
    return false;
2074
302
  case RISCV_FDIV_D:
2075
302
    if (MCInst_getNumOperands(MI) == 4 &&
2076
302
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2077
302
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2078
302
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2079
302
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2080
302
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2081
302
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2082
302
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2083
302
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2084
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2085
93
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2086
93
      break;
2087
93
    }
2088
209
    return false;
2089
995
  case RISCV_FDIV_S:
2090
995
    if (MCInst_getNumOperands(MI) == 4 &&
2091
995
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2092
995
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2093
995
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2094
995
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2095
995
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2096
995
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2097
995
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2098
995
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2099
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2100
636
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2101
636
      break;
2102
636
    }
2103
359
    return false;
2104
1.59k
  case RISCV_FENCE:
2105
1.59k
    if (MCInst_getNumOperands(MI) == 2 &&
2106
1.59k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2107
1.59k
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2108
748
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2109
748
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2110
      // (FENCE 15, 15)
2111
79
      AsmString = "fence";
2112
79
      break;
2113
79
    }
2114
1.51k
    return false;
2115
677
  case RISCV_FMADD_D:
2116
677
    if (MCInst_getNumOperands(MI) == 5 &&
2117
677
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2118
677
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2119
677
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2120
677
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2121
677
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2122
677
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2123
677
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2124
677
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2125
677
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2126
677
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2127
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2128
158
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2129
158
      break;
2130
158
    }
2131
519
    return false;
2132
199
  case RISCV_FMADD_S:
2133
199
    if (MCInst_getNumOperands(MI) == 5 &&
2134
199
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2135
199
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2136
199
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2137
199
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2138
199
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2139
199
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2140
199
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2141
199
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2142
199
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2143
199
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2144
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2145
91
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2146
91
      break;
2147
91
    }
2148
108
    return false;
2149
572
  case RISCV_FMSUB_D:
2150
572
    if (MCInst_getNumOperands(MI) == 5 &&
2151
572
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2152
572
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2153
572
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2154
572
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2155
572
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2156
572
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2157
572
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2158
572
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2159
572
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2160
572
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2161
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2162
359
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2163
359
      break;
2164
359
    }
2165
213
    return false;
2166
333
  case RISCV_FMSUB_S:
2167
333
    if (MCInst_getNumOperands(MI) == 5 &&
2168
333
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2169
333
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2170
333
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2171
333
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2172
333
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2173
333
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2174
333
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2175
333
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2176
333
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2177
333
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2178
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2179
70
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2180
70
      break;
2181
70
    }
2182
263
    return false;
2183
135
  case RISCV_FMUL_D:
2184
135
    if (MCInst_getNumOperands(MI) == 4 &&
2185
135
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2186
135
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2187
135
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2188
135
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2189
135
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2190
135
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2191
135
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2192
135
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2193
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2194
66
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2195
66
      break;
2196
66
    }
2197
69
    return false;
2198
507
  case RISCV_FMUL_S:
2199
507
    if (MCInst_getNumOperands(MI) == 4 &&
2200
507
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2201
507
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2202
507
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2203
507
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2204
507
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2205
507
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2206
507
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2207
507
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2208
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2209
307
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2210
307
      break;
2211
307
    }
2212
200
    return false;
2213
324
  case RISCV_FNMADD_D:
2214
324
    if (MCInst_getNumOperands(MI) == 5 &&
2215
324
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2216
324
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2217
324
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2218
324
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2219
324
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2220
324
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2221
324
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2222
324
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2223
324
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2224
324
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2225
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2226
71
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2227
71
      break;
2228
71
    }
2229
253
    return false;
2230
438
  case RISCV_FNMADD_S:
2231
438
    if (MCInst_getNumOperands(MI) == 5 &&
2232
438
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2233
438
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2234
438
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2235
438
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2236
438
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2237
438
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2238
438
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2239
438
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2240
438
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2241
438
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2242
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2243
90
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2244
90
      break;
2245
90
    }
2246
348
    return false;
2247
395
  case RISCV_FNMSUB_D:
2248
395
    if (MCInst_getNumOperands(MI) == 5 &&
2249
395
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2250
395
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2251
395
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2252
395
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2253
395
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2254
395
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2255
395
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2256
395
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2257
395
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2258
395
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2259
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2260
196
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2261
196
      break;
2262
196
    }
2263
199
    return false;
2264
455
  case RISCV_FNMSUB_S:
2265
455
    if (MCInst_getNumOperands(MI) == 5 &&
2266
455
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2267
455
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2268
455
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2269
455
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2270
455
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2271
455
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2272
455
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2273
455
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2274
455
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2275
455
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2276
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2277
205
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2278
205
      break;
2279
205
    }
2280
250
    return false;
2281
437
  case RISCV_FSGNJN_D:
2282
437
    if (MCInst_getNumOperands(MI) == 3 &&
2283
437
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2284
437
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2285
437
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2286
437
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2287
437
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2288
437
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2289
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2290
67
      AsmString = "fneg.d $\x01, $\x02";
2291
67
      break;
2292
67
    }
2293
370
    return false;
2294
1.11k
  case RISCV_FSGNJN_S:
2295
1.11k
    if (MCInst_getNumOperands(MI) == 3 &&
2296
1.11k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2297
1.11k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2298
1.11k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2299
1.11k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2300
1.11k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2301
1.11k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2302
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2303
801
      AsmString = "fneg.s $\x01, $\x02";
2304
801
      break;
2305
801
    }
2306
318
    return false;
2307
79
  case RISCV_FSGNJX_D:
2308
79
    if (MCInst_getNumOperands(MI) == 3 &&
2309
79
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2310
79
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2311
79
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2312
79
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2313
79
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2314
79
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2315
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2316
37
      AsmString = "fabs.d $\x01, $\x02";
2317
37
      break;
2318
37
    }
2319
42
    return false;
2320
1.10k
  case RISCV_FSGNJX_S:
2321
1.10k
    if (MCInst_getNumOperands(MI) == 3 &&
2322
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2323
1.10k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2324
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2325
1.10k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2326
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2327
1.10k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2328
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2329
507
      AsmString = "fabs.s $\x01, $\x02";
2330
507
      break;
2331
507
    }
2332
601
    return false;
2333
1.08k
  case RISCV_FSGNJ_D:
2334
1.08k
    if (MCInst_getNumOperands(MI) == 3 &&
2335
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2336
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2337
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2338
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2339
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2340
1.08k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2341
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2342
113
      AsmString = "fmv.d $\x01, $\x02";
2343
113
      break;
2344
113
    }
2345
970
    return false;
2346
794
  case RISCV_FSGNJ_S:
2347
794
    if (MCInst_getNumOperands(MI) == 3 &&
2348
794
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2349
794
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2350
794
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2351
794
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2352
794
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2353
794
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2354
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2355
462
      AsmString = "fmv.s $\x01, $\x02";
2356
462
      break;
2357
462
    }
2358
332
    return false;
2359
1.80k
  case RISCV_FSQRT_D:
2360
1.80k
    if (MCInst_getNumOperands(MI) == 3 &&
2361
1.80k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2362
1.80k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2363
1.80k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2364
1.80k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2365
1.80k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2366
1.80k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2367
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2368
1.09k
      AsmString = "fsqrt.d $\x01, $\x02";
2369
1.09k
      break;
2370
1.09k
    }
2371
708
    return false;
2372
937
  case RISCV_FSQRT_S:
2373
937
    if (MCInst_getNumOperands(MI) == 3 &&
2374
937
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2375
937
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2376
937
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2377
937
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2378
937
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2379
937
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2380
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2381
353
      AsmString = "fsqrt.s $\x01, $\x02";
2382
353
      break;
2383
353
    }
2384
584
    return false;
2385
493
  case RISCV_FSUB_D:
2386
493
    if (MCInst_getNumOperands(MI) == 4 &&
2387
493
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2388
493
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2389
493
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2390
493
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2391
493
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2392
493
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2393
493
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2394
493
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2395
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2396
315
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2397
315
      break;
2398
315
    }
2399
178
    return false;
2400
269
  case RISCV_FSUB_S:
2401
269
    if (MCInst_getNumOperands(MI) == 4 &&
2402
269
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2403
269
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2404
269
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2405
269
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2406
269
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2407
269
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2408
269
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2409
269
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2410
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2411
176
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2412
176
      break;
2413
176
    }
2414
93
    return false;
2415
695
  case RISCV_JAL:
2416
695
    if (MCInst_getNumOperands(MI) == 2 &&
2417
695
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2418
103
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2419
      // (JAL X0, simm21_lsb0_jal:$offset)
2420
103
      AsmString = "j $\x02";
2421
103
      break;
2422
103
    }
2423
592
    if (MCInst_getNumOperands(MI) == 2 &&
2424
592
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2425
69
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2426
      // (JAL X1, simm21_lsb0_jal:$offset)
2427
69
      AsmString = "jal $\x02";
2428
69
      break;
2429
69
    }
2430
523
    return false;
2431
1.17k
  case RISCV_JALR:
2432
1.17k
    if (MCInst_getNumOperands(MI) == 3 &&
2433
1.17k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2434
1.05k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2435
347
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2436
347
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2437
      // (JALR X0, X1, 0)
2438
296
      AsmString = "ret";
2439
296
      break;
2440
296
    }
2441
882
    if (MCInst_getNumOperands(MI) == 3 &&
2442
882
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2443
758
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2444
758
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2445
758
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
758
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, GPR:$rs, 0)
2448
88
      AsmString = "jr $\x02";
2449
88
      break;
2450
88
    }
2451
794
    if (MCInst_getNumOperands(MI) == 3 &&
2452
794
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2453
107
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
107
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
107
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
107
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X1, GPR:$rs, 0)
2458
34
      AsmString = "jalr $\x02";
2459
34
      break;
2460
34
    }
2461
760
    return false;
2462
1.69k
  case RISCV_SFENCE_VMA:
2463
1.69k
    if (MCInst_getNumOperands(MI) == 2 &&
2464
1.69k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2465
1.08k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2466
      // (SFENCE_VMA X0, X0)
2467
865
      AsmString = "sfence.vma";
2468
865
      break;
2469
865
    }
2470
831
    if (MCInst_getNumOperands(MI) == 2 &&
2471
831
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2472
831
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2473
831
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2474
      // (SFENCE_VMA GPR:$rs, X0)
2475
339
      AsmString = "sfence.vma $\x01";
2476
339
      break;
2477
339
    }
2478
492
    return false;
2479
926
  case RISCV_SLT:
2480
926
    if (MCInst_getNumOperands(MI) == 3 &&
2481
926
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
926
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
926
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2484
926
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2485
926
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2486
      // (SLT GPR:$rd, GPR:$rs, X0)
2487
629
      AsmString = "sltz $\x01, $\x02";
2488
629
      break;
2489
629
    }
2490
297
    if (MCInst_getNumOperands(MI) == 3 &&
2491
297
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
297
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
297
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2494
69
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2495
69
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2496
      // (SLT GPR:$rd, X0, GPR:$rs)
2497
69
      AsmString = "sgtz $\x01, $\x03";
2498
69
      break;
2499
69
    }
2500
228
    return false;
2501
232
  case RISCV_SLTIU:
2502
232
    if (MCInst_getNumOperands(MI) == 3 &&
2503
232
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2504
232
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2505
232
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2506
232
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2507
232
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2508
232
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2509
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2510
19
      AsmString = "seqz $\x01, $\x02";
2511
19
      break;
2512
19
    }
2513
213
    return false;
2514
405
  case RISCV_SLTU:
2515
405
    if (MCInst_getNumOperands(MI) == 3 &&
2516
405
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2517
405
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2518
405
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2519
336
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2520
336
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2521
      // (SLTU GPR:$rd, X0, GPR:$rs)
2522
336
      AsmString = "snez $\x01, $\x03";
2523
336
      break;
2524
336
    }
2525
69
    return false;
2526
144
  case RISCV_SUB:
2527
144
    if (MCInst_getNumOperands(MI) == 3 &&
2528
144
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2529
144
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2530
144
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2531
67
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2532
67
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2533
      // (SUB GPR:$rd, X0, GPR:$rs)
2534
67
      AsmString = "neg $\x01, $\x03";
2535
67
      break;
2536
67
    }
2537
77
    return false;
2538
100
  case RISCV_SUBW:
2539
100
    if (MCInst_getNumOperands(MI) == 3 &&
2540
100
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2541
100
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2542
100
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2543
66
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2544
66
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2545
      // (SUBW GPR:$rd, X0, GPR:$rs)
2546
66
      AsmString = "negw $\x01, $\x03";
2547
66
      break;
2548
66
    }
2549
34
    return false;
2550
332
  case RISCV_XORI:
2551
332
    if (MCInst_getNumOperands(MI) == 3 &&
2552
332
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2553
332
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2554
332
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2555
332
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2556
332
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2557
332
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2558
      // (XORI GPR:$rd, GPR:$rs, -1)
2559
204
      AsmString = "not $\x01, $\x02";
2560
204
      break;
2561
204
    }
2562
128
    return false;
2563
118k
  }
2564
2565
34.0k
  AsmStringLen = strlen(AsmString);
2566
34.0k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2567
0
    tmpString = cs_strdup(AsmString);
2568
34.0k
  else
2569
34.0k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2570
2571
232k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2572
200k
         AsmString[I] != '$' && AsmString[I] != '\0')
2573
198k
    ++I;
2574
34.0k
  tmpString[I] = 0;
2575
34.0k
  SStream_concat0(OS, tmpString);
2576
34.0k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
    /* Free the possible cs_strdup() memory. PR#1424. */
2578
0
    cs_mem_free(tmpString);
2579
34.0k
#undef ASMSTRING_CONTAIN_SIZE
2580
2581
34.0k
  if (AsmString[I] != '\0') {
2582
32.2k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2583
32.2k
      SStream_concat0(OS, " ");
2584
32.2k
      ++I;
2585
32.2k
    }
2586
129k
    do {
2587
129k
      if (AsmString[I] == '$') {
2588
64.6k
        ++I;
2589
64.6k
        if (AsmString[I] == (char)0xff) {
2590
12.2k
          ++I;
2591
12.2k
          int OpIdx = AsmString[I++] - 1;
2592
12.2k
          int PrintMethodIdx = AsmString[I++] - 1;
2593
12.2k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2594
12.2k
        } else
2595
52.4k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2596
64.8k
      } else {
2597
64.8k
        SStream_concat1(OS, AsmString[I++]);
2598
64.8k
      }
2599
129k
    } while (AsmString[I] != '\0');
2600
32.2k
  }
2601
2602
34.0k
  return true;
2603
118k
}
2604
2605
static void printCustomAliasOperand(
2606
         MCInst *MI, unsigned OpIdx,
2607
         unsigned PrintMethodIdx,
2608
12.2k
         SStream *OS) {
2609
12.2k
  switch (PrintMethodIdx) {
2610
0
  default:
2611
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2612
0
    break;
2613
12.2k
  case 0:
2614
12.2k
    printCSRSystemRegister(MI, OpIdx, OS);
2615
12.2k
    break;
2616
12.2k
  }
2617
12.2k
}
2618
2619
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2620
1.10k
                  unsigned PredicateIndex) {
2621
  // TODO: need some constant untils operate the MCOperand,
2622
  // but current CAPSTONE does't have.
2623
  // So, We just return true
2624
1.10k
  return true;
2625
2626
#if 0
2627
  switch (PredicateIndex) {
2628
  default:
2629
    llvm_unreachable("Unknown MCOperandPredicate kind");
2630
    break;
2631
  case 1: {
2632
2633
    int64_t Imm;
2634
    if (MCOp.evaluateAsConstantImm(Imm))
2635
      return isShiftedInt<12, 1>(Imm);
2636
    return MCOp.isBareSymbolRef();
2637
  
2638
    }
2639
  case 2: {
2640
2641
    int64_t Imm;
2642
    if (MCOp.evaluateAsConstantImm(Imm))
2643
      return isShiftedInt<20, 1>(Imm);
2644
    return MCOp.isBareSymbolRef();
2645
  
2646
    }
2647
  }
2648
#endif
2649
1.10k
}
2650
2651
#endif // PRINT_ALIAS_INSTR