Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef cs_ac_type e_access;
107
0
#define UNCHANGED CS_AC_INVALID
108
215k
#define READ CS_AC_READ
109
273k
#define WRITE CS_AC_WRITE
110
332k
#define MODIFY CS_AC_READ_WRITE
111
112
/* Properties of one instruction in PAGE1 (without prefix) */
113
typedef struct inst_page1 {
114
  unsigned insn : 9; // A value of type m680x_insn
115
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
116
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
117
} inst_page1;
118
119
/* Properties of one instruction in any other PAGE X */
120
typedef struct inst_pageX {
121
  unsigned opcode : 8; // The opcode byte
122
  unsigned insn : 9; // A value of type m680x_insn
123
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
124
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
125
} inst_pageX;
126
127
typedef struct insn_props {
128
  unsigned group : 4;
129
  unsigned access_mode : 5; // A value of type e_access_mode
130
  unsigned reg0 : 5; // A value of type m680x_reg
131
  unsigned reg1 : 5; // A value of type m680x_reg
132
  bool cc_modified : 1;
133
  bool update_reg_access : 1;
134
} insn_props;
135
136
#include "m6800.inc"
137
#include "m6801.inc"
138
#include "hd6301.inc"
139
#include "m6811.inc"
140
#include "cpu12.inc"
141
#include "m6805.inc"
142
#include "m6808.inc"
143
#include "hcs08.inc"
144
#include "m6809.inc"
145
#include "hd6309.inc"
146
147
#include "insn_props.inc"
148
149
//////////////////////////////////////////////////////////////////////////////
150
151
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
152
// A reader is needed to read a byte or word from a given memory address.
153
// See also X86 reader(...)
154
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
155
518k
{
156
518k
  if (address < info->offset ||
157
518k
      (uint32_t)(address - info->offset) >= info->size)
158
    // out of code buffer range
159
1.03k
    return false;
160
161
517k
  *byte = info->code[address - info->offset];
162
163
517k
  return true;
164
518k
}
165
166
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
167
            uint16_t address)
168
35.2k
{
169
35.2k
  if (address < info->offset ||
170
35.2k
      (uint32_t)(address - info->offset) >= info->size)
171
    // out of code buffer range
172
0
    return false;
173
174
35.2k
  *word = (int16_t)info->code[address - info->offset];
175
176
35.2k
  if (*word & 0x80)
177
13.3k
    *word |= 0xFF00;
178
179
35.2k
  return true;
180
35.2k
}
181
182
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
183
38.3k
{
184
38.3k
  if (address < info->offset ||
185
38.3k
      (uint32_t)(address + 1 - info->offset) >= info->size)
186
    // out of code buffer range
187
6
    return false;
188
189
38.3k
  *word = (uint16_t)info->code[address - info->offset] << 8;
190
38.3k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
191
192
38.3k
  return true;
193
38.3k
}
194
195
static bool read_sdword(const m680x_info *info, int32_t *sdword,
196
      uint16_t address)
197
371
{
198
371
  if (address < info->offset ||
199
371
      (uint32_t)(address + 3 - info->offset) >= info->size)
200
    // out of code buffer range
201
0
    return false;
202
203
371
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
204
371
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
205
371
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
206
371
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
207
208
371
  return true;
209
371
}
210
211
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
212
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
213
// used which contains the opcode. Using a binary search for the right opcode
214
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
215
static int binary_search(const inst_pageX *const inst_pageX_table,
216
       size_t table_size, unsigned int opcode)
217
74.1k
{
218
  // As part of the algorithm last may get negative.
219
  // => signed integer has to be used.
220
74.1k
  int first = 0;
221
74.1k
  int last = (int)table_size - 1;
222
74.1k
  int middle = (first + last) / 2;
223
224
367k
  while (first <= last) {
225
339k
    if (inst_pageX_table[middle].opcode < opcode) {
226
110k
      first = middle + 1;
227
229k
    } else if (inst_pageX_table[middle].opcode == opcode) {
228
46.2k
      return middle; /* item found */
229
46.2k
    } else
230
182k
      last = middle - 1;
231
232
293k
    middle = (first + last) / 2;
233
293k
  }
234
235
27.8k
  if (first > last)
236
27.8k
    return -1; /* item not found */
237
238
0
  return -2;
239
27.8k
}
240
241
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
242
213k
{
243
213k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
244
213k
  const cpu_tables *cpu = info->cpu;
245
213k
  uint8_t insn_prefix = (id >> 8) & 0xff;
246
  // opcode is the first instruction byte without the prefix.
247
213k
  uint8_t opcode = id & 0xff;
248
213k
  int index;
249
213k
  int i;
250
251
213k
  insn->id = M680X_INS_ILLGL;
252
253
516k
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
254
507k
    if (cpu->pageX_table_size[i] == 0 ||
255
322k
        (cpu->inst_pageX_table[i] == NULL))
256
185k
      break;
257
258
322k
    if (cpu->pageX_prefix[i] == insn_prefix) {
259
18.6k
      index = binary_search(cpu->inst_pageX_table[i],
260
18.6k
                cpu->pageX_table_size[i], opcode);
261
18.6k
      insn->id =
262
18.6k
        (index >= 0) ?
263
12.4k
          cpu->inst_pageX_table[i][index].insn :
264
18.6k
          M680X_INS_ILLGL;
265
18.6k
      return;
266
18.6k
    }
267
322k
  }
268
269
194k
  if (insn_prefix != 0)
270
0
    return;
271
272
194k
  insn->id = cpu->inst_page1_table[id].insn;
273
274
194k
  if (insn->id != M680X_INS_ILLGL)
275
176k
    return;
276
277
  // Check if opcode byte is present in an overlay table
278
26.2k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
279
25.4k
    if (cpu->overlay_table_size[i] == 0 ||
280
18.4k
        (cpu->inst_overlay_table[i] == NULL))
281
6.93k
      break;
282
283
18.4k
    if ((index = binary_search(cpu->inst_overlay_table[i],
284
18.4k
             cpu->overlay_table_size[i],
285
18.4k
             opcode)) >= 0) {
286
10.6k
      insn->id = cpu->inst_overlay_table[i][index].insn;
287
10.6k
      return;
288
10.6k
    }
289
18.4k
  }
290
18.4k
}
291
292
static void add_insn_group(cs_detail *detail, m680x_group_type group)
293
210k
{
294
210k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
295
51.4k
      (group != M680X_GRP_ENDING))
296
51.4k
    detail->groups[detail->groups_count++] = (uint8_t)group;
297
210k
}
298
299
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
300
602k
{
301
602k
  uint8_t i;
302
303
1.01M
  for (i = 0; i < count; ++i) {
304
432k
    if (regs[i] == (uint16_t)reg)
305
18.1k
      return true;
306
432k
  }
307
308
584k
  return false;
309
602k
}
310
311
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
312
395k
{
313
395k
  cs_detail *detail = MI->flat_insn->detail;
314
315
395k
  if (detail == NULL || (reg == M680X_REG_INVALID))
316
0
    return;
317
318
395k
  switch (access) {
319
207k
  case MODIFY:
320
207k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
321
207k
             reg))
322
203k
      detail->regs_read[detail->regs_read_count++] =
323
203k
        (uint16_t)reg;
324
325
    // intentionally fall through
326
327
260k
  case WRITE:
328
260k
    if (!exists_reg_list(detail->regs_write,
329
260k
             detail->regs_write_count, reg))
330
256k
      detail->regs_write[detail->regs_write_count++] =
331
256k
        (uint16_t)reg;
332
333
260k
    break;
334
335
134k
  case READ:
336
134k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
337
134k
             reg))
338
124k
      detail->regs_read[detail->regs_read_count++] =
339
124k
        (uint16_t)reg;
340
341
134k
    break;
342
343
0
  case UNCHANGED:
344
0
  default:
345
0
    break;
346
395k
  }
347
395k
}
348
349
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
350
             e_access access)
351
282k
{
352
282k
  if (MI->flat_insn->detail == NULL)
353
0
    return;
354
355
282k
  switch (op->type) {
356
124k
  case M680X_OP_REGISTER:
357
124k
    add_reg_to_rw_list(MI, op->reg, access);
358
124k
    break;
359
360
55.3k
  case M680X_OP_INDEXED:
361
55.3k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
362
363
55.3k
    if (op->idx.base_reg == M680X_REG_X &&
364
23.0k
        info->cpu->reg_byte_size[M680X_REG_H])
365
6.20k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
366
367
55.3k
    if (op->idx.offset_reg != M680X_REG_INVALID)
368
4.89k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
369
370
55.3k
    if (op->idx.inc_dec) {
371
11.1k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
372
373
11.1k
      if (op->idx.base_reg == M680X_REG_X &&
374
3.52k
          info->cpu->reg_byte_size[M680X_REG_H])
375
986
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
376
11.1k
    }
377
378
55.3k
    break;
379
380
102k
  default:
381
102k
    break;
382
282k
  }
383
282k
}
384
385
static const e_access g_access_mode_to_access[4][15] = {
386
  {
387
    UNCHANGED,
388
    READ,
389
    WRITE,
390
    READ,
391
    READ,
392
    READ,
393
    WRITE,
394
    MODIFY,
395
    MODIFY,
396
    MODIFY,
397
    MODIFY,
398
    MODIFY,
399
    WRITE,
400
    READ,
401
    MODIFY,
402
  },
403
  {
404
    UNCHANGED,
405
    READ,
406
    WRITE,
407
    WRITE,
408
    READ,
409
    MODIFY,
410
    READ,
411
    READ,
412
    WRITE,
413
    MODIFY,
414
    WRITE,
415
    MODIFY,
416
    MODIFY,
417
    READ,
418
    UNCHANGED,
419
  },
420
  {
421
    UNCHANGED,
422
    READ,
423
    WRITE,
424
    WRITE,
425
    READ,
426
    MODIFY,
427
    READ,
428
    READ,
429
    WRITE,
430
    MODIFY,
431
    READ,
432
    READ,
433
    MODIFY,
434
    UNCHANGED,
435
    UNCHANGED,
436
  },
437
  {
438
    UNCHANGED,
439
    READ,
440
    WRITE,
441
    WRITE,
442
    MODIFY,
443
    MODIFY,
444
    READ,
445
    READ,
446
    WRITE,
447
    MODIFY,
448
    READ,
449
    READ,
450
    MODIFY,
451
    UNCHANGED,
452
    UNCHANGED,
453
  },
454
};
455
456
static e_access get_access(int operator_index, e_access_mode access_mode)
457
596k
{
458
596k
  int idx = (operator_index > 3) ? 3 : operator_index;
459
460
596k
  return g_access_mode_to_access[idx][access_mode];
461
596k
}
462
463
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
464
           e_access_mode access_mode)
465
191k
{
466
191k
  cs_m680x *m680x = &info->m680x;
467
191k
  int i;
468
469
191k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
470
24.8k
    return;
471
472
448k
  for (i = 0; i < m680x->op_count; ++i) {
473
282k
    e_access access = get_access(i, access_mode);
474
282k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
475
282k
  }
476
166k
}
477
478
static void add_operators_access(MCInst *MI, m680x_info *info,
479
         e_access_mode access_mode)
480
191k
{
481
191k
  cs_m680x *m680x = &info->m680x;
482
191k
  int offset = 0;
483
191k
  int i;
484
485
191k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
486
166k
      (access_mode == uuuu))
487
45.8k
    return;
488
489
406k
  for (i = 0; i < m680x->op_count; ++i) {
490
261k
    e_access access;
491
492
    // Ugly fix: MULD has a register operand, an immediate operand
493
    // AND an implicitly changed register W
494
261k
    if (info->insn == M680X_INS_MULD && (i == 1))
495
202
      offset = 1;
496
497
261k
    access = get_access(i + offset, access_mode);
498
261k
    m680x->operands[i].access = access;
499
261k
  }
500
145k
}
501
502
typedef struct insn_to_changed_regs {
503
  m680x_insn insn;
504
  e_access_mode access_mode;
505
  m680x_reg regs[10];
506
} insn_to_changed_regs;
507
508
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
509
18.8k
{
510
  //TABLE
511
1.03M
#define EOL M680X_REG_INVALID
512
18.8k
  static const insn_to_changed_regs changed_regs[] = {
513
18.8k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
514
18.8k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
515
18.8k
    {
516
18.8k
      M680X_INS_CWAI,
517
18.8k
      mrrr,
518
18.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
519
18.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
520
18.8k
        EOL },
521
18.8k
    },
522
18.8k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
523
18.8k
    { M680X_INS_DIV,
524
18.8k
      mmrr,
525
18.8k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
526
18.8k
    { M680X_INS_EDIV,
527
18.8k
      mmrr,
528
18.8k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
529
18.8k
    { M680X_INS_EDIVS,
530
18.8k
      mmrr,
531
18.8k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
532
18.8k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
533
18.8k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
534
18.8k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
535
18.8k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
536
18.8k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
537
18.8k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
538
18.8k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
539
18.8k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
540
18.8k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
541
18.8k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
542
18.8k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
543
18.8k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
544
18.8k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
545
18.8k
    { M680X_INS_MEM,
546
18.8k
      mmrr,
547
18.8k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
548
18.8k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
549
18.8k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
550
18.8k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
551
18.8k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
552
18.8k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
553
18.8k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
554
18.8k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
555
18.8k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
556
18.8k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
557
18.8k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
558
18.8k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
559
18.8k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
560
18.8k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
561
18.8k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
562
18.8k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
563
18.8k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
564
18.8k
    { M680X_INS_REV,
565
18.8k
      mmrr,
566
18.8k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
567
18.8k
    { M680X_INS_REVW,
568
18.8k
      mmmm,
569
18.8k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
570
18.8k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
571
18.8k
    {
572
18.8k
      M680X_INS_RTI,
573
18.8k
      mwww,
574
18.8k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
575
18.8k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
576
18.8k
        M680X_REG_PC, EOL },
577
18.8k
    },
578
18.8k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
579
18.8k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
580
18.8k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
581
18.8k
    { M680X_INS_SWI,
582
18.8k
      mmrr,
583
18.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
584
18.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
585
18.8k
        M680X_REG_CC, EOL } },
586
18.8k
    {
587
18.8k
      M680X_INS_SWI2,
588
18.8k
      mmrr,
589
18.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
590
18.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
591
18.8k
        M680X_REG_CC, EOL },
592
18.8k
    },
593
18.8k
    {
594
18.8k
      M680X_INS_SWI3,
595
18.8k
      mmrr,
596
18.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
597
18.8k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
598
18.8k
        M680X_REG_CC, EOL },
599
18.8k
    },
600
18.8k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
601
18.8k
    { M680X_INS_WAI,
602
18.8k
      mrrr,
603
18.8k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
604
18.8k
        M680X_REG_B, M680X_REG_CC, EOL } },
605
18.8k
    { M680X_INS_WAV,
606
18.8k
      rmmm,
607
18.8k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
608
18.8k
    { M680X_INS_WAVR,
609
18.8k
      rmmm,
610
18.8k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
611
18.8k
  };
612
613
18.8k
  int i, j;
614
615
18.8k
  if (MI->flat_insn->detail == NULL)
616
0
    return;
617
618
978k
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
619
959k
    if (info->insn == changed_regs[i].insn) {
620
18.8k
      e_access_mode access_mode = changed_regs[i].access_mode;
621
622
75.5k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
623
56.7k
        e_access access;
624
625
56.7k
        m680x_reg reg = changed_regs[i].regs[j];
626
627
56.7k
        if (!info->cpu->reg_byte_size[reg]) {
628
4.39k
          if (info->insn != M680X_INS_MUL)
629
4.05k
            continue;
630
631
          // Hack for M68HC05: MUL uses reg. A,X
632
348
          reg = M680X_REG_X;
633
348
        }
634
635
52.6k
        access = get_access(j, access_mode);
636
52.6k
        add_reg_to_rw_list(MI, reg, access);
637
52.6k
      }
638
18.8k
    }
639
959k
  }
640
641
18.8k
#undef EOL
642
18.8k
}
643
644
typedef struct insn_desc {
645
  uint32_t opcode;
646
  m680x_insn insn;
647
  insn_hdlr_id hid[2];
648
  uint16_t insn_size;
649
} insn_desc;
650
651
// If successful return the additional byte size needed for M6809
652
// indexed addressing mode (including the indexed addressing post_byte).
653
// On error return -1.
654
static int get_indexed09_post_byte_size(const m680x_info *info,
655
          uint16_t address)
656
25.7k
{
657
25.7k
  uint8_t ir = 0;
658
25.7k
  uint8_t post_byte;
659
660
  // Read the indexed addressing post byte.
661
25.7k
  if (!read_byte(info, &post_byte, address))
662
99
    return -1;
663
664
  // Depending on the indexed addressing mode more bytes have to be read.
665
25.6k
  switch (post_byte & 0x9F) {
666
739
  case 0x87:
667
1.15k
  case 0x8A:
668
1.91k
  case 0x8E:
669
2.51k
  case 0x8F:
670
2.91k
  case 0x90:
671
3.26k
  case 0x92:
672
3.51k
  case 0x97:
673
3.75k
  case 0x9A:
674
4.09k
  case 0x9E:
675
4.09k
    return -1; // illegal indexed post bytes
676
677
708
  case 0x88: // n8,R
678
1.18k
  case 0x8C: // n8,PCR
679
1.53k
  case 0x98: // [n8,R]
680
2.01k
  case 0x9C: // [n8,PCR]
681
2.01k
    if (!read_byte(info, &ir, address + 1))
682
13
      return -1;
683
2.00k
    return 2;
684
685
297
  case 0x89: // n16,R
686
890
  case 0x8D: // n16,PCR
687
1.27k
  case 0x99: // [n16,R]
688
1.77k
  case 0x9D: // [n16,PCR]
689
1.77k
    if (!read_byte(info, &ir, address + 2))
690
26
      return -1;
691
1.74k
    return 3;
692
693
977
  case 0x9F: // [n]
694
977
    if ((post_byte & 0x60) != 0 ||
695
430
        !read_byte(info, &ir, address + 2))
696
553
      return -1;
697
424
    return 3;
698
25.6k
  }
699
700
  // Any other indexed post byte is valid and
701
  // no additional bytes have to be read.
702
16.7k
  return 1;
703
25.6k
}
704
705
// If successful return the additional byte size needed for CPU12
706
// indexed addressing mode (including the indexed addressing post_byte).
707
// On error return -1.
708
static int get_indexed12_post_byte_size(const m680x_info *info,
709
          uint16_t address, bool is_subset)
710
21.2k
{
711
21.2k
  uint8_t ir;
712
21.2k
  uint8_t post_byte;
713
714
  // Read the indexed addressing post byte.
715
21.2k
  if (!read_byte(info, &post_byte, address))
716
99
    return -1;
717
718
  // Depending on the indexed addressing mode more bytes have to be read.
719
21.1k
  if (!(post_byte & 0x20)) // n5,R
720
7.21k
    return 1;
721
722
13.8k
  switch (post_byte & 0xe7) {
723
1.30k
  case 0xe0:
724
3.16k
  case 0xe1: // n9,R
725
3.16k
    if (is_subset)
726
79
      return -1;
727
728
3.08k
    if (!read_byte(info, &ir, address))
729
0
      return -1;
730
3.08k
    return 2;
731
732
1.54k
  case 0xe2: // n16,R
733
3.07k
  case 0xe3: // [n16,R]
734
3.07k
    if (is_subset)
735
204
      return -1;
736
737
2.87k
    if (!read_byte(info, &ir, address + 1))
738
18
      return -1;
739
2.85k
    return 3;
740
741
502
  case 0xe4: // A,R
742
921
  case 0xe5: // B,R
743
1.55k
  case 0xe6: // D,R
744
2.16k
  case 0xe7: // [D,R]
745
7.66k
  default: // n,-r n,+r n,r- n,r+
746
7.66k
    break;
747
13.8k
  }
748
749
7.66k
  return 1;
750
13.8k
}
751
752
// Check for M6809/HD6309 TFR/EXG instruction for valid register
753
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
754
3.47k
{
755
3.47k
  if (info->cpu->tfr_reg_valid != NULL)
756
1.31k
    return info->cpu->tfr_reg_valid[reg_nibble];
757
758
2.15k
  return true; // e.g. for the M6309 all registers are valid
759
3.47k
}
760
761
// Check for CPU12 TFR/EXG instruction for valid register
762
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
763
           uint8_t post_byte)
764
971
{
765
971
  return !(post_byte & 0x08);
766
971
}
767
768
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
769
2.36k
{
770
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
771
2.36k
  return reg_nibble <= 4;
772
2.36k
}
773
774
// If successful return the additional byte size needed for CPU12
775
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
776
// On error return -1.
777
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
778
2.26k
{
779
2.26k
  uint8_t post_byte;
780
2.26k
  uint8_t rr;
781
782
2.26k
  if (!read_byte(info, &post_byte, address))
783
10
    return -1;
784
785
  // According to documentation bit 3 is don't care and not checked here.
786
2.25k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
787
1.64k
      ((post_byte & 0x07) == 3))
788
908
    return -1;
789
790
1.34k
  if (!read_byte(info, &rr, address + 1))
791
7
    return -1;
792
793
1.33k
  return 2;
794
1.34k
}
795
796
// If successful return the additional byte size needed for HD6309
797
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
798
// (including the post byte).
799
// On error return -1.
800
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
801
699
{
802
699
  uint8_t post_byte;
803
699
  uint8_t rr;
804
805
699
  if (!read_byte(info, &post_byte, address))
806
3
    return -1;
807
808
696
  if ((post_byte & 0xc0) == 0xc0)
809
282
    return -1; // Invalid register specified
810
414
  else {
811
414
    if (!read_byte(info, &rr, address + 1))
812
3
      return -1;
813
414
  }
814
815
411
  return 2;
816
696
}
817
818
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
819
            insn_desc *insn_description)
820
199k
{
821
199k
  int i;
822
199k
  bool retval = true;
823
199k
  uint16_t size = 0;
824
199k
  int sz;
825
826
581k
  for (i = 0; i < 2; i++) {
827
390k
    uint8_t ir = 0;
828
390k
    bool is_subset = false;
829
830
390k
    switch (insn_description->hid[i]) {
831
384
    case imm32_hid:
832
384
      if ((retval = read_byte(info, &ir, address + size + 3)))
833
371
        size += 4;
834
384
      break;
835
836
26.6k
    case ext_hid:
837
28.6k
    case imm16_hid:
838
29.5k
    case rel16_hid:
839
31.5k
    case imm8rel_hid:
840
33.4k
    case opidxdr_hid:
841
35.0k
    case idxX16_hid:
842
35.3k
    case idxS16_hid:
843
35.3k
      if ((retval = read_byte(info, &ir, address + size + 1)))
844
35.0k
        size += 2;
845
35.3k
      break;
846
847
12.9k
    case rel8_hid:
848
40.7k
    case dir_hid:
849
44.0k
    case rbits_hid:
850
58.9k
    case imm8_hid:
851
62.5k
    case idxX_hid:
852
62.9k
    case idxXp_hid:
853
64.1k
    case idxY_hid:
854
64.8k
    case idxS_hid:
855
65.3k
    case index_hid:
856
65.3k
      if ((retval = read_byte(info, &ir, address + size)))
857
65.0k
        size++;
858
65.3k
      break;
859
860
0
    case illgl_hid:
861
230k
    case inh_hid:
862
234k
    case idxX0_hid:
863
234k
    case idxX0p_hid:
864
235k
    case opidx_hid:
865
235k
      retval = true;
866
235k
      break;
867
868
25.7k
    case idx09_hid:
869
25.7k
      sz = get_indexed09_post_byte_size(info, address + size);
870
25.7k
      if (sz >= 0)
871
20.9k
        size += sz;
872
4.78k
      else
873
4.78k
        retval = false;
874
25.7k
      break;
875
876
369
    case idx12s_hid:
877
369
      is_subset = true;
878
879
      // intentionally fall through
880
881
16.9k
    case idx12_hid:
882
16.9k
      sz = get_indexed12_post_byte_size(info, address + size,
883
16.9k
                is_subset);
884
16.9k
      if (sz >= 0)
885
16.5k
        size += sz;
886
386
      else
887
386
        retval = false;
888
16.9k
      break;
889
890
970
    case exti12x_hid:
891
2.16k
    case imm16i12x_hid:
892
2.16k
      sz = get_indexed12_post_byte_size(info, address + size,
893
2.16k
                false);
894
2.16k
      if (sz >= 0) {
895
2.15k
        size += sz;
896
2.15k
        if ((retval = read_byte(info, &ir,
897
2.15k
              address + size + 1)))
898
2.13k
          size += 2;
899
2.15k
      } else
900
5
        retval = false;
901
2.16k
      break;
902
903
2.11k
    case imm8i12x_hid:
904
2.11k
      sz = get_indexed12_post_byte_size(info, address + size,
905
2.11k
                false);
906
2.11k
      if (sz >= 0) {
907
2.10k
        size += sz;
908
2.10k
        if ((retval = read_byte(info, &ir,
909
2.10k
              address + size)))
910
2.09k
          size++;
911
2.10k
      } else
912
9
        retval = false;
913
2.11k
      break;
914
915
1.43k
    case tfm_hid:
916
1.43k
      if ((retval = read_byte(info, &ir, address + size))) {
917
1.43k
        size++;
918
1.43k
        retval = is_tfm_reg_valid(info,
919
1.43k
                (ir >> 4) & 0x0F) &&
920
934
           is_tfm_reg_valid(info, ir & 0x0F);
921
1.43k
      }
922
1.43k
      break;
923
924
1.87k
    case rr09_hid:
925
1.87k
      if ((retval = read_byte(info, &ir, address + size))) {
926
1.86k
        size++;
927
1.86k
        retval = is_tfr09_reg_valid(info,
928
1.86k
                  (ir >> 4) & 0x0F) &&
929
1.60k
           is_tfr09_reg_valid(info, ir & 0x0F);
930
1.86k
      }
931
1.87k
      break;
932
933
973
    case rr12_hid:
934
973
      if ((retval = read_byte(info, &ir, address + size))) {
935
971
        size++;
936
971
        retval = is_exg_tfr12_post_byte_valid(info, ir);
937
971
      }
938
973
      break;
939
940
699
    case bitmv_hid:
941
699
      sz = get_bitmv_post_byte_size(info, address + size);
942
699
      if (sz >= 0)
943
411
        size += sz;
944
288
      else
945
288
        retval = false;
946
699
      break;
947
948
2.26k
    case loop_hid:
949
2.26k
      sz = get_loop_post_byte_size(info, address + size);
950
2.26k
      if (sz >= 0)
951
1.33k
        size += sz;
952
925
      else
953
925
        retval = false;
954
2.26k
      break;
955
956
0
    default:
957
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
958
0
      retval = false;
959
0
      break;
960
390k
    }
961
962
390k
    if (!retval)
963
8.46k
      return false;
964
390k
  }
965
966
191k
  insn_description->insn_size += size;
967
968
191k
  return retval;
969
199k
}
970
971
// Check for a valid M680X instruction AND for enough bytes in the code buffer
972
// Return an instruction description in insn_desc.
973
static bool decode_insn(const m680x_info *info, uint16_t address,
974
      insn_desc *insn_description)
975
213k
{
976
213k
  const inst_pageX *inst_table = NULL;
977
213k
  const cpu_tables *cpu = info->cpu;
978
213k
  size_t table_size = 0;
979
213k
  uint16_t base_address = address;
980
213k
  uint8_t ir; // instruction register
981
213k
  int i;
982
213k
  int index;
983
984
213k
  if (!read_byte(info, &ir, address++))
985
0
    return false;
986
987
213k
  insn_description->insn = M680X_INS_ILLGL;
988
213k
  insn_description->opcode = ir;
989
990
  // Check if a page prefix byte is present
991
516k
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
992
507k
    if (cpu->pageX_table_size[i] == 0 ||
993
322k
        (cpu->inst_pageX_table[i] == NULL))
994
185k
      break;
995
996
322k
    if ((cpu->pageX_prefix[i] == ir)) {
997
      // Get pageX instruction and handler id.
998
      // Abort for illegal instr.
999
18.6k
      inst_table = cpu->inst_pageX_table[i];
1000
18.6k
      table_size = cpu->pageX_table_size[i];
1001
1002
18.6k
      if (!read_byte(info, &ir, address++))
1003
32
        return false;
1004
1005
18.6k
      insn_description->opcode =
1006
18.6k
        (insn_description->opcode << 8) | ir;
1007
1008
18.6k
      if ((index = binary_search(inst_table, table_size,
1009
18.6k
               ir)) < 0)
1010
6.16k
        return false;
1011
1012
12.4k
      insn_description->hid[0] =
1013
12.4k
        inst_table[index].handler_id1;
1014
12.4k
      insn_description->hid[1] =
1015
12.4k
        inst_table[index].handler_id2;
1016
12.4k
      insn_description->insn = inst_table[index].insn;
1017
12.4k
      break;
1018
18.6k
    }
1019
322k
  }
1020
1021
207k
  if (insn_description->insn == M680X_INS_ILLGL) {
1022
    // Get page1 insn description
1023
194k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1024
194k
    insn_description->hid[0] =
1025
194k
      cpu->inst_page1_table[ir].handler_id1;
1026
194k
    insn_description->hid[1] =
1027
194k
      cpu->inst_page1_table[ir].handler_id2;
1028
194k
  }
1029
1030
207k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Check if opcode byte is present in an overlay table
1032
26.1k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1033
25.3k
      if (cpu->overlay_table_size[i] == 0 ||
1034
18.4k
          (cpu->inst_overlay_table[i] == NULL))
1035
6.91k
        break;
1036
1037
18.4k
      inst_table = cpu->inst_overlay_table[i];
1038
18.4k
      table_size = cpu->overlay_table_size[i];
1039
1040
18.4k
      if ((index = binary_search(inst_table, table_size,
1041
18.4k
               ir)) >= 0) {
1042
10.6k
        insn_description->hid[0] =
1043
10.6k
          inst_table[index].handler_id1;
1044
10.6k
        insn_description->hid[1] =
1045
10.6k
          inst_table[index].handler_id2;
1046
10.6k
        insn_description->insn = inst_table[index].insn;
1047
10.6k
        break;
1048
10.6k
      }
1049
18.4k
    }
1050
18.4k
  }
1051
1052
207k
  insn_description->insn_size = address - base_address;
1053
1054
207k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1055
199k
         (insn_description->insn != M680X_INS_INVLD) &&
1056
199k
         is_sufficient_code_size(info, address, insn_description);
1057
213k
}
1058
1059
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1060
22.4k
{
1061
22.4k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1062
22.4k
  uint8_t temp8 = 0;
1063
1064
22.4k
  info->insn = M680X_INS_ILLGL;
1065
22.4k
  read_byte(info, &temp8, (*address)++);
1066
22.4k
  op0->imm = (int32_t)temp8 & 0xff;
1067
22.4k
  op0->type = M680X_OP_IMMEDIATE;
1068
22.4k
  op0->size = 1;
1069
22.4k
}
1070
1071
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1072
230k
{
1073
  // There is nothing to do here :-)
1074
230k
}
1075
1076
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1077
124k
{
1078
124k
  cs_m680x *m680x = &info->m680x;
1079
124k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1080
1081
124k
  op->type = M680X_OP_REGISTER;
1082
124k
  op->reg = reg;
1083
124k
  op->size = info->cpu->reg_byte_size[reg];
1084
124k
}
1085
1086
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1087
           uint8_t default_size)
1088
135k
{
1089
135k
  cs_m680x *m680x = &info->m680x;
1090
1091
135k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1092
7.97k
    op->size = 0;
1093
127k
  else if (info->insn == M680X_INS_DIVD ||
1094
126k
     ((info->insn == M680X_INS_AIS ||
1095
125k
       info->insn == M680X_INS_AIX) &&
1096
649
      op->type != M680X_OP_REGISTER))
1097
1.73k
    op->size = 1;
1098
125k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1099
4.77k
    op->size = 2;
1100
120k
  else if (info->insn == M680X_INS_EMACS)
1101
246
    op->size = 4;
1102
120k
  else if ((m680x->op_count > 0) &&
1103
120k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1104
74.8k
    op->size = m680x->operands[0].size;
1105
45.5k
  else
1106
45.5k
    op->size = default_size;
1107
135k
}
1108
1109
static const m680x_reg reg_s_reg_ids[] = {
1110
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1111
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1112
};
1113
1114
static const m680x_reg reg_u_reg_ids[] = {
1115
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1116
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1117
};
1118
1119
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1120
3.32k
{
1121
3.32k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1122
3.32k
  uint8_t reg_bits = 0;
1123
3.32k
  uint16_t bit_index;
1124
3.32k
  const m680x_reg *reg_to_reg_ids = NULL;
1125
1126
3.32k
  read_byte(info, &reg_bits, (*address)++);
1127
1128
3.32k
  switch (op0->reg) {
1129
1.67k
  case M680X_REG_U:
1130
1.67k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1131
1.67k
    break;
1132
1133
1.64k
  case M680X_REG_S:
1134
1.64k
    reg_to_reg_ids = &reg_s_reg_ids[0];
1135
1.64k
    break;
1136
1137
0
  default:
1138
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1139
0
    break;
1140
3.32k
  }
1141
1142
3.32k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1143
2.34k
      ((reg_bits & 0x80) != 0))
1144
    // PULS xxx,PC or PULU xxx,PC which is like return from
1145
    // subroutine (RTS)
1146
653
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1147
1148
29.8k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1149
26.5k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1150
13.4k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1151
26.5k
  }
1152
3.32k
}
1153
1154
static const m680x_reg g_tfr_exg_reg_ids[] = {
1155
  /* 16-bit registers */
1156
  M680X_REG_D,
1157
  M680X_REG_X,
1158
  M680X_REG_Y,
1159
  M680X_REG_U,
1160
  M680X_REG_S,
1161
  M680X_REG_PC,
1162
  M680X_REG_W,
1163
  M680X_REG_V,
1164
  /* 8-bit registers */
1165
  M680X_REG_A,
1166
  M680X_REG_B,
1167
  M680X_REG_CC,
1168
  M680X_REG_DP,
1169
  M680X_REG_0,
1170
  M680X_REG_0,
1171
  M680X_REG_E,
1172
  M680X_REG_F,
1173
};
1174
1175
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1176
1.12k
{
1177
1.12k
  uint8_t regs = 0;
1178
1179
1.12k
  read_byte(info, &regs, (*address)++);
1180
1181
1.12k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1182
1.12k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1183
1184
1.12k
  if ((regs & 0x0f) == 0x05) {
1185
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1186
228
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1187
228
  }
1188
1.12k
}
1189
1190
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1191
924
{
1192
924
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1193
924
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1194
924
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1195
924
  };
1196
924
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1197
924
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1198
924
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1199
924
  };
1200
924
  uint8_t regs = 0;
1201
1202
924
  read_byte(info, &regs, (*address)++);
1203
1204
  // The opcode of this instruction depends on
1205
  // the msb of its post byte.
1206
924
  if (regs & 0x80)
1207
639
    info->insn = M680X_INS_EXG;
1208
285
  else
1209
285
    info->insn = M680X_INS_TFR;
1210
1211
924
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1212
924
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1213
924
}
1214
1215
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1216
17.7k
{
1217
17.7k
  cs_m680x *m680x = &info->m680x;
1218
17.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1219
1220
17.7k
  op->type = M680X_OP_RELATIVE;
1221
17.7k
  op->size = 0;
1222
17.7k
  op->rel.offset = offset;
1223
17.7k
  op->rel.address = address;
1224
17.7k
}
1225
1226
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1227
16.8k
{
1228
16.8k
  int16_t offset = 0;
1229
1230
16.8k
  read_byte_sign_extended(info, &offset, (*address)++);
1231
16.8k
  add_rel_operand(info, offset, *address + offset);
1232
16.8k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1233
1234
16.8k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1235
14.2k
      (info->insn != M680X_INS_BRN))
1236
13.2k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1237
16.8k
}
1238
1239
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1240
927
{
1241
927
  uint16_t offset = 0;
1242
1243
927
  read_word(info, &offset, *address);
1244
927
  *address += 2;
1245
927
  add_rel_operand(info, (int16_t)offset, *address + offset);
1246
927
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1247
1248
927
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1249
305
      (info->insn != M680X_INS_LBRN))
1250
234
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1251
927
}
1252
1253
static const m680x_reg g_rr5_to_reg_ids[] = {
1254
  M680X_REG_X,
1255
  M680X_REG_Y,
1256
  M680X_REG_U,
1257
  M680X_REG_S,
1258
};
1259
1260
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1261
        bool post_inc_dec, uint8_t inc_dec,
1262
        uint8_t offset_bits, uint16_t offset,
1263
        bool no_comma)
1264
14.0k
{
1265
14.0k
  cs_m680x *m680x = &info->m680x;
1266
14.0k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1267
1268
14.0k
  op->type = M680X_OP_INDEXED;
1269
14.0k
  set_operand_size(info, op, 1);
1270
14.0k
  op->idx.base_reg = base_reg;
1271
14.0k
  op->idx.offset_reg = M680X_REG_INVALID;
1272
14.0k
  op->idx.inc_dec = inc_dec;
1273
1274
14.0k
  if (inc_dec && post_inc_dec)
1275
2.21k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1276
1277
14.0k
  if (offset_bits != M680X_OFFSET_NONE) {
1278
7.74k
    op->idx.offset = offset;
1279
7.74k
    op->idx.offset_addr = 0;
1280
7.74k
  }
1281
1282
14.0k
  op->idx.offset_bits = offset_bits;
1283
14.0k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1284
14.0k
}
1285
1286
// M6800/1/2/3 indexed mode handler
1287
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1288
3.57k
{
1289
3.57k
  uint8_t offset = 0;
1290
1291
3.57k
  read_byte(info, &offset, (*address)++);
1292
1293
3.57k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1294
3.57k
          (uint16_t)offset, false);
1295
3.57k
}
1296
1297
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1298
1.15k
{
1299
1.15k
  uint8_t offset = 0;
1300
1301
1.15k
  read_byte(info, &offset, (*address)++);
1302
1303
1.15k
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1304
1.15k
          (uint16_t)offset, false);
1305
1.15k
}
1306
1307
// M6809/M6309 indexed mode handler
1308
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1309
20.9k
{
1310
20.9k
  cs_m680x *m680x = &info->m680x;
1311
20.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1312
20.9k
  uint8_t post_byte = 0;
1313
20.9k
  uint16_t offset = 0;
1314
20.9k
  int16_t soffset = 0;
1315
1316
20.9k
  read_byte(info, &post_byte, (*address)++);
1317
1318
20.9k
  op->type = M680X_OP_INDEXED;
1319
20.9k
  set_operand_size(info, op, 1);
1320
20.9k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1321
20.9k
  op->idx.offset_reg = M680X_REG_INVALID;
1322
1323
20.9k
  if (!(post_byte & 0x80)) {
1324
    // n5,R
1325
9.03k
    if ((post_byte & 0x10) == 0x10)
1326
4.29k
      op->idx.offset = post_byte | 0xfff0;
1327
4.73k
    else
1328
4.73k
      op->idx.offset = post_byte & 0x0f;
1329
1330
9.03k
    op->idx.offset_addr = op->idx.offset + *address;
1331
9.03k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1332
11.8k
  } else {
1333
11.8k
    if ((post_byte & 0x10) == 0x10)
1334
4.07k
      op->idx.flags |= M680X_IDX_INDIRECT;
1335
1336
    // indexed addressing
1337
11.8k
    switch (post_byte & 0x1f) {
1338
966
    case 0x00: // ,R+
1339
966
      op->idx.inc_dec = 1;
1340
966
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1341
966
      break;
1342
1343
268
    case 0x11: // [,R++]
1344
949
    case 0x01: // ,R++
1345
949
      op->idx.inc_dec = 2;
1346
949
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1347
949
      break;
1348
1349
391
    case 0x02: // ,-R
1350
391
      op->idx.inc_dec = -1;
1351
391
      break;
1352
1353
407
    case 0x13: // [,--R]
1354
1.13k
    case 0x03: // ,--R
1355
1.13k
      op->idx.inc_dec = -2;
1356
1.13k
      break;
1357
1358
237
    case 0x14: // [,R]
1359
1.54k
    case 0x04: // ,R
1360
1.54k
      break;
1361
1362
324
    case 0x15: // [B,R]
1363
1.39k
    case 0x05: // B,R
1364
1.39k
      op->idx.offset_reg = M680X_REG_B;
1365
1.39k
      break;
1366
1367
233
    case 0x16: // [A,R]
1368
616
    case 0x06: // A,R
1369
616
      op->idx.offset_reg = M680X_REG_A;
1370
616
      break;
1371
1372
476
    case 0x1c: // [n8,PCR]
1373
946
    case 0x0c: // n8,PCR
1374
946
      op->idx.base_reg = M680X_REG_PC;
1375
946
      read_byte_sign_extended(info, &soffset, (*address)++);
1376
946
      op->idx.offset_addr = offset + *address;
1377
946
      op->idx.offset = soffset;
1378
946
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1379
946
      break;
1380
1381
350
    case 0x18: // [n8,R]
1382
1.05k
    case 0x08: // n8,R
1383
1.05k
      read_byte_sign_extended(info, &soffset, (*address)++);
1384
1.05k
      op->idx.offset = soffset;
1385
1.05k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1386
1.05k
      break;
1387
1388
494
    case 0x1d: // [n16,PCR]
1389
1.07k
    case 0x0d: // n16,PCR
1390
1.07k
      op->idx.base_reg = M680X_REG_PC;
1391
1.07k
      read_word(info, &offset, *address);
1392
1.07k
      *address += 2;
1393
1.07k
      op->idx.offset_addr = offset + *address;
1394
1.07k
      op->idx.offset = (int16_t)offset;
1395
1.07k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1396
1.07k
      break;
1397
1398
383
    case 0x19: // [n16,R]
1399
674
    case 0x09: // n16,R
1400
674
      read_word(info, &offset, *address);
1401
674
      *address += 2;
1402
674
      op->idx.offset = (int16_t)offset;
1403
674
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1404
674
      break;
1405
1406
482
    case 0x1b: // [D,R]
1407
714
    case 0x0b: // D,R
1408
714
      op->idx.offset_reg = M680X_REG_D;
1409
714
      break;
1410
1411
424
    case 0x1f: // [n16]
1412
424
      op->type = M680X_OP_EXTENDED;
1413
424
      op->ext.indirect = true;
1414
424
      read_word(info, &op->ext.address, *address);
1415
424
      *address += 2;
1416
424
      break;
1417
1418
0
    default:
1419
0
      op->idx.base_reg = M680X_REG_INVALID;
1420
0
      break;
1421
11.8k
    }
1422
11.8k
  }
1423
1424
20.9k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1425
19.8k
       (info->insn == M680X_INS_LEAX) ||
1426
18.9k
       (info->insn == M680X_INS_LEAY)) &&
1427
2.81k
      (m680x->operands[0].reg == M680X_REG_X ||
1428
1.96k
       (m680x->operands[0].reg == M680X_REG_Y)))
1429
    // Only LEAX and LEAY modify CC register
1430
1.72k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1431
20.9k
}
1432
1433
static const m680x_reg g_idx12_to_reg_ids[4] = {
1434
  M680X_REG_X,
1435
  M680X_REG_Y,
1436
  M680X_REG_S,
1437
  M680X_REG_PC,
1438
};
1439
1440
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1441
            M680X_REG_D };
1442
1443
// CPU12 indexed mode handler
1444
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1445
20.7k
{
1446
20.7k
  cs_m680x *m680x = &info->m680x;
1447
20.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1448
20.7k
  uint8_t post_byte = 0;
1449
20.7k
  uint8_t offset8 = 0;
1450
1451
20.7k
  read_byte(info, &post_byte, (*address)++);
1452
1453
20.7k
  op->type = M680X_OP_INDEXED;
1454
20.7k
  set_operand_size(info, op, 1);
1455
20.7k
  op->idx.offset_reg = M680X_REG_INVALID;
1456
1457
20.7k
  if (!(post_byte & 0x20)) {
1458
    // n5,R      n5 is a 5-bit signed offset
1459
7.20k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1460
1461
7.20k
    if ((post_byte & 0x10) == 0x10)
1462
2.53k
      op->idx.offset = post_byte | 0xfff0;
1463
4.66k
    else
1464
4.66k
      op->idx.offset = post_byte & 0x0f;
1465
1466
7.20k
    op->idx.offset_addr = op->idx.offset + *address;
1467
7.20k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1468
13.5k
  } else {
1469
13.5k
    if ((post_byte & 0xe0) == 0xe0)
1470
8.07k
      op->idx.base_reg =
1471
8.07k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1472
1473
13.5k
    switch (post_byte & 0xe7) {
1474
1.29k
    case 0xe0:
1475
3.06k
    case 0xe1: // n9,R
1476
3.06k
      read_byte(info, &offset8, (*address)++);
1477
3.06k
      op->idx.offset = offset8;
1478
1479
3.06k
      if (post_byte & 0x01) // sign extension
1480
1.77k
        op->idx.offset |= 0xff00;
1481
1482
3.06k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1483
1484
3.06k
      if (op->idx.base_reg == M680X_REG_PC)
1485
459
        op->idx.offset_addr = op->idx.offset + *address;
1486
1487
3.06k
      break;
1488
1489
1.34k
    case 0xe3: // [n16,R]
1490
1.34k
      op->idx.flags |= M680X_IDX_INDIRECT;
1491
1492
    // intentionally fall through
1493
2.83k
    case 0xe2: // n16,R
1494
2.83k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1495
2.83k
      (*address) += 2;
1496
2.83k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1497
1498
2.83k
      if (op->idx.base_reg == M680X_REG_PC)
1499
251
        op->idx.offset_addr = op->idx.offset + *address;
1500
1501
2.83k
      break;
1502
1503
502
    case 0xe4: // A,R
1504
920
    case 0xe5: // B,R
1505
1.55k
    case 0xe6: // D,R
1506
1.55k
      op->idx.offset_reg =
1507
1.55k
        g_or12_to_reg_ids[post_byte & 0x03];
1508
1.55k
      break;
1509
1510
610
    case 0xe7: // [D,R]
1511
610
      op->idx.offset_reg = M680X_REG_D;
1512
610
      op->idx.flags |= M680X_IDX_INDIRECT;
1513
610
      break;
1514
1515
5.48k
    default: // n,-r n,+r n,r- n,r+
1516
      // PC is not allowed in this mode
1517
5.48k
      op->idx.base_reg =
1518
5.48k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1519
5.48k
      op->idx.inc_dec = post_byte & 0x0f;
1520
1521
5.48k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1522
2.70k
        op->idx.inc_dec |= 0xf0;
1523
1524
5.48k
      if (op->idx.inc_dec >= 0)
1525
2.78k
        op->idx.inc_dec++;
1526
1527
5.48k
      if (post_byte & 0x10)
1528
1.52k
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1529
1530
5.48k
      break;
1531
13.5k
    }
1532
13.5k
  }
1533
20.7k
}
1534
1535
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1536
519
{
1537
519
  cs_m680x *m680x = &info->m680x;
1538
519
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1539
1540
519
  op->type = M680X_OP_CONSTANT;
1541
519
  read_byte(info, &op->const_val, (*address)++);
1542
519
};
1543
1544
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
29.9k
{
1546
29.9k
  cs_m680x *m680x = &info->m680x;
1547
29.9k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
29.9k
  op->type = M680X_OP_DIRECT;
1550
29.9k
  set_operand_size(info, op, 1);
1551
29.9k
  read_byte(info, &op->direct_addr, (*address)++);
1552
29.9k
};
1553
1554
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1555
26.4k
{
1556
26.4k
  cs_m680x *m680x = &info->m680x;
1557
26.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1558
1559
26.4k
  op->type = M680X_OP_EXTENDED;
1560
26.4k
  set_operand_size(info, op, 1);
1561
26.4k
  read_word(info, &op->ext.address, *address);
1562
26.4k
  *address += 2;
1563
26.4k
}
1564
1565
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1566
18.7k
{
1567
18.7k
  cs_m680x *m680x = &info->m680x;
1568
18.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1569
18.7k
  uint16_t word = 0;
1570
18.7k
  int16_t sword = 0;
1571
1572
18.7k
  op->type = M680X_OP_IMMEDIATE;
1573
18.7k
  set_operand_size(info, op, 1);
1574
1575
18.7k
  switch (op->size) {
1576
16.4k
  case 1:
1577
16.4k
    read_byte_sign_extended(info, &sword, *address);
1578
16.4k
    op->imm = sword;
1579
16.4k
    break;
1580
1581
1.88k
  case 2:
1582
1.88k
    read_word(info, &word, *address);
1583
1.88k
    op->imm = (int16_t)word;
1584
1.88k
    break;
1585
1586
371
  case 4:
1587
371
    read_sdword(info, &op->imm, *address);
1588
371
    break;
1589
1590
0
  default:
1591
0
    op->imm = 0;
1592
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1593
18.7k
  }
1594
1595
18.7k
  *address += op->size;
1596
18.7k
}
1597
1598
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1599
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1600
411
{
1601
411
  static const m680x_reg m680x_reg[] = {
1602
411
    M680X_REG_CC,
1603
411
    M680X_REG_A,
1604
411
    M680X_REG_B,
1605
411
    M680X_REG_INVALID,
1606
411
  };
1607
1608
411
  uint8_t post_byte = 0;
1609
411
  cs_m680x *m680x = &info->m680x;
1610
411
  cs_m680x_op *op;
1611
1612
411
  read_byte(info, &post_byte, *address);
1613
411
  (*address)++;
1614
1615
  // operand[0] = register
1616
411
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1617
1618
  // operand[1] = bit index in source operand
1619
411
  op = &m680x->operands[m680x->op_count++];
1620
411
  op->type = M680X_OP_CONSTANT;
1621
411
  op->const_val = (post_byte >> 3) & 0x07;
1622
1623
  // operand[2] = bit index in destination operand
1624
411
  op = &m680x->operands[m680x->op_count++];
1625
411
  op->type = M680X_OP_CONSTANT;
1626
411
  op->const_val = post_byte & 0x07;
1627
1628
411
  direct_hdlr(MI, info, address);
1629
411
}
1630
1631
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1632
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
862
{
1634
862
  static const uint8_t inc_dec_r0[] = {
1635
862
    1,
1636
862
    -1,
1637
862
    1,
1638
862
    0,
1639
862
  };
1640
862
  static const uint8_t inc_dec_r1[] = {
1641
862
    1,
1642
862
    -1,
1643
862
    0,
1644
862
    1,
1645
862
  };
1646
862
  uint8_t regs = 0;
1647
862
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1648
1649
862
  read_byte(info, &regs, *address);
1650
1651
862
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1652
862
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1653
862
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1654
862
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1655
1656
862
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1657
862
}
1658
1659
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1660
679
{
1661
679
  cs_m680x *m680x = &info->m680x;
1662
679
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1663
1664
  // bit index is coded in Opcode
1665
679
  op->type = M680X_OP_CONSTANT;
1666
679
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1667
679
}
1668
1669
// handler for bit test and branch instruction. Used by M6805.
1670
// The bit index is part of the opcode.
1671
// Example: BRSET 3,<$40,LOOP
1672
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1673
1.93k
{
1674
1.93k
  cs_m680x *m680x = &info->m680x;
1675
1.93k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1676
1677
  // bit index is coded in Opcode
1678
1.93k
  op->type = M680X_OP_CONSTANT;
1679
1.93k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1680
1.93k
  direct_hdlr(MI, info, address);
1681
1.93k
  relative8_hdlr(MI, info, address);
1682
1683
1.93k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1684
1.93k
}
1685
1686
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1687
4.00k
{
1688
4.00k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1689
4.00k
          false);
1690
4.00k
}
1691
1692
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1693
1.60k
{
1694
1.60k
  uint16_t offset = 0;
1695
1696
1.60k
  read_word(info, &offset, *address);
1697
1.60k
  *address += 2;
1698
1.60k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1699
1.60k
          offset, false);
1700
1.60k
}
1701
1702
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1703
1.94k
{
1704
1.94k
  immediate_hdlr(MI, info, address);
1705
1.94k
  relative8_hdlr(MI, info, address);
1706
1.94k
}
1707
1708
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1709
708
{
1710
708
  uint8_t offset = 0;
1711
1712
708
  read_byte(info, &offset, (*address)++);
1713
1714
708
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1715
708
          (uint16_t)offset, false);
1716
708
}
1717
1718
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1719
290
{
1720
290
  uint16_t offset = 0;
1721
1722
290
  read_word(info, &offset, *address);
1723
290
  *address += 2;
1724
1725
290
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1726
290
          offset, false);
1727
290
}
1728
1729
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1730
581
{
1731
581
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1732
581
          true);
1733
581
}
1734
1735
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1736
405
{
1737
405
  uint8_t offset = 0;
1738
1739
405
  read_byte(info, &offset, (*address)++);
1740
1741
405
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1742
405
          (uint16_t)offset, false);
1743
405
}
1744
1745
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1746
3.27k
{
1747
3.27k
  cs_m680x *m680x = &info->m680x;
1748
3.27k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1749
1750
3.27k
  indexed12_hdlr(MI, info, address);
1751
3.27k
  op->type = M680X_OP_IMMEDIATE;
1752
1753
3.27k
  if (info->insn == M680X_INS_MOVW) {
1754
1.17k
    uint16_t imm16 = 0;
1755
1756
1.17k
    read_word(info, &imm16, *address);
1757
1.17k
    op->imm = (int16_t)imm16;
1758
1.17k
    op->size = 2;
1759
2.09k
  } else {
1760
2.09k
    uint8_t imm8 = 0;
1761
1762
2.09k
    read_byte(info, &imm8, *address);
1763
2.09k
    op->imm = (int8_t)imm8;
1764
2.09k
    op->size = 1;
1765
2.09k
  }
1766
1767
3.27k
  set_operand_size(info, op, 1);
1768
3.27k
}
1769
1770
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1771
953
{
1772
953
  cs_m680x *m680x = &info->m680x;
1773
953
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1774
953
  uint16_t imm16 = 0;
1775
1776
953
  indexed12_hdlr(MI, info, address);
1777
953
  read_word(info, &imm16, *address);
1778
953
  op0->type = M680X_OP_EXTENDED;
1779
953
  op0->ext.address = (int16_t)imm16;
1780
953
  set_operand_size(info, op0, 1);
1781
953
}
1782
1783
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1784
// Example: DBNE X,$1000
1785
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1786
1.33k
{
1787
1.33k
  static const m680x_reg index_to_reg_id[] = {
1788
1.33k
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1789
1.33k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1790
1.33k
  };
1791
1.33k
  static const m680x_insn index_to_insn_id[] = {
1792
1.33k
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1793
1.33k
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1794
1.33k
  };
1795
1.33k
  cs_m680x *m680x = &info->m680x;
1796
1.33k
  uint8_t post_byte = 0;
1797
1.33k
  uint8_t rel = 0;
1798
1.33k
  cs_m680x_op *op;
1799
1800
1.33k
  read_byte(info, &post_byte, (*address)++);
1801
1802
1.33k
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1803
1804
1.33k
  if (info->insn == M680X_INS_ILLGL) {
1805
0
    illegal_hdlr(MI, info, address);
1806
0
  };
1807
1808
1.33k
  read_byte(info, &rel, (*address)++);
1809
1810
1.33k
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1811
1812
1.33k
  op = &m680x->operands[m680x->op_count++];
1813
1814
1.33k
  op->type = M680X_OP_RELATIVE;
1815
1816
1.33k
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1817
1818
1.33k
  op->rel.address = *address + op->rel.offset;
1819
1820
1.33k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1821
1.33k
}
1822
1823
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1824
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1825
  immediate_hdlr, // 8-bit
1826
  immediate_hdlr, // 16-bit
1827
  immediate_hdlr, // 32-bit
1828
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1829
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1830
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1831
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1832
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1833
  indexed12_hdlr, // subset of indexed12
1834
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1835
  imm_idx12_x_hdlr, ext_idx12_x_hdlr,
1836
}; /* handler function pointers */
1837
1838
/* Disasemble one instruction at address and store in str_buff */
1839
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1840
              uint16_t address)
1841
213k
{
1842
213k
  cs_m680x *m680x = &info->m680x;
1843
213k
  cs_detail *detail = MI->flat_insn->detail;
1844
213k
  uint16_t base_address = address;
1845
213k
  insn_desc insn_description;
1846
213k
  e_access_mode access_mode;
1847
1848
213k
  if (detail != NULL) {
1849
213k
    memset(detail, 0,
1850
213k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1851
213k
  }
1852
1853
213k
  memset(&insn_description, 0, sizeof(insn_description));
1854
213k
  memset(m680x, 0, sizeof(*m680x));
1855
213k
  info->insn_size = 1;
1856
1857
213k
  if (decode_insn(info, address, &insn_description)) {
1858
191k
    m680x_reg reg;
1859
1860
191k
    if (insn_description.opcode > 0xff)
1861
11.2k
      address += 2; // 8-bit opcode + page prefix
1862
179k
    else
1863
179k
      address++; // 8-bit opcode only
1864
1865
191k
    info->insn = insn_description.insn;
1866
1867
191k
    MCInst_setOpcode(MI, insn_description.opcode);
1868
1869
191k
    reg = g_insn_props[info->insn].reg0;
1870
1871
191k
    if (reg != M680X_REG_INVALID) {
1872
102k
      if (reg == M680X_REG_HX &&
1873
929
          (!info->cpu->reg_byte_size[reg]))
1874
339
        reg = M680X_REG_X;
1875
1876
102k
      add_reg_operand(info, reg);
1877
      // First (or second) operand is a register which is
1878
      // part of the mnemonic
1879
102k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1880
102k
      reg = g_insn_props[info->insn].reg1;
1881
1882
102k
      if (reg != M680X_REG_INVALID) {
1883
2.88k
        if (reg == M680X_REG_HX &&
1884
507
            (!info->cpu->reg_byte_size[reg]))
1885
310
          reg = M680X_REG_X;
1886
1887
2.88k
        add_reg_operand(info, reg);
1888
2.88k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1889
2.88k
      }
1890
102k
    }
1891
1892
    // Call addressing mode specific instruction handler
1893
191k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1894
191k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1895
1896
191k
    add_insn_group(detail, g_insn_props[info->insn].group);
1897
1898
191k
    if (g_insn_props[info->insn].cc_modified &&
1899
121k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1900
121k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1901
121k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1902
1903
191k
    access_mode = g_insn_props[info->insn].access_mode;
1904
1905
    // Fix for M6805 BSET/BCLR. It has a different operand order
1906
    // in comparison to the M6811
1907
191k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1908
190k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1909
679
      access_mode = rmmm;
1910
1911
191k
    build_regs_read_write_counts(MI, info, access_mode);
1912
191k
    add_operators_access(MI, info, access_mode);
1913
1914
191k
    if (g_insn_props[info->insn].update_reg_access)
1915
18.8k
      set_changed_regs_read_write_counts(MI, info);
1916
1917
191k
    info->insn_size = (uint8_t)insn_description.insn_size;
1918
1919
191k
    return info->insn_size;
1920
191k
  } else
1921
22.4k
    MCInst_setOpcode(MI, insn_description.opcode);
1922
1923
  // Illegal instruction
1924
22.4k
  address = base_address;
1925
22.4k
  illegal_hdlr(MI, info, &address);
1926
22.4k
  return 1;
1927
213k
}
1928
1929
// Tables to get the byte size of a register on the CPU
1930
// based on an enum m680x_reg value.
1931
// Invalid registers return 0.
1932
static const uint8_t g_m6800_reg_byte_size[22] = {
1933
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1934
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1935
};
1936
1937
static const uint8_t g_m6805_reg_byte_size[22] = {
1938
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1939
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1940
};
1941
1942
static const uint8_t g_m6808_reg_byte_size[22] = {
1943
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1944
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1945
};
1946
1947
static const uint8_t g_m6801_reg_byte_size[22] = {
1948
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1949
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1950
};
1951
1952
static const uint8_t g_m6811_reg_byte_size[22] = {
1953
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1954
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1955
};
1956
1957
static const uint8_t g_cpu12_reg_byte_size[22] = {
1958
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1959
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1960
};
1961
1962
static const uint8_t g_m6809_reg_byte_size[22] = {
1963
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1964
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1965
};
1966
1967
static const uint8_t g_hd6309_reg_byte_size[22] = {
1968
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1969
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1970
};
1971
1972
// Table to check for a valid register nibble on the M6809 CPU
1973
// used for TFR and EXG instruction.
1974
static const bool m6809_tfr_reg_valid[16] = {
1975
  true, true, true, true, true,  true,  false, false,
1976
  true, true, true, true, false, false, false, false,
1977
};
1978
1979
static const cpu_tables g_cpu_tables[] = {
1980
  { // M680X_CPU_TYPE_INVALID
1981
    NULL,
1982
    { NULL, NULL },
1983
    { 0, 0 },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    NULL,
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD } },
1990
  { // M680X_CPU_TYPE_6301
1991
    &g_m6800_inst_page1_table[0],
1992
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1993
    { ARR_SIZE(g_m6801_inst_overlay_table),
1994
      ARR_SIZE(g_hd6301_inst_overlay_table) },
1995
    { 0x00, 0x00, 0x00 },
1996
    { NULL, NULL, NULL },
1997
    { 0, 0, 0 },
1998
    &g_m6801_reg_byte_size[0],
1999
    NULL,
2000
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2001
  { // M680X_CPU_TYPE_6309
2002
    &g_m6809_inst_page1_table[0],
2003
    { &g_hd6309_inst_overlay_table[0], NULL },
2004
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2005
    { 0x10, 0x11, 0x00 },
2006
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2007
      NULL },
2008
    { ARR_SIZE(g_hd6309_inst_page2_table),
2009
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2010
    &g_hd6309_reg_byte_size[0],
2011
    NULL,
2012
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2013
  { // M680X_CPU_TYPE_6800
2014
    &g_m6800_inst_page1_table[0],
2015
    { NULL, NULL },
2016
    { 0, 0 },
2017
    { 0x00, 0x00, 0x00 },
2018
    { NULL, NULL, NULL },
2019
    { 0, 0, 0 },
2020
    &g_m6800_reg_byte_size[0],
2021
    NULL,
2022
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2023
  { // M680X_CPU_TYPE_6801
2024
    &g_m6800_inst_page1_table[0],
2025
    { &g_m6801_inst_overlay_table[0], NULL },
2026
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2027
    { 0x00, 0x00, 0x00 },
2028
    { NULL, NULL, NULL },
2029
    { 0, 0, 0 },
2030
    &g_m6801_reg_byte_size[0],
2031
    NULL,
2032
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2033
  { // M680X_CPU_TYPE_6805
2034
    &g_m6805_inst_page1_table[0],
2035
    { NULL, NULL },
2036
    { 0, 0 },
2037
    { 0x00, 0x00, 0x00 },
2038
    { NULL, NULL, NULL },
2039
    { 0, 0, 0 },
2040
    &g_m6805_reg_byte_size[0],
2041
    NULL,
2042
    { M680X_INS_BCLR, M680X_INS_BSET } },
2043
  { // M680X_CPU_TYPE_6808
2044
    &g_m6805_inst_page1_table[0],
2045
    { &g_m6808_inst_overlay_table[0], NULL },
2046
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2047
    { 0x9E, 0x00, 0x00 },
2048
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2049
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2050
    &g_m6808_reg_byte_size[0],
2051
    NULL,
2052
    { M680X_INS_BCLR, M680X_INS_BSET } },
2053
  { // M680X_CPU_TYPE_6809
2054
    &g_m6809_inst_page1_table[0],
2055
    { NULL, NULL },
2056
    { 0, 0 },
2057
    { 0x10, 0x11, 0x00 },
2058
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2059
    { ARR_SIZE(g_m6809_inst_page2_table),
2060
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2061
    &g_m6809_reg_byte_size[0],
2062
    &m6809_tfr_reg_valid[0],
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6811
2065
    &g_m6800_inst_page1_table[0],
2066
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2067
    { ARR_SIZE(g_m6801_inst_overlay_table),
2068
      ARR_SIZE(g_m6811_inst_overlay_table) },
2069
    { 0x18, 0x1A, 0xCD },
2070
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2071
      &g_m6811_inst_page4_table[0] },
2072
    { ARR_SIZE(g_m6811_inst_page2_table),
2073
      ARR_SIZE(g_m6811_inst_page3_table),
2074
      ARR_SIZE(g_m6811_inst_page4_table) },
2075
    &g_m6811_reg_byte_size[0],
2076
    NULL,
2077
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2078
  { // M680X_CPU_TYPE_CPU12
2079
    &g_cpu12_inst_page1_table[0],
2080
    { NULL, NULL },
2081
    { 0, 0 },
2082
    { 0x18, 0x00, 0x00 },
2083
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2084
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2085
    &g_cpu12_reg_byte_size[0],
2086
    NULL,
2087
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2088
  { // M680X_CPU_TYPE_HCS08
2089
    &g_m6805_inst_page1_table[0],
2090
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2091
    { ARR_SIZE(g_m6808_inst_overlay_table),
2092
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2093
    { 0x9E, 0x00, 0x00 },
2094
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2095
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2096
    &g_m6808_reg_byte_size[0],
2097
    NULL,
2098
    { M680X_INS_BCLR, M680X_INS_BSET } },
2099
};
2100
2101
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2102
          uint16_t address, const uint8_t *code,
2103
          uint16_t code_len)
2104
213k
{
2105
213k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2106
0
    return false;
2107
0
  }
2108
2109
213k
  info->code = code;
2110
213k
  info->size = code_len;
2111
213k
  info->offset = address;
2112
213k
  info->cpu_type = cpu_type;
2113
2114
213k
  info->cpu = &g_cpu_tables[info->cpu_type];
2115
2116
213k
  return true;
2117
213k
}
2118
2119
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2120
        MCInst *MI, uint16_t *size, uint64_t address,
2121
        void *inst_info)
2122
213k
{
2123
213k
  unsigned int insn_size = 0;
2124
213k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2125
213k
  cs_struct *handle = (cs_struct *)ud;
2126
213k
  m680x_info *info = (m680x_info *)handle->printer_info;
2127
2128
213k
  MCInst_clear(MI);
2129
2130
213k
  if (handle->mode & CS_MODE_M680X_6800)
2131
1.93k
    cpu_type = M680X_CPU_TYPE_6800;
2132
2133
211k
  else if (handle->mode & CS_MODE_M680X_6801)
2134
1.36k
    cpu_type = M680X_CPU_TYPE_6801;
2135
2136
210k
  else if (handle->mode & CS_MODE_M680X_6805)
2137
4.61k
    cpu_type = M680X_CPU_TYPE_6805;
2138
2139
205k
  else if (handle->mode & CS_MODE_M680X_6808)
2140
9.54k
    cpu_type = M680X_CPU_TYPE_6808;
2141
2142
195k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2143
4.94k
    cpu_type = M680X_CPU_TYPE_HCS08;
2144
2145
191k
  else if (handle->mode & CS_MODE_M680X_6809)
2146
14.7k
    cpu_type = M680X_CPU_TYPE_6809;
2147
2148
176k
  else if (handle->mode & CS_MODE_M680X_6301)
2149
1.50k
    cpu_type = M680X_CPU_TYPE_6301;
2150
2151
174k
  else if (handle->mode & CS_MODE_M680X_6309)
2152
85.4k
    cpu_type = M680X_CPU_TYPE_6309;
2153
2154
89.3k
  else if (handle->mode & CS_MODE_M680X_6811)
2155
11.6k
    cpu_type = M680X_CPU_TYPE_6811;
2156
2157
77.6k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2158
77.6k
    cpu_type = M680X_CPU_TYPE_CPU12;
2159
2160
213k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2161
213k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2162
213k
          (uint16_t)code_len))
2163
213k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2164
2165
213k
  if (insn_size == 0) {
2166
0
    *size = 1;
2167
0
    return false;
2168
0
  }
2169
2170
  // Make sure we always stay within range
2171
213k
  if (insn_size > code_len) {
2172
14
    *size = (uint16_t)code_len;
2173
14
    return false;
2174
14
  } else
2175
213k
    *size = (uint16_t)insn_size;
2176
2177
213k
  return true;
2178
213k
}
2179
2180
cs_err M680X_disassembler_init(cs_struct *ud)
2181
1.85k
{
2182
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2183
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2184
2185
0
    return CS_ERR_MODE;
2186
0
  }
2187
2188
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2189
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2190
2191
0
    return CS_ERR_MODE;
2192
0
  }
2193
2194
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2195
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2196
2197
0
    return CS_ERR_MODE;
2198
0
  }
2199
2200
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2201
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2202
2203
0
    return CS_ERR_MODE;
2204
0
  }
2205
2206
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2207
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2208
2209
0
    return CS_ERR_MODE;
2210
0
  }
2211
2212
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2213
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2214
2215
0
    return CS_ERR_MODE;
2216
0
  }
2217
2218
1.85k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2219
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2220
2221
0
    return CS_ERR_MODE;
2222
0
  }
2223
2224
1.85k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2225
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2226
2227
0
    return CS_ERR_MODE;
2228
0
  }
2229
2230
1.85k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2231
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2232
2233
0
    return CS_ERR_MODE;
2234
0
  }
2235
2236
1.85k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2237
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2238
2239
0
    return CS_ERR_MODE;
2240
0
  }
2241
2242
1.85k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2243
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2244
0
        MATRIX_SIZE(g_access_mode_to_access));
2245
2246
0
    return CS_ERR_MODE;
2247
0
  }
2248
2249
1.85k
  return CS_ERR_OK;
2250
1.85k
}
2251
2252
#ifndef CAPSTONE_DIET
2253
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2254
          uint8_t *regs_read_count, cs_regs regs_write,
2255
          uint8_t *regs_write_count)
2256
0
{
2257
0
  if (insn->detail == NULL) {
2258
0
    *regs_read_count = 0;
2259
0
    *regs_write_count = 0;
2260
0
  } else {
2261
0
    *regs_read_count = insn->detail->regs_read_count;
2262
0
    *regs_write_count = insn->detail->regs_write_count;
2263
2264
0
    memcpy(regs_read, insn->detail->regs_read,
2265
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2266
0
    memcpy(regs_write, insn->detail->regs_write,
2267
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2268
0
  }
2269
0
}
2270
#endif
2271
2272
#endif