Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
11.0k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
11.0k
  unsigned id = MI->flat_insn->id;
59
11.0k
  unsigned reg = 0;
60
11.0k
  int64_t imm = 0;
61
11.0k
  uint8_t access = 0;
62
63
11.0k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
87
  case RISCV_INS_FLW:
81
355
  case RISCV_INS_FSW:
82
446
  case RISCV_INS_FLD:
83
556
  case RISCV_INS_FSD:
84
858
  case RISCV_INS_LB:
85
1.02k
  case RISCV_INS_LBU:
86
1.34k
  case RISCV_INS_LD:
87
1.43k
  case RISCV_INS_LH:
88
1.55k
  case RISCV_INS_LHU:
89
1.60k
  case RISCV_INS_LW:
90
1.67k
  case RISCV_INS_LWU:
91
1.78k
  case RISCV_INS_SB:
92
2.12k
  case RISCV_INS_SD:
93
2.73k
  case RISCV_INS_SH:
94
3.05k
  case RISCV_INS_SW: {
95
3.05k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
3.05k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
3.05k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
3.05k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
3.05k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
3.05k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
3.05k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
3.05k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
3.05k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
3.05k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
3.05k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
3.05k
    RISCV_dec_op_count(MI);
110
111
3.05k
    break;
112
2.73k
  }
113
10
  case RISCV_INS_LR_W:
114
45
  case RISCV_INS_LR_W_AQ:
115
111
  case RISCV_INS_LR_W_AQ_RL:
116
147
  case RISCV_INS_LR_W_RL:
117
184
  case RISCV_INS_LR_D:
118
232
  case RISCV_INS_LR_D_AQ:
119
673
  case RISCV_INS_LR_D_AQ_RL:
120
792
  case RISCV_INS_LR_D_RL: {
121
792
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
792
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
792
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
792
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
792
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
792
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
792
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
792
    break;
132
673
  }
133
34
  case RISCV_INS_SC_W:
134
100
  case RISCV_INS_SC_W_AQ:
135
153
  case RISCV_INS_SC_W_AQ_RL:
136
193
  case RISCV_INS_SC_W_RL:
137
266
  case RISCV_INS_SC_D:
138
367
  case RISCV_INS_SC_D_AQ:
139
496
  case RISCV_INS_SC_D_AQ_RL:
140
533
  case RISCV_INS_SC_D_RL:
141
574
  case RISCV_INS_AMOADD_D:
142
620
  case RISCV_INS_AMOADD_D_AQ:
143
1.12k
  case RISCV_INS_AMOADD_D_AQ_RL:
144
1.22k
  case RISCV_INS_AMOADD_D_RL:
145
1.27k
  case RISCV_INS_AMOADD_W:
146
1.30k
  case RISCV_INS_AMOADD_W_AQ:
147
1.39k
  case RISCV_INS_AMOADD_W_AQ_RL:
148
1.77k
  case RISCV_INS_AMOADD_W_RL:
149
1.97k
  case RISCV_INS_AMOAND_D:
150
2.01k
  case RISCV_INS_AMOAND_D_AQ:
151
2.02k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
2.43k
  case RISCV_INS_AMOAND_D_RL:
153
2.44k
  case RISCV_INS_AMOAND_W:
154
2.46k
  case RISCV_INS_AMOAND_W_AQ:
155
2.54k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
2.58k
  case RISCV_INS_AMOAND_W_RL:
157
2.61k
  case RISCV_INS_AMOMAXU_D:
158
2.66k
  case RISCV_INS_AMOMAXU_D_AQ:
159
2.70k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
2.72k
  case RISCV_INS_AMOMAXU_D_RL:
161
2.79k
  case RISCV_INS_AMOMAXU_W:
162
2.89k
  case RISCV_INS_AMOMAXU_W_AQ:
163
2.96k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
3.08k
  case RISCV_INS_AMOMAXU_W_RL:
165
3.12k
  case RISCV_INS_AMOMAX_D:
166
3.15k
  case RISCV_INS_AMOMAX_D_AQ:
167
3.19k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
3.26k
  case RISCV_INS_AMOMAX_D_RL:
169
3.34k
  case RISCV_INS_AMOMAX_W:
170
3.40k
  case RISCV_INS_AMOMAX_W_AQ:
171
3.47k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
3.59k
  case RISCV_INS_AMOMAX_W_RL:
173
3.71k
  case RISCV_INS_AMOMINU_D:
174
3.78k
  case RISCV_INS_AMOMINU_D_AQ:
175
3.93k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
4.02k
  case RISCV_INS_AMOMINU_D_RL:
177
4.79k
  case RISCV_INS_AMOMINU_W:
178
4.86k
  case RISCV_INS_AMOMINU_W_AQ:
179
4.93k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
5.00k
  case RISCV_INS_AMOMINU_W_RL:
181
5.28k
  case RISCV_INS_AMOMIN_D:
182
5.29k
  case RISCV_INS_AMOMIN_D_AQ:
183
5.39k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
5.43k
  case RISCV_INS_AMOMIN_D_RL:
185
5.47k
  case RISCV_INS_AMOMIN_W:
186
5.50k
  case RISCV_INS_AMOMIN_W_AQ:
187
5.58k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
5.65k
  case RISCV_INS_AMOMIN_W_RL:
189
5.67k
  case RISCV_INS_AMOOR_D:
190
5.71k
  case RISCV_INS_AMOOR_D_AQ:
191
5.72k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
5.99k
  case RISCV_INS_AMOOR_D_RL:
193
6.04k
  case RISCV_INS_AMOOR_W:
194
6.16k
  case RISCV_INS_AMOOR_W_AQ:
195
6.20k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
6.29k
  case RISCV_INS_AMOOR_W_RL:
197
6.31k
  case RISCV_INS_AMOSWAP_D:
198
6.36k
  case RISCV_INS_AMOSWAP_D_AQ:
199
6.47k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
6.53k
  case RISCV_INS_AMOSWAP_D_RL:
201
6.55k
  case RISCV_INS_AMOSWAP_W:
202
6.58k
  case RISCV_INS_AMOSWAP_W_AQ:
203
6.59k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
6.64k
  case RISCV_INS_AMOSWAP_W_RL:
205
6.78k
  case RISCV_INS_AMOXOR_D:
206
6.85k
  case RISCV_INS_AMOXOR_D_AQ:
207
6.94k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
7.05k
  case RISCV_INS_AMOXOR_D_RL:
209
7.08k
  case RISCV_INS_AMOXOR_W:
210
7.15k
  case RISCV_INS_AMOXOR_W_AQ:
211
7.18k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
7.22k
  case RISCV_INS_AMOXOR_W_RL: {
213
7.22k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
7.22k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
7.22k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
7.22k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
7.22k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
7.22k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
7.22k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
7.22k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
7.22k
    break;
225
7.18k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
7.18k
  }
230
11.0k
  }
231
11.0k
  return;
232
11.0k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
89.1k
{
238
89.1k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
89.1k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
66.8k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
89.1k
  if (MI->csh->detail_opt &&
252
89.1k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
11.0k
    fixDetailOfEffectiveAddr(MI);
254
255
89.1k
  return;
256
89.1k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
163k
{
260
163k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
163k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
189k
{
269
189k
  unsigned reg;
270
189k
  int64_t Imm = 0;
271
272
189k
  RISCV_add_cs_detail(MI, OpNo);
273
274
189k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
189k
  if (MCOperand_isReg(MO)) {
277
163k
    reg = MCOperand_getReg(MO);
278
163k
    printRegName(O, reg);
279
163k
  } else {
280
26.6k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
26.6k
        "Unknown operand kind in printOperand");
282
26.6k
    Imm = MCOperand_getImm(MO);
283
26.6k
    if (Imm >= 0) {
284
23.2k
      if (Imm > HEX_THRESHOLD)
285
14.1k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
9.04k
      else
287
9.04k
        SStream_concat(O, "%" PRIu64, Imm);
288
23.2k
    } else {
289
3.48k
      if (Imm < -HEX_THRESHOLD)
290
3.33k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
143
      else
292
143
        SStream_concat(O, "-%" PRIu64, -Imm);
293
3.48k
    }
294
26.6k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
189k
  return;
299
189k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
46.8k
{
303
46.8k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
96
  case 0x0000:
309
96
    return "ustatus";
310
282
  case 0x0004:
311
282
    return "uie";
312
45
  case 0x0005:
313
45
    return "utvec";
314
315
21
  case 0x0040:
316
21
    return "uscratch";
317
79
  case 0x0041:
318
79
    return "uepc";
319
494
  case 0x0042:
320
494
    return "ucause";
321
120
  case 0x0043:
322
120
    return "utval";
323
51
  case 0x0044:
324
51
    return "uip";
325
326
24
  case 0x0001:
327
24
    return "fflags";
328
657
  case 0x0002:
329
657
    return "frm";
330
207
  case 0x0003:
331
207
    return "fcsr";
332
333
335
  case 0x0c00:
334
335
    return "cycle";
335
554
  case 0x0c01:
336
554
    return "time";
337
464
  case 0x0c02:
338
464
    return "instret";
339
31
  case 0x0c03:
340
31
    return "hpmcounter3";
341
36
  case 0x0c04:
342
36
    return "hpmcounter4";
343
528
  case 0x0c05:
344
528
    return "hpmcounter5";
345
121
  case 0x0c06:
346
121
    return "hpmcounter6";
347
110
  case 0x0c07:
348
110
    return "hpmcounter7";
349
190
  case 0x0c08:
350
190
    return "hpmcounter8";
351
293
  case 0x0c09:
352
293
    return "hpmcounter9";
353
36
  case 0x0c0a:
354
36
    return "hpmcounter10";
355
26
  case 0x0c0b:
356
26
    return "hpmcounter11";
357
291
  case 0x0c0c:
358
291
    return "hpmcounter12";
359
265
  case 0x0c0d:
360
265
    return "hpmcounter13";
361
146
  case 0x0c0e:
362
146
    return "hpmcounter14";
363
105
  case 0x0c0f:
364
105
    return "hpmcounter15";
365
216
  case 0x0c10:
366
216
    return "hpmcounter16";
367
134
  case 0x0c11:
368
134
    return "hpmcounter17";
369
41
  case 0x0c12:
370
41
    return "hpmcounter18";
371
23
  case 0x0c13:
372
23
    return "hpmcounter19";
373
399
  case 0x0c14:
374
399
    return "hpmcounter20";
375
101
  case 0x0c15:
376
101
    return "hpmcounter21";
377
133
  case 0x0c16:
378
133
    return "hpmcounter22";
379
489
  case 0x0c17:
380
489
    return "hpmcounter23";
381
305
  case 0x0c18:
382
305
    return "hpmcounter24";
383
577
  case 0x0c19:
384
577
    return "hpmcounter25";
385
21
  case 0x0c1a:
386
21
    return "hpmcounter26";
387
537
  case 0x0c1b:
388
537
    return "hpmcounter27";
389
75
  case 0x0c1c:
390
75
    return "hpmcounter28";
391
68
  case 0x0c1d:
392
68
    return "hpmcounter29";
393
57
  case 0x0c1e:
394
57
    return "hpmcounter30";
395
82
  case 0x0c1f:
396
82
    return "hpmcounter31";
397
56
  case 0x0c80:
398
56
    return "cycleh";
399
49
  case 0x0c81:
400
49
    return "timeh";
401
747
  case 0x0c82:
402
747
    return "instreth";
403
81
  case 0x0c83:
404
81
    return "hpmcounter3h";
405
76
  case 0x0c84:
406
76
    return "hpmcounter4h";
407
156
  case 0x0c85:
408
156
    return "hpmcounter5h";
409
170
  case 0x0c86:
410
170
    return "hpmcounter6h";
411
1.14k
  case 0x0c87:
412
1.14k
    return "hpmcounter7h";
413
70
  case 0x0c88:
414
70
    return "hpmcounter8h";
415
100
  case 0x0c89:
416
100
    return "hpmcounter9h";
417
223
  case 0x0c8a:
418
223
    return "hpmcounter10h";
419
13
  case 0x0c8b:
420
13
    return "hpmcounter11h";
421
41
  case 0x0c8c:
422
41
    return "hpmcounter12h";
423
49
  case 0x0c8d:
424
49
    return "hpmcounter13h";
425
75
  case 0x0c8e:
426
75
    return "hpmcounter14h";
427
46
  case 0x0c8f:
428
46
    return "hpmcounter15h";
429
351
  case 0x0c90:
430
351
    return "hpmcounter16h";
431
111
  case 0x0c91:
432
111
    return "hpmcounter17h";
433
299
  case 0x0c92:
434
299
    return "hpmcounter18h";
435
155
  case 0x0c93:
436
155
    return "hpmcounter19h";
437
160
  case 0x0c94:
438
160
    return "hpmcounter20h";
439
232
  case 0x0c95:
440
232
    return "hpmcounter21h";
441
73
  case 0x0c96:
442
73
    return "hpmcounter22h";
443
83
  case 0x0c97:
444
83
    return "hpmcounter23h";
445
94
  case 0x0c98:
446
94
    return "hpmcounter24h";
447
67
  case 0x0c99:
448
67
    return "hpmcounter25h";
449
77
  case 0x0c9a:
450
77
    return "hpmcounter26h";
451
94
  case 0x0c9b:
452
94
    return "hpmcounter27h";
453
403
  case 0x0c9c:
454
403
    return "hpmcounter28h";
455
152
  case 0x0c9d:
456
152
    return "hpmcounter29h";
457
129
  case 0x0c9e:
458
129
    return "hpmcounter30h";
459
180
  case 0x0c9f:
460
180
    return "hpmcounter31h";
461
462
39
  case 0x0100:
463
39
    return "sstatus";
464
129
  case 0x0102:
465
129
    return "sedeleg";
466
1.00k
  case 0x0103:
467
1.00k
    return "sideleg";
468
157
  case 0x0104:
469
157
    return "sie";
470
653
  case 0x0105:
471
653
    return "stvec";
472
358
  case 0x0106:
473
358
    return "scounteren";
474
475
176
  case 0x0140:
476
176
    return "sscratch";
477
78
  case 0x0141:
478
78
    return "sepc";
479
103
  case 0x0142:
480
103
    return "scause";
481
149
  case 0x0143:
482
149
    return "stval";
483
394
  case 0x0144:
484
394
    return "sip";
485
486
72
  case 0x0180:
487
72
    return "satp";
488
489
34
  case 0x0f11:
490
34
    return "mvendorid";
491
85
  case 0x0f12:
492
85
    return "marchid";
493
71
  case 0x0f13:
494
71
    return "mimpid";
495
18
  case 0x0f14:
496
18
    return "mhartid";
497
498
43
  case 0x0300:
499
43
    return "mstatus";
500
120
  case 0x0301:
501
120
    return "misa";
502
287
  case 0x0302:
503
287
    return "medeleg";
504
102
  case 0x0303:
505
102
    return "mideleg";
506
294
  case 0x0304:
507
294
    return "mie";
508
331
  case 0x0305:
509
331
    return "mtvec";
510
105
  case 0x0306:
511
105
    return "mcounteren";
512
513
119
  case 0x0340:
514
119
    return "mscratch";
515
167
  case 0x0341:
516
167
    return "mepc";
517
108
  case 0x0342:
518
108
    return "mcause";
519
14
  case 0x0343:
520
14
    return "mtval";
521
67
  case 0x0344:
522
67
    return "mip";
523
524
34
  case 0x03a0:
525
34
    return "pmpcfg0";
526
92
  case 0x03a1:
527
92
    return "pmpcfg1";
528
344
  case 0x03a2:
529
344
    return "pmpcfg2";
530
428
  case 0x03a3:
531
428
    return "pmpcfg3";
532
631
  case 0x03b0:
533
631
    return "pmpaddr0";
534
215
  case 0x03b1:
535
215
    return "pmpaddr1";
536
790
  case 0x03b2:
537
790
    return "pmpaddr2";
538
313
  case 0x03b3:
539
313
    return "pmpaddr3";
540
36
  case 0x03b4:
541
36
    return "pmpaddr4";
542
73
  case 0x03b5:
543
73
    return "pmpaddr5";
544
67
  case 0x03b6:
545
67
    return "pmpaddr6";
546
28
  case 0x03b7:
547
28
    return "pmpaddr7";
548
11
  case 0x03b8:
549
11
    return "pmpaddr8";
550
145
  case 0x03b9:
551
145
    return "pmpaddr9";
552
18
  case 0x03ba:
553
18
    return "pmpaddr10";
554
81
  case 0x03bb:
555
81
    return "pmpaddr11";
556
68
  case 0x03bc:
557
68
    return "pmpaddr12";
558
68
  case 0x03bd:
559
68
    return "pmpaddr13";
560
465
  case 0x03be:
561
465
    return "pmpaddr14";
562
125
  case 0x03bf:
563
125
    return "pmpaddr15";
564
565
41
  case 0x0b00:
566
41
    return "mcycle";
567
72
  case 0x0b02:
568
72
    return "minstret";
569
20
  case 0x0b03:
570
20
    return "mhpmcounter3";
571
74
  case 0x0b04:
572
74
    return "mhpmcounter4";
573
391
  case 0x0b05:
574
391
    return "mhpmcounter5";
575
413
  case 0x0b06:
576
413
    return "mhpmcounter6";
577
58
  case 0x0b07:
578
58
    return "mhpmcounter7";
579
89
  case 0x0b08:
580
89
    return "mhpmcounter8";
581
37
  case 0x0b09:
582
37
    return "mhpmcounter9";
583
26
  case 0x0b0a:
584
26
    return "mhpmcounter10";
585
35
  case 0x0b0b:
586
35
    return "mhpmcounter11";
587
165
  case 0x0b0c:
588
165
    return "mhpmcounter12";
589
68
  case 0x0b0d:
590
68
    return "mhpmcounter13";
591
207
  case 0x0b0e:
592
207
    return "mhpmcounter14";
593
43
  case 0x0b0f:
594
43
    return "mhpmcounter15";
595
69
  case 0x0b10:
596
69
    return "mhpmcounter16";
597
81
  case 0x0b11:
598
81
    return "mhpmcounter17";
599
38
  case 0x0b12:
600
38
    return "mhpmcounter18";
601
70
  case 0x0b13:
602
70
    return "mhpmcounter19";
603
66
  case 0x0b14:
604
66
    return "mhpmcounter20";
605
69
  case 0x0b15:
606
69
    return "mhpmcounter21";
607
77
  case 0x0b16:
608
77
    return "mhpmcounter22";
609
54
  case 0x0b17:
610
54
    return "mhpmcounter23";
611
35
  case 0x0b18:
612
35
    return "mhpmcounter24";
613
62
  case 0x0b19:
614
62
    return "mhpmcounter25";
615
13
  case 0x0b1a:
616
13
    return "mhpmcounter26";
617
58
  case 0x0b1b:
618
58
    return "mhpmcounter27";
619
107
  case 0x0b1c:
620
107
    return "mhpmcounter28";
621
39
  case 0x0b1d:
622
39
    return "mhpmcounter29";
623
67
  case 0x0b1e:
624
67
    return "mhpmcounter30";
625
35
  case 0x0b1f:
626
35
    return "mhpmcounter31";
627
221
  case 0x0b80:
628
221
    return "mcycleh";
629
395
  case 0x0b82:
630
395
    return "minstreth";
631
73
  case 0x0b83:
632
73
    return "mhpmcounter3h";
633
57
  case 0x0b84:
634
57
    return "mhpmcounter4h";
635
37
  case 0x0b85:
636
37
    return "mhpmcounter5h";
637
67
  case 0x0b86:
638
67
    return "mhpmcounter6h";
639
79
  case 0x0b87:
640
79
    return "mhpmcounter7h";
641
18
  case 0x0b88:
642
18
    return "mhpmcounter8h";
643
35
  case 0x0b89:
644
35
    return "mhpmcounter9h";
645
19
  case 0x0b8a:
646
19
    return "mhpmcounter10h";
647
1.67k
  case 0x0b8b:
648
1.67k
    return "mhpmcounter11h";
649
48
  case 0x0b8c:
650
48
    return "mhpmcounter12h";
651
34
  case 0x0b8d:
652
34
    return "mhpmcounter13h";
653
36
  case 0x0b8e:
654
36
    return "mhpmcounter14h";
655
74
  case 0x0b8f:
656
74
    return "mhpmcounter15h";
657
584
  case 0x0b90:
658
584
    return "mhpmcounter16h";
659
46
  case 0x0b91:
660
46
    return "mhpmcounter17h";
661
40
  case 0x0b92:
662
40
    return "mhpmcounter18h";
663
162
  case 0x0b93:
664
162
    return "mhpmcounter19h";
665
43
  case 0x0b94:
666
43
    return "mhpmcounter20h";
667
13
  case 0x0b95:
668
13
    return "mhpmcounter21h";
669
25
  case 0x0b96:
670
25
    return "mhpmcounter22h";
671
24
  case 0x0b97:
672
24
    return "mhpmcounter23h";
673
392
  case 0x0b98:
674
392
    return "mhpmcounter24h";
675
767
  case 0x0b99:
676
767
    return "mhpmcounter25h";
677
141
  case 0x0b9a:
678
141
    return "mhpmcounter26h";
679
182
  case 0x0b9b:
680
182
    return "mhpmcounter27h";
681
55
  case 0x0b9c:
682
55
    return "mhpmcounter28h";
683
624
  case 0x0b9d:
684
624
    return "mhpmcounter29h";
685
80
  case 0x0b9e:
686
80
    return "mhpmcounter30h";
687
19
  case 0x0b9f:
688
19
    return "mhpmcounter31h";
689
690
41
  case 0x0323:
691
41
    return "mhpmevent3";
692
75
  case 0x0324:
693
75
    return "mhpmevent4";
694
194
  case 0x0325:
695
194
    return "mhpmevent5";
696
38
  case 0x0326:
697
38
    return "mhpmevent6";
698
140
  case 0x0327:
699
140
    return "mhpmevent7";
700
688
  case 0x0328:
701
688
    return "mhpmevent8";
702
67
  case 0x0329:
703
67
    return "mhpmevent9";
704
68
  case 0x032a:
705
68
    return "mhpmevent10";
706
130
  case 0x032b:
707
130
    return "mhpmevent11";
708
55
  case 0x032c:
709
55
    return "mhpmevent12";
710
626
  case 0x032d:
711
626
    return "mhpmevent13";
712
335
  case 0x032e:
713
335
    return "mhpmevent14";
714
76
  case 0x032f:
715
76
    return "mhpmevent15";
716
157
  case 0x0330:
717
157
    return "mhpmevent16";
718
71
  case 0x0331:
719
71
    return "mhpmevent17";
720
125
  case 0x0332:
721
125
    return "mhpmevent18";
722
100
  case 0x0333:
723
100
    return "mhpmevent19";
724
483
  case 0x0334:
725
483
    return "mhpmevent20";
726
130
  case 0x0335:
727
130
    return "mhpmevent21";
728
212
  case 0x0336:
729
212
    return "mhpmevent22";
730
44
  case 0x0337:
731
44
    return "mhpmevent23";
732
40
  case 0x0338:
733
40
    return "mhpmevent24";
734
36
  case 0x0339:
735
36
    return "mhpmevent25";
736
49
  case 0x033a:
737
49
    return "mhpmevent26";
738
145
  case 0x033b:
739
145
    return "mhpmevent27";
740
238
  case 0x033c:
741
238
    return "mhpmevent28";
742
285
  case 0x033d:
743
285
    return "mhpmevent29";
744
188
  case 0x033e:
745
188
    return "mhpmevent30";
746
83
  case 0x033f:
747
83
    return "mhpmevent31";
748
749
136
  case 0x07a0:
750
136
    return "tselect";
751
46
  case 0x07a1:
752
46
    return "tdata1";
753
11
  case 0x07a2:
754
11
    return "tdata2";
755
67
  case 0x07a3:
756
67
    return "tdata3";
757
758
53
  case 0x07b0:
759
53
    return "dcsr";
760
35
  case 0x07b1:
761
35
    return "dpc";
762
10
  case 0x07b2:
763
10
    return "dscratch";
764
46.8k
  }
765
8.88k
  return NULL;
766
46.8k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
46.8k
{
772
46.8k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
46.8k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
46.8k
  if (Name) {
776
37.9k
    SStream_concat0(O, Name);
777
37.9k
  } else {
778
8.88k
    SStream_concat(O, "%u", Imm);
779
8.88k
  }
780
46.8k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
1.74k
{
784
1.74k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
1.74k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
893
    SStream_concat0(O, "i");
789
1.74k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
472
    SStream_concat0(O, "o");
791
1.74k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
890
    SStream_concat0(O, "r");
793
1.74k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
829
    SStream_concat0(O, "w");
795
1.74k
  if (FenceArg == 0)
796
431
    SStream_concat0(O, "unknown");
797
1.74k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
9.47k
{
801
9.47k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
9.47k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
9.47k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
9.47k
}
810
811
#endif // CAPSTONE_HAS_RISCV