Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
76.1k
{
67
76.1k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
76.1k
  MI->csh->doing_mem = status;
71
76.1k
  if (!status)
72
    // done, create the next operand slot
73
38.0k
    MI->flat_insn->detail->x86.op_count++;
74
76.1k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
6.87k
{
78
6.87k
  switch (MI->csh->mode) {
79
2.55k
  case CS_MODE_16:
80
2.55k
    switch (MI->flat_insn->id) {
81
638
    default:
82
638
      MI->x86opsize = 2;
83
638
      break;
84
309
    case X86_INS_LJMP:
85
817
    case X86_INS_LCALL:
86
817
      MI->x86opsize = 4;
87
817
      break;
88
237
    case X86_INS_SGDT:
89
461
    case X86_INS_SIDT:
90
786
    case X86_INS_LGDT:
91
1.09k
    case X86_INS_LIDT:
92
1.09k
      MI->x86opsize = 6;
93
1.09k
      break;
94
2.55k
    }
95
2.55k
    break;
96
2.55k
  case CS_MODE_32:
97
2.46k
    switch (MI->flat_insn->id) {
98
430
    default:
99
430
      MI->x86opsize = 4;
100
430
      break;
101
195
    case X86_INS_LJMP:
102
536
    case X86_INS_JMP:
103
608
    case X86_INS_LCALL:
104
1.25k
    case X86_INS_SGDT:
105
1.49k
    case X86_INS_SIDT:
106
1.74k
    case X86_INS_LGDT:
107
2.03k
    case X86_INS_LIDT:
108
2.03k
      MI->x86opsize = 6;
109
2.03k
      break;
110
2.46k
    }
111
2.46k
    break;
112
2.46k
  case CS_MODE_64:
113
1.86k
    switch (MI->flat_insn->id) {
114
478
    default:
115
478
      MI->x86opsize = 8;
116
478
      break;
117
313
    case X86_INS_LJMP:
118
410
    case X86_INS_LCALL:
119
656
    case X86_INS_SGDT:
120
905
    case X86_INS_SIDT:
121
1.11k
    case X86_INS_LGDT:
122
1.38k
    case X86_INS_LIDT:
123
1.38k
      MI->x86opsize = 10;
124
1.38k
      break;
125
1.86k
    }
126
1.86k
    break;
127
1.86k
  default: // never reach
128
0
    break;
129
6.87k
  }
130
131
6.87k
  printMemReference(MI, OpNo, O);
132
6.87k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
60.6k
{
136
60.6k
  MI->x86opsize = 1;
137
60.6k
  printMemReference(MI, OpNo, O);
138
60.6k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
22.8k
{
142
22.8k
  MI->x86opsize = 2;
143
144
22.8k
  printMemReference(MI, OpNo, O);
145
22.8k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
27.9k
{
149
27.9k
  MI->x86opsize = 4;
150
151
27.9k
  printMemReference(MI, OpNo, O);
152
27.9k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
12.2k
{
156
12.2k
  MI->x86opsize = 8;
157
12.2k
  printMemReference(MI, OpNo, O);
158
12.2k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
4.35k
{
162
4.35k
  MI->x86opsize = 16;
163
4.35k
  printMemReference(MI, OpNo, O);
164
4.35k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
2.40k
{
168
2.40k
  MI->x86opsize = 64;
169
2.40k
  printMemReference(MI, OpNo, O);
170
2.40k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
2.69k
{
175
2.69k
  MI->x86opsize = 32;
176
2.69k
  printMemReference(MI, OpNo, O);
177
2.69k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
4.15k
{
181
4.15k
  switch (MCInst_getOpcode(MI)) {
182
3.20k
  default:
183
3.20k
    MI->x86opsize = 4;
184
3.20k
    break;
185
217
  case X86_FSTENVm:
186
943
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
943
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
255
    case CS_MODE_16:
192
255
      MI->x86opsize = 14;
193
255
      break;
194
224
    case CS_MODE_32:
195
688
    case CS_MODE_64:
196
688
      MI->x86opsize = 28;
197
688
      break;
198
943
    }
199
943
    break;
200
4.15k
  }
201
202
4.15k
  printMemReference(MI, OpNo, O);
203
4.15k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
3.68k
{
207
3.68k
  MI->x86opsize = 8;
208
3.68k
  printMemReference(MI, OpNo, O);
209
3.68k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
300
{
213
300
  MI->x86opsize = 10;
214
300
  printMemReference(MI, OpNo, O);
215
300
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
2.72k
{
219
2.72k
  MI->x86opsize = 16;
220
2.72k
  printMemReference(MI, OpNo, O);
221
2.72k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
3.20k
{
225
3.20k
  MI->x86opsize = 32;
226
3.20k
  printMemReference(MI, OpNo, O);
227
3.20k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.75k
{
231
1.75k
  MI->x86opsize = 64;
232
1.75k
  printMemReference(MI, OpNo, O);
233
1.75k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
217k
{
242
217k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
217k
  if (MCOperand_isReg(Op)) {
244
217k
    printRegName(O, MCOperand_getReg(Op));
245
217k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
217k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
908k
{
290
908k
  uint8_t count, i;
291
908k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
908k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
908k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.63M
  for (count = 0; arr[count]; count++)
301
1.72M
    ;
302
303
908k
  if (count == 0)
304
63.3k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
845k
  count--;
308
2.56M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.72M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.72M
       i++) {
311
1.72M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.48M
      access[i] = arr[count - i];
313
240k
    else
314
240k
      access[i] = 0;
315
1.72M
  }
316
845k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
17.9k
{
320
17.9k
  MCOperand *SegReg;
321
17.9k
  int reg;
322
323
17.9k
  if (MI->csh->detail_opt) {
324
17.9k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
17.9k
    MI->flat_insn->detail->x86
327
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
328
17.9k
      .type = X86_OP_MEM;
329
17.9k
    MI->flat_insn->detail->x86
330
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
331
17.9k
      .size = MI->x86opsize;
332
17.9k
    MI->flat_insn->detail->x86
333
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
334
17.9k
      .mem.segment = X86_REG_INVALID;
335
17.9k
    MI->flat_insn->detail->x86
336
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
337
17.9k
      .mem.base = X86_REG_INVALID;
338
17.9k
    MI->flat_insn->detail->x86
339
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
340
17.9k
      .mem.index = X86_REG_INVALID;
341
17.9k
    MI->flat_insn->detail->x86
342
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
343
17.9k
      .mem.scale = 1;
344
17.9k
    MI->flat_insn->detail->x86
345
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
346
17.9k
      .mem.disp = 0;
347
348
17.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
17.9k
            &MI->flat_insn->detail->x86.eflags);
350
17.9k
    MI->flat_insn->detail->x86
351
17.9k
      .operands[MI->flat_insn->detail->x86.op_count]
352
17.9k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
17.9k
  }
354
355
17.9k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
17.9k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
17.9k
  if (reg) {
359
480
    _printOperand(MI, Op + 1, O);
360
480
    SStream_concat0(O, ":");
361
362
480
    if (MI->csh->detail_opt) {
363
480
      MI->flat_insn->detail->x86
364
480
        .operands[MI->flat_insn->detail->x86.op_count]
365
480
        .mem.segment = X86_register_map(reg);
366
480
    }
367
480
  }
368
369
17.9k
  SStream_concat0(O, "(");
370
17.9k
  set_mem_access(MI, true);
371
372
17.9k
  printOperand(MI, Op, O);
373
374
17.9k
  SStream_concat0(O, ")");
375
17.9k
  set_mem_access(MI, false);
376
17.9k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
20.0k
{
380
20.0k
  if (MI->csh->detail_opt) {
381
20.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
20.0k
    MI->flat_insn->detail->x86
384
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
385
20.0k
      .type = X86_OP_MEM;
386
20.0k
    MI->flat_insn->detail->x86
387
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
388
20.0k
      .size = MI->x86opsize;
389
20.0k
    MI->flat_insn->detail->x86
390
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
391
20.0k
      .mem.segment = X86_REG_INVALID;
392
20.0k
    MI->flat_insn->detail->x86
393
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
394
20.0k
      .mem.base = X86_REG_INVALID;
395
20.0k
    MI->flat_insn->detail->x86
396
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
397
20.0k
      .mem.index = X86_REG_INVALID;
398
20.0k
    MI->flat_insn->detail->x86
399
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
400
20.0k
      .mem.scale = 1;
401
20.0k
    MI->flat_insn->detail->x86
402
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
403
20.0k
      .mem.disp = 0;
404
405
20.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
20.0k
            &MI->flat_insn->detail->x86.eflags);
407
20.0k
    MI->flat_insn->detail->x86
408
20.0k
      .operands[MI->flat_insn->detail->x86.op_count]
409
20.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
20.0k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
20.0k
  if (MI->csh->mode != CS_MODE_64) {
414
12.3k
    SStream_concat0(O, "%es:(");
415
12.3k
    if (MI->csh->detail_opt) {
416
12.3k
      MI->flat_insn->detail->x86
417
12.3k
        .operands[MI->flat_insn->detail->x86.op_count]
418
12.3k
        .mem.segment = X86_REG_ES;
419
12.3k
    }
420
12.3k
  } else
421
7.78k
    SStream_concat0(O, "(");
422
423
20.0k
  set_mem_access(MI, true);
424
425
20.0k
  printOperand(MI, Op, O);
426
427
20.0k
  SStream_concat0(O, ")");
428
20.0k
  set_mem_access(MI, false);
429
20.0k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
5.33k
{
433
5.33k
  MI->x86opsize = 1;
434
5.33k
  printSrcIdx(MI, OpNo, O);
435
5.33k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
5.76k
{
439
5.76k
  MI->x86opsize = 2;
440
5.76k
  printSrcIdx(MI, OpNo, O);
441
5.76k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
5.85k
{
445
5.85k
  MI->x86opsize = 4;
446
5.85k
  printSrcIdx(MI, OpNo, O);
447
5.85k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.02k
{
451
1.02k
  MI->x86opsize = 8;
452
1.02k
  printSrcIdx(MI, OpNo, O);
453
1.02k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
6.78k
{
457
6.78k
  MI->x86opsize = 1;
458
6.78k
  printDstIdx(MI, OpNo, O);
459
6.78k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
6.26k
{
463
6.26k
  MI->x86opsize = 2;
464
6.26k
  printDstIdx(MI, OpNo, O);
465
6.26k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
5.99k
{
469
5.99k
  MI->x86opsize = 4;
470
5.99k
  printDstIdx(MI, OpNo, O);
471
5.99k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.04k
{
475
1.04k
  MI->x86opsize = 8;
476
1.04k
  printDstIdx(MI, OpNo, O);
477
1.04k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
3.66k
{
481
3.66k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
3.66k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
3.66k
  int reg;
484
485
3.66k
  if (MI->csh->detail_opt) {
486
3.66k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
3.66k
    MI->flat_insn->detail->x86
489
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
490
3.66k
      .type = X86_OP_MEM;
491
3.66k
    MI->flat_insn->detail->x86
492
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
493
3.66k
      .size = MI->x86opsize;
494
3.66k
    MI->flat_insn->detail->x86
495
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
496
3.66k
      .mem.segment = X86_REG_INVALID;
497
3.66k
    MI->flat_insn->detail->x86
498
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
499
3.66k
      .mem.base = X86_REG_INVALID;
500
3.66k
    MI->flat_insn->detail->x86
501
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
502
3.66k
      .mem.index = X86_REG_INVALID;
503
3.66k
    MI->flat_insn->detail->x86
504
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
505
3.66k
      .mem.scale = 1;
506
3.66k
    MI->flat_insn->detail->x86
507
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
508
3.66k
      .mem.disp = 0;
509
510
3.66k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
3.66k
            &MI->flat_insn->detail->x86.eflags);
512
3.66k
    MI->flat_insn->detail->x86
513
3.66k
      .operands[MI->flat_insn->detail->x86.op_count]
514
3.66k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
3.66k
  }
516
517
  // If this has a segment register, print it.
518
3.66k
  reg = MCOperand_getReg(SegReg);
519
3.66k
  if (reg) {
520
486
    _printOperand(MI, Op + 1, O);
521
486
    SStream_concat0(O, ":");
522
523
486
    if (MI->csh->detail_opt) {
524
486
      MI->flat_insn->detail->x86
525
486
        .operands[MI->flat_insn->detail->x86.op_count]
526
486
        .mem.segment = X86_register_map(reg);
527
486
    }
528
486
  }
529
530
3.66k
  if (MCOperand_isImm(DispSpec)) {
531
3.66k
    int64_t imm = MCOperand_getImm(DispSpec);
532
3.66k
    if (MI->csh->detail_opt)
533
3.66k
      MI->flat_insn->detail->x86
534
3.66k
        .operands[MI->flat_insn->detail->x86.op_count]
535
3.66k
        .mem.disp = imm;
536
3.66k
    if (imm < 0) {
537
641
      SStream_concat(O, "0x%" PRIx64,
538
641
               arch_masks[MI->csh->mode] & imm);
539
3.02k
    } else {
540
3.02k
      if (imm > HEX_THRESHOLD)
541
2.79k
        SStream_concat(O, "0x%" PRIx64, imm);
542
234
      else
543
234
        SStream_concat(O, "%" PRIu64, imm);
544
3.02k
    }
545
3.66k
  }
546
547
3.66k
  if (MI->csh->detail_opt)
548
3.66k
    MI->flat_insn->detail->x86.op_count++;
549
3.66k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
22.3k
{
553
22.3k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
22.3k
  if (val > HEX_THRESHOLD)
556
20.1k
    SStream_concat(O, "$0x%x", val);
557
2.26k
  else
558
2.26k
    SStream_concat(O, "$%u", val);
559
560
22.3k
  if (MI->csh->detail_opt) {
561
22.3k
    MI->flat_insn->detail->x86
562
22.3k
      .operands[MI->flat_insn->detail->x86.op_count]
563
22.3k
      .type = X86_OP_IMM;
564
22.3k
    MI->flat_insn->detail->x86
565
22.3k
      .operands[MI->flat_insn->detail->x86.op_count]
566
22.3k
      .imm = val;
567
22.3k
    MI->flat_insn->detail->x86
568
22.3k
      .operands[MI->flat_insn->detail->x86.op_count]
569
22.3k
      .size = 1;
570
22.3k
    MI->flat_insn->detail->x86.op_count++;
571
22.3k
  }
572
22.3k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
2.32k
{
576
2.32k
  MI->x86opsize = 1;
577
2.32k
  printMemOffset(MI, OpNo, O);
578
2.32k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
525
{
582
525
  MI->x86opsize = 2;
583
525
  printMemOffset(MI, OpNo, O);
584
525
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
735
{
588
735
  MI->x86opsize = 4;
589
735
  printMemOffset(MI, OpNo, O);
590
735
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
82
{
594
82
  MI->x86opsize = 8;
595
82
  printMemOffset(MI, OpNo, O);
596
82
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
25.7k
{
604
25.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
25.7k
  if (MCOperand_isImm(Op)) {
606
25.7k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
25.7k
            MI->address;
608
609
    // truncate imm for non-64bit
610
25.7k
    if (MI->csh->mode != CS_MODE_64) {
611
15.8k
      imm = imm & 0xffffffff;
612
15.8k
    }
613
614
25.7k
    if (imm < 0) {
615
813
      SStream_concat(O, "0x%" PRIx64, imm);
616
24.9k
    } else {
617
24.9k
      if (imm > HEX_THRESHOLD)
618
24.8k
        SStream_concat(O, "0x%" PRIx64, imm);
619
12
      else
620
12
        SStream_concat(O, "%" PRIu64, imm);
621
24.9k
    }
622
25.7k
    if (MI->csh->detail_opt) {
623
25.7k
      MI->flat_insn->detail->x86
624
25.7k
        .operands[MI->flat_insn->detail->x86.op_count]
625
25.7k
        .type = X86_OP_IMM;
626
25.7k
      MI->has_imm = true;
627
25.7k
      MI->flat_insn->detail->x86
628
25.7k
        .operands[MI->flat_insn->detail->x86.op_count]
629
25.7k
        .imm = imm;
630
25.7k
      MI->flat_insn->detail->x86.op_count++;
631
25.7k
    }
632
25.7k
  }
633
25.7k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
388k
{
637
388k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
388k
  if (MCOperand_isReg(Op)) {
639
346k
    unsigned int reg = MCOperand_getReg(Op);
640
346k
    printRegName(O, reg);
641
346k
    if (MI->csh->detail_opt) {
642
346k
      if (MI->csh->doing_mem) {
643
38.0k
        MI->flat_insn->detail->x86
644
38.0k
          .operands[MI->flat_insn->detail->x86
645
38.0k
                .op_count]
646
38.0k
          .mem.base = X86_register_map(reg);
647
307k
      } else {
648
307k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
307k
        MI->flat_insn->detail->x86
651
307k
          .operands[MI->flat_insn->detail->x86
652
307k
                .op_count]
653
307k
          .type = X86_OP_REG;
654
307k
        MI->flat_insn->detail->x86
655
307k
          .operands[MI->flat_insn->detail->x86
656
307k
                .op_count]
657
307k
          .reg = X86_register_map(reg);
658
307k
        MI->flat_insn->detail->x86
659
307k
          .operands[MI->flat_insn->detail->x86
660
307k
                .op_count]
661
307k
          .size =
662
307k
          MI->csh->regsize_map[X86_register_map(
663
307k
            reg)];
664
665
307k
        get_op_access(
666
307k
          MI->csh, MCInst_getOpcode(MI), access,
667
307k
          &MI->flat_insn->detail->x86.eflags);
668
307k
        MI->flat_insn->detail->x86
669
307k
          .operands[MI->flat_insn->detail->x86
670
307k
                .op_count]
671
307k
          .access =
672
307k
          access[MI->flat_insn->detail->x86
673
307k
                   .op_count];
674
675
307k
        MI->flat_insn->detail->x86.op_count++;
676
307k
      }
677
346k
    }
678
346k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
42.5k
    uint8_t encsize;
681
42.5k
    int64_t imm = MCOperand_getImm(Op);
682
42.5k
    uint8_t opsize =
683
42.5k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
42.5k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
20.8k
      imm = imm & 0xff;
687
20.8k
    }
688
689
42.5k
    switch (MI->flat_insn->id) {
690
20.2k
    default:
691
20.2k
      if (imm >= 0) {
692
18.3k
        if (imm > HEX_THRESHOLD)
693
16.4k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
1.95k
        else
695
1.95k
          SStream_concat(O, "$%" PRIu64, imm);
696
18.3k
      } else {
697
1.90k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
1.90k
        } else {
716
1.90k
          if (imm ==
717
1.90k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
1.90k
          else if (imm < -HEX_THRESHOLD)
722
1.67k
            SStream_concat(O,
723
1.67k
                     "$-0x%" PRIx64,
724
1.67k
                     -imm);
725
236
          else
726
236
            SStream_concat(O, "$-%" PRIu64,
727
236
                     -imm);
728
1.90k
        }
729
1.90k
      }
730
20.2k
      break;
731
732
20.2k
    case X86_INS_MOVABS:
733
7.37k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
      // Use unsigned comparison to handle values >= 2^63 correctly
736
7.37k
      if ((uint64_t)imm > HEX_THRESHOLD)
737
6.57k
        SStream_concat(O, "$0x%" PRIx64, imm);
738
804
      else
739
804
        SStream_concat(O, "$%" PRIu64, imm);
740
7.37k
      break;
741
742
0
    case X86_INS_IN:
743
0
    case X86_INS_OUT:
744
0
    case X86_INS_INT:
745
      // do not print number in negative form
746
0
      imm = imm & 0xff;
747
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
748
0
        SStream_concat(O, "$%u", imm);
749
0
      else {
750
0
        SStream_concat(O, "$0x%x", imm);
751
0
      }
752
0
      break;
753
754
1.01k
    case X86_INS_LCALL:
755
2.22k
    case X86_INS_LJMP:
756
2.22k
    case X86_INS_JMP:
757
      // always print address in positive form
758
2.22k
      if (OpNo == 1) { // selector is ptr16
759
1.11k
        imm = imm & 0xffff;
760
1.11k
        opsize = 2;
761
1.11k
      } else
762
1.11k
        opsize = 4;
763
2.22k
      SStream_concat(O, "$0x%" PRIx64, imm);
764
2.22k
      break;
765
766
2.85k
    case X86_INS_AND:
767
5.60k
    case X86_INS_OR:
768
8.21k
    case X86_INS_XOR:
769
      // do not print number in negative form
770
8.21k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
771
763
        SStream_concat(O, "$%u", imm);
772
7.45k
      else {
773
7.45k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
774
7.45k
              imm;
775
7.45k
        SStream_concat(O, "$0x%" PRIx64, imm);
776
7.45k
      }
777
8.21k
      break;
778
779
3.58k
    case X86_INS_RET:
780
4.43k
    case X86_INS_RETF:
781
      // RET imm16
782
4.43k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
783
275
        SStream_concat(O, "$%u", imm);
784
4.16k
      else {
785
4.16k
        imm = 0xffff & imm;
786
4.16k
        SStream_concat(O, "$0x%x", imm);
787
4.16k
      }
788
4.43k
      break;
789
42.5k
    }
790
791
42.5k
    if (MI->csh->detail_opt) {
792
42.5k
      if (MI->csh->doing_mem) {
793
0
        MI->flat_insn->detail->x86
794
0
          .operands[MI->flat_insn->detail->x86
795
0
                .op_count]
796
0
          .type = X86_OP_MEM;
797
0
        MI->flat_insn->detail->x86
798
0
          .operands[MI->flat_insn->detail->x86
799
0
                .op_count]
800
0
          .mem.disp = imm;
801
42.5k
      } else {
802
42.5k
        MI->flat_insn->detail->x86
803
42.5k
          .operands[MI->flat_insn->detail->x86
804
42.5k
                .op_count]
805
42.5k
          .type = X86_OP_IMM;
806
42.5k
        MI->has_imm = true;
807
42.5k
        MI->flat_insn->detail->x86
808
42.5k
          .operands[MI->flat_insn->detail->x86
809
42.5k
                .op_count]
810
42.5k
          .imm = imm;
811
812
42.5k
        if (opsize > 0) {
813
35.8k
          MI->flat_insn->detail->x86
814
35.8k
            .operands[MI->flat_insn->detail
815
35.8k
                  ->x86.op_count]
816
35.8k
            .size = opsize;
817
35.8k
          MI->flat_insn->detail->x86.encoding
818
35.8k
            .imm_size = encsize;
819
35.8k
        } else if (MI->op1_size > 0)
820
0
          MI->flat_insn->detail->x86
821
0
            .operands[MI->flat_insn->detail
822
0
                  ->x86.op_count]
823
0
            .size = MI->op1_size;
824
6.71k
        else
825
6.71k
          MI->flat_insn->detail->x86
826
6.71k
            .operands[MI->flat_insn->detail
827
6.71k
                  ->x86.op_count]
828
6.71k
            .size = MI->imm_size;
829
830
42.5k
        MI->flat_insn->detail->x86.op_count++;
831
42.5k
      }
832
42.5k
    }
833
42.5k
  }
834
388k
}
835
836
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
837
159k
{
838
159k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
839
159k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
840
159k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
841
159k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
842
159k
  uint64_t ScaleVal;
843
159k
  int segreg;
844
159k
  int64_t DispVal = 1;
845
846
159k
  if (MI->csh->detail_opt) {
847
159k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
848
849
159k
    MI->flat_insn->detail->x86
850
159k
      .operands[MI->flat_insn->detail->x86.op_count]
851
159k
      .type = X86_OP_MEM;
852
159k
    MI->flat_insn->detail->x86
853
159k
      .operands[MI->flat_insn->detail->x86.op_count]
854
159k
      .size = MI->x86opsize;
855
159k
    MI->flat_insn->detail->x86
856
159k
      .operands[MI->flat_insn->detail->x86.op_count]
857
159k
      .mem.segment = X86_REG_INVALID;
858
159k
    MI->flat_insn->detail->x86
859
159k
      .operands[MI->flat_insn->detail->x86.op_count]
860
159k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
861
159k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
862
158k
      MI->flat_insn->detail->x86
863
158k
        .operands[MI->flat_insn->detail->x86.op_count]
864
158k
        .mem.index =
865
158k
        X86_register_map(MCOperand_getReg(IndexReg));
866
158k
    }
867
159k
    MI->flat_insn->detail->x86
868
159k
      .operands[MI->flat_insn->detail->x86.op_count]
869
159k
      .mem.scale = 1;
870
159k
    MI->flat_insn->detail->x86
871
159k
      .operands[MI->flat_insn->detail->x86.op_count]
872
159k
      .mem.disp = 0;
873
874
159k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
875
159k
            &MI->flat_insn->detail->x86.eflags);
876
159k
    MI->flat_insn->detail->x86
877
159k
      .operands[MI->flat_insn->detail->x86.op_count]
878
159k
      .access = access[MI->flat_insn->detail->x86.op_count];
879
159k
  }
880
881
  // If this has a segment register, print it.
882
159k
  segreg = MCOperand_getReg(SegReg);
883
159k
  if (segreg) {
884
5.37k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
885
5.37k
    SStream_concat0(O, ":");
886
887
5.37k
    if (MI->csh->detail_opt) {
888
5.37k
      MI->flat_insn->detail->x86
889
5.37k
        .operands[MI->flat_insn->detail->x86.op_count]
890
5.37k
        .mem.segment = X86_register_map(segreg);
891
5.37k
    }
892
5.37k
  }
893
894
159k
  if (MCOperand_isImm(DispSpec)) {
895
159k
    DispVal = MCOperand_getImm(DispSpec);
896
159k
    if (MI->csh->detail_opt)
897
159k
      MI->flat_insn->detail->x86
898
159k
        .operands[MI->flat_insn->detail->x86.op_count]
899
159k
        .mem.disp = DispVal;
900
159k
    if (DispVal) {
901
47.1k
      if (MCOperand_getReg(IndexReg) ||
902
44.3k
          MCOperand_getReg(BaseReg)) {
903
44.3k
        printInt64(O, DispVal);
904
44.3k
      } else {
905
        // only immediate as address of memory
906
2.80k
        if (DispVal < 0) {
907
751
          SStream_concat(
908
751
            O, "0x%" PRIx64,
909
751
            arch_masks[MI->csh->mode] &
910
751
              DispVal);
911
2.05k
        } else {
912
2.05k
          if (DispVal > HEX_THRESHOLD)
913
1.79k
            SStream_concat(O, "0x%" PRIx64,
914
1.79k
                     DispVal);
915
261
          else
916
261
            SStream_concat(O, "%" PRIu64,
917
261
                     DispVal);
918
2.05k
        }
919
2.80k
      }
920
47.1k
    }
921
159k
  }
922
923
159k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
924
156k
    SStream_concat0(O, "(");
925
926
156k
    if (MCOperand_getReg(BaseReg))
927
155k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
928
929
156k
    if (MCOperand_getReg(IndexReg) &&
930
56.2k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
931
55.3k
      SStream_concat0(O, ", ");
932
55.3k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
933
55.3k
      ScaleVal = MCOperand_getImm(
934
55.3k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
55.3k
      if (MI->csh->detail_opt)
936
55.3k
        MI->flat_insn->detail->x86
937
55.3k
          .operands[MI->flat_insn->detail->x86
938
55.3k
                .op_count]
939
55.3k
          .mem.scale = (int)ScaleVal;
940
55.3k
      if (ScaleVal != 1) {
941
6.17k
        SStream_concat(O, ", %u", ScaleVal);
942
6.17k
      }
943
55.3k
    }
944
945
156k
    SStream_concat0(O, ")");
946
156k
  } else {
947
3.14k
    if (!DispVal)
948
344
      SStream_concat0(O, "0");
949
3.14k
  }
950
951
159k
  if (MI->csh->detail_opt)
952
159k
    MI->flat_insn->detail->x86.op_count++;
953
159k
}
954
955
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
956
3.39k
{
957
3.39k
  switch (MI->Opcode) {
958
80
  default:
959
80
    break;
960
477
  case X86_LEA16r:
961
477
    MI->x86opsize = 2;
962
477
    break;
963
285
  case X86_LEA32r:
964
654
  case X86_LEA64_32r:
965
654
    MI->x86opsize = 4;
966
654
    break;
967
237
  case X86_LEA64r:
968
237
    MI->x86opsize = 8;
969
237
    break;
970
0
#ifndef CAPSTONE_X86_REDUCE
971
238
  case X86_BNDCL32rm:
972
461
  case X86_BNDCN32rm:
973
677
  case X86_BNDCU32rm:
974
926
  case X86_BNDSTXmr:
975
1.36k
  case X86_BNDLDXrm:
976
1.55k
  case X86_BNDCL64rm:
977
1.63k
  case X86_BNDCN64rm:
978
1.95k
  case X86_BNDCU64rm:
979
1.95k
    MI->x86opsize = 16;
980
1.95k
    break;
981
3.39k
#endif
982
3.39k
  }
983
984
3.39k
  printMemReference(MI, OpNo, O);
985
3.39k
}
986
987
#include "X86InstPrinter.h"
988
989
// Include the auto-generated portion of the assembly writer.
990
#ifdef CAPSTONE_X86_REDUCE
991
#include "X86GenAsmWriter_reduce.inc"
992
#else
993
#include "X86GenAsmWriter.inc"
994
#endif
995
996
#include "X86GenRegisterName.inc"
997
998
static void printRegName(SStream *OS, unsigned RegNo)
999
563k
{
1000
563k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1001
563k
}
1002
1003
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1004
399k
{
1005
399k
  x86_reg reg, reg2;
1006
399k
  enum cs_ac_type access1, access2;
1007
399k
  int i;
1008
1009
  // perhaps this instruction does not need printer
1010
399k
  if (MI->assembly[0]) {
1011
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1012
0
    return;
1013
0
  }
1014
1015
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1016
  // In Intel annotation it's always emitted as "call".
1017
  //
1018
  // TODO: Probably this hack should be redesigned via InstAlias in
1019
  // InstrInfo.td as soon as Requires clause is supported properly
1020
  // for InstAlias.
1021
399k
  if (MI->csh->mode == CS_MODE_64 &&
1022
158k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1023
0
    SStream_concat0(OS, "callq\t");
1024
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1025
0
    printPCRelImm(MI, 0, OS);
1026
0
    return;
1027
0
  }
1028
1029
399k
  X86_lockrep(MI, OS);
1030
399k
  printInstruction(MI, OS);
1031
1032
399k
  if (MI->has_imm) {
1033
    // if op_count > 1, then this operand's size is taken from the destination op
1034
66.3k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1035
34.5k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1036
34.0k
          MI->flat_insn->id != X86_INS_LJMP &&
1037
33.4k
          MI->flat_insn->id != X86_INS_JMP) {
1038
33.4k
        for (i = 0;
1039
101k
             i < MI->flat_insn->detail->x86.op_count;
1040
68.1k
             i++) {
1041
68.1k
          if (MI->flat_insn->detail->x86
1042
68.1k
                .operands[i]
1043
68.1k
                .type == X86_OP_IMM)
1044
34.2k
            MI->flat_insn->detail->x86
1045
34.2k
              .operands[i]
1046
34.2k
              .size =
1047
34.2k
              MI->flat_insn->detail
1048
34.2k
                ->x86
1049
34.2k
                .operands
1050
34.2k
                  [MI->flat_insn
1051
34.2k
                     ->detail
1052
34.2k
                     ->x86
1053
34.2k
                     .op_count -
1054
34.2k
                   1]
1055
34.2k
                .size;
1056
68.1k
        }
1057
33.4k
      }
1058
34.5k
    } else
1059
31.7k
      MI->flat_insn->detail->x86.operands[0].size =
1060
31.7k
        MI->imm_size;
1061
66.3k
  }
1062
1063
399k
  if (MI->csh->detail_opt) {
1064
399k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1065
1066
    // some instructions need to supply immediate 1 in the first op
1067
399k
    switch (MCInst_getOpcode(MI)) {
1068
370k
    default:
1069
370k
      break;
1070
370k
    case X86_SHL8r1:
1071
604
    case X86_SHL16r1:
1072
1.14k
    case X86_SHL32r1:
1073
1.49k
    case X86_SHL64r1:
1074
1.66k
    case X86_SAL8r1:
1075
1.91k
    case X86_SAL16r1:
1076
2.47k
    case X86_SAL32r1:
1077
3.35k
    case X86_SAL64r1:
1078
3.93k
    case X86_SHR8r1:
1079
4.48k
    case X86_SHR16r1:
1080
5.80k
    case X86_SHR32r1:
1081
7.11k
    case X86_SHR64r1:
1082
7.39k
    case X86_SAR8r1:
1083
7.72k
    case X86_SAR16r1:
1084
8.17k
    case X86_SAR32r1:
1085
8.51k
    case X86_SAR64r1:
1086
10.2k
    case X86_RCL8r1:
1087
11.1k
    case X86_RCL16r1:
1088
11.8k
    case X86_RCL32r1:
1089
12.6k
    case X86_RCL64r1:
1090
13.2k
    case X86_RCR8r1:
1091
13.5k
    case X86_RCR16r1:
1092
14.2k
    case X86_RCR32r1:
1093
14.5k
    case X86_RCR64r1:
1094
14.6k
    case X86_ROL8r1:
1095
14.9k
    case X86_ROL16r1:
1096
15.2k
    case X86_ROL32r1:
1097
15.4k
    case X86_ROL64r1:
1098
15.7k
    case X86_ROR8r1:
1099
16.0k
    case X86_ROR16r1:
1100
16.4k
    case X86_ROR32r1:
1101
16.5k
    case X86_ROR64r1:
1102
16.9k
    case X86_SHL8m1:
1103
17.5k
    case X86_SHL16m1:
1104
17.8k
    case X86_SHL32m1:
1105
18.2k
    case X86_SHL64m1:
1106
18.4k
    case X86_SAL8m1:
1107
18.7k
    case X86_SAL16m1:
1108
19.0k
    case X86_SAL32m1:
1109
19.3k
    case X86_SAL64m1:
1110
19.6k
    case X86_SHR8m1:
1111
20.2k
    case X86_SHR16m1:
1112
20.7k
    case X86_SHR32m1:
1113
21.2k
    case X86_SHR64m1:
1114
21.5k
    case X86_SAR8m1:
1115
21.8k
    case X86_SAR16m1:
1116
22.3k
    case X86_SAR32m1:
1117
22.6k
    case X86_SAR64m1:
1118
22.9k
    case X86_RCL8m1:
1119
23.2k
    case X86_RCL16m1:
1120
23.5k
    case X86_RCL32m1:
1121
23.8k
    case X86_RCL64m1:
1122
24.0k
    case X86_RCR8m1:
1123
24.4k
    case X86_RCR16m1:
1124
24.7k
    case X86_RCR32m1:
1125
25.1k
    case X86_RCR64m1:
1126
25.3k
    case X86_ROL8m1:
1127
25.8k
    case X86_ROL16m1:
1128
26.5k
    case X86_ROL32m1:
1129
27.5k
    case X86_ROL64m1:
1130
27.7k
    case X86_ROR8m1:
1131
28.0k
    case X86_ROR16m1:
1132
28.9k
    case X86_ROR32m1:
1133
29.3k
    case X86_ROR64m1:
1134
      // shift all the ops right to leave 1st slot for this new register op
1135
29.3k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1136
29.3k
        &(MI->flat_insn->detail->x86.operands[0]),
1137
29.3k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1138
29.3k
          (ARR_SIZE(MI->flat_insn->detail->x86
1139
29.3k
                .operands) -
1140
29.3k
           1));
1141
29.3k
      MI->flat_insn->detail->x86.operands[0].type =
1142
29.3k
        X86_OP_IMM;
1143
29.3k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1144
29.3k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1145
29.3k
      MI->flat_insn->detail->x86.op_count++;
1146
399k
    }
1147
1148
    // special instruction needs to supply register op
1149
    // first op can be embedded in the asm by llvm.
1150
    // so we have to add the missing register as the first operand
1151
1152
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1153
1154
399k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1155
399k
    if (reg) {
1156
      // shift all the ops right to leave 1st slot for this new register op
1157
26.6k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1158
26.6k
        &(MI->flat_insn->detail->x86.operands[0]),
1159
26.6k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1160
26.6k
          (ARR_SIZE(MI->flat_insn->detail->x86
1161
26.6k
                .operands) -
1162
26.6k
           1));
1163
26.6k
      MI->flat_insn->detail->x86.operands[0].type =
1164
26.6k
        X86_OP_REG;
1165
26.6k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1166
26.6k
      MI->flat_insn->detail->x86.operands[0].size =
1167
26.6k
        MI->csh->regsize_map[reg];
1168
26.6k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1169
1170
26.6k
      MI->flat_insn->detail->x86.op_count++;
1171
372k
    } else {
1172
372k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1173
372k
                &access1, &reg2, &access2)) {
1174
14.7k
        MI->flat_insn->detail->x86.operands[0].type =
1175
14.7k
          X86_OP_REG;
1176
14.7k
        MI->flat_insn->detail->x86.operands[0].reg =
1177
14.7k
          reg;
1178
14.7k
        MI->flat_insn->detail->x86.operands[0].size =
1179
14.7k
          MI->csh->regsize_map[reg];
1180
14.7k
        MI->flat_insn->detail->x86.operands[0].access =
1181
14.7k
          access1;
1182
14.7k
        MI->flat_insn->detail->x86.operands[1].type =
1183
14.7k
          X86_OP_REG;
1184
14.7k
        MI->flat_insn->detail->x86.operands[1].reg =
1185
14.7k
          reg2;
1186
14.7k
        MI->flat_insn->detail->x86.operands[1].size =
1187
14.7k
          MI->csh->regsize_map[reg2];
1188
14.7k
        MI->flat_insn->detail->x86.operands[1].access =
1189
14.7k
          access2;
1190
14.7k
        MI->flat_insn->detail->x86.op_count = 2;
1191
14.7k
      }
1192
372k
    }
1193
1194
399k
#ifndef CAPSTONE_DIET
1195
399k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1196
399k
            &MI->flat_insn->detail->x86.eflags);
1197
399k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1198
399k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1199
399k
#endif
1200
399k
  }
1201
399k
}
1202
1203
#endif