Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.35k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.75k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.68k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.68k
#define BIT_7(A)  ((A) & 0x00000080)
63
14.3k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
603
#define BIT_A(A)  ((A) & 0x00000400)
66
15.9k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
17.3k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
609
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
75.3k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
157k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.64k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
14.3k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.68k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.68k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
12.3k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
20.3k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
12.3k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
12.3k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.68k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.36k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.68k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.65k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
15.3k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
15.3k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
552k
{
149
552k
  const uint16_t v0 = info->code[addr + 0];
150
552k
  const uint16_t v1 = info->code[addr + 1];
151
552k
  return (v0 << 8) | v1;
152
552k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
241k
{
156
241k
  const uint32_t v0 = info->code[addr + 0];
157
241k
  const uint32_t v1 = info->code[addr + 1];
158
241k
  const uint32_t v2 = info->code[addr + 2];
159
241k
  const uint32_t v3 = info->code[addr + 3];
160
241k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
241k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
264
{
165
264
  const uint64_t v0 = info->code[addr + 0];
166
264
  const uint64_t v1 = info->code[addr + 1];
167
264
  const uint64_t v2 = info->code[addr + 2];
168
264
  const uint64_t v3 = info->code[addr + 3];
169
264
  const uint64_t v4 = info->code[addr + 4];
170
264
  const uint64_t v5 = info->code[addr + 5];
171
264
  const uint64_t v6 = info->code[addr + 6];
172
264
  const uint64_t v7 = info->code[addr + 7];
173
264
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
264
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
553k
{
178
553k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
553k
  if (info->code_len < addr + 2) {
180
1.00k
    return 0xaaaa;
181
1.00k
  }
182
552k
  return m68k_read_disassembler_16(info, addr);
183
553k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
244k
{
187
244k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
244k
  if (info->code_len < addr + 4) {
189
3.02k
    return 0xaaaaaaaa;
190
3.02k
  }
191
241k
  return m68k_read_disassembler_32(info, addr);
192
244k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
269
{
196
269
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
269
  if (info->code_len < addr + 8) {
198
5
    return 0xaaaaaaaaaaaaaaaaLL;
199
5
  }
200
264
  return m68k_read_disassembler_64(info, addr);
201
269
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
56.5k
  do {           \
269
56.5k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
17.6k
      d68000_invalid(info);   \
271
17.6k
      return;       \
272
17.6k
    }          \
273
56.5k
  } while (0)
274
275
14.0k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
539k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
244k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
269
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
14.0k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
306k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
11.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
269
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
13.3k
{
302
13.3k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
13.3k
}
304
305
static int make_int_16(int value)
306
4.88k
{
307
4.88k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.88k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
14.3k
{
312
14.3k
  uint32_t extension = read_imm_16(info);
313
314
14.3k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
14.3k
  if (EXT_FULL(extension)) {
317
5.68k
    uint32_t preindex;
318
5.68k
    uint32_t postindex;
319
320
5.68k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.68k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.68k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.68k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.68k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.26k
      if (is_pc) {
335
537
        op->mem.base_reg = M68K_REG_PC;
336
2.73k
      } else {
337
2.73k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.73k
      }
339
3.26k
    }
340
341
5.68k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.66k
      if (EXT_INDEX_AR(extension)) {
343
1.71k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
1.94k
      } else {
345
1.94k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
1.94k
      }
347
348
3.66k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.66k
      if (EXT_INDEX_SCALE(extension)) {
351
2.60k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.60k
      }
353
3.66k
    }
354
355
5.68k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.68k
    postindex = (extension & 7) > 4;
357
358
5.68k
    if (preindex) {
359
1.77k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.90k
    } else if (postindex) {
361
1.88k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.88k
    }
363
364
5.68k
    return;
365
5.68k
  }
366
367
8.64k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.64k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.64k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.13k
    if (is_pc) {
372
327
      op->mem.base_reg = M68K_REG_PC;
373
327
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
812
    } else {
375
812
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
812
    }
377
7.50k
  } else {
378
7.50k
    if (is_pc) {
379
690
      op->mem.base_reg = M68K_REG_PC;
380
690
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.81k
    } else {
382
6.81k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.81k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.81k
    }
385
386
7.50k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.50k
  }
388
389
8.64k
  if (EXT_INDEX_SCALE(extension)) {
390
5.41k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.41k
  }
392
8.64k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
149k
{
397
  // default to memory
398
399
149k
  op->type = M68K_OP_MEM;
400
401
149k
  switch (instruction & 0x3f) {
402
44.3k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
44.3k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
44.3k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
44.3k
      op->type = M68K_OP_REG;
407
44.3k
      break;
408
409
5.76k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
5.76k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
5.76k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
5.76k
      op->type = M68K_OP_REG;
414
5.76k
      break;
415
416
17.6k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
17.6k
      op->address_mode = M68K_AM_REGI_ADDR;
419
17.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
17.6k
      break;
421
422
18.6k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
18.6k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
18.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
18.6k
      break;
427
428
30.1k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
30.1k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
30.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
30.1k
      break;
433
434
11.3k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
11.3k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
11.3k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
11.3k
      op->mem.disp = (int16_t)read_imm_16(info);
439
11.3k
      break;
440
441
12.4k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
12.4k
      get_with_index_address_mode(info, op, instruction, size, false);
444
12.4k
      break;
445
446
1.53k
    case 0x38:
447
      /* absolute short address */
448
1.53k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
1.53k
      op->imm = read_imm_16(info);
450
1.53k
      break;
451
452
1.00k
    case 0x39:
453
      /* absolute long address */
454
1.00k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.00k
      op->imm = read_imm_32(info);
456
1.00k
      break;
457
458
1.32k
    case 0x3a:
459
      /* program counter with displacement */
460
1.32k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.32k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.32k
      break;
463
464
1.82k
    case 0x3b:
465
      /* program counter with index */
466
1.82k
      get_with_index_address_mode(info, op, instruction, size, true);
467
1.82k
      break;
468
469
2.75k
    case 0x3c:
470
2.75k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.75k
      op->type = M68K_OP_IMM;
472
473
2.75k
      if (size == 1)
474
329
        op->imm = read_imm_8(info) & 0xff;
475
2.42k
      else if (size == 2)
476
1.47k
        op->imm = read_imm_16(info) & 0xffff;
477
956
      else if (size == 4)
478
687
        op->imm = read_imm_32(info);
479
269
      else
480
269
        op->imm = read_imm_64(info);
481
482
2.75k
      break;
483
484
244
    default:
485
244
      break;
486
149k
  }
487
149k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
43.4k
{
491
43.4k
  info->groups[info->groups_count++] = (uint8_t)group;
492
43.4k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
222k
{
496
222k
  cs_m68k* ext;
497
498
222k
  MCInst_setOpcode(info->inst, opcode);
499
500
222k
  ext = &info->extension;
501
502
222k
  ext->op_count = (uint8_t)count;
503
222k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
222k
  ext->op_size.cpu_size = size;
505
506
222k
  return ext;
507
222k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
17.7k
{
511
17.7k
  cs_m68k_op* op0;
512
17.7k
  cs_m68k_op* op1;
513
17.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
17.7k
  op0 = &ext->operands[0];
516
17.7k
  op1 = &ext->operands[1];
517
518
17.7k
  if (isDreg) {
519
17.7k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
17.7k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
17.7k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
17.7k
  get_ea_mode_op(info, op1, info->ir, size);
527
17.7k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
17.7k
{
531
17.7k
  build_re_gen_1(info, true, opcode, size);
532
17.7k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
18.9k
{
536
18.9k
  cs_m68k_op* op0;
537
18.9k
  cs_m68k_op* op1;
538
18.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
18.9k
  op0 = &ext->operands[0];
541
18.9k
  op1 = &ext->operands[1];
542
543
18.9k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
18.9k
  if (isDreg) {
546
18.9k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
18.9k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
18.9k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
18.9k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.94k
{
556
3.94k
  cs_m68k_op* op0;
557
3.94k
  cs_m68k_op* op1;
558
3.94k
  cs_m68k_op* op2;
559
3.94k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.94k
  op0 = &ext->operands[0];
562
3.94k
  op1 = &ext->operands[1];
563
3.94k
  op2 = &ext->operands[2];
564
565
3.94k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.94k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.94k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.94k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.94k
  if (imm > 0) {
572
726
    ext->op_count = 3;
573
726
    op2->type = M68K_OP_IMM;
574
726
    op2->address_mode = M68K_AM_IMMEDIATE;
575
726
    op2->imm = imm;
576
726
  }
577
3.94k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
6.83k
{
581
6.83k
  cs_m68k_op* op0;
582
6.83k
  cs_m68k_op* op1;
583
6.83k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
6.83k
  op0 = &ext->operands[0];
586
6.83k
  op1 = &ext->operands[1];
587
588
6.83k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
6.83k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
6.83k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
6.83k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
6.83k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
18.6k
{
597
18.6k
  cs_m68k_op* op0;
598
18.6k
  cs_m68k_op* op1;
599
18.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
18.6k
  op0 = &ext->operands[0];
602
18.6k
  op1 = &ext->operands[1];
603
604
18.6k
  op0->type = M68K_OP_IMM;
605
18.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
18.6k
  op0->imm = imm;
607
608
18.6k
  get_ea_mode_op(info, op1, info->ir, size);
609
18.6k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
7.34k
{
613
7.34k
  cs_m68k_op* op0;
614
7.34k
  cs_m68k_op* op1;
615
7.34k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
7.34k
  op0 = &ext->operands[0];
618
7.34k
  op1 = &ext->operands[1];
619
620
7.34k
  op0->type = M68K_OP_IMM;
621
7.34k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
7.34k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
7.34k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
7.34k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
7.34k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
7.25k
{
630
7.25k
  cs_m68k_op* op0;
631
7.25k
  cs_m68k_op* op1;
632
7.25k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
7.25k
  op0 = &ext->operands[0];
635
7.25k
  op1 = &ext->operands[1];
636
637
7.25k
  op0->type = M68K_OP_IMM;
638
7.25k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
7.25k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
7.25k
  get_ea_mode_op(info, op1, info->ir, size);
642
7.25k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
5.86k
{
646
5.86k
  cs_m68k_op* op0;
647
5.86k
  cs_m68k_op* op1;
648
5.86k
  cs_m68k_op* op2;
649
5.86k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
5.86k
  op0 = &ext->operands[0];
652
5.86k
  op1 = &ext->operands[1];
653
5.86k
  op2 = &ext->operands[2];
654
655
5.86k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
5.86k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
5.86k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
5.86k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
5.86k
  if (imm > 0) {
662
2.06k
    ext->op_count = 3;
663
2.06k
    op2->type = M68K_OP_IMM;
664
2.06k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.06k
    op2->imm = imm;
666
2.06k
  }
667
5.86k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
13.0k
{
671
13.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
13.0k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
13.0k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
7.05k
{
677
7.05k
  cs_m68k_op* op0;
678
7.05k
  cs_m68k_op* op1;
679
7.05k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
7.05k
  op0 = &ext->operands[0];
682
7.05k
  op1 = &ext->operands[1];
683
684
7.05k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
7.05k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
7.05k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
7.05k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
22.7k
{
692
22.7k
  cs_m68k_op* op0;
693
22.7k
  cs_m68k_op* op1;
694
22.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
22.7k
  op0 = &ext->operands[0];
697
22.7k
  op1 = &ext->operands[1];
698
699
22.7k
  get_ea_mode_op(info, op0, info->ir, size);
700
22.7k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
22.7k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.07k
{
705
1.07k
  cs_m68k_op* op0;
706
1.07k
  cs_m68k_op* op1;
707
1.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.07k
  op0 = &ext->operands[0];
710
1.07k
  op1 = &ext->operands[1];
711
712
1.07k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.07k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.07k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.07k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.07k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
872
{
721
872
  cs_m68k_op* op0;
722
872
  cs_m68k_op* op1;
723
872
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
872
  op0 = &ext->operands[0];
726
872
  op1 = &ext->operands[1];
727
728
872
  op0->type = M68K_OP_IMM;
729
872
  op0->address_mode = M68K_AM_IMMEDIATE;
730
872
  op0->imm = imm;
731
732
872
  op1->address_mode = M68K_AM_NONE;
733
872
  op1->reg = reg;
734
872
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
15.9k
{
738
15.9k
  cs_m68k_op* op;
739
15.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
15.9k
  op = &ext->operands[0];
742
743
15.9k
  op->type = M68K_OP_BR_DISP;
744
15.9k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
15.9k
  op->br_disp.disp = displacement;
746
15.9k
  op->br_disp.disp_size = size;
747
748
15.9k
  set_insn_group(info, M68K_GRP_JUMP);
749
15.9k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
15.9k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.28k
{
754
2.28k
  cs_m68k_op* op;
755
2.28k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.28k
  op = &ext->operands[0];
758
759
2.28k
  op->type = M68K_OP_IMM;
760
2.28k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.28k
  op->imm = immediate;
762
763
2.28k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.28k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
11.6k
{
768
11.6k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
11.6k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
989
{
773
989
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
989
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
832
{
778
832
  cs_m68k_op* op0;
779
832
  cs_m68k_op* op1;
780
832
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
832
  op0 = &ext->operands[0];
783
832
  op1 = &ext->operands[1];
784
785
832
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
832
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
832
  op1->type = M68K_OP_BR_DISP;
789
832
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
832
  op1->br_disp.disp = displacement;
791
832
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
832
  set_insn_group(info, M68K_GRP_JUMP);
794
832
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
832
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
493
{
799
493
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
493
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
281
{
804
281
  cs_m68k_op* op0;
805
281
  cs_m68k_op* op1;
806
281
  cs_m68k_op* op2;
807
281
  uint32_t extension = read_imm_16(info);
808
281
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
281
  op0 = &ext->operands[0];
811
281
  op1 = &ext->operands[1];
812
281
  op2 = &ext->operands[2];
813
814
281
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
281
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
281
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
281
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
281
  get_ea_mode_op(info, op2, info->ir, size);
821
281
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.75k
{
825
1.75k
  uint8_t offset;
826
1.75k
  uint8_t width;
827
1.75k
  cs_m68k_op* op_ea;
828
1.75k
  cs_m68k_op* op1;
829
1.75k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.75k
  uint32_t extension = read_imm_16(info);
831
832
1.75k
  op_ea = &ext->operands[0];
833
1.75k
  op1 = &ext->operands[1];
834
835
1.75k
  if (BIT_B(extension))
836
730
    offset = (extension >> 6) & 7;
837
1.02k
  else
838
1.02k
    offset = (extension >> 6) & 31;
839
840
1.75k
  if (BIT_5(extension))
841
634
    width = extension & 7;
842
1.12k
  else
843
1.12k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.75k
  if (has_d_arg) {
846
1.09k
    ext->op_count = 2;
847
1.09k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.09k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.09k
  }
850
851
1.75k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.75k
  op_ea->mem.bitfield = 1;
854
1.75k
  op_ea->mem.width = width;
855
1.75k
  op_ea->mem.offset = offset;
856
1.75k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.10k
{
860
1.10k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.10k
  cs_m68k_op* op;
862
863
1.10k
  op = &ext->operands[0];
864
865
1.10k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.10k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.10k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.77k
{
871
1.77k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.77k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
13.4k
  for (v >>= 1; v; v >>= 1) {
875
11.6k
    r <<= 1;
876
11.6k
    r |= v & 1;
877
11.6k
    s--;
878
11.6k
  }
879
880
1.77k
  return r <<= s; // shift when v's highest bits are zero
881
1.77k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
754
{
885
754
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
754
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.21k
  for (v >>= 1; v; v >>= 1) {
889
2.46k
    r <<= 1;
890
2.46k
    r |= v & 1;
891
2.46k
    s--;
892
2.46k
  }
893
894
754
  return r <<= s; // shift when v's highest bits are zero
895
754
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.94k
{
900
2.94k
  cs_m68k_op* op0;
901
2.94k
  cs_m68k_op* op1;
902
2.94k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.94k
  op0 = &ext->operands[0];
905
2.94k
  op1 = &ext->operands[1];
906
907
2.94k
  op0->type = M68K_OP_REG_BITS;
908
2.94k
  op0->register_bits = read_imm_16(info);
909
910
2.94k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.94k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.77k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.94k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.43k
{
918
1.43k
  cs_m68k_op* op0;
919
1.43k
  cs_m68k_op* op1;
920
1.43k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.43k
  op0 = &ext->operands[0];
923
1.43k
  op1 = &ext->operands[1];
924
925
1.43k
  op1->type = M68K_OP_REG_BITS;
926
1.43k
  op1->register_bits = read_imm_16(info);
927
928
1.43k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.43k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
33.1k
{
933
33.1k
  cs_m68k_op* op;
934
33.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
33.1k
  MCInst_setOpcode(info->inst, opcode);
937
938
33.1k
  op = &ext->operands[0];
939
940
33.1k
  op->type = M68K_OP_IMM;
941
33.1k
  op->address_mode = M68K_AM_IMMEDIATE;
942
33.1k
  op->imm = data;
943
33.1k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
235
{
947
235
  build_imm(info, M68K_INS_ILLEGAL, data);
948
235
}
949
950
static void build_invalid(m68k_info *info, int data)
951
32.9k
{
952
32.9k
  build_imm(info, M68K_INS_INVALID, data);
953
32.9k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
785
{
957
785
  uint32_t word3;
958
785
  uint32_t extension;
959
785
  cs_m68k_op* op0;
960
785
  cs_m68k_op* op1;
961
785
  cs_m68k_op* op2;
962
785
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
785
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
785
  word3 = peek_imm_32(info) & 0xffff;
967
785
  if (!instruction_is_valid(info, word3))
968
176
    return;
969
970
609
  op0 = &ext->operands[0];
971
609
  op1 = &ext->operands[1];
972
609
  op2 = &ext->operands[2];
973
974
609
  extension = read_imm_32(info);
975
976
609
  op0->address_mode = M68K_AM_NONE;
977
609
  op0->type = M68K_OP_REG_PAIR;
978
609
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
609
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
609
  op1->address_mode = M68K_AM_NONE;
982
609
  op1->type = M68K_OP_REG_PAIR;
983
609
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
609
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
609
  reg_0 = (extension >> 28) & 7;
987
609
  reg_1 = (extension >> 12) & 7;
988
989
609
  op2->address_mode = M68K_AM_NONE;
990
609
  op2->type = M68K_OP_REG_PAIR;
991
609
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
609
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
609
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
499
{
997
499
  cs_m68k_op* op0;
998
499
  cs_m68k_op* op1;
999
499
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
499
  uint32_t extension = read_imm_16(info);
1002
1003
499
  if (BIT_B(extension))
1004
73
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
426
  else
1006
426
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
499
  op0 = &ext->operands[0];
1009
499
  op1 = &ext->operands[1];
1010
1011
499
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
499
  op1->address_mode = M68K_AM_NONE;
1014
499
  op1->type = M68K_OP_REG;
1015
499
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
499
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.16k
{
1020
1.16k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.16k
  int i;
1022
1023
3.49k
  for (i = 0; i < 2; ++i) {
1024
2.33k
    cs_m68k_op* op = &ext->operands[i];
1025
2.33k
    const int d = data[i];
1026
2.33k
    const int m = modes[i];
1027
1028
2.33k
    op->type = M68K_OP_MEM;
1029
1030
2.33k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.46k
      op->address_mode = m;
1032
1.46k
      op->reg = M68K_REG_A0 + d;
1033
1.46k
    } else {
1034
866
      op->address_mode = m;
1035
866
      op->imm = d;
1036
866
    }
1037
2.33k
  }
1038
1.16k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
602
{
1042
602
  cs_m68k_op* op0;
1043
602
  cs_m68k_op* op1;
1044
602
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
602
  op0 = &ext->operands[0];
1047
602
  op1 = &ext->operands[1];
1048
1049
602
  op0->address_mode = M68K_AM_NONE;
1050
602
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
602
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
602
  op1->type = M68K_OP_IMM;
1054
602
  op1->imm = disp;
1055
602
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
965
{
1059
965
  cs_m68k_op* op0;
1060
965
  cs_m68k_op* op1;
1061
965
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
965
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
228
    case 0:
1066
228
      d68000_invalid(info);
1067
228
      return;
1068
      // Line
1069
234
    case 1:
1070
234
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
234
      break;
1072
      // Page
1073
407
    case 2:
1074
407
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
407
      break;
1076
      // All
1077
96
    case 3:
1078
96
      ext->op_count = 1;
1079
96
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
96
      break;
1081
965
  }
1082
1083
737
  op0 = &ext->operands[0];
1084
737
  op1 = &ext->operands[1];
1085
1086
737
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
737
  op0->type = M68K_OP_IMM;
1088
737
  op0->imm = (info->ir >> 6) & 3;
1089
1090
737
  op1->type = M68K_OP_MEM;
1091
737
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
737
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
737
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
554
{
1097
554
  cs_m68k_op* op0;
1098
554
  cs_m68k_op* op1;
1099
554
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
554
  op0 = &ext->operands[0];
1102
554
  op1 = &ext->operands[1];
1103
1104
554
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
554
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
554
  op1->type = M68K_OP_MEM;
1108
554
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
554
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
554
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.81k
{
1114
1.81k
  cs_m68k_op* op0;
1115
1.81k
  cs_m68k_op* op1;
1116
1.81k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.81k
  op0 = &ext->operands[0];
1119
1.81k
  op1 = &ext->operands[1];
1120
1121
1.81k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.81k
  op0->type = M68K_OP_MEM;
1123
1.81k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.81k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.81k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.81k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
582
{
1131
582
  cs_m68k_op* op0;
1132
582
  cs_m68k_op* op1;
1133
582
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
582
  uint32_t extension = read_imm_16(info);
1135
1136
582
  op0 = &ext->operands[0];
1137
582
  op1 = &ext->operands[1];
1138
1139
582
  if (BIT_B(extension)) {
1140
204
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
204
    get_ea_mode_op(info, op1, info->ir, size);
1142
378
  } else {
1143
378
    get_ea_mode_op(info, op0, info->ir, size);
1144
378
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
378
  }
1146
582
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
18.9k
{
1150
18.9k
  build_er_gen_1(info, true, opcode, size);
1151
18.9k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
18.7k
{
1194
18.7k
  build_invalid(info, info->ir);
1195
18.7k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
235
{
1199
235
  build_illegal(info, info->ir);
1200
235
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
7.10k
{
1204
7.10k
  build_invalid(info, info->ir);
1205
7.10k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.05k
{
1209
7.05k
  build_invalid(info, info->ir);
1210
7.05k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
502
{
1214
502
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
502
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
532
{
1219
532
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
532
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
547
{
1224
547
  build_er_1(info, M68K_INS_ADD, 1);
1225
547
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
315
{
1229
315
  build_er_1(info, M68K_INS_ADD, 2);
1230
315
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
428
{
1234
428
  build_er_1(info, M68K_INS_ADD, 4);
1235
428
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
324
{
1239
324
  build_re_1(info, M68K_INS_ADD, 1);
1240
324
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
567
{
1244
567
  build_re_1(info, M68K_INS_ADD, 2);
1245
567
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
307
{
1249
307
  build_re_1(info, M68K_INS_ADD, 4);
1250
307
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.00k
{
1254
1.00k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.00k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
1.53k
{
1259
1.53k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
1.53k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
279
{
1264
279
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
279
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
359
{
1269
359
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
359
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
268
{
1274
268
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
268
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.07k
{
1279
1.07k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.07k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
1.96k
{
1284
1.96k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
1.96k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
563
{
1289
563
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
563
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
304
{
1294
304
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
304
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
219
{
1299
219
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
219
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
385
{
1304
385
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
385
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
385
{
1309
385
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
385
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
781
{
1314
781
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
781
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
205
{
1319
205
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
205
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
356
{
1324
356
  build_er_1(info, M68K_INS_AND, 1);
1325
356
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
410
{
1329
410
  build_er_1(info, M68K_INS_AND, 2);
1330
410
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
425
{
1334
425
  build_er_1(info, M68K_INS_AND, 4);
1335
425
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
288
{
1339
288
  build_re_1(info, M68K_INS_AND, 1);
1340
288
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
479
{
1344
479
  build_re_1(info, M68K_INS_AND, 2);
1345
479
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
252
{
1349
252
  build_re_1(info, M68K_INS_AND, 4);
1350
252
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
681
{
1354
681
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
681
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
332
{
1359
332
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
332
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
353
{
1364
353
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
353
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
199
{
1369
199
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
199
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
104
{
1374
104
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
104
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
629
{
1379
629
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
629
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
231
{
1384
231
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
231
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
335
{
1389
335
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
335
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
586
{
1394
586
  build_r(info, M68K_INS_ASR, 1);
1395
586
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
428
{
1399
428
  build_r(info, M68K_INS_ASR, 2);
1400
428
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
222
{
1404
222
  build_r(info, M68K_INS_ASR, 4);
1405
222
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.21k
{
1409
1.21k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.21k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
474
{
1414
474
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
474
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
255
{
1419
255
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
255
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
485
{
1424
485
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
485
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
304
{
1429
304
  build_r(info, M68K_INS_ASL, 1);
1430
304
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
357
{
1434
357
  build_r(info, M68K_INS_ASL, 2);
1435
357
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
271
{
1439
271
  build_r(info, M68K_INS_ASL, 4);
1440
271
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
501
{
1444
501
  build_ea(info, M68K_INS_ASL, 2);
1445
501
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
10.6k
{
1449
10.6k
  build_bcc(info, 1, make_int_8(info->ir));
1450
10.6k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
910
{
1454
910
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
910
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
262
{
1459
262
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
168
  build_bcc(info, 4, read_imm_32(info));
1461
168
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.58k
{
1465
1.58k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.58k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
231
{
1470
231
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
231
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
966
{
1475
966
  build_re_1(info, M68K_INS_BCLR, 1);
1476
966
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
71
{
1480
71
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
71
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
796
{
1485
796
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
303
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
303
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
278
{
1491
278
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
75
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
75
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
442
{
1498
442
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
242
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
242
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
789
{
1504
789
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
374
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
374
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
505
{
1510
505
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
283
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
283
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
299
{
1516
299
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
209
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
209
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
531
{
1522
531
  cs_m68k* ext = &info->extension;
1523
531
  cs_m68k_op temp;
1524
1525
531
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
226
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
226
  temp = ext->operands[0];
1531
226
  ext->operands[0] = ext->operands[1];
1532
226
  ext->operands[1] = temp;
1533
226
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
439
{
1537
439
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
220
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
220
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
128
{
1543
128
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
128
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.67k
{
1548
1.67k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.67k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
929
{
1553
929
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
929
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
152
{
1558
152
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
81
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
81
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.55k
{
1564
1.55k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.55k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
207
{
1569
207
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
207
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
1.06k
{
1574
1.06k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
1.06k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
297
{
1579
297
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
297
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
428
{
1584
428
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
203
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
203
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
2.26k
{
1590
2.26k
  build_re_1(info, M68K_INS_BTST, 4);
1591
2.26k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
104
{
1595
104
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
104
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
70
{
1600
70
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
325
{
1606
325
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
120
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
120
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
153
{
1612
153
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
73
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
73
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
158
{
1618
158
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
88
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
88
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
139
{
1624
139
  build_cas2(info, 2);
1625
139
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
646
{
1629
646
  build_cas2(info, 4);
1630
646
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
310
{
1634
310
  build_er_1(info, M68K_INS_CHK, 2);
1635
310
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.23k
{
1639
1.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
926
  build_er_1(info, M68K_INS_CHK, 4);
1641
926
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
578
{
1645
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
344
  build_chk2_cmp2(info, 1);
1647
344
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
144
{
1651
144
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
76
  build_chk2_cmp2(info, 2);
1653
76
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
145
{
1657
145
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
79
  build_chk2_cmp2(info, 4);
1659
79
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
717
{
1663
717
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
477
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
477
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
288
{
1669
288
  build_ea(info, M68K_INS_CLR, 1);
1670
288
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
578
{
1674
578
  build_ea(info, M68K_INS_CLR, 2);
1675
578
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
229
{
1679
229
  build_ea(info, M68K_INS_CLR, 4);
1680
229
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
517
{
1684
517
  build_er_1(info, M68K_INS_CMP, 1);
1685
517
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
517
{
1689
517
  build_er_1(info, M68K_INS_CMP, 2);
1690
517
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.96k
{
1694
1.96k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.96k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
301
{
1699
301
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
301
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
405
{
1704
405
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
405
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
283
{
1709
283
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
283
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
168
{
1714
168
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
92
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
92
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
421
{
1720
421
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
224
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
224
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
267
{
1726
267
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
267
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
277
{
1731
277
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
78
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
78
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
540
{
1737
540
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
220
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
220
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
264
{
1743
264
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
264
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
285
{
1748
285
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
69
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
69
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
135
{
1754
135
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
67
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
67
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
314
{
1760
314
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
314
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
653
{
1765
653
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
653
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
104
{
1770
104
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
104
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.14k
{
1775
3.14k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.14k
  op->type = M68K_OP_BR_DISP;
1777
3.14k
  op->br_disp.disp = displacement;
1778
3.14k
  op->br_disp.disp_size = size;
1779
3.14k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.23k
{
1783
2.23k
  cs_m68k_op* op0;
1784
2.23k
  cs_m68k* ext;
1785
2.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.52k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
199
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
199
    info->pc += 2;
1791
199
    return;
1792
199
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.32k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.32k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.32k
  op0 = &ext->operands[0];
1799
1800
1.32k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.32k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.32k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.32k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.97k
{
1808
1.97k
  cs_m68k* ext;
1809
1.97k
  cs_m68k_op* op0;
1810
1811
1.97k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.22k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.22k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.22k
  op0 = &ext->operands[0];
1818
1819
1.22k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.22k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.22k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.22k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
859
{
1827
859
  cs_m68k* ext;
1828
859
  cs_m68k_op* op0;
1829
859
  cs_m68k_op* op1;
1830
859
  uint32_t ext1, ext2;
1831
1832
859
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
596
  ext1 = read_imm_16(info);
1835
596
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
596
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
596
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
596
  op0 = &ext->operands[0];
1842
596
  op1 = &ext->operands[1];
1843
1844
596
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
596
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
596
  set_insn_group(info, M68K_GRP_JUMP);
1849
596
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
596
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.94k
{
1854
1.94k
  cs_m68k_op* special;
1855
1.94k
  cs_m68k_op* op_ea;
1856
1857
1.94k
  int regsel = (extension >> 10) & 0x7;
1858
1.94k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.94k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.94k
  special = &ext->operands[0];
1863
1.94k
  op_ea = &ext->operands[1];
1864
1865
1.94k
  if (!dir) {
1866
449
    cs_m68k_op* t = special;
1867
449
    special = op_ea;
1868
449
    op_ea = t;
1869
449
  }
1870
1871
1.94k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.94k
  if (regsel & 4)
1874
607
    special->reg = M68K_REG_FPCR;
1875
1.34k
  else if (regsel & 2)
1876
316
    special->reg = M68K_REG_FPSR;
1877
1.02k
  else if (regsel & 1)
1878
538
    special->reg = M68K_REG_FPIAR;
1879
1.94k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.01k
{
1883
2.01k
  cs_m68k_op* op_reglist;
1884
2.01k
  cs_m68k_op* op_ea;
1885
2.01k
  int dir = (extension >> 13) & 0x1;
1886
2.01k
  int mode = (extension >> 11) & 0x3;
1887
2.01k
  uint32_t reglist = extension & 0xff;
1888
2.01k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.01k
  op_reglist = &ext->operands[0];
1891
2.01k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.01k
  if (!dir) {
1896
507
    cs_m68k_op* t = op_reglist;
1897
507
    op_reglist = op_ea;
1898
507
    op_ea = t;
1899
507
  }
1900
1901
2.01k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.01k
  switch (mode) {
1904
314
    case 1 : // Dynamic list in dn register
1905
314
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
314
      break;
1907
1908
533
    case 0 :
1909
533
      op_reglist->address_mode = M68K_AM_NONE;
1910
533
      op_reglist->type = M68K_OP_REG_BITS;
1911
533
      op_reglist->register_bits = reglist << 16;
1912
533
      break;
1913
1914
754
    case 2 : // Static list
1915
754
      op_reglist->address_mode = M68K_AM_NONE;
1916
754
      op_reglist->type = M68K_OP_REG_BITS;
1917
754
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
754
      break;
1919
2.01k
  }
1920
2.01k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
14.6k
{
1924
14.6k
  cs_m68k *ext;
1925
14.6k
  cs_m68k_op* op0;
1926
14.6k
  cs_m68k_op* op1;
1927
14.6k
  bool supports_single_op;
1928
14.6k
  uint32_t next;
1929
14.6k
  int rm, src, dst, opmode;
1930
1931
1932
14.6k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
13.7k
  supports_single_op = true;
1935
1936
13.7k
  next = read_imm_16(info);
1937
1938
13.7k
  rm = (next >> 14) & 0x1;
1939
13.7k
  src = (next >> 10) & 0x7;
1940
13.7k
  dst = (next >> 7) & 0x7;
1941
13.7k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
13.7k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
196
    cs_m68k_op* op0;
1947
196
    cs_m68k_op* op1;
1948
196
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
196
    op0 = &ext->operands[0];
1951
196
    op1 = &ext->operands[1];
1952
1953
196
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
196
    op0->type = M68K_OP_IMM;
1955
196
    op0->imm = next & 0x3f;
1956
1957
196
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
196
    return;
1960
196
  }
1961
1962
  // deal with extended move stuff
1963
1964
13.5k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
449
    case 0x4: // FMOVEM ea, FPCR
1967
1.94k
    case 0x5: // FMOVEM FPCR, ea
1968
1.94k
      fmove_fpcr(info, next);
1969
1.94k
      return;
1970
1971
    // fmovem list
1972
507
    case 0x6:
1973
2.01k
    case 0x7:
1974
2.01k
      fmovem(info, next);
1975
2.01k
      return;
1976
13.5k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.61k
  if ((next >> 6) & 1)
1981
3.41k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.61k
  switch (opmode) {
1986
399
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
236
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
563
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
645
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
205
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
71
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
113
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
202
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
130
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
208
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
67
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
332
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
219
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
234
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
130
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
78
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
216
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
319
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
69
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
204
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
205
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
224
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
82
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
199
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
228
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
97
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
130
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
327
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
267
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
1.02k
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
229
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
100
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
308
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
298
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
214
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
253
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
116
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
682
    default:
2024
682
      break;
2025
9.61k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.61k
  if ((next >> 6) & 1) {
2032
3.41k
    if ((next >> 2) & 1)
2033
2.09k
      info->inst->Opcode += 2;
2034
1.31k
    else
2035
1.31k
      info->inst->Opcode += 1;
2036
3.41k
  }
2037
2038
9.61k
  ext = &info->extension;
2039
2040
9.61k
  ext->op_count = 2;
2041
9.61k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.61k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.61k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
123
    op0 = &ext->operands[1];
2047
123
    op1 = &ext->operands[0];
2048
9.49k
  } else {
2049
9.49k
    op0 = &ext->operands[0];
2050
9.49k
    op1 = &ext->operands[1];
2051
9.49k
  }
2052
2053
9.61k
  if (rm == 0 && supports_single_op && src == dst) {
2054
728
    ext->op_count = 1;
2055
728
    op0->reg = M68K_REG_FP0 + dst;
2056
728
    return;
2057
728
  }
2058
2059
8.89k
  if (rm == 1) {
2060
5.01k
    switch (src) {
2061
1.73k
      case 0x00 :
2062
1.73k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.73k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.73k
        break;
2065
2066
563
      case 0x06 :
2067
563
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
563
        get_ea_mode_op(info, op0, info->ir, 1);
2069
563
        break;
2070
2071
988
      case 0x04 :
2072
988
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
988
        get_ea_mode_op(info, op0, info->ir, 2);
2074
988
        break;
2075
2076
440
      case 0x01 :
2077
440
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
440
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
440
        get_ea_mode_op(info, op0, info->ir, 4);
2080
440
        op0->type = M68K_OP_FP_SINGLE;
2081
440
        break;
2082
2083
668
      case 0x05:
2084
668
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
668
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
668
        get_ea_mode_op(info, op0, info->ir, 8);
2087
668
        op0->type = M68K_OP_FP_DOUBLE;
2088
668
        break;
2089
2090
629
      default :
2091
629
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
629
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
629
        break;
2094
5.01k
    }
2095
5.01k
  } else {
2096
3.87k
    op0->reg = M68K_REG_FP0 + src;
2097
3.87k
  }
2098
2099
8.89k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.89k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
931
{
2104
931
  cs_m68k* ext;
2105
931
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
460
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
460
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
460
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.00k
{
2113
1.00k
  cs_m68k* ext;
2114
2115
1.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
637
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
637
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
637
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.05k
{
2123
1.05k
  cs_m68k* ext;
2124
2125
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
671
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
671
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
671
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
671
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
441
{
2136
441
  uint32_t extension1;
2137
441
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
210
  extension1 = read_imm_16(info);
2140
2141
210
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
210
  info->inst->Opcode += (extension1 & 0x2f);
2145
210
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
419
{
2149
419
  uint32_t extension1, extension2;
2150
419
  cs_m68k_op* op0;
2151
419
  cs_m68k* ext;
2152
2153
419
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
218
  extension1 = read_imm_16(info);
2156
218
  extension2 = read_imm_16(info);
2157
2158
218
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
218
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
218
  op0 = &ext->operands[0];
2164
2165
218
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
218
  op0->type = M68K_OP_IMM;
2167
218
  op0->imm = extension2;
2168
218
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
285
{
2172
285
  uint32_t extension1, extension2;
2173
285
  cs_m68k* ext;
2174
285
  cs_m68k_op* op0;
2175
2176
285
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
212
  extension1 = read_imm_16(info);
2179
212
  extension2 = read_imm_32(info);
2180
2181
212
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
212
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
212
  op0 = &ext->operands[0];
2187
2188
212
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
212
  op0->type = M68K_OP_IMM;
2190
212
  op0->imm = extension2;
2191
212
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
761
{
2195
761
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
488
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
488
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
339
{
2201
339
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
339
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
493
{
2206
493
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
493
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
885
{
2211
885
  build_er_1(info, M68K_INS_DIVS, 2);
2212
885
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
948
{
2216
948
  build_er_1(info, M68K_INS_DIVU, 2);
2217
948
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
587
{
2221
587
  uint32_t extension, insn_signed;
2222
587
  cs_m68k* ext;
2223
587
  cs_m68k_op* op0;
2224
587
  cs_m68k_op* op1;
2225
587
  uint32_t reg_0, reg_1;
2226
2227
587
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
520
  extension = read_imm_16(info);
2230
520
  insn_signed = 0;
2231
2232
520
  if (BIT_B((extension)))
2233
95
    insn_signed = 1;
2234
2235
520
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
520
  op0 = &ext->operands[0];
2238
520
  op1 = &ext->operands[1];
2239
2240
520
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
520
  reg_0 = extension & 7;
2243
520
  reg_1 = (extension >> 12) & 7;
2244
2245
520
  op1->address_mode = M68K_AM_NONE;
2246
520
  op1->type = M68K_OP_REG_PAIR;
2247
520
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
520
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
520
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
423
    op1->type = M68K_OP_REG;
2252
423
    op1->reg = M68K_REG_D0 + reg_1;
2253
423
  }
2254
520
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
467
{
2258
467
  build_re_1(info, M68K_INS_EOR, 1);
2259
467
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
446
{
2263
446
  build_re_1(info, M68K_INS_EOR, 2);
2264
446
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.74k
{
2268
1.74k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.74k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
409
{
2273
409
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
409
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
269
{
2278
269
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
269
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
283
{
2283
283
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
283
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
68
{
2288
68
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
68
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
74
{
2293
74
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
74
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
206
{
2298
206
  build_r(info, M68K_INS_EXG, 4);
2299
206
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
305
{
2303
305
  cs_m68k_op* op0;
2304
305
  cs_m68k_op* op1;
2305
305
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
305
  op0 = &ext->operands[0];
2308
305
  op1 = &ext->operands[1];
2309
2310
305
  op0->address_mode = M68K_AM_NONE;
2311
305
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
305
  op1->address_mode = M68K_AM_NONE;
2314
305
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
305
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
422
{
2319
422
  cs_m68k_op* op0;
2320
422
  cs_m68k_op* op1;
2321
422
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
422
  op0 = &ext->operands[0];
2324
422
  op1 = &ext->operands[1];
2325
2326
422
  op0->address_mode = M68K_AM_NONE;
2327
422
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
422
  op1->address_mode = M68K_AM_NONE;
2330
422
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
422
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
301
{
2335
301
  build_d(info, M68K_INS_EXT, 2);
2336
301
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
322
{
2340
322
  build_d(info, M68K_INS_EXT, 4);
2341
322
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
610
{
2345
610
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
273
  build_d(info, M68K_INS_EXTB, 4);
2347
273
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
285
{
2351
285
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
285
  set_insn_group(info, M68K_GRP_JUMP);
2353
285
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
285
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
220
{
2358
220
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
220
  set_insn_group(info, M68K_GRP_JUMP);
2360
220
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
220
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
435
{
2365
435
  build_ea_a(info, M68K_INS_LEA, 4);
2366
435
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
92
{
2370
92
  build_link(info, read_imm_16(info), 2);
2371
92
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
620
{
2375
620
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
510
  build_link(info, read_imm_32(info), 4);
2377
510
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
613
{
2381
613
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
613
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
149
{
2386
149
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
149
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
207
{
2391
207
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
207
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
290
{
2396
290
  build_r(info, M68K_INS_LSR, 1);
2397
290
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
415
{
2401
415
  build_r(info, M68K_INS_LSR, 2);
2402
415
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
247
{
2406
247
  build_r(info, M68K_INS_LSR, 4);
2407
247
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
364
{
2411
364
  build_ea(info, M68K_INS_LSR, 2);
2412
364
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
129
{
2416
129
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
129
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
427
{
2421
427
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
427
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
90
{
2426
90
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
90
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
77
{
2431
77
  build_r(info, M68K_INS_LSL, 1);
2432
77
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
351
{
2436
351
  build_r(info, M68K_INS_LSL, 2);
2437
351
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
207
{
2441
207
  build_r(info, M68K_INS_LSL, 4);
2442
207
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
376
{
2446
376
  build_ea(info, M68K_INS_LSL, 2);
2447
376
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.32k
{
2451
6.32k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.32k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
5.87k
{
2456
5.87k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
5.87k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
10.5k
{
2461
10.5k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
10.5k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
623
{
2466
623
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
623
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.05k
{
2471
1.05k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.05k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
236
{
2476
236
  cs_m68k_op* op0;
2477
236
  cs_m68k_op* op1;
2478
236
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
236
  op0 = &ext->operands[0];
2481
236
  op1 = &ext->operands[1];
2482
2483
236
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
236
  op1->address_mode = M68K_AM_NONE;
2486
236
  op1->reg = M68K_REG_CCR;
2487
236
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
430
{
2491
430
  cs_m68k_op* op0;
2492
430
  cs_m68k_op* op1;
2493
430
  cs_m68k* ext;
2494
2495
430
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
227
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
227
  op0 = &ext->operands[0];
2500
227
  op1 = &ext->operands[1];
2501
2502
227
  op0->address_mode = M68K_AM_NONE;
2503
227
  op0->reg = M68K_REG_CCR;
2504
2505
227
  get_ea_mode_op(info, op1, info->ir, 1);
2506
227
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
287
{
2510
287
  cs_m68k_op* op0;
2511
287
  cs_m68k_op* op1;
2512
287
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
287
  op0 = &ext->operands[0];
2515
287
  op1 = &ext->operands[1];
2516
2517
287
  op0->address_mode = M68K_AM_NONE;
2518
287
  op0->reg = M68K_REG_SR;
2519
2520
287
  get_ea_mode_op(info, op1, info->ir, 2);
2521
287
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
282
{
2525
282
  cs_m68k_op* op0;
2526
282
  cs_m68k_op* op1;
2527
282
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
282
  op0 = &ext->operands[0];
2530
282
  op1 = &ext->operands[1];
2531
2532
282
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
282
  op1->address_mode = M68K_AM_NONE;
2535
282
  op1->reg = M68K_REG_SR;
2536
282
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
201
{
2540
201
  cs_m68k_op* op0;
2541
201
  cs_m68k_op* op1;
2542
201
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
201
  op0 = &ext->operands[0];
2545
201
  op1 = &ext->operands[1];
2546
2547
201
  op0->address_mode = M68K_AM_NONE;
2548
201
  op0->reg = M68K_REG_USP;
2549
2550
201
  op1->address_mode = M68K_AM_NONE;
2551
201
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
201
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
224
{
2556
224
  cs_m68k_op* op0;
2557
224
  cs_m68k_op* op1;
2558
224
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
224
  op0 = &ext->operands[0];
2561
224
  op1 = &ext->operands[1];
2562
2563
224
  op0->address_mode = M68K_AM_NONE;
2564
224
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
224
  op1->address_mode = M68K_AM_NONE;
2567
224
  op1->reg = M68K_REG_USP;
2568
224
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.58k
{
2572
3.58k
  uint32_t extension;
2573
3.58k
  m68k_reg reg;
2574
3.58k
  cs_m68k* ext;
2575
3.58k
  cs_m68k_op* op0;
2576
3.58k
  cs_m68k_op* op1;
2577
2578
2579
3.58k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.35k
  extension = read_imm_16(info);
2582
3.35k
  reg = M68K_REG_INVALID;
2583
2584
3.35k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.35k
  op0 = &ext->operands[0];
2587
3.35k
  op1 = &ext->operands[1];
2588
2589
3.35k
  switch (extension & 0xfff) {
2590
103
    case 0x000: reg = M68K_REG_SFC; break;
2591
202
    case 0x001: reg = M68K_REG_DFC; break;
2592
307
    case 0x800: reg = M68K_REG_USP; break;
2593
68
    case 0x801: reg = M68K_REG_VBR; break;
2594
67
    case 0x002: reg = M68K_REG_CACR; break;
2595
83
    case 0x802: reg = M68K_REG_CAAR; break;
2596
540
    case 0x803: reg = M68K_REG_MSP; break;
2597
109
    case 0x804: reg = M68K_REG_ISP; break;
2598
68
    case 0x003: reg = M68K_REG_TC; break;
2599
73
    case 0x004: reg = M68K_REG_ITT0; break;
2600
253
    case 0x005: reg = M68K_REG_ITT1; break;
2601
68
    case 0x006: reg = M68K_REG_DTT0; break;
2602
136
    case 0x007: reg = M68K_REG_DTT1; break;
2603
86
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
346
    case 0x806: reg = M68K_REG_URP; break;
2605
107
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.35k
  }
2607
2608
3.35k
  if (BIT_0(info->ir)) {
2609
817
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
817
    op1->reg = reg;
2611
2.54k
  } else {
2612
2.54k
    op0->reg = reg;
2613
2.54k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.54k
  }
2615
3.35k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.15k
{
2619
1.15k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.15k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
620
{
2624
620
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
620
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
769
{
2629
769
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
769
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
662
{
2634
662
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
662
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
695
{
2639
695
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
695
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
477
{
2644
477
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
477
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
273
{
2649
273
  build_movep_re(info, 2);
2650
273
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
281
{
2654
281
  build_movep_re(info, 4);
2655
281
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.26k
{
2659
1.26k
  build_movep_er(info, 2);
2660
1.26k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
542
{
2664
542
  build_movep_er(info, 4);
2665
542
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
325
{
2669
325
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
241
  build_moves(info, 1);
2671
241
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
228
{
2675
  //uint32_t extension;
2676
228
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
144
  build_moves(info, 2);
2678
144
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
402
{
2682
402
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
197
  build_moves(info, 4);
2684
197
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
6.24k
{
2688
6.24k
  cs_m68k_op* op0;
2689
6.24k
  cs_m68k_op* op1;
2690
2691
6.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
6.24k
  op0 = &ext->operands[0];
2694
6.24k
  op1 = &ext->operands[1];
2695
2696
6.24k
  op0->type = M68K_OP_IMM;
2697
6.24k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
6.24k
  op0->imm = (info->ir & 0xff);
2699
2700
6.24k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
6.24k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
6.24k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
373
{
2706
373
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
373
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
373
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
299
  build_move16(info, data, modes);
2712
299
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
451
{
2716
451
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
451
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
451
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
240
  build_move16(info, data, modes);
2722
240
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
328
{
2726
328
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
328
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
328
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
103
  build_move16(info, data, modes);
2732
103
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
457
{
2736
457
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
457
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
457
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
207
  build_move16(info, data, modes);
2742
207
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
568
{
2746
568
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
568
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
568
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
316
  build_move16(info, data, modes);
2752
316
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.09k
{
2756
1.09k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.09k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.51k
{
2761
1.51k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.51k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
531
{
2766
531
  uint32_t extension, insn_signed;
2767
531
  cs_m68k* ext;
2768
531
  cs_m68k_op* op0;
2769
531
  cs_m68k_op* op1;
2770
531
  uint32_t reg_0, reg_1;
2771
2772
531
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
331
  extension = read_imm_16(info);
2775
331
  insn_signed = 0;
2776
2777
331
  if (BIT_B((extension)))
2778
91
    insn_signed = 1;
2779
2780
331
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
331
  op0 = &ext->operands[0];
2783
331
  op1 = &ext->operands[1];
2784
2785
331
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
331
  reg_0 = extension & 7;
2788
331
  reg_1 = (extension >> 12) & 7;
2789
2790
331
  op1->address_mode = M68K_AM_NONE;
2791
331
  op1->type = M68K_OP_REG_PAIR;
2792
331
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
331
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
331
  if (!BIT_A(extension)) {
2796
240
    op1->type = M68K_OP_REG;
2797
240
    op1->reg = M68K_REG_D0 + reg_1;
2798
240
  }
2799
331
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
270
{
2803
270
  build_ea(info, M68K_INS_NBCD, 1);
2804
270
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
214
{
2808
214
  build_ea(info, M68K_INS_NEG, 1);
2809
214
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
653
{
2813
653
  build_ea(info, M68K_INS_NEG, 2);
2814
653
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
260
{
2818
260
  build_ea(info, M68K_INS_NEG, 4);
2819
260
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
404
{
2823
404
  build_ea(info, M68K_INS_NEGX, 1);
2824
404
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
291
{
2828
291
  build_ea(info, M68K_INS_NEGX, 2);
2829
291
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
333
{
2833
333
  build_ea(info, M68K_INS_NEGX, 4);
2834
333
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
76
{
2838
76
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
76
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
475
{
2843
475
  build_ea(info, M68K_INS_NOT, 1);
2844
475
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
868
{
2848
868
  build_ea(info, M68K_INS_NOT, 2);
2849
868
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
279
{
2853
279
  build_ea(info, M68K_INS_NOT, 4);
2854
279
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
684
{
2858
684
  build_er_1(info, M68K_INS_OR, 1);
2859
684
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
479
{
2863
479
  build_er_1(info, M68K_INS_OR, 2);
2864
479
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
787
{
2868
787
  build_er_1(info, M68K_INS_OR, 4);
2869
787
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
487
{
2873
487
  build_re_1(info, M68K_INS_OR, 1);
2874
487
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
894
{
2878
894
  build_re_1(info, M68K_INS_OR, 2);
2879
894
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
862
{
2883
862
  build_re_1(info, M68K_INS_OR, 4);
2884
862
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
10.2k
{
2888
10.2k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
10.2k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
984
{
2893
984
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
984
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.00k
{
2898
1.00k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.00k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
199
{
2903
199
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
199
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
228
{
2908
228
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
228
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
793
{
2913
793
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
552
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
552
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.53k
{
2919
1.53k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
705
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
705
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
247
{
2925
247
  build_ea(info, M68K_INS_PEA, 4);
2926
247
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
334
{
2930
334
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
334
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
220
{
2935
220
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
220
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
248
{
2940
248
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
248
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
229
{
2945
229
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
229
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
304
{
2950
304
  build_r(info, M68K_INS_ROR, 1);
2951
304
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
230
{
2955
230
  build_r(info, M68K_INS_ROR, 2);
2956
230
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
260
{
2960
260
  build_r(info, M68K_INS_ROR, 4);
2961
260
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
301
{
2965
301
  build_ea(info, M68K_INS_ROR, 2);
2966
301
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
252
{
2970
252
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
252
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
265
{
2975
265
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
265
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
106
{
2980
106
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
106
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
236
{
2985
236
  build_r(info, M68K_INS_ROL, 1);
2986
236
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
260
{
2990
260
  build_r(info, M68K_INS_ROL, 2);
2991
260
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
284
{
2995
284
  build_r(info, M68K_INS_ROL, 4);
2996
284
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
231
{
3000
231
  build_ea(info, M68K_INS_ROL, 2);
3001
231
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
145
{
3005
145
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
145
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
218
{
3010
218
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
218
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
358
{
3015
358
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
358
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
233
{
3020
233
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
233
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
161
{
3025
161
  build_r(info, M68K_INS_ROXR, 2);
3026
161
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
246
{
3030
246
  build_r(info, M68K_INS_ROXR, 4);
3031
246
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
402
{
3035
402
  build_ea(info, M68K_INS_ROXR, 2);
3036
402
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
345
{
3040
345
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
345
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
452
{
3045
452
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
452
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
249
{
3050
249
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
249
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
393
{
3055
393
  build_r(info, M68K_INS_ROXL, 1);
3056
393
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
215
{
3060
215
  build_r(info, M68K_INS_ROXL, 2);
3061
215
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
287
{
3065
287
  build_r(info, M68K_INS_ROXL, 4);
3066
287
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
358
{
3070
358
  build_ea(info, M68K_INS_ROXL, 2);
3071
358
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
517
{
3075
517
  set_insn_group(info, M68K_GRP_RET);
3076
517
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
315
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
315
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
71
{
3082
71
  set_insn_group(info, M68K_GRP_IRET);
3083
71
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
71
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
91
{
3088
91
  cs_m68k* ext;
3089
91
  cs_m68k_op* op;
3090
3091
91
  set_insn_group(info, M68K_GRP_RET);
3092
3093
91
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
66
{
3112
66
  set_insn_group(info, M68K_GRP_RET);
3113
66
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
66
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
75
{
3118
75
  set_insn_group(info, M68K_GRP_RET);
3119
75
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
75
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
482
{
3124
482
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
482
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
501
{
3129
501
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
501
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.06k
{
3134
1.06k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.06k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.06k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
89
{
3140
89
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
89
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
2.65k
{
3145
2.65k
  build_er_1(info, M68K_INS_SUB, 1);
3146
2.65k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
520
{
3150
520
  build_er_1(info, M68K_INS_SUB, 2);
3151
520
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.65k
{
3155
2.65k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.65k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
481
{
3160
481
  build_re_1(info, M68K_INS_SUB, 1);
3161
481
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
564
{
3165
564
  build_re_1(info, M68K_INS_SUB, 2);
3166
564
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.20k
{
3170
3.20k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.20k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
678
{
3175
678
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
678
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.02k
{
3180
1.02k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.02k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
414
{
3185
414
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
414
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
236
{
3190
236
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
236
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
278
{
3195
278
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
278
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
578
{
3200
578
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
578
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.51k
{
3205
2.51k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.51k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
562
{
3210
562
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
562
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
425
{
3215
425
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
425
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
287
{
3220
287
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
287
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
277
{
3225
277
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
277
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
803
{
3230
803
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
803
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
403
{
3235
403
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
403
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
210
{
3240
210
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
210
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
208
{
3245
208
  build_d(info, M68K_INS_SWAP, 0);
3246
208
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
610
{
3250
610
  build_ea(info, M68K_INS_TAS, 1);
3251
610
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
590
{
3255
590
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
590
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
595
{
3260
595
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
372
  build_trap(info, 0, 0);
3262
3263
372
  info->extension.op_count = 0;
3264
372
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
656
{
3268
656
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
405
  build_trap(info, 2, read_imm_16(info));
3270
405
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
418
{
3274
418
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
212
  build_trap(info, 4, read_imm_32(info));
3276
212
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
251
{
3280
251
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
251
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
356
{
3285
356
  build_ea(info, M68K_INS_TST, 1);
3286
356
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
290
{
3290
290
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
87
  build_ea(info, M68K_INS_TST, 1);
3292
87
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
426
{
3296
426
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
229
  build_ea(info, M68K_INS_TST, 1);
3298
229
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
503
{
3302
503
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
236
  build_ea(info, M68K_INS_TST, 1);
3304
236
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
328
{
3308
328
  build_ea(info, M68K_INS_TST, 2);
3309
328
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
745
{
3313
745
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
390
  build_ea(info, M68K_INS_TST, 2);
3315
390
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
507
{
3319
507
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
287
  build_ea(info, M68K_INS_TST, 2);
3321
287
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
436
{
3325
436
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
227
  build_ea(info, M68K_INS_TST, 2);
3327
227
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
770
{
3331
770
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
210
  build_ea(info, M68K_INS_TST, 2);
3333
210
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
383
{
3337
383
  build_ea(info, M68K_INS_TST, 4);
3338
383
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
316
{
3342
316
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
245
  build_ea(info, M68K_INS_TST, 4);
3344
245
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
263
{
3348
263
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
66
  build_ea(info, M68K_INS_TST, 4);
3350
66
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
433
{
3354
433
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
200
  build_ea(info, M68K_INS_TST, 4);
3356
200
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
360
{
3360
360
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
98
  build_ea(info, M68K_INS_TST, 4);
3362
98
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
233
{
3366
233
  cs_m68k_op* op;
3367
233
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
233
  op = &ext->operands[0];
3370
3371
233
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
233
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
233
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
871
{
3377
871
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
512
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
512
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.71k
{
3383
1.71k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.34k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.34k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
233k
{
3392
233k
  const unsigned int instruction = info->ir;
3393
233k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
233k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
232k
    (i->instruction == d68000_invalid) ) {
3397
953
    d68000_invalid(info);
3398
953
    return 0;
3399
953
  }
3400
3401
232k
  return 1;
3402
233k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
304k
{
3406
304k
  uint8_t i;
3407
3408
460k
  for (i = 0; i < count; ++i) {
3409
160k
    if (regs[i] == (uint16_t)reg)
3410
4.55k
      return 1;
3411
160k
  }
3412
3413
299k
  return 0;
3414
304k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
324k
{
3418
324k
  if (reg == M68K_REG_INVALID)
3419
20.4k
    return;
3420
3421
304k
  if (write)
3422
180k
  {
3423
180k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.22k
      return;
3425
3426
178k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
178k
    info->regs_write_count++;
3428
178k
  }
3429
123k
  else
3430
123k
  {
3431
123k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.32k
      return;
3433
3434
121k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
121k
    info->regs_read_count++;
3436
121k
  }
3437
304k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
101k
{
3441
101k
  switch (op->address_mode) {
3442
1.16k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.16k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.16k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.16k
      break;
3446
3447
19.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
49.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
49.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
49.4k
      break;
3451
3452
17.4k
    case M68K_AM_REGI_ADDR:
3453
31.1k
    case M68K_AM_REGI_ADDR_DISP:
3454
31.1k
      add_reg_to_rw_list(info, op->reg, 0);
3455
31.1k
      break;
3456
3457
6.81k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
9.64k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
11.1k
    case M68K_AM_MEMI_POST_INDEX:
3460
12.5k
    case M68K_AM_MEMI_PRE_INDEX:
3461
13.2k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
13.6k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
13.9k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
14.3k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
14.3k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
14.3k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
14.3k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
4.94k
    default:
3471
4.94k
      break;
3472
101k
  }
3473
101k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
16.9k
{
3477
16.9k
  int i;
3478
3479
152k
  for (i = 0; i < 8; ++i) {
3480
135k
    if (bits & (1 << i)) {
3481
30.2k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
30.2k
    }
3483
135k
  }
3484
16.9k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
5.66k
{
3488
5.66k
  uint32_t bits = op->register_bits;
3489
5.66k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
5.66k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
5.66k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
5.66k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
391k
{
3496
391k
  switch ((int)op->type) {
3497
179k
    case M68K_OP_REG:
3498
179k
      add_reg_to_rw_list(info, op->reg, write);
3499
179k
      break;
3500
3501
101k
    case M68K_OP_MEM:
3502
101k
      update_am_reg_list(info, op, write);
3503
101k
      break;
3504
3505
5.66k
    case M68K_OP_REG_BITS:
3506
5.66k
      update_reg_list_regbits(info, op, write);
3507
5.66k
      break;
3508
3509
2.01k
    case M68K_OP_REG_PAIR:
3510
2.01k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
2.01k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
2.01k
      break;
3513
391k
  }
3514
391k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
231k
{
3518
231k
  int i;
3519
3520
231k
  if (!info->extension.op_count)
3521
1.65k
    return;
3522
3523
230k
  if (info->extension.op_count == 1) {
3524
72.4k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
157k
  } else {
3526
    // first operand is always read
3527
157k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
318k
    for (i = 1; i < info->extension.op_count; ++i)
3531
161k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
157k
  }
3533
230k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
232k
{
3537
232k
  info->inst = inst;
3538
232k
  info->pc = pc;
3539
232k
  info->ir = 0;
3540
232k
  info->type = cpu_type;
3541
232k
  info->address_mask = 0xffffffff;
3542
3543
232k
  switch(info->type) {
3544
75.3k
    case M68K_CPU_TYPE_68000:
3545
75.3k
      info->type = TYPE_68000;
3546
75.3k
      info->address_mask = 0x00ffffff;
3547
75.3k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
157k
    case M68K_CPU_TYPE_68040:
3565
157k
      info->type = TYPE_68040;
3566
157k
      info->address_mask = 0xffffffff;
3567
157k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
232k
  }
3572
232k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
232k
{
3581
232k
  MCInst *inst = info->inst;
3582
232k
  cs_m68k* ext = &info->extension;
3583
232k
  int i;
3584
232k
  unsigned int size;
3585
3586
232k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
232k
  memset(ext, 0, sizeof(cs_m68k));
3589
232k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.16M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
930k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
232k
  info->ir = peek_imm_16(info);
3595
232k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
231k
    info->ir = read_imm_16(info);
3597
231k
    g_instruction_table[info->ir].instruction(info);
3598
231k
  }
3599
3600
232k
  size = info->pc - (unsigned int)pc;
3601
232k
  info->pc = (unsigned int)pc;
3602
3603
232k
  return size;
3604
232k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
233k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
233k
  int s;
3612
233k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
233k
  cs_struct* handle = instr->csh;
3614
233k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
233k
  if (code_len < 2) {
3619
899
    *size = 0;
3620
899
    return false;
3621
899
  }
3622
3623
232k
  if (instr->flat_insn->detail) {
3624
232k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
232k
  }
3626
3627
232k
  info->groups_count = 0;
3628
232k
  info->regs_read_count = 0;
3629
232k
  info->regs_write_count = 0;
3630
232k
  info->code = code;
3631
232k
  info->code_len = code_len;
3632
232k
  info->baseAddress = address;
3633
3634
232k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
232k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
232k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
232k
  if (handle->mode & CS_MODE_M68K_040)
3641
157k
    cpu_type = M68K_CPU_TYPE_68040;
3642
232k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
232k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
232k
  s = m68k_disassemble(info, address);
3647
3648
232k
  if (s == 0) {
3649
777
    *size = 2;
3650
777
    return false;
3651
777
  }
3652
3653
231k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
231k
  if (s > (int)code_len)
3662
1.10k
    *size = (uint16_t)code_len;
3663
230k
  else
3664
230k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
232k
}
3668