Coverage Report

Created: 2026-02-26 07:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef cs_ac_type e_access;
107
0
#define UNCHANGED CS_AC_INVALID
108
234k
#define READ CS_AC_READ
109
290k
#define WRITE CS_AC_WRITE
110
343k
#define MODIFY CS_AC_READ_WRITE
111
112
/* Properties of one instruction in PAGE1 (without prefix) */
113
typedef struct inst_page1 {
114
  unsigned insn : 9; // A value of type m680x_insn
115
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
116
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
117
} inst_page1;
118
119
/* Properties of one instruction in any other PAGE X */
120
typedef struct inst_pageX {
121
  unsigned opcode : 8; // The opcode byte
122
  unsigned insn : 9; // A value of type m680x_insn
123
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
124
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
125
} inst_pageX;
126
127
typedef struct insn_props {
128
  unsigned group : 4;
129
  unsigned access_mode : 5; // A value of type e_access_mode
130
  unsigned reg0 : 5; // A value of type m680x_reg
131
  unsigned reg1 : 5; // A value of type m680x_reg
132
  bool cc_modified : 1;
133
  bool update_reg_access : 1;
134
} insn_props;
135
136
#include "m6800.inc"
137
#include "m6801.inc"
138
#include "hd6301.inc"
139
#include "m6811.inc"
140
#include "cpu12.inc"
141
#include "m6805.inc"
142
#include "m6808.inc"
143
#include "hcs08.inc"
144
#include "m6809.inc"
145
#include "hd6309.inc"
146
147
#include "insn_props.inc"
148
149
//////////////////////////////////////////////////////////////////////////////
150
151
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
152
// A reader is needed to read a byte or word from a given memory address.
153
// See also X86 reader(...)
154
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
155
542k
{
156
542k
  if (address < info->offset ||
157
542k
      (uint32_t)(address - info->offset) >= info->size)
158
    // out of code buffer range
159
1.01k
    return false;
160
161
541k
  *byte = info->code[address - info->offset];
162
163
541k
  return true;
164
542k
}
165
166
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
167
            uint16_t address)
168
32.7k
{
169
32.7k
  if (address < info->offset ||
170
32.7k
      (uint32_t)(address - info->offset) >= info->size)
171
    // out of code buffer range
172
0
    return false;
173
174
32.7k
  *word = (int16_t)info->code[address - info->offset];
175
176
32.7k
  if (*word & 0x80)
177
11.0k
    *word |= 0xFF00;
178
179
32.7k
  return true;
180
32.7k
}
181
182
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
183
44.3k
{
184
44.3k
  if (address < info->offset ||
185
44.3k
      (uint32_t)(address + 1 - info->offset) >= info->size)
186
    // out of code buffer range
187
8
    return false;
188
189
44.3k
  *word = (uint16_t)info->code[address - info->offset] << 8;
190
44.3k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
191
192
44.3k
  return true;
193
44.3k
}
194
195
static bool read_sdword(const m680x_info *info, int32_t *sdword,
196
      uint16_t address)
197
343
{
198
343
  if (address < info->offset ||
199
343
      (uint32_t)(address + 3 - info->offset) >= info->size)
200
    // out of code buffer range
201
0
    return false;
202
203
343
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
204
343
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
205
343
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
206
343
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
207
208
343
  return true;
209
343
}
210
211
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
212
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
213
// used which contains the opcode. Using a binary search for the right opcode
214
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
215
static int binary_search(const inst_pageX *const inst_pageX_table,
216
       size_t table_size, unsigned int opcode)
217
74.9k
{
218
  // As part of the algorithm last may get negative.
219
  // => signed integer has to be used.
220
74.9k
  int first = 0;
221
74.9k
  int last = (int)table_size - 1;
222
74.9k
  int middle = (first + last) / 2;
223
224
377k
  while (first <= last) {
225
352k
    if (inst_pageX_table[middle].opcode < opcode) {
226
112k
      first = middle + 1;
227
239k
    } else if (inst_pageX_table[middle].opcode == opcode) {
228
49.5k
      return middle; /* item found */
229
49.5k
    } else
230
190k
      last = middle - 1;
231
232
302k
    middle = (first + last) / 2;
233
302k
  }
234
235
25.3k
  if (first > last)
236
25.3k
    return -1; /* item not found */
237
238
0
  return -2;
239
25.3k
}
240
241
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
242
218k
{
243
218k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
244
218k
  const cpu_tables *cpu = info->cpu;
245
218k
  uint8_t insn_prefix = (id >> 8) & 0xff;
246
  // opcode is the first instruction byte without the prefix.
247
218k
  uint8_t opcode = id & 0xff;
248
218k
  int index;
249
218k
  int i;
250
251
218k
  insn->id = M680X_INS_ILLGL;
252
253
529k
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
254
520k
    if (cpu->pageX_table_size[i] == 0 ||
255
331k
        (cpu->inst_pageX_table[i] == NULL))
256
189k
      break;
257
258
331k
    if (cpu->pageX_prefix[i] == insn_prefix) {
259
20.2k
      index = binary_search(cpu->inst_pageX_table[i],
260
20.2k
                cpu->pageX_table_size[i], opcode);
261
20.2k
      insn->id =
262
20.2k
        (index >= 0) ?
263
13.6k
          cpu->inst_pageX_table[i][index].insn :
264
20.2k
          M680X_INS_ILLGL;
265
20.2k
      return;
266
20.2k
    }
267
331k
  }
268
269
198k
  if (insn_prefix != 0)
270
0
    return;
271
272
198k
  insn->id = cpu->inst_page1_table[id].insn;
273
274
198k
  if (insn->id != M680X_INS_ILLGL)
275
181k
    return;
276
277
  // Check if opcode byte is present in an overlay table
278
22.2k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
279
21.7k
    if (cpu->overlay_table_size[i] == 0 ||
280
17.2k
        (cpu->inst_overlay_table[i] == NULL))
281
4.53k
      break;
282
283
17.2k
    if ((index = binary_search(cpu->inst_overlay_table[i],
284
17.2k
             cpu->overlay_table_size[i],
285
17.2k
             opcode)) >= 0) {
286
11.1k
      insn->id = cpu->inst_overlay_table[i][index].insn;
287
11.1k
      return;
288
11.1k
    }
289
17.2k
  }
290
16.1k
}
291
292
static void add_insn_group(cs_detail *detail, m680x_group_type group)
293
217k
{
294
217k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
295
51.7k
      (group != M680X_GRP_ENDING))
296
51.7k
    detail->groups[detail->groups_count++] = (uint8_t)group;
297
217k
}
298
299
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
300
633k
{
301
633k
  uint8_t i;
302
303
1.04M
  for (i = 0; i < count; ++i) {
304
434k
    if (regs[i] == (uint16_t)reg)
305
21.9k
      return true;
306
434k
  }
307
308
611k
  return false;
309
633k
}
310
311
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
312
419k
{
313
419k
  cs_detail *detail = MI->flat_insn->detail;
314
315
419k
  if (detail == NULL || (reg == M680X_REG_INVALID))
316
0
    return;
317
318
419k
  switch (access) {
319
214k
  case MODIFY:
320
214k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
321
214k
             reg))
322
208k
      detail->regs_read[detail->regs_read_count++] =
323
208k
        (uint16_t)reg;
324
325
    // intentionally fall through
326
327
275k
  case WRITE:
328
275k
    if (!exists_reg_list(detail->regs_write,
329
275k
             detail->regs_write_count, reg))
330
267k
      detail->regs_write[detail->regs_write_count++] =
331
267k
        (uint16_t)reg;
332
333
275k
    break;
334
335
143k
  case READ:
336
143k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
337
143k
             reg))
338
135k
      detail->regs_read[detail->regs_read_count++] =
339
135k
        (uint16_t)reg;
340
341
143k
    break;
342
343
0
  case UNCHANGED:
344
0
  default:
345
0
    break;
346
419k
  }
347
419k
}
348
349
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
350
             e_access access)
351
299k
{
352
299k
  if (MI->flat_insn->detail == NULL)
353
0
    return;
354
355
299k
  switch (op->type) {
356
131k
  case M680X_OP_REGISTER:
357
131k
    add_reg_to_rw_list(MI, op->reg, access);
358
131k
    break;
359
360
61.8k
  case M680X_OP_INDEXED:
361
61.8k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
362
363
61.8k
    if (op->idx.base_reg == M680X_REG_X &&
364
25.7k
        info->cpu->reg_byte_size[M680X_REG_H])
365
8.45k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
366
367
61.8k
    if (op->idx.offset_reg != M680X_REG_INVALID)
368
5.18k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
369
370
61.8k
    if (op->idx.inc_dec) {
371
12.6k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
372
373
12.6k
      if (op->idx.base_reg == M680X_REG_X &&
374
4.20k
          info->cpu->reg_byte_size[M680X_REG_H])
375
1.10k
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
376
12.6k
    }
377
378
61.8k
    break;
379
380
105k
  default:
381
105k
    break;
382
299k
  }
383
299k
}
384
385
static const e_access g_access_mode_to_access[4][15] = {
386
  {
387
    UNCHANGED,
388
    READ,
389
    WRITE,
390
    READ,
391
    READ,
392
    READ,
393
    WRITE,
394
    MODIFY,
395
    MODIFY,
396
    MODIFY,
397
    MODIFY,
398
    MODIFY,
399
    WRITE,
400
    READ,
401
    MODIFY,
402
  },
403
  {
404
    UNCHANGED,
405
    READ,
406
    WRITE,
407
    WRITE,
408
    READ,
409
    MODIFY,
410
    READ,
411
    READ,
412
    WRITE,
413
    MODIFY,
414
    WRITE,
415
    MODIFY,
416
    MODIFY,
417
    READ,
418
    UNCHANGED,
419
  },
420
  {
421
    UNCHANGED,
422
    READ,
423
    WRITE,
424
    WRITE,
425
    READ,
426
    MODIFY,
427
    READ,
428
    READ,
429
    WRITE,
430
    MODIFY,
431
    READ,
432
    READ,
433
    MODIFY,
434
    UNCHANGED,
435
    UNCHANGED,
436
  },
437
  {
438
    UNCHANGED,
439
    READ,
440
    WRITE,
441
    WRITE,
442
    MODIFY,
443
    MODIFY,
444
    READ,
445
    READ,
446
    WRITE,
447
    MODIFY,
448
    READ,
449
    READ,
450
    MODIFY,
451
    UNCHANGED,
452
    UNCHANGED,
453
  },
454
};
455
456
static e_access get_access(int operator_index, e_access_mode access_mode)
457
629k
{
458
629k
  int idx = (operator_index > 3) ? 3 : operator_index;
459
460
629k
  return g_access_mode_to_access[idx][access_mode];
461
629k
}
462
463
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
464
           e_access_mode access_mode)
465
197k
{
466
197k
  cs_m680x *m680x = &info->m680x;
467
197k
  int i;
468
469
197k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
470
22.0k
    return;
471
472
475k
  for (i = 0; i < m680x->op_count; ++i) {
473
299k
    e_access access = get_access(i, access_mode);
474
299k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
475
299k
  }
476
175k
}
477
478
static void add_operators_access(MCInst *MI, m680x_info *info,
479
         e_access_mode access_mode)
480
197k
{
481
197k
  cs_m680x *m680x = &info->m680x;
482
197k
  int offset = 0;
483
197k
  int i;
484
485
197k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
486
175k
      (access_mode == uuuu))
487
44.7k
    return;
488
489
429k
  for (i = 0; i < m680x->op_count; ++i) {
490
276k
    e_access access;
491
492
    // Ugly fix: MULD has a register operand, an immediate operand
493
    // AND an implicitly changed register W
494
276k
    if (info->insn == M680X_INS_MULD && (i == 1))
495
346
      offset = 1;
496
497
276k
    access = get_access(i + offset, access_mode);
498
276k
    m680x->operands[i].access = access;
499
276k
  }
500
153k
}
501
502
typedef struct insn_to_changed_regs {
503
  m680x_insn insn;
504
  e_access_mode access_mode;
505
  m680x_reg regs[10];
506
} insn_to_changed_regs;
507
508
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
509
22.6k
{
510
  //TABLE
511
1.23M
#define EOL M680X_REG_INVALID
512
22.6k
  static const insn_to_changed_regs changed_regs[] = {
513
22.6k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
514
22.6k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
515
22.6k
    {
516
22.6k
      M680X_INS_CWAI,
517
22.6k
      mrrr,
518
22.6k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
519
22.6k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
520
22.6k
        EOL },
521
22.6k
    },
522
22.6k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
523
22.6k
    { M680X_INS_DIV,
524
22.6k
      mmrr,
525
22.6k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
526
22.6k
    { M680X_INS_EDIV,
527
22.6k
      mmrr,
528
22.6k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
529
22.6k
    { M680X_INS_EDIVS,
530
22.6k
      mmrr,
531
22.6k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
532
22.6k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
533
22.6k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
534
22.6k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
535
22.6k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
536
22.6k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
537
22.6k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
538
22.6k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
539
22.6k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
540
22.6k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
541
22.6k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
542
22.6k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
543
22.6k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
544
22.6k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
545
22.6k
    { M680X_INS_MEM,
546
22.6k
      mmrr,
547
22.6k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
548
22.6k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
549
22.6k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
550
22.6k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
551
22.6k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
552
22.6k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
553
22.6k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
554
22.6k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
555
22.6k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
556
22.6k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
557
22.6k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
558
22.6k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
559
22.6k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
560
22.6k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
561
22.6k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
562
22.6k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
563
22.6k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
564
22.6k
    { M680X_INS_REV,
565
22.6k
      mmrr,
566
22.6k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
567
22.6k
    { M680X_INS_REVW,
568
22.6k
      mmmm,
569
22.6k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
570
22.6k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
571
22.6k
    {
572
22.6k
      M680X_INS_RTI,
573
22.6k
      mwww,
574
22.6k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
575
22.6k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
576
22.6k
        M680X_REG_PC, EOL },
577
22.6k
    },
578
22.6k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
579
22.6k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
580
22.6k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
581
22.6k
    { M680X_INS_SWI,
582
22.6k
      mmrr,
583
22.6k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
584
22.6k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
585
22.6k
        M680X_REG_CC, EOL } },
586
22.6k
    {
587
22.6k
      M680X_INS_SWI2,
588
22.6k
      mmrr,
589
22.6k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
590
22.6k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
591
22.6k
        M680X_REG_CC, EOL },
592
22.6k
    },
593
22.6k
    {
594
22.6k
      M680X_INS_SWI3,
595
22.6k
      mmrr,
596
22.6k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
597
22.6k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
598
22.6k
        M680X_REG_CC, EOL },
599
22.6k
    },
600
22.6k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
601
22.6k
    { M680X_INS_WAI,
602
22.6k
      mrrr,
603
22.6k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
604
22.6k
        M680X_REG_B, M680X_REG_CC, EOL } },
605
22.6k
    { M680X_INS_WAV,
606
22.6k
      rmmm,
607
22.6k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
608
22.6k
    { M680X_INS_WAVR,
609
22.6k
      rmmm,
610
22.6k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
611
22.6k
  };
612
613
22.6k
  int i, j;
614
615
22.6k
  if (MI->flat_insn->detail == NULL)
616
0
    return;
617
618
1.17M
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
619
1.15M
    if (info->insn == changed_regs[i].insn) {
620
22.6k
      e_access_mode access_mode = changed_regs[i].access_mode;
621
622
79.1k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
623
56.4k
        e_access access;
624
625
56.4k
        m680x_reg reg = changed_regs[i].regs[j];
626
627
56.4k
        if (!info->cpu->reg_byte_size[reg]) {
628
3.21k
          if (info->insn != M680X_INS_MUL)
629
2.98k
            continue;
630
631
          // Hack for M68HC05: MUL uses reg. A,X
632
222
          reg = M680X_REG_X;
633
222
        }
634
635
53.4k
        access = get_access(j, access_mode);
636
53.4k
        add_reg_to_rw_list(MI, reg, access);
637
53.4k
      }
638
22.6k
    }
639
1.15M
  }
640
641
22.6k
#undef EOL
642
22.6k
}
643
644
typedef struct insn_desc {
645
  uint32_t opcode;
646
  m680x_insn insn;
647
  insn_hdlr_id hid[2];
648
  uint16_t insn_size;
649
} insn_desc;
650
651
// If successful return the additional byte size needed for M6809
652
// indexed addressing mode (including the indexed addressing post_byte).
653
// On error return -1.
654
static int get_indexed09_post_byte_size(const m680x_info *info,
655
          uint16_t address)
656
29.3k
{
657
29.3k
  uint8_t ir = 0;
658
29.3k
  uint8_t post_byte;
659
660
  // Read the indexed addressing post byte.
661
29.3k
  if (!read_byte(info, &post_byte, address))
662
115
    return -1;
663
664
  // Depending on the indexed addressing mode more bytes have to be read.
665
29.2k
  switch (post_byte & 0x9F) {
666
1.03k
  case 0x87:
667
1.52k
  case 0x8A:
668
2.50k
  case 0x8E:
669
3.27k
  case 0x8F:
670
3.55k
  case 0x90:
671
3.90k
  case 0x92:
672
4.17k
  case 0x97:
673
4.40k
  case 0x9A:
674
4.89k
  case 0x9E:
675
4.89k
    return -1; // illegal indexed post bytes
676
677
551
  case 0x88: // n8,R
678
1.28k
  case 0x8C: // n8,PCR
679
1.71k
  case 0x98: // [n8,R]
680
2.35k
  case 0x9C: // [n8,PCR]
681
2.35k
    if (!read_byte(info, &ir, address + 1))
682
16
      return -1;
683
2.33k
    return 2;
684
685
1.11k
  case 0x89: // n16,R
686
2.44k
  case 0x8D: // n16,PCR
687
2.86k
  case 0x99: // [n16,R]
688
3.38k
  case 0x9D: // [n16,PCR]
689
3.38k
    if (!read_byte(info, &ir, address + 2))
690
34
      return -1;
691
3.35k
    return 3;
692
693
997
  case 0x9F: // [n]
694
997
    if ((post_byte & 0x60) != 0 ||
695
421
        !read_byte(info, &ir, address + 2))
696
580
      return -1;
697
417
    return 3;
698
29.2k
  }
699
700
  // Any other indexed post byte is valid and
701
  // no additional bytes have to be read.
702
17.6k
  return 1;
703
29.2k
}
704
705
// If successful return the additional byte size needed for CPU12
706
// indexed addressing mode (including the indexed addressing post_byte).
707
// On error return -1.
708
static int get_indexed12_post_byte_size(const m680x_info *info,
709
          uint16_t address, bool is_subset)
710
23.2k
{
711
23.2k
  uint8_t ir;
712
23.2k
  uint8_t post_byte;
713
714
  // Read the indexed addressing post byte.
715
23.2k
  if (!read_byte(info, &post_byte, address))
716
77
    return -1;
717
718
  // Depending on the indexed addressing mode more bytes have to be read.
719
23.1k
  if (!(post_byte & 0x20)) // n5,R
720
6.91k
    return 1;
721
722
16.2k
  switch (post_byte & 0xe7) {
723
2.09k
  case 0xe0:
724
3.66k
  case 0xe1: // n9,R
725
3.66k
    if (is_subset)
726
263
      return -1;
727
728
3.40k
    if (!read_byte(info, &ir, address))
729
0
      return -1;
730
3.40k
    return 2;
731
732
1.82k
  case 0xe2: // n16,R
733
3.77k
  case 0xe3: // [n16,R]
734
3.77k
    if (is_subset)
735
163
      return -1;
736
737
3.60k
    if (!read_byte(info, &ir, address + 1))
738
10
      return -1;
739
3.59k
    return 3;
740
741
651
  case 0xe4: // A,R
742
1.10k
  case 0xe5: // B,R
743
1.57k
  case 0xe6: // D,R
744
2.23k
  case 0xe7: // [D,R]
745
8.82k
  default: // n,-r n,+r n,r- n,r+
746
8.82k
    break;
747
16.2k
  }
748
749
8.82k
  return 1;
750
16.2k
}
751
752
// Check for M6809/HD6309 TFR/EXG instruction for valid register
753
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
754
5.04k
{
755
5.04k
  if (info->cpu->tfr_reg_valid != NULL)
756
1.57k
    return info->cpu->tfr_reg_valid[reg_nibble];
757
758
3.46k
  return true; // e.g. for the M6309 all registers are valid
759
5.04k
}
760
761
// Check for CPU12 TFR/EXG instruction for valid register
762
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
763
           uint8_t post_byte)
764
808
{
765
808
  return !(post_byte & 0x08);
766
808
}
767
768
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
769
3.47k
{
770
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
771
3.47k
  return reg_nibble <= 4;
772
3.47k
}
773
774
// If successful return the additional byte size needed for CPU12
775
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
776
// On error return -1.
777
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
778
1.47k
{
779
1.47k
  uint8_t post_byte;
780
1.47k
  uint8_t rr;
781
782
1.47k
  if (!read_byte(info, &post_byte, address))
783
4
    return -1;
784
785
  // According to documentation bit 3 is don't care and not checked here.
786
1.47k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
787
1.08k
      ((post_byte & 0x07) == 3))
788
477
    return -1;
789
790
993
  if (!read_byte(info, &rr, address + 1))
791
6
    return -1;
792
793
987
  return 2;
794
993
}
795
796
// If successful return the additional byte size needed for HD6309
797
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
798
// (including the post byte).
799
// On error return -1.
800
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
801
329
{
802
329
  uint8_t post_byte;
803
329
  uint8_t rr;
804
805
329
  if (!read_byte(info, &post_byte, address))
806
4
    return -1;
807
808
325
  if ((post_byte & 0xc0) == 0xc0)
809
101
    return -1; // Invalid register specified
810
224
  else {
811
224
    if (!read_byte(info, &rr, address + 1))
812
4
      return -1;
813
224
  }
814
815
220
  return 2;
816
325
}
817
818
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
819
            insn_desc *insn_description)
820
206k
{
821
206k
  int i;
822
206k
  bool retval = true;
823
206k
  uint16_t size = 0;
824
206k
  int sz;
825
826
602k
  for (i = 0; i < 2; i++) {
827
404k
    uint8_t ir = 0;
828
404k
    bool is_subset = false;
829
830
404k
    switch (insn_description->hid[i]) {
831
355
    case imm32_hid:
832
355
      if ((retval = read_byte(info, &ir, address + size + 3)))
833
343
        size += 4;
834
355
      break;
835
836
28.7k
    case ext_hid:
837
31.2k
    case imm16_hid:
838
33.1k
    case rel16_hid:
839
33.9k
    case imm8rel_hid:
840
36.9k
    case opidxdr_hid:
841
38.5k
    case idxX16_hid:
842
38.6k
    case idxS16_hid:
843
38.6k
      if ((retval = read_byte(info, &ir, address + size + 1)))
844
38.2k
        size += 2;
845
38.6k
      break;
846
847
12.5k
    case rel8_hid:
848
39.6k
    case dir_hid:
849
43.2k
    case rbits_hid:
850
56.9k
    case imm8_hid:
851
61.8k
    case idxX_hid:
852
62.5k
    case idxXp_hid:
853
63.1k
    case idxY_hid:
854
63.6k
    case idxS_hid:
855
64.3k
    case index_hid:
856
64.3k
      if ((retval = read_byte(info, &ir, address + size)))
857
64.0k
        size++;
858
64.3k
      break;
859
860
0
    case illgl_hid:
861
235k
    case inh_hid:
862
239k
    case idxX0_hid:
863
240k
    case idxX0p_hid:
864
241k
    case opidx_hid:
865
241k
      retval = true;
866
241k
      break;
867
868
29.3k
    case idx09_hid:
869
29.3k
      sz = get_indexed09_post_byte_size(info, address + size);
870
29.3k
      if (sz >= 0)
871
23.7k
        size += sz;
872
5.63k
      else
873
5.63k
        retval = false;
874
29.3k
      break;
875
876
639
    case idx12s_hid:
877
639
      is_subset = true;
878
879
      // intentionally fall through
880
881
17.8k
    case idx12_hid:
882
17.8k
      sz = get_indexed12_post_byte_size(info, address + size,
883
17.8k
                is_subset);
884
17.8k
      if (sz >= 0)
885
17.3k
        size += sz;
886
505
      else
887
505
        retval = false;
888
17.8k
      break;
889
890
1.32k
    case exti12x_hid:
891
2.52k
    case imm16i12x_hid:
892
2.52k
      sz = get_indexed12_post_byte_size(info, address + size,
893
2.52k
                false);
894
2.52k
      if (sz >= 0) {
895
2.51k
        size += sz;
896
2.51k
        if ((retval = read_byte(info, &ir,
897
2.51k
              address + size + 1)))
898
2.49k
          size += 2;
899
2.51k
      } else
900
4
        retval = false;
901
2.52k
      break;
902
903
2.85k
    case imm8i12x_hid:
904
2.85k
      sz = get_indexed12_post_byte_size(info, address + size,
905
2.85k
                false);
906
2.85k
      if (sz >= 0) {
907
2.85k
        size += sz;
908
2.85k
        if ((retval = read_byte(info, &ir,
909
2.85k
              address + size)))
910
2.84k
          size++;
911
2.85k
      } else
912
4
        retval = false;
913
2.85k
      break;
914
915
1.91k
    case tfm_hid:
916
1.91k
      if ((retval = read_byte(info, &ir, address + size))) {
917
1.91k
        size++;
918
1.91k
        retval = is_tfm_reg_valid(info,
919
1.91k
                (ir >> 4) & 0x0F) &&
920
1.56k
           is_tfm_reg_valid(info, ir & 0x0F);
921
1.91k
      }
922
1.91k
      break;
923
924
2.71k
    case rr09_hid:
925
2.71k
      if ((retval = read_byte(info, &ir, address + size))) {
926
2.70k
        size++;
927
2.70k
        retval = is_tfr09_reg_valid(info,
928
2.70k
                  (ir >> 4) & 0x0F) &&
929
2.34k
           is_tfr09_reg_valid(info, ir & 0x0F);
930
2.70k
      }
931
2.71k
      break;
932
933
811
    case rr12_hid:
934
811
      if ((retval = read_byte(info, &ir, address + size))) {
935
808
        size++;
936
808
        retval = is_exg_tfr12_post_byte_valid(info, ir);
937
808
      }
938
811
      break;
939
940
329
    case bitmv_hid:
941
329
      sz = get_bitmv_post_byte_size(info, address + size);
942
329
      if (sz >= 0)
943
220
        size += sz;
944
109
      else
945
109
        retval = false;
946
329
      break;
947
948
1.47k
    case loop_hid:
949
1.47k
      sz = get_loop_post_byte_size(info, address + size);
950
1.47k
      if (sz >= 0)
951
987
        size += sz;
952
487
      else
953
487
        retval = false;
954
1.47k
      break;
955
956
0
    default:
957
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
958
0
      retval = false;
959
0
      break;
960
404k
    }
961
962
404k
    if (!retval)
963
8.86k
      return false;
964
404k
  }
965
966
197k
  insn_description->insn_size += size;
967
968
197k
  return retval;
969
206k
}
970
971
// Check for a valid M680X instruction AND for enough bytes in the code buffer
972
// Return an instruction description in insn_desc.
973
static bool decode_insn(const m680x_info *info, uint16_t address,
974
      insn_desc *insn_description)
975
218k
{
976
218k
  const inst_pageX *inst_table = NULL;
977
218k
  const cpu_tables *cpu = info->cpu;
978
218k
  size_t table_size = 0;
979
218k
  uint16_t base_address = address;
980
218k
  uint8_t ir; // instruction register
981
218k
  int i;
982
218k
  int index;
983
984
218k
  if (!read_byte(info, &ir, address++))
985
0
    return false;
986
987
218k
  insn_description->insn = M680X_INS_ILLGL;
988
218k
  insn_description->opcode = ir;
989
990
  // Check if a page prefix byte is present
991
529k
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
992
520k
    if (cpu->pageX_table_size[i] == 0 ||
993
331k
        (cpu->inst_pageX_table[i] == NULL))
994
189k
      break;
995
996
331k
    if ((cpu->pageX_prefix[i] == ir)) {
997
      // Get pageX instruction and handler id.
998
      // Abort for illegal instr.
999
20.3k
      inst_table = cpu->inst_pageX_table[i];
1000
20.3k
      table_size = cpu->pageX_table_size[i];
1001
1002
20.3k
      if (!read_byte(info, &ir, address++))
1003
39
        return false;
1004
1005
20.2k
      insn_description->opcode =
1006
20.2k
        (insn_description->opcode << 8) | ir;
1007
1008
20.2k
      if ((index = binary_search(inst_table, table_size,
1009
20.2k
               ir)) < 0)
1010
6.61k
        return false;
1011
1012
13.6k
      insn_description->hid[0] =
1013
13.6k
        inst_table[index].handler_id1;
1014
13.6k
      insn_description->hid[1] =
1015
13.6k
        inst_table[index].handler_id2;
1016
13.6k
      insn_description->insn = inst_table[index].insn;
1017
13.6k
      break;
1018
20.2k
    }
1019
331k
  }
1020
1021
211k
  if (insn_description->insn == M680X_INS_ILLGL) {
1022
    // Get page1 insn description
1023
198k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1024
198k
    insn_description->hid[0] =
1025
198k
      cpu->inst_page1_table[ir].handler_id1;
1026
198k
    insn_description->hid[1] =
1027
198k
      cpu->inst_page1_table[ir].handler_id2;
1028
198k
  }
1029
1030
211k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Check if opcode byte is present in an overlay table
1032
22.2k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1033
21.6k
      if (cpu->overlay_table_size[i] == 0 ||
1034
17.1k
          (cpu->inst_overlay_table[i] == NULL))
1035
4.49k
        break;
1036
1037
17.1k
      inst_table = cpu->inst_overlay_table[i];
1038
17.1k
      table_size = cpu->overlay_table_size[i];
1039
1040
17.1k
      if ((index = binary_search(inst_table, table_size,
1041
17.1k
               ir)) >= 0) {
1042
11.1k
        insn_description->hid[0] =
1043
11.1k
          inst_table[index].handler_id1;
1044
11.1k
        insn_description->hid[1] =
1045
11.1k
          inst_table[index].handler_id2;
1046
11.1k
        insn_description->insn = inst_table[index].insn;
1047
11.1k
        break;
1048
11.1k
      }
1049
17.1k
    }
1050
16.1k
  }
1051
1052
211k
  insn_description->insn_size = address - base_address;
1053
1054
211k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1055
206k
         (insn_description->insn != M680X_INS_INVLD) &&
1056
206k
         is_sufficient_code_size(info, address, insn_description);
1057
218k
}
1058
1059
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1060
20.5k
{
1061
20.5k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1062
20.5k
  uint8_t temp8 = 0;
1063
1064
20.5k
  info->insn = M680X_INS_ILLGL;
1065
20.5k
  read_byte(info, &temp8, (*address)++);
1066
20.5k
  op0->imm = (int32_t)temp8 & 0xff;
1067
20.5k
  op0->type = M680X_OP_IMMEDIATE;
1068
20.5k
  op0->size = 1;
1069
20.5k
}
1070
1071
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1072
235k
{
1073
  // There is nothing to do here :-)
1074
235k
}
1075
1076
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1077
131k
{
1078
131k
  cs_m680x *m680x = &info->m680x;
1079
131k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1080
1081
131k
  op->type = M680X_OP_REGISTER;
1082
131k
  op->reg = reg;
1083
131k
  op->size = info->cpu->reg_byte_size[reg];
1084
131k
}
1085
1086
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1087
           uint8_t default_size)
1088
143k
{
1089
143k
  cs_m680x *m680x = &info->m680x;
1090
1091
143k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1092
9.20k
    op->size = 0;
1093
134k
  else if (info->insn == M680X_INS_DIVD ||
1094
133k
     ((info->insn == M680X_INS_AIS ||
1095
133k
       info->insn == M680X_INS_AIX) &&
1096
611
      op->type != M680X_OP_REGISTER))
1097
1.35k
    op->size = 1;
1098
132k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1099
4.37k
    op->size = 2;
1100
128k
  else if (info->insn == M680X_INS_EMACS)
1101
230
    op->size = 4;
1102
128k
  else if ((m680x->op_count > 0) &&
1103
128k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1104
79.3k
    op->size = m680x->operands[0].size;
1105
48.8k
  else
1106
48.8k
    op->size = default_size;
1107
143k
}
1108
1109
static const m680x_reg reg_s_reg_ids[] = {
1110
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1111
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1112
};
1113
1114
static const m680x_reg reg_u_reg_ids[] = {
1115
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1116
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1117
};
1118
1119
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1120
3.57k
{
1121
3.57k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1122
3.57k
  uint8_t reg_bits = 0;
1123
3.57k
  uint16_t bit_index;
1124
3.57k
  const m680x_reg *reg_to_reg_ids = NULL;
1125
1126
3.57k
  read_byte(info, &reg_bits, (*address)++);
1127
1128
3.57k
  switch (op0->reg) {
1129
1.86k
  case M680X_REG_U:
1130
1.86k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1131
1.86k
    break;
1132
1133
1.70k
  case M680X_REG_S:
1134
1.70k
    reg_to_reg_ids = &reg_s_reg_ids[0];
1135
1.70k
    break;
1136
1137
0
  default:
1138
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1139
0
    break;
1140
3.57k
  }
1141
1142
3.57k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1143
2.10k
      ((reg_bits & 0x80) != 0))
1144
    // PULS xxx,PC or PULU xxx,PC which is like return from
1145
    // subroutine (RTS)
1146
503
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1147
1148
32.1k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1149
28.5k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1150
14.5k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1151
28.5k
  }
1152
3.57k
}
1153
1154
static const m680x_reg g_tfr_exg_reg_ids[] = {
1155
  /* 16-bit registers */
1156
  M680X_REG_D,
1157
  M680X_REG_X,
1158
  M680X_REG_Y,
1159
  M680X_REG_U,
1160
  M680X_REG_S,
1161
  M680X_REG_PC,
1162
  M680X_REG_W,
1163
  M680X_REG_V,
1164
  /* 8-bit registers */
1165
  M680X_REG_A,
1166
  M680X_REG_B,
1167
  M680X_REG_CC,
1168
  M680X_REG_DP,
1169
  M680X_REG_0,
1170
  M680X_REG_0,
1171
  M680X_REG_E,
1172
  M680X_REG_F,
1173
};
1174
1175
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1176
1.78k
{
1177
1.78k
  uint8_t regs = 0;
1178
1179
1.78k
  read_byte(info, &regs, (*address)++);
1180
1181
1.78k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1182
1.78k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1183
1184
1.78k
  if ((regs & 0x0f) == 0x05) {
1185
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1186
77
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1187
77
  }
1188
1.78k
}
1189
1190
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1191
739
{
1192
739
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1193
739
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1194
739
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1195
739
  };
1196
739
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1197
739
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1198
739
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1199
739
  };
1200
739
  uint8_t regs = 0;
1201
1202
739
  read_byte(info, &regs, (*address)++);
1203
1204
  // The opcode of this instruction depends on
1205
  // the msb of its post byte.
1206
739
  if (regs & 0x80)
1207
407
    info->insn = M680X_INS_EXG;
1208
332
  else
1209
332
    info->insn = M680X_INS_TFR;
1210
1211
739
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1212
739
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1213
739
}
1214
1215
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1216
18.1k
{
1217
18.1k
  cs_m680x *m680x = &info->m680x;
1218
18.1k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1219
1220
18.1k
  op->type = M680X_OP_RELATIVE;
1221
18.1k
  op->size = 0;
1222
18.1k
  op->rel.offset = offset;
1223
18.1k
  op->rel.address = address;
1224
18.1k
}
1225
1226
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1227
16.2k
{
1228
16.2k
  int16_t offset = 0;
1229
1230
16.2k
  read_byte_sign_extended(info, &offset, (*address)++);
1231
16.2k
  add_rel_operand(info, offset, *address + offset);
1232
16.2k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1233
1234
16.2k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1235
14.4k
      (info->insn != M680X_INS_BRN))
1236
13.7k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1237
16.2k
}
1238
1239
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1240
1.90k
{
1241
1.90k
  uint16_t offset = 0;
1242
1243
1.90k
  read_word(info, &offset, *address);
1244
1.90k
  *address += 2;
1245
1.90k
  add_rel_operand(info, (int16_t)offset, *address + offset);
1246
1.90k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1247
1248
1.90k
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1249
568
      (info->insn != M680X_INS_LBRN))
1250
290
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1251
1.90k
}
1252
1253
static const m680x_reg g_rr5_to_reg_ids[] = {
1254
  M680X_REG_X,
1255
  M680X_REG_Y,
1256
  M680X_REG_U,
1257
  M680X_REG_S,
1258
};
1259
1260
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1261
        bool post_inc_dec, uint8_t inc_dec,
1262
        uint8_t offset_bits, uint16_t offset,
1263
        bool no_comma)
1264
15.7k
{
1265
15.7k
  cs_m680x *m680x = &info->m680x;
1266
15.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1267
1268
15.7k
  op->type = M680X_OP_INDEXED;
1269
15.7k
  set_operand_size(info, op, 1);
1270
15.7k
  op->idx.base_reg = base_reg;
1271
15.7k
  op->idx.offset_reg = M680X_REG_INVALID;
1272
15.7k
  op->idx.inc_dec = inc_dec;
1273
1274
15.7k
  if (inc_dec && post_inc_dec)
1275
2.67k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1276
1277
15.7k
  if (offset_bits != M680X_OFFSET_NONE) {
1278
8.36k
    op->idx.offset = offset;
1279
8.36k
    op->idx.offset_addr = 0;
1280
8.36k
  }
1281
1282
15.7k
  op->idx.offset_bits = offset_bits;
1283
15.7k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1284
15.7k
}
1285
1286
// M6800/1/2/3 indexed mode handler
1287
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1288
4.88k
{
1289
4.88k
  uint8_t offset = 0;
1290
1291
4.88k
  read_byte(info, &offset, (*address)++);
1292
1293
4.88k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1294
4.88k
          (uint16_t)offset, false);
1295
4.88k
}
1296
1297
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1298
599
{
1299
599
  uint8_t offset = 0;
1300
1301
599
  read_byte(info, &offset, (*address)++);
1302
1303
599
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1304
599
          (uint16_t)offset, false);
1305
599
}
1306
1307
// M6809/M6309 indexed mode handler
1308
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1309
23.7k
{
1310
23.7k
  cs_m680x *m680x = &info->m680x;
1311
23.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1312
23.7k
  uint8_t post_byte = 0;
1313
23.7k
  uint16_t offset = 0;
1314
23.7k
  int16_t soffset = 0;
1315
1316
23.7k
  read_byte(info, &post_byte, (*address)++);
1317
1318
23.7k
  op->type = M680X_OP_INDEXED;
1319
23.7k
  set_operand_size(info, op, 1);
1320
23.7k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1321
23.7k
  op->idx.offset_reg = M680X_REG_INVALID;
1322
1323
23.7k
  if (!(post_byte & 0x80)) {
1324
    // n5,R
1325
10.3k
    if ((post_byte & 0x10) == 0x10)
1326
5.05k
      op->idx.offset = post_byte | 0xfff0;
1327
5.31k
    else
1328
5.31k
      op->idx.offset = post_byte & 0x0f;
1329
1330
10.3k
    op->idx.offset_addr = op->idx.offset + *address;
1331
10.3k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1332
13.3k
  } else {
1333
13.3k
    if ((post_byte & 0x10) == 0x10)
1334
5.05k
      op->idx.flags |= M680X_IDX_INDIRECT;
1335
1336
    // indexed addressing
1337
13.3k
    switch (post_byte & 0x1f) {
1338
636
    case 0x00: // ,R+
1339
636
      op->idx.inc_dec = 1;
1340
636
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1341
636
      break;
1342
1343
451
    case 0x11: // [,R++]
1344
1.24k
    case 0x01: // ,R++
1345
1.24k
      op->idx.inc_dec = 2;
1346
1.24k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1347
1.24k
      break;
1348
1349
460
    case 0x02: // ,-R
1350
460
      op->idx.inc_dec = -1;
1351
460
      break;
1352
1353
654
    case 0x13: // [,--R]
1354
1.10k
    case 0x03: // ,--R
1355
1.10k
      op->idx.inc_dec = -2;
1356
1.10k
      break;
1357
1358
272
    case 0x14: // [,R]
1359
869
    case 0x04: // ,R
1360
869
      break;
1361
1362
690
    case 0x15: // [B,R]
1363
1.41k
    case 0x05: // B,R
1364
1.41k
      op->idx.offset_reg = M680X_REG_B;
1365
1.41k
      break;
1366
1367
274
    case 0x16: // [A,R]
1368
863
    case 0x06: // A,R
1369
863
      op->idx.offset_reg = M680X_REG_A;
1370
863
      break;
1371
1372
633
    case 0x1c: // [n8,PCR]
1373
1.36k
    case 0x0c: // n8,PCR
1374
1.36k
      op->idx.base_reg = M680X_REG_PC;
1375
1.36k
      read_byte_sign_extended(info, &soffset, (*address)++);
1376
1.36k
      op->idx.offset_addr = offset + *address;
1377
1.36k
      op->idx.offset = soffset;
1378
1.36k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1379
1.36k
      break;
1380
1381
423
    case 0x18: // [n8,R]
1382
972
    case 0x08: // n8,R
1383
972
      read_byte_sign_extended(info, &soffset, (*address)++);
1384
972
      op->idx.offset = soffset;
1385
972
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1386
972
      break;
1387
1388
516
    case 0x1d: // [n16,PCR]
1389
1.82k
    case 0x0d: // n16,PCR
1390
1.82k
      op->idx.base_reg = M680X_REG_PC;
1391
1.82k
      read_word(info, &offset, *address);
1392
1.82k
      *address += 2;
1393
1.82k
      op->idx.offset_addr = offset + *address;
1394
1.82k
      op->idx.offset = (int16_t)offset;
1395
1.82k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1396
1.82k
      break;
1397
1398
423
    case 0x19: // [n16,R]
1399
1.53k
    case 0x09: // n16,R
1400
1.53k
      read_word(info, &offset, *address);
1401
1.53k
      *address += 2;
1402
1.53k
      op->idx.offset = (int16_t)offset;
1403
1.53k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1404
1.53k
      break;
1405
1406
301
    case 0x1b: // [D,R]
1407
673
    case 0x0b: // D,R
1408
673
      op->idx.offset_reg = M680X_REG_D;
1409
673
      break;
1410
1411
417
    case 0x1f: // [n16]
1412
417
      op->type = M680X_OP_EXTENDED;
1413
417
      op->ext.indirect = true;
1414
417
      read_word(info, &op->ext.address, *address);
1415
417
      *address += 2;
1416
417
      break;
1417
1418
0
    default:
1419
0
      op->idx.base_reg = M680X_REG_INVALID;
1420
0
      break;
1421
13.3k
    }
1422
13.3k
  }
1423
1424
23.7k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1425
22.3k
       (info->insn == M680X_INS_LEAX) ||
1426
21.0k
       (info->insn == M680X_INS_LEAY)) &&
1427
3.76k
      (m680x->operands[0].reg == M680X_REG_X ||
1428
2.45k
       (m680x->operands[0].reg == M680X_REG_Y)))
1429
    // Only LEAX and LEAY modify CC register
1430
2.38k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1431
23.7k
}
1432
1433
static const m680x_reg g_idx12_to_reg_ids[4] = {
1434
  M680X_REG_X,
1435
  M680X_REG_Y,
1436
  M680X_REG_S,
1437
  M680X_REG_PC,
1438
};
1439
1440
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1441
            M680X_REG_D };
1442
1443
// CPU12 indexed mode handler
1444
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1445
22.6k
{
1446
22.6k
  cs_m680x *m680x = &info->m680x;
1447
22.6k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1448
22.6k
  uint8_t post_byte = 0;
1449
22.6k
  uint8_t offset8 = 0;
1450
1451
22.6k
  read_byte(info, &post_byte, (*address)++);
1452
1453
22.6k
  op->type = M680X_OP_INDEXED;
1454
22.6k
  set_operand_size(info, op, 1);
1455
22.6k
  op->idx.offset_reg = M680X_REG_INVALID;
1456
1457
22.6k
  if (!(post_byte & 0x20)) {
1458
    // n5,R      n5 is a 5-bit signed offset
1459
6.90k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1460
1461
6.90k
    if ((post_byte & 0x10) == 0x10)
1462
2.81k
      op->idx.offset = post_byte | 0xfff0;
1463
4.08k
    else
1464
4.08k
      op->idx.offset = post_byte & 0x0f;
1465
1466
6.90k
    op->idx.offset_addr = op->idx.offset + *address;
1467
6.90k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1468
15.7k
  } else {
1469
15.7k
    if ((post_byte & 0xe0) == 0xe0)
1470
9.20k
      op->idx.base_reg =
1471
9.20k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1472
1473
15.7k
    switch (post_byte & 0xe7) {
1474
1.97k
    case 0xe0:
1475
3.38k
    case 0xe1: // n9,R
1476
3.38k
      read_byte(info, &offset8, (*address)++);
1477
3.38k
      op->idx.offset = offset8;
1478
1479
3.38k
      if (post_byte & 0x01) // sign extension
1480
1.41k
        op->idx.offset |= 0xff00;
1481
1482
3.38k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1483
1484
3.38k
      if (op->idx.base_reg == M680X_REG_PC)
1485
270
        op->idx.offset_addr = op->idx.offset + *address;
1486
1487
3.38k
      break;
1488
1489
1.78k
    case 0xe3: // [n16,R]
1490
1.78k
      op->idx.flags |= M680X_IDX_INDIRECT;
1491
1492
    // intentionally fall through
1493
3.58k
    case 0xe2: // n16,R
1494
3.58k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1495
3.58k
      (*address) += 2;
1496
3.58k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1497
1498
3.58k
      if (op->idx.base_reg == M680X_REG_PC)
1499
379
        op->idx.offset_addr = op->idx.offset + *address;
1500
1501
3.58k
      break;
1502
1503
651
    case 0xe4: // A,R
1504
1.10k
    case 0xe5: // B,R
1505
1.57k
    case 0xe6: // D,R
1506
1.57k
      op->idx.offset_reg =
1507
1.57k
        g_or12_to_reg_ids[post_byte & 0x03];
1508
1.57k
      break;
1509
1510
663
    case 0xe7: // [D,R]
1511
663
      op->idx.offset_reg = M680X_REG_D;
1512
663
      op->idx.flags |= M680X_IDX_INDIRECT;
1513
663
      break;
1514
1515
6.58k
    default: // n,-r n,+r n,r- n,r+
1516
      // PC is not allowed in this mode
1517
6.58k
      op->idx.base_reg =
1518
6.58k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1519
6.58k
      op->idx.inc_dec = post_byte & 0x0f;
1520
1521
6.58k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1522
3.22k
        op->idx.inc_dec |= 0xf0;
1523
1524
6.58k
      if (op->idx.inc_dec >= 0)
1525
3.36k
        op->idx.inc_dec++;
1526
1527
6.58k
      if (post_byte & 0x10)
1528
1.63k
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1529
1530
6.58k
      break;
1531
15.7k
    }
1532
15.7k
  }
1533
22.6k
}
1534
1535
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1536
627
{
1537
627
  cs_m680x *m680x = &info->m680x;
1538
627
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1539
1540
627
  op->type = M680X_OP_CONSTANT;
1541
627
  read_byte(info, &op->const_val, (*address)++);
1542
627
};
1543
1544
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
30.2k
{
1546
30.2k
  cs_m680x *m680x = &info->m680x;
1547
30.2k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
30.2k
  op->type = M680X_OP_DIRECT;
1550
30.2k
  set_operand_size(info, op, 1);
1551
30.2k
  read_byte(info, &op->direct_addr, (*address)++);
1552
30.2k
};
1553
1554
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1555
28.4k
{
1556
28.4k
  cs_m680x *m680x = &info->m680x;
1557
28.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1558
1559
28.4k
  op->type = M680X_OP_EXTENDED;
1560
28.4k
  set_operand_size(info, op, 1);
1561
28.4k
  read_word(info, &op->ext.address, *address);
1562
28.4k
  *address += 2;
1563
28.4k
}
1564
1565
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1566
17.0k
{
1567
17.0k
  cs_m680x *m680x = &info->m680x;
1568
17.0k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1569
17.0k
  uint16_t word = 0;
1570
17.0k
  int16_t sword = 0;
1571
1572
17.0k
  op->type = M680X_OP_IMMEDIATE;
1573
17.0k
  set_operand_size(info, op, 1);
1574
1575
17.0k
  switch (op->size) {
1576
14.2k
  case 1:
1577
14.2k
    read_byte_sign_extended(info, &sword, *address);
1578
14.2k
    op->imm = sword;
1579
14.2k
    break;
1580
1581
2.48k
  case 2:
1582
2.48k
    read_word(info, &word, *address);
1583
2.48k
    op->imm = (int16_t)word;
1584
2.48k
    break;
1585
1586
343
  case 4:
1587
343
    read_sdword(info, &op->imm, *address);
1588
343
    break;
1589
1590
0
  default:
1591
0
    op->imm = 0;
1592
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1593
17.0k
  }
1594
1595
17.0k
  *address += op->size;
1596
17.0k
}
1597
1598
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1599
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1600
220
{
1601
220
  static const m680x_reg m680x_reg[] = {
1602
220
    M680X_REG_CC,
1603
220
    M680X_REG_A,
1604
220
    M680X_REG_B,
1605
220
    M680X_REG_INVALID,
1606
220
  };
1607
1608
220
  uint8_t post_byte = 0;
1609
220
  cs_m680x *m680x = &info->m680x;
1610
220
  cs_m680x_op *op;
1611
1612
220
  read_byte(info, &post_byte, *address);
1613
220
  (*address)++;
1614
1615
  // operand[0] = register
1616
220
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1617
1618
  // operand[1] = bit index in source operand
1619
220
  op = &m680x->operands[m680x->op_count++];
1620
220
  op->type = M680X_OP_CONSTANT;
1621
220
  op->const_val = (post_byte >> 3) & 0x07;
1622
1623
  // operand[2] = bit index in destination operand
1624
220
  op = &m680x->operands[m680x->op_count++];
1625
220
  op->type = M680X_OP_CONSTANT;
1626
220
  op->const_val = post_byte & 0x07;
1627
1628
220
  direct_hdlr(MI, info, address);
1629
220
}
1630
1631
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1632
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
1.48k
{
1634
1.48k
  static const uint8_t inc_dec_r0[] = {
1635
1.48k
    1,
1636
1.48k
    -1,
1637
1.48k
    1,
1638
1.48k
    0,
1639
1.48k
  };
1640
1.48k
  static const uint8_t inc_dec_r1[] = {
1641
1.48k
    1,
1642
1.48k
    -1,
1643
1.48k
    0,
1644
1.48k
    1,
1645
1.48k
  };
1646
1.48k
  uint8_t regs = 0;
1647
1.48k
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1648
1649
1.48k
  read_byte(info, &regs, *address);
1650
1651
1.48k
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1652
1.48k
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1653
1.48k
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1654
1.48k
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1655
1656
1.48k
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1657
1.48k
}
1658
1659
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1660
1.20k
{
1661
1.20k
  cs_m680x *m680x = &info->m680x;
1662
1.20k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1663
1664
  // bit index is coded in Opcode
1665
1.20k
  op->type = M680X_OP_CONSTANT;
1666
1.20k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1667
1.20k
}
1668
1669
// handler for bit test and branch instruction. Used by M6805.
1670
// The bit index is part of the opcode.
1671
// Example: BRSET 3,<$40,LOOP
1672
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1673
2.96k
{
1674
2.96k
  cs_m680x *m680x = &info->m680x;
1675
2.96k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1676
1677
  // bit index is coded in Opcode
1678
2.96k
  op->type = M680X_OP_CONSTANT;
1679
2.96k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1680
2.96k
  direct_hdlr(MI, info, address);
1681
2.96k
  relative8_hdlr(MI, info, address);
1682
1683
2.96k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1684
2.96k
}
1685
1686
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1687
4.03k
{
1688
4.03k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1689
4.03k
          false);
1690
4.03k
}
1691
1692
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1693
1.58k
{
1694
1.58k
  uint16_t offset = 0;
1695
1696
1.58k
  read_word(info, &offset, *address);
1697
1.58k
  *address += 2;
1698
1.58k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1699
1.58k
          offset, false);
1700
1.58k
}
1701
1702
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1703
816
{
1704
816
  immediate_hdlr(MI, info, address);
1705
816
  relative8_hdlr(MI, info, address);
1706
816
}
1707
1708
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1709
564
{
1710
564
  uint8_t offset = 0;
1711
1712
564
  read_byte(info, &offset, (*address)++);
1713
1714
564
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1715
564
          (uint16_t)offset, false);
1716
564
}
1717
1718
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1719
79
{
1720
79
  uint16_t offset = 0;
1721
1722
79
  read_word(info, &offset, *address);
1723
79
  *address += 2;
1724
1725
79
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1726
79
          offset, false);
1727
79
}
1728
1729
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1730
444
{
1731
444
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1732
444
          true);
1733
444
}
1734
1735
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1736
659
{
1737
659
  uint8_t offset = 0;
1738
1739
659
  read_byte(info, &offset, (*address)++);
1740
1741
659
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1742
659
          (uint16_t)offset, false);
1743
659
}
1744
1745
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1746
4.03k
{
1747
4.03k
  cs_m680x *m680x = &info->m680x;
1748
4.03k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1749
1750
4.03k
  indexed12_hdlr(MI, info, address);
1751
4.03k
  op->type = M680X_OP_IMMEDIATE;
1752
1753
4.03k
  if (info->insn == M680X_INS_MOVW) {
1754
1.19k
    uint16_t imm16 = 0;
1755
1756
1.19k
    read_word(info, &imm16, *address);
1757
1.19k
    op->imm = (int16_t)imm16;
1758
1.19k
    op->size = 2;
1759
2.84k
  } else {
1760
2.84k
    uint8_t imm8 = 0;
1761
1762
2.84k
    read_byte(info, &imm8, *address);
1763
2.84k
    op->imm = (int8_t)imm8;
1764
2.84k
    op->size = 1;
1765
2.84k
  }
1766
1767
4.03k
  set_operand_size(info, op, 1);
1768
4.03k
}
1769
1770
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1771
1.30k
{
1772
1.30k
  cs_m680x *m680x = &info->m680x;
1773
1.30k
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1774
1.30k
  uint16_t imm16 = 0;
1775
1776
1.30k
  indexed12_hdlr(MI, info, address);
1777
1.30k
  read_word(info, &imm16, *address);
1778
1.30k
  op0->type = M680X_OP_EXTENDED;
1779
1.30k
  op0->ext.address = (int16_t)imm16;
1780
1.30k
  set_operand_size(info, op0, 1);
1781
1.30k
}
1782
1783
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1784
// Example: DBNE X,$1000
1785
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1786
987
{
1787
987
  static const m680x_reg index_to_reg_id[] = {
1788
987
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1789
987
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1790
987
  };
1791
987
  static const m680x_insn index_to_insn_id[] = {
1792
987
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1793
987
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1794
987
  };
1795
987
  cs_m680x *m680x = &info->m680x;
1796
987
  uint8_t post_byte = 0;
1797
987
  uint8_t rel = 0;
1798
987
  cs_m680x_op *op;
1799
1800
987
  read_byte(info, &post_byte, (*address)++);
1801
1802
987
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1803
1804
987
  if (info->insn == M680X_INS_ILLGL) {
1805
0
    illegal_hdlr(MI, info, address);
1806
0
  };
1807
1808
987
  read_byte(info, &rel, (*address)++);
1809
1810
987
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1811
1812
987
  op = &m680x->operands[m680x->op_count++];
1813
1814
987
  op->type = M680X_OP_RELATIVE;
1815
1816
987
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1817
1818
987
  op->rel.address = *address + op->rel.offset;
1819
1820
987
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1821
987
}
1822
1823
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1824
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1825
  immediate_hdlr, // 8-bit
1826
  immediate_hdlr, // 16-bit
1827
  immediate_hdlr, // 32-bit
1828
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1829
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1830
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1831
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1832
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1833
  indexed12_hdlr, // subset of indexed12
1834
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1835
  imm_idx12_x_hdlr, ext_idx12_x_hdlr,
1836
}; /* handler function pointers */
1837
1838
/* Disasemble one instruction at address and store in str_buff */
1839
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1840
              uint16_t address)
1841
218k
{
1842
218k
  cs_m680x *m680x = &info->m680x;
1843
218k
  cs_detail *detail = MI->flat_insn->detail;
1844
218k
  uint16_t base_address = address;
1845
218k
  insn_desc insn_description;
1846
218k
  e_access_mode access_mode;
1847
1848
218k
  if (detail != NULL) {
1849
218k
    memset(detail, 0,
1850
218k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1851
218k
  }
1852
1853
218k
  memset(&insn_description, 0, sizeof(insn_description));
1854
218k
  memset(m680x, 0, sizeof(*m680x));
1855
218k
  info->insn_size = 1;
1856
1857
218k
  if (decode_insn(info, address, &insn_description)) {
1858
197k
    m680x_reg reg;
1859
1860
197k
    if (insn_description.opcode > 0xff)
1861
12.6k
      address += 2; // 8-bit opcode + page prefix
1862
185k
    else
1863
185k
      address++; // 8-bit opcode only
1864
1865
197k
    info->insn = insn_description.insn;
1866
1867
197k
    MCInst_setOpcode(MI, insn_description.opcode);
1868
1869
197k
    reg = g_insn_props[info->insn].reg0;
1870
1871
197k
    if (reg != M680X_REG_INVALID) {
1872
108k
      if (reg == M680X_REG_HX &&
1873
955
          (!info->cpu->reg_byte_size[reg]))
1874
293
        reg = M680X_REG_X;
1875
1876
108k
      add_reg_operand(info, reg);
1877
      // First (or second) operand is a register which is
1878
      // part of the mnemonic
1879
108k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1880
108k
      reg = g_insn_props[info->insn].reg1;
1881
1882
108k
      if (reg != M680X_REG_INVALID) {
1883
2.76k
        if (reg == M680X_REG_HX &&
1884
577
            (!info->cpu->reg_byte_size[reg]))
1885
333
          reg = M680X_REG_X;
1886
1887
2.76k
        add_reg_operand(info, reg);
1888
2.76k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1889
2.76k
      }
1890
108k
    }
1891
1892
    // Call addressing mode specific instruction handler
1893
197k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1894
197k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1895
1896
197k
    add_insn_group(detail, g_insn_props[info->insn].group);
1897
1898
197k
    if (g_insn_props[info->insn].cc_modified &&
1899
125k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1900
124k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1901
124k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1902
1903
197k
    access_mode = g_insn_props[info->insn].access_mode;
1904
1905
    // Fix for M6805 BSET/BCLR. It has a different operand order
1906
    // in comparison to the M6811
1907
197k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1908
197k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1909
1.20k
      access_mode = rmmm;
1910
1911
197k
    build_regs_read_write_counts(MI, info, access_mode);
1912
197k
    add_operators_access(MI, info, access_mode);
1913
1914
197k
    if (g_insn_props[info->insn].update_reg_access)
1915
22.6k
      set_changed_regs_read_write_counts(MI, info);
1916
1917
197k
    info->insn_size = (uint8_t)insn_description.insn_size;
1918
1919
197k
    return info->insn_size;
1920
197k
  } else
1921
20.5k
    MCInst_setOpcode(MI, insn_description.opcode);
1922
1923
  // Illegal instruction
1924
20.5k
  address = base_address;
1925
20.5k
  illegal_hdlr(MI, info, &address);
1926
20.5k
  return 1;
1927
218k
}
1928
1929
// Tables to get the byte size of a register on the CPU
1930
// based on an enum m680x_reg value.
1931
// Invalid registers return 0.
1932
static const uint8_t g_m6800_reg_byte_size[22] = {
1933
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1934
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1935
};
1936
1937
static const uint8_t g_m6805_reg_byte_size[22] = {
1938
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1939
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1940
};
1941
1942
static const uint8_t g_m6808_reg_byte_size[22] = {
1943
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1944
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1945
};
1946
1947
static const uint8_t g_m6801_reg_byte_size[22] = {
1948
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1949
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1950
};
1951
1952
static const uint8_t g_m6811_reg_byte_size[22] = {
1953
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1954
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1955
};
1956
1957
static const uint8_t g_cpu12_reg_byte_size[22] = {
1958
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1959
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1960
};
1961
1962
static const uint8_t g_m6809_reg_byte_size[22] = {
1963
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1964
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1965
};
1966
1967
static const uint8_t g_hd6309_reg_byte_size[22] = {
1968
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1969
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1970
};
1971
1972
// Table to check for a valid register nibble on the M6809 CPU
1973
// used for TFR and EXG instruction.
1974
static const bool m6809_tfr_reg_valid[16] = {
1975
  true, true, true, true, true,  true,  false, false,
1976
  true, true, true, true, false, false, false, false,
1977
};
1978
1979
static const cpu_tables g_cpu_tables[] = {
1980
  { // M680X_CPU_TYPE_INVALID
1981
    NULL,
1982
    { NULL, NULL },
1983
    { 0, 0 },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    NULL,
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD } },
1990
  { // M680X_CPU_TYPE_6301
1991
    &g_m6800_inst_page1_table[0],
1992
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1993
    { ARR_SIZE(g_m6801_inst_overlay_table),
1994
      ARR_SIZE(g_hd6301_inst_overlay_table) },
1995
    { 0x00, 0x00, 0x00 },
1996
    { NULL, NULL, NULL },
1997
    { 0, 0, 0 },
1998
    &g_m6801_reg_byte_size[0],
1999
    NULL,
2000
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2001
  { // M680X_CPU_TYPE_6309
2002
    &g_m6809_inst_page1_table[0],
2003
    { &g_hd6309_inst_overlay_table[0], NULL },
2004
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2005
    { 0x10, 0x11, 0x00 },
2006
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2007
      NULL },
2008
    { ARR_SIZE(g_hd6309_inst_page2_table),
2009
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2010
    &g_hd6309_reg_byte_size[0],
2011
    NULL,
2012
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2013
  { // M680X_CPU_TYPE_6800
2014
    &g_m6800_inst_page1_table[0],
2015
    { NULL, NULL },
2016
    { 0, 0 },
2017
    { 0x00, 0x00, 0x00 },
2018
    { NULL, NULL, NULL },
2019
    { 0, 0, 0 },
2020
    &g_m6800_reg_byte_size[0],
2021
    NULL,
2022
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2023
  { // M680X_CPU_TYPE_6801
2024
    &g_m6800_inst_page1_table[0],
2025
    { &g_m6801_inst_overlay_table[0], NULL },
2026
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2027
    { 0x00, 0x00, 0x00 },
2028
    { NULL, NULL, NULL },
2029
    { 0, 0, 0 },
2030
    &g_m6801_reg_byte_size[0],
2031
    NULL,
2032
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2033
  { // M680X_CPU_TYPE_6805
2034
    &g_m6805_inst_page1_table[0],
2035
    { NULL, NULL },
2036
    { 0, 0 },
2037
    { 0x00, 0x00, 0x00 },
2038
    { NULL, NULL, NULL },
2039
    { 0, 0, 0 },
2040
    &g_m6805_reg_byte_size[0],
2041
    NULL,
2042
    { M680X_INS_BCLR, M680X_INS_BSET } },
2043
  { // M680X_CPU_TYPE_6808
2044
    &g_m6805_inst_page1_table[0],
2045
    { &g_m6808_inst_overlay_table[0], NULL },
2046
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2047
    { 0x9E, 0x00, 0x00 },
2048
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2049
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2050
    &g_m6808_reg_byte_size[0],
2051
    NULL,
2052
    { M680X_INS_BCLR, M680X_INS_BSET } },
2053
  { // M680X_CPU_TYPE_6809
2054
    &g_m6809_inst_page1_table[0],
2055
    { NULL, NULL },
2056
    { 0, 0 },
2057
    { 0x10, 0x11, 0x00 },
2058
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2059
    { ARR_SIZE(g_m6809_inst_page2_table),
2060
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2061
    &g_m6809_reg_byte_size[0],
2062
    &m6809_tfr_reg_valid[0],
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6811
2065
    &g_m6800_inst_page1_table[0],
2066
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2067
    { ARR_SIZE(g_m6801_inst_overlay_table),
2068
      ARR_SIZE(g_m6811_inst_overlay_table) },
2069
    { 0x18, 0x1A, 0xCD },
2070
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2071
      &g_m6811_inst_page4_table[0] },
2072
    { ARR_SIZE(g_m6811_inst_page2_table),
2073
      ARR_SIZE(g_m6811_inst_page3_table),
2074
      ARR_SIZE(g_m6811_inst_page4_table) },
2075
    &g_m6811_reg_byte_size[0],
2076
    NULL,
2077
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2078
  { // M680X_CPU_TYPE_CPU12
2079
    &g_cpu12_inst_page1_table[0],
2080
    { NULL, NULL },
2081
    { 0, 0 },
2082
    { 0x18, 0x00, 0x00 },
2083
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2084
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2085
    &g_cpu12_reg_byte_size[0],
2086
    NULL,
2087
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2088
  { // M680X_CPU_TYPE_HCS08
2089
    &g_m6805_inst_page1_table[0],
2090
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2091
    { ARR_SIZE(g_m6808_inst_overlay_table),
2092
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2093
    { 0x9E, 0x00, 0x00 },
2094
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2095
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2096
    &g_m6808_reg_byte_size[0],
2097
    NULL,
2098
    { M680X_INS_BCLR, M680X_INS_BSET } },
2099
};
2100
2101
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2102
          uint16_t address, const uint8_t *code,
2103
          uint16_t code_len)
2104
218k
{
2105
218k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2106
0
    return false;
2107
0
  }
2108
2109
218k
  info->code = code;
2110
218k
  info->size = code_len;
2111
218k
  info->offset = address;
2112
218k
  info->cpu_type = cpu_type;
2113
2114
218k
  info->cpu = &g_cpu_tables[info->cpu_type];
2115
2116
218k
  return true;
2117
218k
}
2118
2119
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2120
        MCInst *MI, uint16_t *size, uint64_t address,
2121
        void *inst_info)
2122
218k
{
2123
218k
  unsigned int insn_size = 0;
2124
218k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2125
218k
  cs_struct *handle = (cs_struct *)ud;
2126
218k
  m680x_info *info = (m680x_info *)handle->printer_info;
2127
2128
218k
  MCInst_clear(MI);
2129
2130
218k
  if (handle->mode & CS_MODE_M680X_6800)
2131
560
    cpu_type = M680X_CPU_TYPE_6800;
2132
2133
217k
  else if (handle->mode & CS_MODE_M680X_6801)
2134
669
    cpu_type = M680X_CPU_TYPE_6801;
2135
2136
217k
  else if (handle->mode & CS_MODE_M680X_6805)
2137
2.26k
    cpu_type = M680X_CPU_TYPE_6805;
2138
2139
214k
  else if (handle->mode & CS_MODE_M680X_6808)
2140
12.3k
    cpu_type = M680X_CPU_TYPE_6808;
2141
2142
202k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2143
9.48k
    cpu_type = M680X_CPU_TYPE_HCS08;
2144
2145
193k
  else if (handle->mode & CS_MODE_M680X_6809)
2146
18.7k
    cpu_type = M680X_CPU_TYPE_6809;
2147
2148
174k
  else if (handle->mode & CS_MODE_M680X_6301)
2149
1.17k
    cpu_type = M680X_CPU_TYPE_6301;
2150
2151
173k
  else if (handle->mode & CS_MODE_M680X_6309)
2152
84.1k
    cpu_type = M680X_CPU_TYPE_6309;
2153
2154
89.0k
  else if (handle->mode & CS_MODE_M680X_6811)
2155
9.87k
    cpu_type = M680X_CPU_TYPE_6811;
2156
2157
79.1k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2158
79.1k
    cpu_type = M680X_CPU_TYPE_CPU12;
2159
2160
218k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2161
218k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2162
218k
          (uint16_t)code_len))
2163
218k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2164
2165
218k
  if (insn_size == 0) {
2166
0
    *size = 1;
2167
0
    return false;
2168
0
  }
2169
2170
  // Make sure we always stay within range
2171
218k
  if (insn_size > code_len) {
2172
13
    *size = (uint16_t)code_len;
2173
13
    return false;
2174
13
  } else
2175
218k
    *size = (uint16_t)insn_size;
2176
2177
218k
  return true;
2178
218k
}
2179
2180
cs_err M680X_disassembler_init(cs_struct *ud)
2181
1.61k
{
2182
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2183
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2184
2185
0
    return CS_ERR_MODE;
2186
0
  }
2187
2188
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2189
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2190
2191
0
    return CS_ERR_MODE;
2192
0
  }
2193
2194
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2195
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2196
2197
0
    return CS_ERR_MODE;
2198
0
  }
2199
2200
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2201
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2202
2203
0
    return CS_ERR_MODE;
2204
0
  }
2205
2206
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2207
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2208
2209
0
    return CS_ERR_MODE;
2210
0
  }
2211
2212
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2213
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2214
2215
0
    return CS_ERR_MODE;
2216
0
  }
2217
2218
1.61k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2219
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2220
2221
0
    return CS_ERR_MODE;
2222
0
  }
2223
2224
1.61k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2225
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2226
2227
0
    return CS_ERR_MODE;
2228
0
  }
2229
2230
1.61k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2231
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2232
2233
0
    return CS_ERR_MODE;
2234
0
  }
2235
2236
1.61k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2237
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2238
2239
0
    return CS_ERR_MODE;
2240
0
  }
2241
2242
1.61k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2243
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2244
0
        MATRIX_SIZE(g_access_mode_to_access));
2245
2246
0
    return CS_ERR_MODE;
2247
0
  }
2248
2249
1.61k
  return CS_ERR_OK;
2250
1.61k
}
2251
2252
#ifndef CAPSTONE_DIET
2253
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2254
          uint8_t *regs_read_count, cs_regs regs_write,
2255
          uint8_t *regs_write_count)
2256
0
{
2257
0
  if (insn->detail == NULL) {
2258
0
    *regs_read_count = 0;
2259
0
    *regs_write_count = 0;
2260
0
  } else {
2261
0
    *regs_read_count = insn->detail->regs_read_count;
2262
0
    *regs_write_count = insn->detail->regs_write_count;
2263
2264
0
    memcpy(regs_read, insn->detail->regs_read,
2265
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2266
0
    memcpy(regs_write, insn->detail->regs_write,
2267
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2268
0
  }
2269
0
}
2270
#endif
2271
2272
#endif