Coverage Report

Created: 2026-02-26 07:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
66.3k
{
67
66.3k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
66.3k
  MI->csh->doing_mem = status;
71
66.3k
  if (!status)
72
    // done, create the next operand slot
73
33.1k
    MI->flat_insn->detail->x86.op_count++;
74
66.3k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.20k
{
78
7.20k
  switch (MI->csh->mode) {
79
2.59k
  case CS_MODE_16:
80
2.59k
    switch (MI->flat_insn->id) {
81
819
    default:
82
819
      MI->x86opsize = 2;
83
819
      break;
84
443
    case X86_INS_LJMP:
85
822
    case X86_INS_LCALL:
86
822
      MI->x86opsize = 4;
87
822
      break;
88
130
    case X86_INS_SGDT:
89
389
    case X86_INS_SIDT:
90
725
    case X86_INS_LGDT:
91
951
    case X86_INS_LIDT:
92
951
      MI->x86opsize = 6;
93
951
      break;
94
2.59k
    }
95
2.59k
    break;
96
2.72k
  case CS_MODE_32:
97
2.72k
    switch (MI->flat_insn->id) {
98
457
    default:
99
457
      MI->x86opsize = 4;
100
457
      break;
101
249
    case X86_INS_LJMP:
102
916
    case X86_INS_JMP:
103
1.12k
    case X86_INS_LCALL:
104
1.40k
    case X86_INS_SGDT:
105
1.67k
    case X86_INS_SIDT:
106
2.00k
    case X86_INS_LGDT:
107
2.26k
    case X86_INS_LIDT:
108
2.26k
      MI->x86opsize = 6;
109
2.26k
      break;
110
2.72k
    }
111
2.72k
    break;
112
2.72k
  case CS_MODE_64:
113
1.88k
    switch (MI->flat_insn->id) {
114
540
    default:
115
540
      MI->x86opsize = 8;
116
540
      break;
117
365
    case X86_INS_LJMP:
118
435
    case X86_INS_LCALL:
119
728
    case X86_INS_SGDT:
120
1.01k
    case X86_INS_SIDT:
121
1.26k
    case X86_INS_LGDT:
122
1.34k
    case X86_INS_LIDT:
123
1.34k
      MI->x86opsize = 10;
124
1.34k
      break;
125
1.88k
    }
126
1.88k
    break;
127
1.88k
  default: // never reach
128
0
    break;
129
7.20k
  }
130
131
7.20k
  printMemReference(MI, OpNo, O);
132
7.20k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
68.0k
{
136
68.0k
  MI->x86opsize = 1;
137
68.0k
  printMemReference(MI, OpNo, O);
138
68.0k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
25.5k
{
142
25.5k
  MI->x86opsize = 2;
143
144
25.5k
  printMemReference(MI, OpNo, O);
145
25.5k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
26.6k
{
149
26.6k
  MI->x86opsize = 4;
150
151
26.6k
  printMemReference(MI, OpNo, O);
152
26.6k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
11.7k
{
156
11.7k
  MI->x86opsize = 8;
157
11.7k
  printMemReference(MI, OpNo, O);
158
11.7k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
5.84k
{
162
5.84k
  MI->x86opsize = 16;
163
5.84k
  printMemReference(MI, OpNo, O);
164
5.84k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
2.14k
{
168
2.14k
  MI->x86opsize = 64;
169
2.14k
  printMemReference(MI, OpNo, O);
170
2.14k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
2.34k
{
175
2.34k
  MI->x86opsize = 32;
176
2.34k
  printMemReference(MI, OpNo, O);
177
2.34k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
4.68k
{
181
4.68k
  switch (MCInst_getOpcode(MI)) {
182
3.69k
  default:
183
3.69k
    MI->x86opsize = 4;
184
3.69k
    break;
185
454
  case X86_FSTENVm:
186
989
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
989
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
298
    case CS_MODE_16:
192
298
      MI->x86opsize = 14;
193
298
      break;
194
243
    case CS_MODE_32:
195
691
    case CS_MODE_64:
196
691
      MI->x86opsize = 28;
197
691
      break;
198
989
    }
199
989
    break;
200
4.68k
  }
201
202
4.68k
  printMemReference(MI, OpNo, O);
203
4.68k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
3.47k
{
207
3.47k
  MI->x86opsize = 8;
208
3.47k
  printMemReference(MI, OpNo, O);
209
3.47k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
289
{
213
289
  MI->x86opsize = 10;
214
289
  printMemReference(MI, OpNo, O);
215
289
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
2.72k
{
219
2.72k
  MI->x86opsize = 16;
220
2.72k
  printMemReference(MI, OpNo, O);
221
2.72k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
1.93k
{
225
1.93k
  MI->x86opsize = 32;
226
1.93k
  printMemReference(MI, OpNo, O);
227
1.93k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.03k
{
231
2.03k
  MI->x86opsize = 64;
232
2.03k
  printMemReference(MI, OpNo, O);
233
2.03k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
228k
{
242
228k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
228k
  if (MCOperand_isReg(Op)) {
244
228k
    printRegName(O, MCOperand_getReg(Op));
245
228k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
228k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
930k
{
290
930k
  uint8_t count, i;
291
930k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
930k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
930k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.67M
  for (count = 0; arr[count]; count++)
301
1.74M
    ;
302
303
930k
  if (count == 0)
304
59.2k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
871k
  count--;
308
2.61M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.74M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.74M
       i++) {
311
1.74M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.49M
      access[i] = arr[count - i];
313
248k
    else
314
248k
      access[i] = 0;
315
1.74M
  }
316
871k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
16.8k
{
320
16.8k
  MCOperand *SegReg;
321
16.8k
  int reg;
322
323
16.8k
  if (MI->csh->detail_opt) {
324
16.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
16.8k
    MI->flat_insn->detail->x86
327
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
328
16.8k
      .type = X86_OP_MEM;
329
16.8k
    MI->flat_insn->detail->x86
330
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
331
16.8k
      .size = MI->x86opsize;
332
16.8k
    MI->flat_insn->detail->x86
333
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
334
16.8k
      .mem.segment = X86_REG_INVALID;
335
16.8k
    MI->flat_insn->detail->x86
336
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
337
16.8k
      .mem.base = X86_REG_INVALID;
338
16.8k
    MI->flat_insn->detail->x86
339
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
340
16.8k
      .mem.index = X86_REG_INVALID;
341
16.8k
    MI->flat_insn->detail->x86
342
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
343
16.8k
      .mem.scale = 1;
344
16.8k
    MI->flat_insn->detail->x86
345
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
346
16.8k
      .mem.disp = 0;
347
348
16.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
16.8k
            &MI->flat_insn->detail->x86.eflags);
350
16.8k
    MI->flat_insn->detail->x86
351
16.8k
      .operands[MI->flat_insn->detail->x86.op_count]
352
16.8k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
16.8k
  }
354
355
16.8k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
16.8k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
16.8k
  if (reg) {
359
566
    _printOperand(MI, Op + 1, O);
360
566
    SStream_concat0(O, ":");
361
362
566
    if (MI->csh->detail_opt) {
363
566
      MI->flat_insn->detail->x86
364
566
        .operands[MI->flat_insn->detail->x86.op_count]
365
566
        .mem.segment = X86_register_map(reg);
366
566
    }
367
566
  }
368
369
16.8k
  SStream_concat0(O, "(");
370
16.8k
  set_mem_access(MI, true);
371
372
16.8k
  printOperand(MI, Op, O);
373
374
16.8k
  SStream_concat0(O, ")");
375
16.8k
  set_mem_access(MI, false);
376
16.8k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
16.3k
{
380
16.3k
  if (MI->csh->detail_opt) {
381
16.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
16.3k
    MI->flat_insn->detail->x86
384
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
385
16.3k
      .type = X86_OP_MEM;
386
16.3k
    MI->flat_insn->detail->x86
387
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
388
16.3k
      .size = MI->x86opsize;
389
16.3k
    MI->flat_insn->detail->x86
390
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
391
16.3k
      .mem.segment = X86_REG_INVALID;
392
16.3k
    MI->flat_insn->detail->x86
393
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
394
16.3k
      .mem.base = X86_REG_INVALID;
395
16.3k
    MI->flat_insn->detail->x86
396
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
397
16.3k
      .mem.index = X86_REG_INVALID;
398
16.3k
    MI->flat_insn->detail->x86
399
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
400
16.3k
      .mem.scale = 1;
401
16.3k
    MI->flat_insn->detail->x86
402
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
403
16.3k
      .mem.disp = 0;
404
405
16.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
16.3k
            &MI->flat_insn->detail->x86.eflags);
407
16.3k
    MI->flat_insn->detail->x86
408
16.3k
      .operands[MI->flat_insn->detail->x86.op_count]
409
16.3k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
16.3k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
16.3k
  if (MI->csh->mode != CS_MODE_64) {
414
8.42k
    SStream_concat0(O, "%es:(");
415
8.42k
    if (MI->csh->detail_opt) {
416
8.42k
      MI->flat_insn->detail->x86
417
8.42k
        .operands[MI->flat_insn->detail->x86.op_count]
418
8.42k
        .mem.segment = X86_REG_ES;
419
8.42k
    }
420
8.42k
  } else
421
7.93k
    SStream_concat0(O, "(");
422
423
16.3k
  set_mem_access(MI, true);
424
425
16.3k
  printOperand(MI, Op, O);
426
427
16.3k
  SStream_concat0(O, ")");
428
16.3k
  set_mem_access(MI, false);
429
16.3k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
3.62k
{
433
3.62k
  MI->x86opsize = 1;
434
3.62k
  printSrcIdx(MI, OpNo, O);
435
3.62k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
5.28k
{
439
5.28k
  MI->x86opsize = 2;
440
5.28k
  printSrcIdx(MI, OpNo, O);
441
5.28k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
6.88k
{
445
6.88k
  MI->x86opsize = 4;
446
6.88k
  printSrcIdx(MI, OpNo, O);
447
6.88k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.05k
{
451
1.05k
  MI->x86opsize = 8;
452
1.05k
  printSrcIdx(MI, OpNo, O);
453
1.05k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
5.92k
{
457
5.92k
  MI->x86opsize = 1;
458
5.92k
  printDstIdx(MI, OpNo, O);
459
5.92k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
4.28k
{
463
4.28k
  MI->x86opsize = 2;
464
4.28k
  printDstIdx(MI, OpNo, O);
465
4.28k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
5.10k
{
469
5.10k
  MI->x86opsize = 4;
470
5.10k
  printDstIdx(MI, OpNo, O);
471
5.10k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.04k
{
475
1.04k
  MI->x86opsize = 8;
476
1.04k
  printDstIdx(MI, OpNo, O);
477
1.04k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
4.12k
{
481
4.12k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
4.12k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
4.12k
  int reg;
484
485
4.12k
  if (MI->csh->detail_opt) {
486
4.12k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
4.12k
    MI->flat_insn->detail->x86
489
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
490
4.12k
      .type = X86_OP_MEM;
491
4.12k
    MI->flat_insn->detail->x86
492
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
493
4.12k
      .size = MI->x86opsize;
494
4.12k
    MI->flat_insn->detail->x86
495
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
496
4.12k
      .mem.segment = X86_REG_INVALID;
497
4.12k
    MI->flat_insn->detail->x86
498
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
499
4.12k
      .mem.base = X86_REG_INVALID;
500
4.12k
    MI->flat_insn->detail->x86
501
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
502
4.12k
      .mem.index = X86_REG_INVALID;
503
4.12k
    MI->flat_insn->detail->x86
504
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
505
4.12k
      .mem.scale = 1;
506
4.12k
    MI->flat_insn->detail->x86
507
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
508
4.12k
      .mem.disp = 0;
509
510
4.12k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
4.12k
            &MI->flat_insn->detail->x86.eflags);
512
4.12k
    MI->flat_insn->detail->x86
513
4.12k
      .operands[MI->flat_insn->detail->x86.op_count]
514
4.12k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
4.12k
  }
516
517
  // If this has a segment register, print it.
518
4.12k
  reg = MCOperand_getReg(SegReg);
519
4.12k
  if (reg) {
520
518
    _printOperand(MI, Op + 1, O);
521
518
    SStream_concat0(O, ":");
522
523
518
    if (MI->csh->detail_opt) {
524
518
      MI->flat_insn->detail->x86
525
518
        .operands[MI->flat_insn->detail->x86.op_count]
526
518
        .mem.segment = X86_register_map(reg);
527
518
    }
528
518
  }
529
530
4.12k
  if (MCOperand_isImm(DispSpec)) {
531
4.12k
    int64_t imm = MCOperand_getImm(DispSpec);
532
4.12k
    if (MI->csh->detail_opt)
533
4.12k
      MI->flat_insn->detail->x86
534
4.12k
        .operands[MI->flat_insn->detail->x86.op_count]
535
4.12k
        .mem.disp = imm;
536
4.12k
    if (imm < 0) {
537
826
      SStream_concat(O, "0x%" PRIx64,
538
826
               arch_masks[MI->csh->mode] & imm);
539
3.29k
    } else {
540
3.29k
      if (imm > HEX_THRESHOLD)
541
2.98k
        SStream_concat(O, "0x%" PRIx64, imm);
542
313
      else
543
313
        SStream_concat(O, "%" PRIu64, imm);
544
3.29k
    }
545
4.12k
  }
546
547
4.12k
  if (MI->csh->detail_opt)
548
4.12k
    MI->flat_insn->detail->x86.op_count++;
549
4.12k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
20.2k
{
553
20.2k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
20.2k
  if (val > HEX_THRESHOLD)
556
18.5k
    SStream_concat(O, "$0x%x", val);
557
1.69k
  else
558
1.69k
    SStream_concat(O, "$%" PRIu8, val);
559
560
20.2k
  if (MI->csh->detail_opt) {
561
20.2k
    MI->flat_insn->detail->x86
562
20.2k
      .operands[MI->flat_insn->detail->x86.op_count]
563
20.2k
      .type = X86_OP_IMM;
564
20.2k
    MI->flat_insn->detail->x86
565
20.2k
      .operands[MI->flat_insn->detail->x86.op_count]
566
20.2k
      .imm = val;
567
20.2k
    MI->flat_insn->detail->x86
568
20.2k
      .operands[MI->flat_insn->detail->x86.op_count]
569
20.2k
      .size = 1;
570
20.2k
    MI->flat_insn->detail->x86.op_count++;
571
20.2k
  }
572
20.2k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
2.48k
{
576
2.48k
  MI->x86opsize = 1;
577
2.48k
  printMemOffset(MI, OpNo, O);
578
2.48k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
781
{
582
781
  MI->x86opsize = 2;
583
781
  printMemOffset(MI, OpNo, O);
584
781
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
795
{
588
795
  MI->x86opsize = 4;
589
795
  printMemOffset(MI, OpNo, O);
590
795
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
68
{
594
68
  MI->x86opsize = 8;
595
68
  printMemOffset(MI, OpNo, O);
596
68
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
25.1k
{
604
25.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
25.1k
  if (MCOperand_isImm(Op)) {
606
25.1k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
25.1k
            MI->address;
608
609
    // truncate imm for non-64bit
610
25.1k
    if (MI->csh->mode != CS_MODE_64) {
611
16.8k
      imm = imm & 0xffffffff;
612
16.8k
    }
613
614
25.1k
    if (imm < 0) {
615
841
      SStream_concat(O, "0x%" PRIx64, imm);
616
24.3k
    } else {
617
24.3k
      if (imm > HEX_THRESHOLD)
618
24.3k
        SStream_concat(O, "0x%" PRIx64, imm);
619
4
      else
620
4
        SStream_concat(O, "%" PRIu64, imm);
621
24.3k
    }
622
25.1k
    if (MI->csh->detail_opt) {
623
25.1k
      MI->flat_insn->detail->x86
624
25.1k
        .operands[MI->flat_insn->detail->x86.op_count]
625
25.1k
        .type = X86_OP_IMM;
626
25.1k
      MI->has_imm = true;
627
25.1k
      MI->flat_insn->detail->x86
628
25.1k
        .operands[MI->flat_insn->detail->x86.op_count]
629
25.1k
        .imm = imm;
630
25.1k
      MI->flat_insn->detail->x86.op_count++;
631
25.1k
    }
632
25.1k
  }
633
25.1k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
393k
{
637
393k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
393k
  if (MCOperand_isReg(Op)) {
639
343k
    unsigned int reg = MCOperand_getReg(Op);
640
343k
    printRegName(O, reg);
641
343k
    if (MI->csh->detail_opt) {
642
343k
      if (MI->csh->doing_mem) {
643
33.1k
        MI->flat_insn->detail->x86
644
33.1k
          .operands[MI->flat_insn->detail->x86
645
33.1k
                .op_count]
646
33.1k
          .mem.base = X86_register_map(reg);
647
309k
      } else {
648
309k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
309k
        MI->flat_insn->detail->x86
651
309k
          .operands[MI->flat_insn->detail->x86
652
309k
                .op_count]
653
309k
          .type = X86_OP_REG;
654
309k
        MI->flat_insn->detail->x86
655
309k
          .operands[MI->flat_insn->detail->x86
656
309k
                .op_count]
657
309k
          .reg = X86_register_map(reg);
658
309k
        MI->flat_insn->detail->x86
659
309k
          .operands[MI->flat_insn->detail->x86
660
309k
                .op_count]
661
309k
          .size =
662
309k
          MI->csh->regsize_map[X86_register_map(
663
309k
            reg)];
664
665
309k
        get_op_access(
666
309k
          MI->csh, MCInst_getOpcode(MI), access,
667
309k
          &MI->flat_insn->detail->x86.eflags);
668
309k
        MI->flat_insn->detail->x86
669
309k
          .operands[MI->flat_insn->detail->x86
670
309k
                .op_count]
671
309k
          .access =
672
309k
          access[MI->flat_insn->detail->x86
673
309k
                   .op_count];
674
675
309k
        MI->flat_insn->detail->x86.op_count++;
676
309k
      }
677
343k
    }
678
343k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
50.7k
    uint8_t encsize;
681
50.7k
    int64_t imm = MCOperand_getImm(Op);
682
50.7k
    uint8_t opsize =
683
50.7k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
50.7k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
24.1k
      imm = imm & 0xff;
687
24.1k
    }
688
689
50.7k
    switch (MI->flat_insn->id) {
690
20.5k
    default:
691
20.5k
      if (imm >= 0) {
692
18.3k
        if (imm > HEX_THRESHOLD)
693
15.3k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.96k
        else
695
2.96k
          SStream_concat(O, "$%" PRIu64, imm);
696
18.3k
      } else {
697
2.16k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.16k
        } else {
716
2.16k
          if (imm ==
717
2.16k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.16k
          else if (imm < -HEX_THRESHOLD)
722
1.64k
            SStream_concat(O,
723
1.64k
                     "$-0x%" PRIx64,
724
1.64k
                     -imm);
725
520
          else
726
520
            SStream_concat(O, "$-%" PRIu64,
727
520
                     -imm);
728
2.16k
        }
729
2.16k
      }
730
20.5k
      break;
731
732
20.5k
    case X86_INS_MOVABS:
733
9.53k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
      // Use unsigned comparison to handle values >= 2^63 correctly
736
9.53k
      if ((uint64_t)imm > HEX_THRESHOLD)
737
8.70k
        SStream_concat(O, "$0x%" PRIx64, imm);
738
832
      else
739
832
        SStream_concat(O, "$%" PRIu64, imm);
740
9.53k
      break;
741
742
0
    case X86_INS_IN:
743
0
    case X86_INS_OUT:
744
0
    case X86_INS_INT:
745
      // do not print number in negative form
746
0
      imm = imm & 0xff;
747
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
748
0
        SStream_concat(O, "$%" PRIu64, imm);
749
0
      else {
750
0
        SStream_concat(O, "$0x%x", imm);
751
0
      }
752
0
      break;
753
754
1.11k
    case X86_INS_LCALL:
755
2.11k
    case X86_INS_LJMP:
756
2.11k
    case X86_INS_JMP:
757
      // always print address in positive form
758
2.11k
      if (OpNo == 1) { // selector is ptr16
759
1.05k
        imm = imm & 0xffff;
760
1.05k
        opsize = 2;
761
1.05k
      } else
762
1.05k
        opsize = 4;
763
2.11k
      SStream_concat(O, "$0x%" PRIx64, imm);
764
2.11k
      break;
765
766
2.95k
    case X86_INS_AND:
767
7.44k
    case X86_INS_OR:
768
12.3k
    case X86_INS_XOR:
769
      // do not print number in negative form
770
12.3k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
771
1.20k
        SStream_concat(O, "$%" PRIu64, imm);
772
11.1k
      else {
773
11.1k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
774
11.1k
              imm;
775
11.1k
        SStream_concat(O, "$0x%" PRIx64, imm);
776
11.1k
      }
777
12.3k
      break;
778
779
5.42k
    case X86_INS_RET:
780
6.20k
    case X86_INS_RETF:
781
      // RET imm16
782
6.20k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
783
169
        SStream_concat(O, "$%" PRIu64, imm);
784
6.03k
      else {
785
6.03k
        imm = 0xffff & imm;
786
6.03k
        SStream_concat(O, "$0x%x", imm);
787
6.03k
      }
788
6.20k
      break;
789
50.7k
    }
790
791
50.7k
    if (MI->csh->detail_opt) {
792
50.7k
      if (MI->csh->doing_mem) {
793
0
        MI->flat_insn->detail->x86
794
0
          .operands[MI->flat_insn->detail->x86
795
0
                .op_count]
796
0
          .type = X86_OP_MEM;
797
0
        MI->flat_insn->detail->x86
798
0
          .operands[MI->flat_insn->detail->x86
799
0
                .op_count]
800
0
          .mem.disp = imm;
801
50.7k
      } else {
802
50.7k
        MI->flat_insn->detail->x86
803
50.7k
          .operands[MI->flat_insn->detail->x86
804
50.7k
                .op_count]
805
50.7k
          .type = X86_OP_IMM;
806
50.7k
        MI->has_imm = true;
807
50.7k
        MI->flat_insn->detail->x86
808
50.7k
          .operands[MI->flat_insn->detail->x86
809
50.7k
                .op_count]
810
50.7k
          .imm = imm;
811
812
50.7k
        if (opsize > 0) {
813
42.8k
          MI->flat_insn->detail->x86
814
42.8k
            .operands[MI->flat_insn->detail
815
42.8k
                  ->x86.op_count]
816
42.8k
            .size = opsize;
817
42.8k
          MI->flat_insn->detail->x86.encoding
818
42.8k
            .imm_size = encsize;
819
42.8k
        } else if (MI->op1_size > 0)
820
0
          MI->flat_insn->detail->x86
821
0
            .operands[MI->flat_insn->detail
822
0
                  ->x86.op_count]
823
0
            .size = MI->op1_size;
824
7.89k
        else
825
7.89k
          MI->flat_insn->detail->x86
826
7.89k
            .operands[MI->flat_insn->detail
827
7.89k
                  ->x86.op_count]
828
7.89k
            .size = MI->imm_size;
829
830
50.7k
        MI->flat_insn->detail->x86.op_count++;
831
50.7k
      }
832
50.7k
    }
833
50.7k
  }
834
393k
}
835
836
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
837
168k
{
838
168k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
839
168k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
840
168k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
841
168k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
842
168k
  uint64_t ScaleVal;
843
168k
  int segreg;
844
168k
  int64_t DispVal = 1;
845
846
168k
  if (MI->csh->detail_opt) {
847
168k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
848
849
168k
    MI->flat_insn->detail->x86
850
168k
      .operands[MI->flat_insn->detail->x86.op_count]
851
168k
      .type = X86_OP_MEM;
852
168k
    MI->flat_insn->detail->x86
853
168k
      .operands[MI->flat_insn->detail->x86.op_count]
854
168k
      .size = MI->x86opsize;
855
168k
    MI->flat_insn->detail->x86
856
168k
      .operands[MI->flat_insn->detail->x86.op_count]
857
168k
      .mem.segment = X86_REG_INVALID;
858
168k
    MI->flat_insn->detail->x86
859
168k
      .operands[MI->flat_insn->detail->x86.op_count]
860
168k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
861
168k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
862
167k
      MI->flat_insn->detail->x86
863
167k
        .operands[MI->flat_insn->detail->x86.op_count]
864
167k
        .mem.index =
865
167k
        X86_register_map(MCOperand_getReg(IndexReg));
866
167k
    }
867
168k
    MI->flat_insn->detail->x86
868
168k
      .operands[MI->flat_insn->detail->x86.op_count]
869
168k
      .mem.scale = 1;
870
168k
    MI->flat_insn->detail->x86
871
168k
      .operands[MI->flat_insn->detail->x86.op_count]
872
168k
      .mem.disp = 0;
873
874
168k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
875
168k
            &MI->flat_insn->detail->x86.eflags);
876
168k
    MI->flat_insn->detail->x86
877
168k
      .operands[MI->flat_insn->detail->x86.op_count]
878
168k
      .access = access[MI->flat_insn->detail->x86.op_count];
879
168k
  }
880
881
  // If this has a segment register, print it.
882
168k
  segreg = MCOperand_getReg(SegReg);
883
168k
  if (segreg) {
884
3.94k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
885
3.94k
    SStream_concat0(O, ":");
886
887
3.94k
    if (MI->csh->detail_opt) {
888
3.94k
      MI->flat_insn->detail->x86
889
3.94k
        .operands[MI->flat_insn->detail->x86.op_count]
890
3.94k
        .mem.segment = X86_register_map(segreg);
891
3.94k
    }
892
3.94k
  }
893
894
168k
  if (MCOperand_isImm(DispSpec)) {
895
168k
    DispVal = MCOperand_getImm(DispSpec);
896
168k
    if (MI->csh->detail_opt)
897
168k
      MI->flat_insn->detail->x86
898
168k
        .operands[MI->flat_insn->detail->x86.op_count]
899
168k
        .mem.disp = DispVal;
900
168k
    if (DispVal) {
901
49.9k
      if (MCOperand_getReg(IndexReg) ||
902
46.9k
          MCOperand_getReg(BaseReg)) {
903
46.9k
        printInt64(O, DispVal);
904
46.9k
      } else {
905
        // only immediate as address of memory
906
3.01k
        if (DispVal < 0) {
907
834
          SStream_concat(
908
834
            O, "0x%" PRIx64,
909
834
            arch_masks[MI->csh->mode] &
910
834
              DispVal);
911
2.18k
        } else {
912
2.18k
          if (DispVal > HEX_THRESHOLD)
913
1.89k
            SStream_concat(O, "0x%" PRIx64,
914
1.89k
                     DispVal);
915
288
          else
916
288
            SStream_concat(O, "%" PRIu64,
917
288
                     DispVal);
918
2.18k
        }
919
3.01k
      }
920
49.9k
    }
921
168k
  }
922
923
168k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
924
164k
    SStream_concat0(O, "(");
925
926
164k
    if (MCOperand_getReg(BaseReg))
927
164k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
928
929
164k
    if (MCOperand_getReg(IndexReg) &&
930
60.4k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
931
59.2k
      SStream_concat0(O, ", ");
932
59.2k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
933
59.2k
      ScaleVal = MCOperand_getImm(
934
59.2k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
59.2k
      if (MI->csh->detail_opt)
936
59.2k
        MI->flat_insn->detail->x86
937
59.2k
          .operands[MI->flat_insn->detail->x86
938
59.2k
                .op_count]
939
59.2k
          .mem.scale = (int)ScaleVal;
940
59.2k
      if (ScaleVal != 1) {
941
4.89k
        SStream_concat(O, ", %" PRIu64, ScaleVal);
942
4.89k
      }
943
59.2k
    }
944
945
164k
    SStream_concat0(O, ")");
946
164k
  } else {
947
3.34k
    if (!DispVal)
948
331
      SStream_concat0(O, "0");
949
3.34k
  }
950
951
168k
  if (MI->csh->detail_opt)
952
168k
    MI->flat_insn->detail->x86.op_count++;
953
168k
}
954
955
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
956
3.57k
{
957
3.57k
  switch (MI->Opcode) {
958
241
  default:
959
241
    break;
960
342
  case X86_LEA16r:
961
342
    MI->x86opsize = 2;
962
342
    break;
963
421
  case X86_LEA32r:
964
908
  case X86_LEA64_32r:
965
908
    MI->x86opsize = 4;
966
908
    break;
967
208
  case X86_LEA64r:
968
208
    MI->x86opsize = 8;
969
208
    break;
970
0
#ifndef CAPSTONE_X86_REDUCE
971
258
  case X86_BNDCL32rm:
972
510
  case X86_BNDCN32rm:
973
592
  case X86_BNDCU32rm:
974
811
  case X86_BNDSTXmr:
975
1.14k
  case X86_BNDLDXrm:
976
1.55k
  case X86_BNDCL64rm:
977
1.64k
  case X86_BNDCN64rm:
978
1.87k
  case X86_BNDCU64rm:
979
1.87k
    MI->x86opsize = 16;
980
1.87k
    break;
981
3.57k
#endif
982
3.57k
  }
983
984
3.57k
  printMemReference(MI, OpNo, O);
985
3.57k
}
986
987
#include "X86InstPrinter.h"
988
989
// Include the auto-generated portion of the assembly writer.
990
#ifdef CAPSTONE_X86_REDUCE
991
#include "X86GenAsmWriter_reduce.inc"
992
#else
993
#include "X86GenAsmWriter.inc"
994
#endif
995
996
#include "X86GenRegisterName.inc"
997
998
static void printRegName(SStream *OS, unsigned RegNo)
999
571k
{
1000
571k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1001
571k
}
1002
1003
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1004
415k
{
1005
415k
  x86_reg reg, reg2;
1006
415k
  enum cs_ac_type access1, access2;
1007
415k
  int i;
1008
1009
  // perhaps this instruction does not need printer
1010
415k
  if (MI->assembly[0]) {
1011
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1012
0
    return;
1013
0
  }
1014
1015
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1016
  // In Intel annotation it's always emitted as "call".
1017
  //
1018
  // TODO: Probably this hack should be redesigned via InstAlias in
1019
  // InstrInfo.td as soon as Requires clause is supported properly
1020
  // for InstAlias.
1021
415k
  if (MI->csh->mode == CS_MODE_64 &&
1022
166k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1023
0
    SStream_concat0(OS, "callq\t");
1024
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1025
0
    printPCRelImm(MI, 0, OS);
1026
0
    return;
1027
0
  }
1028
1029
415k
  X86_lockrep(MI, OS);
1030
415k
  printInstruction(MI, OS);
1031
1032
415k
  if (MI->has_imm) {
1033
    // if op_count > 1, then this operand's size is taken from the destination op
1034
74.5k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1035
41.4k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1036
40.9k
          MI->flat_insn->id != X86_INS_LJMP &&
1037
40.4k
          MI->flat_insn->id != X86_INS_JMP) {
1038
40.4k
        for (i = 0;
1039
122k
             i < MI->flat_insn->detail->x86.op_count;
1040
82.0k
             i++) {
1041
82.0k
          if (MI->flat_insn->detail->x86
1042
82.0k
                .operands[i]
1043
82.0k
                .type == X86_OP_IMM)
1044
40.6k
            MI->flat_insn->detail->x86
1045
40.6k
              .operands[i]
1046
40.6k
              .size =
1047
40.6k
              MI->flat_insn->detail
1048
40.6k
                ->x86
1049
40.6k
                .operands
1050
40.6k
                  [MI->flat_insn
1051
40.6k
                     ->detail
1052
40.6k
                     ->x86
1053
40.6k
                     .op_count -
1054
40.6k
                   1]
1055
40.6k
                .size;
1056
82.0k
        }
1057
40.4k
      }
1058
41.4k
    } else
1059
33.1k
      MI->flat_insn->detail->x86.operands[0].size =
1060
33.1k
        MI->imm_size;
1061
74.5k
  }
1062
1063
415k
  if (MI->csh->detail_opt) {
1064
415k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1065
1066
    // some instructions need to supply immediate 1 in the first op
1067
415k
    switch (MCInst_getOpcode(MI)) {
1068
385k
    default:
1069
385k
      break;
1070
385k
    case X86_SHL8r1:
1071
523
    case X86_SHL16r1:
1072
1.95k
    case X86_SHL32r1:
1073
2.33k
    case X86_SHL64r1:
1074
3.41k
    case X86_SAL8r1:
1075
3.87k
    case X86_SAL16r1:
1076
4.43k
    case X86_SAL32r1:
1077
4.74k
    case X86_SAL64r1:
1078
5.06k
    case X86_SHR8r1:
1079
5.29k
    case X86_SHR16r1:
1080
5.79k
    case X86_SHR32r1:
1081
6.56k
    case X86_SHR64r1:
1082
7.02k
    case X86_SAR8r1:
1083
7.88k
    case X86_SAR16r1:
1084
8.81k
    case X86_SAR32r1:
1085
9.56k
    case X86_SAR64r1:
1086
10.7k
    case X86_RCL8r1:
1087
11.6k
    case X86_RCL16r1:
1088
12.4k
    case X86_RCL32r1:
1089
12.8k
    case X86_RCL64r1:
1090
13.3k
    case X86_RCR8r1:
1091
13.5k
    case X86_RCR16r1:
1092
13.8k
    case X86_RCR32r1:
1093
13.9k
    case X86_RCR64r1:
1094
14.1k
    case X86_ROL8r1:
1095
14.4k
    case X86_ROL16r1:
1096
14.7k
    case X86_ROL32r1:
1097
14.8k
    case X86_ROL64r1:
1098
15.3k
    case X86_ROR8r1:
1099
16.1k
    case X86_ROR16r1:
1100
16.6k
    case X86_ROR32r1:
1101
16.8k
    case X86_ROR64r1:
1102
17.1k
    case X86_SHL8m1:
1103
17.4k
    case X86_SHL16m1:
1104
17.9k
    case X86_SHL32m1:
1105
18.4k
    case X86_SHL64m1:
1106
18.6k
    case X86_SAL8m1:
1107
19.1k
    case X86_SAL16m1:
1108
19.3k
    case X86_SAL32m1:
1109
19.7k
    case X86_SAL64m1:
1110
20.1k
    case X86_SHR8m1:
1111
20.7k
    case X86_SHR16m1:
1112
20.9k
    case X86_SHR32m1:
1113
21.6k
    case X86_SHR64m1:
1114
21.7k
    case X86_SAR8m1:
1115
22.1k
    case X86_SAR16m1:
1116
22.6k
    case X86_SAR32m1:
1117
23.1k
    case X86_SAR64m1:
1118
23.6k
    case X86_RCL8m1:
1119
24.0k
    case X86_RCL16m1:
1120
24.4k
    case X86_RCL32m1:
1121
24.6k
    case X86_RCL64m1:
1122
24.9k
    case X86_RCR8m1:
1123
25.3k
    case X86_RCR16m1:
1124
25.8k
    case X86_RCR32m1:
1125
26.5k
    case X86_RCR64m1:
1126
26.7k
    case X86_ROL8m1:
1127
27.1k
    case X86_ROL16m1:
1128
27.5k
    case X86_ROL32m1:
1129
27.9k
    case X86_ROL64m1:
1130
28.2k
    case X86_ROR8m1:
1131
28.6k
    case X86_ROR16m1:
1132
29.1k
    case X86_ROR32m1:
1133
29.4k
    case X86_ROR64m1:
1134
      // shift all the ops right to leave 1st slot for this new register op
1135
29.4k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1136
29.4k
        &(MI->flat_insn->detail->x86.operands[0]),
1137
29.4k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1138
29.4k
          (ARR_SIZE(MI->flat_insn->detail->x86
1139
29.4k
                .operands) -
1140
29.4k
           1));
1141
29.4k
      MI->flat_insn->detail->x86.operands[0].type =
1142
29.4k
        X86_OP_IMM;
1143
29.4k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1144
29.4k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1145
29.4k
      MI->flat_insn->detail->x86.op_count++;
1146
415k
    }
1147
1148
    // special instruction needs to supply register op
1149
    // first op can be embedded in the asm by llvm.
1150
    // so we have to add the missing register as the first operand
1151
1152
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1153
1154
415k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1155
415k
    if (reg) {
1156
      // shift all the ops right to leave 1st slot for this new register op
1157
22.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1158
22.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1159
22.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1160
22.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1161
22.5k
                .operands) -
1162
22.5k
           1));
1163
22.5k
      MI->flat_insn->detail->x86.operands[0].type =
1164
22.5k
        X86_OP_REG;
1165
22.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1166
22.5k
      MI->flat_insn->detail->x86.operands[0].size =
1167
22.5k
        MI->csh->regsize_map[reg];
1168
22.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1169
1170
22.5k
      MI->flat_insn->detail->x86.op_count++;
1171
392k
    } else {
1172
392k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1173
392k
                &access1, &reg2, &access2)) {
1174
13.9k
        MI->flat_insn->detail->x86.operands[0].type =
1175
13.9k
          X86_OP_REG;
1176
13.9k
        MI->flat_insn->detail->x86.operands[0].reg =
1177
13.9k
          reg;
1178
13.9k
        MI->flat_insn->detail->x86.operands[0].size =
1179
13.9k
          MI->csh->regsize_map[reg];
1180
13.9k
        MI->flat_insn->detail->x86.operands[0].access =
1181
13.9k
          access1;
1182
13.9k
        MI->flat_insn->detail->x86.operands[1].type =
1183
13.9k
          X86_OP_REG;
1184
13.9k
        MI->flat_insn->detail->x86.operands[1].reg =
1185
13.9k
          reg2;
1186
13.9k
        MI->flat_insn->detail->x86.operands[1].size =
1187
13.9k
          MI->csh->regsize_map[reg2];
1188
13.9k
        MI->flat_insn->detail->x86.operands[1].access =
1189
13.9k
          access2;
1190
13.9k
        MI->flat_insn->detail->x86.op_count = 2;
1191
13.9k
      }
1192
392k
    }
1193
1194
415k
#ifndef CAPSTONE_DIET
1195
415k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1196
415k
            &MI->flat_insn->detail->x86.eflags);
1197
415k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1198
415k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1199
415k
#endif
1200
415k
  }
1201
415k
}
1202
1203
#endif