Coverage Report

Created: 2026-02-26 07:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
86.0k
{
67
86.0k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
86.0k
  MI->csh->doing_mem = status;
71
86.0k
  if (!status)
72
    // done, create the next operand slot
73
43.0k
    MI->flat_insn->detail->x86.op_count++;
74
86.0k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
7.11k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
7.11k
  switch (MI->flat_insn->id) {
81
2.54k
  default:
82
2.54k
    SStream_concat0(O, "ptr ");
83
2.54k
    break;
84
520
  case X86_INS_SGDT:
85
1.27k
  case X86_INS_SIDT:
86
2.06k
  case X86_INS_LGDT:
87
2.72k
  case X86_INS_LIDT:
88
2.82k
  case X86_INS_FXRSTOR:
89
2.96k
  case X86_INS_FXSAVE:
90
4.09k
  case X86_INS_LJMP:
91
4.56k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
4.56k
    break;
94
7.11k
  }
95
96
7.11k
  switch (MI->csh->mode) {
97
1.90k
  case CS_MODE_16:
98
1.90k
    switch (MI->flat_insn->id) {
99
695
    default:
100
695
      MI->x86opsize = 2;
101
695
      break;
102
309
    case X86_INS_LJMP:
103
636
    case X86_INS_LCALL:
104
636
      MI->x86opsize = 4;
105
636
      break;
106
89
    case X86_INS_SGDT:
107
137
    case X86_INS_SIDT:
108
362
    case X86_INS_LGDT:
109
571
    case X86_INS_LIDT:
110
571
      MI->x86opsize = 6;
111
571
      break;
112
1.90k
    }
113
1.90k
    break;
114
3.22k
  case CS_MODE_32:
115
3.22k
    switch (MI->flat_insn->id) {
116
1.21k
    default:
117
1.21k
      MI->x86opsize = 4;
118
1.21k
      break;
119
217
    case X86_INS_LJMP:
120
755
    case X86_INS_JMP:
121
870
    case X86_INS_LCALL:
122
1.15k
    case X86_INS_SGDT:
123
1.53k
    case X86_INS_SIDT:
124
1.79k
    case X86_INS_LGDT:
125
2.01k
    case X86_INS_LIDT:
126
2.01k
      MI->x86opsize = 6;
127
2.01k
      break;
128
3.22k
    }
129
3.22k
    break;
130
3.22k
  case CS_MODE_64:
131
1.98k
    switch (MI->flat_insn->id) {
132
340
    default:
133
340
      MI->x86opsize = 8;
134
340
      break;
135
612
    case X86_INS_LJMP:
136
635
    case X86_INS_LCALL:
137
783
    case X86_INS_SGDT:
138
1.10k
    case X86_INS_SIDT:
139
1.41k
    case X86_INS_LGDT:
140
1.64k
    case X86_INS_LIDT:
141
1.64k
      MI->x86opsize = 10;
142
1.64k
      break;
143
1.98k
    }
144
1.98k
    break;
145
1.98k
  default: // never reach
146
0
    break;
147
7.11k
  }
148
149
7.11k
  printMemReference(MI, OpNo, O);
150
7.11k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
63.4k
{
154
63.4k
  SStream_concat0(O, "byte ptr ");
155
63.4k
  MI->x86opsize = 1;
156
63.4k
  printMemReference(MI, OpNo, O);
157
63.4k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
14.0k
{
161
14.0k
  MI->x86opsize = 2;
162
14.0k
  SStream_concat0(O, "word ptr ");
163
14.0k
  printMemReference(MI, OpNo, O);
164
14.0k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
30.1k
{
168
30.1k
  MI->x86opsize = 4;
169
30.1k
  SStream_concat0(O, "dword ptr ");
170
30.1k
  printMemReference(MI, OpNo, O);
171
30.1k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
11.7k
{
175
11.7k
  SStream_concat0(O, "qword ptr ");
176
11.7k
  MI->x86opsize = 8;
177
11.7k
  printMemReference(MI, OpNo, O);
178
11.7k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
3.33k
{
182
3.33k
  SStream_concat0(O, "xmmword ptr ");
183
3.33k
  MI->x86opsize = 16;
184
3.33k
  printMemReference(MI, OpNo, O);
185
3.33k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
1.96k
{
189
1.96k
  SStream_concat0(O, "zmmword ptr ");
190
1.96k
  MI->x86opsize = 64;
191
1.96k
  printMemReference(MI, OpNo, O);
192
1.96k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.42k
{
197
2.42k
  SStream_concat0(O, "ymmword ptr ");
198
2.42k
  MI->x86opsize = 32;
199
2.42k
  printMemReference(MI, OpNo, O);
200
2.42k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
3.11k
{
204
3.11k
  switch (MCInst_getOpcode(MI)) {
205
2.19k
  default:
206
2.19k
    SStream_concat0(O, "dword ptr ");
207
2.19k
    MI->x86opsize = 4;
208
2.19k
    break;
209
315
  case X86_FSTENVm:
210
917
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
917
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
131
    case CS_MODE_16:
216
131
      MI->x86opsize = 14;
217
131
      break;
218
580
    case CS_MODE_32:
219
786
    case CS_MODE_64:
220
786
      MI->x86opsize = 28;
221
786
      break;
222
917
    }
223
917
    break;
224
3.11k
  }
225
226
3.11k
  printMemReference(MI, OpNo, O);
227
3.11k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
4.11k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
4.11k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
2.36k
    switch (MCInst_getOpcode(MI)) {
235
2.36k
    default:
236
2.36k
      SStream_concat0(O, "qword ptr ");
237
2.36k
      MI->x86opsize = 8;
238
2.36k
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
2.36k
    }
244
2.36k
  } else {
245
1.74k
    SStream_concat0(O, "qword ptr ");
246
1.74k
    MI->x86opsize = 8;
247
1.74k
  }
248
249
4.11k
  printMemReference(MI, OpNo, O);
250
4.11k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
506
{
254
506
  switch (MCInst_getOpcode(MI)) {
255
371
  default:
256
371
    SStream_concat0(O, "xword ptr ");
257
371
    break;
258
67
  case X86_FBLDm:
259
135
  case X86_FBSTPm:
260
135
    break;
261
506
  }
262
263
506
  MI->x86opsize = 10;
264
506
  printMemReference(MI, OpNo, O);
265
506
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
3.26k
{
269
3.26k
  SStream_concat0(O, "xmmword ptr ");
270
3.26k
  MI->x86opsize = 16;
271
3.26k
  printMemReference(MI, OpNo, O);
272
3.26k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
2.04k
{
276
2.04k
  SStream_concat0(O, "ymmword ptr ");
277
2.04k
  MI->x86opsize = 32;
278
2.04k
  printMemReference(MI, OpNo, O);
279
2.04k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
1.76k
{
283
1.76k
  SStream_concat0(O, "zmmword ptr ");
284
1.76k
  MI->x86opsize = 64;
285
1.76k
  printMemReference(MI, OpNo, O);
286
1.76k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
516k
{
292
516k
  SStream_concat0(OS, getRegisterName(RegNo));
293
516k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
141k
{
311
141k
  if (positive) {
312
    // always print this number in positive form
313
118k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
118k
    } else { // Intel syntax
350
118k
      if (imm < 0) {
351
1.33k
        if (MI->op1_size) {
352
377
          switch (MI->op1_size) {
353
377
          default:
354
377
            break;
355
377
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
377
          }
365
377
        }
366
367
1.33k
        SStream_concat(O, "0x%" PRIx64, imm);
368
117k
      } else {
369
117k
        if (imm > HEX_THRESHOLD)
370
110k
          SStream_concat(O, "0x%" PRIx64, imm);
371
6.75k
        else
372
6.75k
          SStream_concat(O, "%" PRIu64, imm);
373
117k
      }
374
118k
    }
375
118k
  } else {
376
23.2k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
23.2k
    } else { // Intel syntax
404
23.2k
      if (imm < 0) {
405
2.68k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
2.68k
        else if (imm < -HEX_THRESHOLD)
409
2.22k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
464
        else
411
464
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
20.5k
      } else {
414
20.5k
        if (imm > HEX_THRESHOLD)
415
16.9k
          SStream_concat(O, "0x%" PRIx64, imm);
416
3.62k
        else
417
3.62k
          SStream_concat(O, "%" PRIu64, imm);
418
20.5k
      }
419
23.2k
    }
420
23.2k
  }
421
141k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
186k
{
426
186k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
186k
  if (MCOperand_isReg(Op)) {
428
186k
    printRegName(O, MCOperand_getReg(Op));
429
186k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
186k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
959k
{
440
959k
#ifndef CAPSTONE_DIET
441
959k
  uint8_t i;
442
959k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
959k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
959k
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
2.74M
  for (i = 0; arr[i]; i++) {
454
1.78M
    if (arr[i] != CS_AC_IGNORE)
455
1.50M
      access[i] = arr[i];
456
282k
    else
457
282k
      access[i] = 0;
458
1.78M
  }
459
460
  // mark the end of array
461
959k
  access[i] = 0;
462
959k
#endif
463
959k
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
17.1k
{
468
17.1k
  MCOperand *SegReg;
469
17.1k
  int reg;
470
471
17.1k
  if (MI->csh->detail_opt) {
472
17.1k
#ifndef CAPSTONE_DIET
473
17.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
17.1k
#endif
475
476
17.1k
    MI->flat_insn->detail->x86
477
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
478
17.1k
      .type = X86_OP_MEM;
479
17.1k
    MI->flat_insn->detail->x86
480
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
481
17.1k
      .size = MI->x86opsize;
482
17.1k
    MI->flat_insn->detail->x86
483
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
484
17.1k
      .mem.segment = X86_REG_INVALID;
485
17.1k
    MI->flat_insn->detail->x86
486
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
487
17.1k
      .mem.base = X86_REG_INVALID;
488
17.1k
    MI->flat_insn->detail->x86
489
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
490
17.1k
      .mem.index = X86_REG_INVALID;
491
17.1k
    MI->flat_insn->detail->x86
492
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
493
17.1k
      .mem.scale = 1;
494
17.1k
    MI->flat_insn->detail->x86
495
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
496
17.1k
      .mem.disp = 0;
497
498
17.1k
#ifndef CAPSTONE_DIET
499
17.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
17.1k
            &MI->flat_insn->detail->x86.eflags);
501
17.1k
    MI->flat_insn->detail->x86
502
17.1k
      .operands[MI->flat_insn->detail->x86.op_count]
503
17.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
17.1k
#endif
505
17.1k
  }
506
507
17.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
17.1k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
17.1k
  if (reg) {
512
195
    _printOperand(MI, Op + 1, O);
513
195
    if (MI->csh->detail_opt) {
514
195
      MI->flat_insn->detail->x86
515
195
        .operands[MI->flat_insn->detail->x86.op_count]
516
195
        .mem.segment = X86_register_map(reg);
517
195
    }
518
195
    SStream_concat0(O, ":");
519
195
  }
520
521
17.1k
  SStream_concat0(O, "[");
522
17.1k
  set_mem_access(MI, true);
523
17.1k
  printOperand(MI, Op, O);
524
17.1k
  SStream_concat0(O, "]");
525
17.1k
  set_mem_access(MI, false);
526
17.1k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
25.8k
{
530
25.8k
  if (MI->csh->detail_opt) {
531
25.8k
#ifndef CAPSTONE_DIET
532
25.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
25.8k
#endif
534
535
25.8k
    MI->flat_insn->detail->x86
536
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
537
25.8k
      .type = X86_OP_MEM;
538
25.8k
    MI->flat_insn->detail->x86
539
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
540
25.8k
      .size = MI->x86opsize;
541
25.8k
    MI->flat_insn->detail->x86
542
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
543
25.8k
      .mem.segment = X86_REG_INVALID;
544
25.8k
    MI->flat_insn->detail->x86
545
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
546
25.8k
      .mem.base = X86_REG_INVALID;
547
25.8k
    MI->flat_insn->detail->x86
548
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
549
25.8k
      .mem.index = X86_REG_INVALID;
550
25.8k
    MI->flat_insn->detail->x86
551
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
552
25.8k
      .mem.scale = 1;
553
25.8k
    MI->flat_insn->detail->x86
554
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
555
25.8k
      .mem.disp = 0;
556
557
25.8k
#ifndef CAPSTONE_DIET
558
25.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
25.8k
            &MI->flat_insn->detail->x86.eflags);
560
25.8k
    MI->flat_insn->detail->x86
561
25.8k
      .operands[MI->flat_insn->detail->x86.op_count]
562
25.8k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
25.8k
#endif
564
25.8k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
25.8k
  if (MI->csh->mode != CS_MODE_64) {
568
14.1k
    SStream_concat0(O, "es:[");
569
14.1k
    if (MI->csh->detail_opt) {
570
14.1k
      MI->flat_insn->detail->x86
571
14.1k
        .operands[MI->flat_insn->detail->x86.op_count]
572
14.1k
        .mem.segment = X86_REG_ES;
573
14.1k
    }
574
14.1k
  } else
575
11.6k
    SStream_concat0(O, "[");
576
577
25.8k
  set_mem_access(MI, true);
578
25.8k
  printOperand(MI, Op, O);
579
25.8k
  SStream_concat0(O, "]");
580
25.8k
  set_mem_access(MI, false);
581
25.8k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
6.46k
{
585
6.46k
  SStream_concat0(O, "byte ptr ");
586
6.46k
  MI->x86opsize = 1;
587
6.46k
  printSrcIdx(MI, OpNo, O);
588
6.46k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
3.43k
{
592
3.43k
  SStream_concat0(O, "word ptr ");
593
3.43k
  MI->x86opsize = 2;
594
3.43k
  printSrcIdx(MI, OpNo, O);
595
3.43k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
5.53k
{
599
5.53k
  SStream_concat0(O, "dword ptr ");
600
5.53k
  MI->x86opsize = 4;
601
5.53k
  printSrcIdx(MI, OpNo, O);
602
5.53k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
1.77k
{
606
1.77k
  SStream_concat0(O, "qword ptr ");
607
1.77k
  MI->x86opsize = 8;
608
1.77k
  printSrcIdx(MI, OpNo, O);
609
1.77k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
7.65k
{
613
7.65k
  SStream_concat0(O, "byte ptr ");
614
7.65k
  MI->x86opsize = 1;
615
7.65k
  printDstIdx(MI, OpNo, O);
616
7.65k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
4.64k
{
620
4.64k
  SStream_concat0(O, "word ptr ");
621
4.64k
  MI->x86opsize = 2;
622
4.64k
  printDstIdx(MI, OpNo, O);
623
4.64k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
10.5k
{
627
10.5k
  SStream_concat0(O, "dword ptr ");
628
10.5k
  MI->x86opsize = 4;
629
10.5k
  printDstIdx(MI, OpNo, O);
630
10.5k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
2.93k
{
634
2.93k
  SStream_concat0(O, "qword ptr ");
635
2.93k
  MI->x86opsize = 8;
636
2.93k
  printDstIdx(MI, OpNo, O);
637
2.93k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
4.56k
{
641
4.56k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
4.56k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
4.56k
  int reg;
644
645
4.56k
  if (MI->csh->detail_opt) {
646
4.56k
#ifndef CAPSTONE_DIET
647
4.56k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
4.56k
#endif
649
650
4.56k
    MI->flat_insn->detail->x86
651
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
652
4.56k
      .type = X86_OP_MEM;
653
4.56k
    MI->flat_insn->detail->x86
654
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
655
4.56k
      .size = MI->x86opsize;
656
4.56k
    MI->flat_insn->detail->x86
657
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
658
4.56k
      .mem.segment = X86_REG_INVALID;
659
4.56k
    MI->flat_insn->detail->x86
660
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
661
4.56k
      .mem.base = X86_REG_INVALID;
662
4.56k
    MI->flat_insn->detail->x86
663
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
664
4.56k
      .mem.index = X86_REG_INVALID;
665
4.56k
    MI->flat_insn->detail->x86
666
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
667
4.56k
      .mem.scale = 1;
668
4.56k
    MI->flat_insn->detail->x86
669
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
670
4.56k
      .mem.disp = 0;
671
672
4.56k
#ifndef CAPSTONE_DIET
673
4.56k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
4.56k
            &MI->flat_insn->detail->x86.eflags);
675
4.56k
    MI->flat_insn->detail->x86
676
4.56k
      .operands[MI->flat_insn->detail->x86.op_count]
677
4.56k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
4.56k
#endif
679
4.56k
  }
680
681
  // If this has a segment register, print it.
682
4.56k
  reg = MCOperand_getReg(SegReg);
683
4.56k
  if (reg) {
684
331
    _printOperand(MI, Op + 1, O);
685
331
    SStream_concat0(O, ":");
686
331
    if (MI->csh->detail_opt) {
687
331
      MI->flat_insn->detail->x86
688
331
        .operands[MI->flat_insn->detail->x86.op_count]
689
331
        .mem.segment = X86_register_map(reg);
690
331
    }
691
331
  }
692
693
4.56k
  SStream_concat0(O, "[");
694
695
4.56k
  if (MCOperand_isImm(DispSpec)) {
696
4.56k
    int64_t imm = MCOperand_getImm(DispSpec);
697
4.56k
    if (MI->csh->detail_opt)
698
4.56k
      MI->flat_insn->detail->x86
699
4.56k
        .operands[MI->flat_insn->detail->x86.op_count]
700
4.56k
        .mem.disp = imm;
701
702
4.56k
    if (imm < 0)
703
501
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
4.05k
    else
705
4.05k
      printImm(MI, O, imm, true);
706
4.56k
  }
707
708
4.56k
  SStream_concat0(O, "]");
709
710
4.56k
  if (MI->csh->detail_opt)
711
4.56k
    MI->flat_insn->detail->x86.op_count++;
712
713
4.56k
  if (MI->op1_size == 0)
714
4.56k
    MI->op1_size = MI->x86opsize;
715
4.56k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
19.5k
{
719
19.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
19.5k
  printImm(MI, O, val, true);
722
723
19.5k
  if (MI->csh->detail_opt) {
724
19.5k
#ifndef CAPSTONE_DIET
725
19.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
19.5k
#endif
727
728
19.5k
    MI->flat_insn->detail->x86
729
19.5k
      .operands[MI->flat_insn->detail->x86.op_count]
730
19.5k
      .type = X86_OP_IMM;
731
19.5k
    MI->flat_insn->detail->x86
732
19.5k
      .operands[MI->flat_insn->detail->x86.op_count]
733
19.5k
      .imm = val;
734
19.5k
    MI->flat_insn->detail->x86
735
19.5k
      .operands[MI->flat_insn->detail->x86.op_count]
736
19.5k
      .size = 1;
737
738
19.5k
#ifndef CAPSTONE_DIET
739
19.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
19.5k
            &MI->flat_insn->detail->x86.eflags);
741
19.5k
    MI->flat_insn->detail->x86
742
19.5k
      .operands[MI->flat_insn->detail->x86.op_count]
743
19.5k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
19.5k
#endif
745
746
19.5k
    MI->flat_insn->detail->x86.op_count++;
747
19.5k
  }
748
19.5k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
2.86k
{
752
2.86k
  SStream_concat0(O, "byte ptr ");
753
2.86k
  MI->x86opsize = 1;
754
2.86k
  printMemOffset(MI, OpNo, O);
755
2.86k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
602
{
759
602
  SStream_concat0(O, "word ptr ");
760
602
  MI->x86opsize = 2;
761
602
  printMemOffset(MI, OpNo, O);
762
602
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
736
{
766
736
  SStream_concat0(O, "dword ptr ");
767
736
  MI->x86opsize = 4;
768
736
  printMemOffset(MI, OpNo, O);
769
736
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
357
{
773
357
  SStream_concat0(O, "qword ptr ");
774
357
  MI->x86opsize = 8;
775
357
  printMemOffset(MI, OpNo, O);
776
357
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
379k
{
782
379k
  x86_reg reg, reg2;
783
379k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
379k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
379k
  X86_lockrep(MI, O);
794
379k
  printInstruction(MI, O);
795
796
379k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
379k
  if (MI->csh->detail_opt) {
798
379k
#ifndef CAPSTONE_DIET
799
379k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
379k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
379k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
40.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
40.9k
        &(MI->flat_insn->detail->x86.operands[0]),
808
40.9k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
40.9k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
40.9k
                .operands) -
811
40.9k
           1));
812
40.9k
      MI->flat_insn->detail->x86.operands[0].type =
813
40.9k
        X86_OP_REG;
814
40.9k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
40.9k
      MI->flat_insn->detail->x86.operands[0].size =
816
40.9k
        MI->csh->regsize_map[reg];
817
40.9k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
40.9k
      MI->flat_insn->detail->x86.op_count++;
819
338k
    } else {
820
338k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
338k
            &access1, &reg2, &access2)) {
822
8.81k
        MI->flat_insn->detail->x86.operands[0].type =
823
8.81k
          X86_OP_REG;
824
8.81k
        MI->flat_insn->detail->x86.operands[0].reg =
825
8.81k
          reg;
826
8.81k
        MI->flat_insn->detail->x86.operands[0].size =
827
8.81k
          MI->csh->regsize_map[reg];
828
8.81k
        MI->flat_insn->detail->x86.operands[0].access =
829
8.81k
          access1;
830
8.81k
        MI->flat_insn->detail->x86.operands[1].type =
831
8.81k
          X86_OP_REG;
832
8.81k
        MI->flat_insn->detail->x86.operands[1].reg =
833
8.81k
          reg2;
834
8.81k
        MI->flat_insn->detail->x86.operands[1].size =
835
8.81k
          MI->csh->regsize_map[reg2];
836
8.81k
        MI->flat_insn->detail->x86.operands[1].access =
837
8.81k
          access2;
838
8.81k
        MI->flat_insn->detail->x86.op_count = 2;
839
8.81k
      }
840
338k
    }
841
842
379k
#ifndef CAPSTONE_DIET
843
379k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
379k
            &MI->flat_insn->detail->x86.eflags);
845
379k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
379k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
379k
#endif
848
379k
  }
849
850
379k
  if (MI->op1_size == 0 && reg)
851
32.0k
    MI->op1_size = MI->csh->regsize_map[reg];
852
379k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
22.9k
{
858
22.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
22.9k
  if (MCOperand_isImm(Op)) {
860
22.9k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
22.9k
            MI->address;
862
22.9k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
22.9k
    if (MI->csh->mode != CS_MODE_64) {
866
16.1k
      imm = imm & 0xffffffff;
867
16.1k
    }
868
869
22.9k
    printImm(MI, O, imm, true);
870
871
22.9k
    if (MI->csh->detail_opt) {
872
22.9k
#ifndef CAPSTONE_DIET
873
22.9k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
22.9k
#endif
875
876
22.9k
      MI->flat_insn->detail->x86
877
22.9k
        .operands[MI->flat_insn->detail->x86.op_count]
878
22.9k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
22.9k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
22.9k
      else if (opsize > 0)
888
624
        MI->flat_insn->detail->x86
889
624
          .operands[MI->flat_insn->detail->x86
890
624
                .op_count]
891
624
          .size = opsize;
892
22.3k
      else
893
22.3k
        MI->flat_insn->detail->x86
894
22.3k
          .operands[MI->flat_insn->detail->x86
895
22.3k
                .op_count]
896
22.3k
          .size = MI->imm_size;
897
22.9k
      MI->flat_insn->detail->x86
898
22.9k
        .operands[MI->flat_insn->detail->x86.op_count]
899
22.9k
        .imm = imm;
900
901
22.9k
#ifndef CAPSTONE_DIET
902
22.9k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
22.9k
              &MI->flat_insn->detail->x86.eflags);
904
22.9k
      MI->flat_insn->detail->x86
905
22.9k
        .operands[MI->flat_insn->detail->x86.op_count]
906
22.9k
        .access =
907
22.9k
        access[MI->flat_insn->detail->x86.op_count];
908
22.9k
#endif
909
910
22.9k
      MI->flat_insn->detail->x86.op_count++;
911
22.9k
    }
912
913
22.9k
    if (MI->op1_size == 0)
914
22.9k
      MI->op1_size = MI->imm_size;
915
22.9k
  }
916
22.9k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
380k
{
920
380k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
380k
  if (MCOperand_isReg(Op)) {
923
329k
    unsigned int reg = MCOperand_getReg(Op);
924
925
329k
    printRegName(O, reg);
926
329k
    if (MI->csh->detail_opt) {
927
329k
      if (MI->csh->doing_mem) {
928
43.0k
        MI->flat_insn->detail->x86
929
43.0k
          .operands[MI->flat_insn->detail->x86
930
43.0k
                .op_count]
931
43.0k
          .mem.base = X86_register_map(reg);
932
286k
      } else {
933
286k
#ifndef CAPSTONE_DIET
934
286k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
286k
#endif
936
937
286k
        MI->flat_insn->detail->x86
938
286k
          .operands[MI->flat_insn->detail->x86
939
286k
                .op_count]
940
286k
          .type = X86_OP_REG;
941
286k
        MI->flat_insn->detail->x86
942
286k
          .operands[MI->flat_insn->detail->x86
943
286k
                .op_count]
944
286k
          .reg = X86_register_map(reg);
945
286k
        MI->flat_insn->detail->x86
946
286k
          .operands[MI->flat_insn->detail->x86
947
286k
                .op_count]
948
286k
          .size =
949
286k
          MI->csh->regsize_map[X86_register_map(
950
286k
            reg)];
951
952
286k
#ifndef CAPSTONE_DIET
953
286k
        get_op_access(
954
286k
          MI->csh, MCInst_getOpcode(MI), access,
955
286k
          &MI->flat_insn->detail->x86.eflags);
956
286k
        MI->flat_insn->detail->x86
957
286k
          .operands[MI->flat_insn->detail->x86
958
286k
                .op_count]
959
286k
          .access =
960
286k
          access[MI->flat_insn->detail->x86
961
286k
                   .op_count];
962
286k
#endif
963
964
286k
        MI->flat_insn->detail->x86.op_count++;
965
286k
      }
966
329k
    }
967
968
329k
    if (MI->op1_size == 0)
969
172k
      MI->op1_size =
970
172k
        MI->csh->regsize_map[X86_register_map(reg)];
971
329k
  } else if (MCOperand_isImm(Op)) {
972
50.2k
    uint8_t encsize;
973
50.2k
    int64_t imm = MCOperand_getImm(Op);
974
50.2k
    uint8_t opsize =
975
50.2k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
50.2k
    if (opsize == 1) // print 1 byte immediate in positive form
978
23.6k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
50.2k
    switch (MI->flat_insn->id) {
982
23.2k
    default:
983
23.2k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
23.2k
      break;
985
986
348
    case X86_INS_MOVABS:
987
8.13k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
8.13k
      printImm(MI, O, imm, true);
990
8.13k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
768
    case X86_INS_LCALL:
1001
1.92k
    case X86_INS_LJMP:
1002
1.92k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
1.92k
      if (OpNo == 1) { // ptr16 part
1005
964
        imm = imm & 0xffff;
1006
964
        opsize = 2;
1007
964
      } else
1008
964
        opsize = 4;
1009
1.92k
      printImm(MI, O, imm, true);
1010
1.92k
      break;
1011
1012
3.44k
    case X86_INS_AND:
1013
7.42k
    case X86_INS_OR:
1014
10.9k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
10.9k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
1.11k
        printImm(MI, O, imm, true);
1018
9.79k
      else {
1019
9.79k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
9.79k
              imm;
1021
9.79k
        printImm(MI, O, imm, true);
1022
9.79k
      }
1023
10.9k
      break;
1024
1025
4.60k
    case X86_INS_RET:
1026
6.08k
    case X86_INS_RETF:
1027
      // RET imm16
1028
6.08k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
265
        printImm(MI, O, imm, true);
1030
5.81k
      else {
1031
5.81k
        imm = 0xffff & imm;
1032
5.81k
        printImm(MI, O, imm, true);
1033
5.81k
      }
1034
6.08k
      break;
1035
50.2k
    }
1036
1037
50.2k
    if (MI->csh->detail_opt) {
1038
50.2k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
50.2k
      } else {
1044
50.2k
#ifndef CAPSTONE_DIET
1045
50.2k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
50.2k
#endif
1047
1048
50.2k
        MI->flat_insn->detail->x86
1049
50.2k
          .operands[MI->flat_insn->detail->x86
1050
50.2k
                .op_count]
1051
50.2k
          .type = X86_OP_IMM;
1052
50.2k
        if (opsize > 0) {
1053
40.9k
          MI->flat_insn->detail->x86
1054
40.9k
            .operands[MI->flat_insn->detail
1055
40.9k
                  ->x86.op_count]
1056
40.9k
            .size = opsize;
1057
40.9k
          MI->flat_insn->detail->x86.encoding
1058
40.9k
            .imm_size = encsize;
1059
40.9k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
9.35k
             0) {
1061
2.00k
          if (MI->flat_insn->id !=
1062
2.00k
                X86_INS_LCALL &&
1063
2.00k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
2.00k
            MI->flat_insn->detail->x86
1065
2.00k
              .operands[MI->flat_insn
1066
2.00k
                    ->detail
1067
2.00k
                    ->x86
1068
2.00k
                    .op_count]
1069
2.00k
              .size =
1070
2.00k
              MI->flat_insn->detail
1071
2.00k
                ->x86
1072
2.00k
                .operands[0]
1073
2.00k
                .size;
1074
2.00k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
2.00k
        } else
1082
7.34k
          MI->flat_insn->detail->x86
1083
7.34k
            .operands[MI->flat_insn->detail
1084
7.34k
                  ->x86.op_count]
1085
7.34k
            .size = MI->imm_size;
1086
50.2k
        MI->flat_insn->detail->x86
1087
50.2k
          .operands[MI->flat_insn->detail->x86
1088
50.2k
                .op_count]
1089
50.2k
          .imm = imm;
1090
1091
50.2k
#ifndef CAPSTONE_DIET
1092
50.2k
        get_op_access(
1093
50.2k
          MI->csh, MCInst_getOpcode(MI), access,
1094
50.2k
          &MI->flat_insn->detail->x86.eflags);
1095
50.2k
        MI->flat_insn->detail->x86
1096
50.2k
          .operands[MI->flat_insn->detail->x86
1097
50.2k
                .op_count]
1098
50.2k
          .access =
1099
50.2k
          access[MI->flat_insn->detail->x86
1100
50.2k
                   .op_count];
1101
50.2k
#endif
1102
1103
50.2k
        MI->flat_insn->detail->x86.op_count++;
1104
50.2k
      }
1105
50.2k
    }
1106
50.2k
  }
1107
380k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
152k
{
1111
152k
  bool NeedPlus = false;
1112
152k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
152k
  uint64_t ScaleVal =
1114
152k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
152k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
152k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
152k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
152k
  int reg;
1119
1120
152k
  if (MI->csh->detail_opt) {
1121
152k
#ifndef CAPSTONE_DIET
1122
152k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
152k
#endif
1124
1125
152k
    MI->flat_insn->detail->x86
1126
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
152k
      .type = X86_OP_MEM;
1128
152k
    MI->flat_insn->detail->x86
1129
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
152k
      .size = MI->x86opsize;
1131
152k
    MI->flat_insn->detail->x86
1132
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
152k
      .mem.segment = X86_REG_INVALID;
1134
152k
    MI->flat_insn->detail->x86
1135
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
152k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
152k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
152k
      MI->flat_insn->detail->x86
1139
152k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
152k
        .mem.index =
1141
152k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
152k
    }
1143
152k
    MI->flat_insn->detail->x86
1144
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
152k
      .mem.scale = (int)ScaleVal;
1146
152k
    MI->flat_insn->detail->x86
1147
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
152k
      .mem.disp = 0;
1149
1150
152k
#ifndef CAPSTONE_DIET
1151
152k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
152k
            &MI->flat_insn->detail->x86.eflags);
1153
152k
    MI->flat_insn->detail->x86
1154
152k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
152k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
152k
#endif
1157
152k
  }
1158
1159
  // If this has a segment register, print it.
1160
152k
  reg = MCOperand_getReg(SegReg);
1161
152k
  if (reg) {
1162
3.30k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
3.30k
    if (MI->csh->detail_opt) {
1164
3.30k
      MI->flat_insn->detail->x86
1165
3.30k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
3.30k
        .mem.segment = X86_register_map(reg);
1167
3.30k
    }
1168
3.30k
    SStream_concat0(O, ":");
1169
3.30k
  }
1170
1171
152k
  SStream_concat0(O, "[");
1172
1173
152k
  if (MCOperand_getReg(BaseReg)) {
1174
148k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
148k
    NeedPlus = true;
1176
148k
  }
1177
1178
152k
  if (MCOperand_getReg(IndexReg) &&
1179
35.2k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
34.4k
    if (NeedPlus)
1181
34.0k
      SStream_concat0(O, " + ");
1182
34.4k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
34.4k
    if (ScaleVal != 1)
1184
5.71k
      SStream_concat(O, "*%" PRIu64, ScaleVal);
1185
34.4k
    NeedPlus = true;
1186
34.4k
  }
1187
1188
152k
  if (MCOperand_isImm(DispSpec)) {
1189
152k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
152k
    if (MI->csh->detail_opt)
1191
152k
      MI->flat_insn->detail->x86
1192
152k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
152k
        .mem.disp = DispVal;
1194
152k
    if (DispVal) {
1195
44.4k
      if (NeedPlus) {
1196
41.0k
        if (DispVal < 0) {
1197
16.5k
          SStream_concat0(O, " - ");
1198
16.5k
          printImm(MI, O, -DispVal, true);
1199
24.4k
        } else {
1200
24.4k
          SStream_concat0(O, " + ");
1201
24.4k
          printImm(MI, O, DispVal, true);
1202
24.4k
        }
1203
41.0k
      } else {
1204
        // memory reference to an immediate address
1205
3.41k
        if (MI->csh->mode == CS_MODE_64)
1206
226
          MI->op1_size = 8;
1207
3.41k
        if (DispVal < 0) {
1208
1.58k
          printImm(MI, O,
1209
1.58k
             arch_masks[MI->csh->mode] &
1210
1.58k
               DispVal,
1211
1.58k
             true);
1212
1.82k
        } else {
1213
1.82k
          printImm(MI, O, DispVal, true);
1214
1.82k
        }
1215
3.41k
      }
1216
1217
108k
    } else {
1218
      // DispVal = 0
1219
108k
      if (!NeedPlus) // [0]
1220
395
        SStream_concat0(O, "0");
1221
108k
    }
1222
152k
  }
1223
1224
152k
  SStream_concat0(O, "]");
1225
1226
152k
  if (MI->csh->detail_opt)
1227
152k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
152k
  if (MI->op1_size == 0)
1230
101k
    MI->op1_size = MI->x86opsize;
1231
152k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
3.76k
{
1235
3.76k
  switch (MI->Opcode) {
1236
295
  default:
1237
295
    break;
1238
521
  case X86_LEA16r:
1239
521
    MI->x86opsize = 2;
1240
521
    break;
1241
298
  case X86_LEA32r:
1242
874
  case X86_LEA64_32r:
1243
874
    MI->x86opsize = 4;
1244
874
    break;
1245
302
  case X86_LEA64r:
1246
302
    MI->x86opsize = 8;
1247
302
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
416
  case X86_BNDCL32rm:
1250
636
  case X86_BNDCN32rm:
1251
821
  case X86_BNDCU32rm:
1252
967
  case X86_BNDSTXmr:
1253
1.42k
  case X86_BNDLDXrm:
1254
1.49k
  case X86_BNDCL64rm:
1255
1.56k
  case X86_BNDCN64rm:
1256
1.77k
  case X86_BNDCU64rm:
1257
1.77k
    MI->x86opsize = 16;
1258
1.77k
    break;
1259
3.76k
#endif
1260
3.76k
  }
1261
1262
3.76k
  printMemReference(MI, OpNo, O);
1263
3.76k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif