Coverage Report

Created: 2026-02-26 07:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
2.60k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
896
#define BIT_5(A)  ((A) & 0x00000020)
61
5.65k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.65k
#define BIT_7(A)  ((A) & 0x00000080)
63
13.0k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
606
#define BIT_A(A)  ((A) & 0x00000400)
66
14.2k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
15.8k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
666
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
55.8k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
124k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
7.40k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
13.0k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.65k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.65k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
11.0k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
17.6k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
11.0k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
11.0k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.65k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.66k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.65k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.81k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
12.0k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
12.0k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
436k
{
149
436k
  const uint16_t v0 = info->code[addr + 0];
150
436k
  const uint16_t v1 = info->code[addr + 1];
151
436k
  return (v0 << 8) | v1;
152
436k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
188k
{
156
188k
  const uint32_t v0 = info->code[addr + 0];
157
188k
  const uint32_t v1 = info->code[addr + 1];
158
188k
  const uint32_t v2 = info->code[addr + 2];
159
188k
  const uint32_t v3 = info->code[addr + 3];
160
188k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
188k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
144
{
165
144
  const uint64_t v0 = info->code[addr + 0];
166
144
  const uint64_t v1 = info->code[addr + 1];
167
144
  const uint64_t v2 = info->code[addr + 2];
168
144
  const uint64_t v3 = info->code[addr + 3];
169
144
  const uint64_t v4 = info->code[addr + 4];
170
144
  const uint64_t v5 = info->code[addr + 5];
171
144
  const uint64_t v6 = info->code[addr + 6];
172
144
  const uint64_t v7 = info->code[addr + 7];
173
144
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
144
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
436k
{
178
436k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
436k
  if (info->code_len < addr + 2) {
180
631
    return 0xaaaa;
181
631
  }
182
436k
  return m68k_read_disassembler_16(info, addr);
183
436k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
190k
{
187
190k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
190k
  if (info->code_len < addr + 4) {
189
1.85k
    return 0xaaaaaaaa;
190
1.85k
  }
191
188k
  return m68k_read_disassembler_32(info, addr);
192
190k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
146
{
196
146
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
146
  if (info->code_len < addr + 8) {
198
2
    return 0xaaaaaaaaaaaaaaaaLL;
199
2
  }
200
144
  return m68k_read_disassembler_64(info, addr);
201
146
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
44.8k
  do {           \
269
44.8k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
13.1k
      d68000_invalid(info);   \
271
13.1k
      return;       \
272
13.1k
    }          \
273
44.8k
  } while (0)
274
275
11.6k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
425k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
190k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
146
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
11.6k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
243k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
9.23k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
146
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
9.33k
{
302
9.33k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
9.33k
}
304
305
static int make_int_16(int value)
306
3.04k
{
307
3.04k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
3.04k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
13.0k
{
312
13.0k
  uint32_t extension = read_imm_16(info);
313
314
13.0k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
13.0k
  if (EXT_FULL(extension)) {
317
5.65k
    uint32_t preindex;
318
5.65k
    uint32_t postindex;
319
320
5.65k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.65k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.65k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.65k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.65k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.28k
      if (is_pc) {
335
371
        op->mem.base_reg = M68K_REG_PC;
336
2.90k
      } else {
337
2.90k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.90k
      }
339
3.28k
    }
340
341
5.65k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.65k
      if (EXT_INDEX_AR(extension)) {
343
1.63k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.01k
      } else {
345
2.01k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.01k
      }
347
348
3.65k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.65k
      if (EXT_INDEX_SCALE(extension)) {
351
3.07k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.07k
      }
353
3.65k
    }
354
355
5.65k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.65k
    postindex = (extension & 7) > 4;
357
358
5.65k
    if (preindex) {
359
2.63k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.01k
    } else if (postindex) {
361
1.35k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.35k
    }
363
364
5.65k
    return;
365
5.65k
  }
366
367
7.40k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
7.40k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
7.40k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
882
    if (is_pc) {
372
331
      op->mem.base_reg = M68K_REG_PC;
373
331
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
551
    } else {
375
551
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
551
    }
377
6.52k
  } else {
378
6.52k
    if (is_pc) {
379
438
      op->mem.base_reg = M68K_REG_PC;
380
438
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.08k
    } else {
382
6.08k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.08k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.08k
    }
385
386
6.52k
    op->mem.disp = (int8_t)(extension & 0xff);
387
6.52k
  }
388
389
7.40k
  if (EXT_INDEX_SCALE(extension)) {
390
3.55k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
3.55k
  }
392
7.40k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
120k
{
397
  // default to memory
398
399
120k
  op->type = M68K_OP_MEM;
400
401
120k
  switch (instruction & 0x3f) {
402
32.0k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
32.0k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
32.0k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
32.0k
      op->type = M68K_OP_REG;
407
32.0k
      break;
408
409
5.76k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
5.76k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
5.76k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
5.76k
      op->type = M68K_OP_REG;
414
5.76k
      break;
415
416
13.9k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
13.9k
      op->address_mode = M68K_AM_REGI_ADDR;
419
13.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
13.9k
      break;
421
422
15.1k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
15.1k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
15.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
15.1k
      break;
427
428
22.1k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
22.1k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
22.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
22.1k
      break;
433
434
9.08k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
9.08k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
9.08k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
9.08k
      op->mem.disp = (int16_t)read_imm_16(info);
439
9.08k
      break;
440
441
11.8k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
11.8k
      get_with_index_address_mode(info, op, instruction, size, false);
444
11.8k
      break;
445
446
2.62k
    case 0x38:
447
      /* absolute short address */
448
2.62k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
2.62k
      op->imm = read_imm_16(info);
450
2.62k
      break;
451
452
1.17k
    case 0x39:
453
      /* absolute long address */
454
1.17k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.17k
      op->imm = read_imm_32(info);
456
1.17k
      break;
457
458
2.02k
    case 0x3a:
459
      /* program counter with displacement */
460
2.02k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.02k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.02k
      break;
463
464
1.26k
    case 0x3b:
465
      /* program counter with index */
466
1.26k
      get_with_index_address_mode(info, op, instruction, size, true);
467
1.26k
      break;
468
469
2.75k
    case 0x3c:
470
2.75k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.75k
      op->type = M68K_OP_IMM;
472
473
2.75k
      if (size == 1)
474
475
        op->imm = read_imm_8(info) & 0xff;
475
2.27k
      else if (size == 2)
476
1.36k
        op->imm = read_imm_16(info) & 0xffff;
477
915
      else if (size == 4)
478
769
        op->imm = read_imm_32(info);
479
146
      else
480
146
        op->imm = read_imm_64(info);
481
482
2.75k
      break;
483
484
757
    default:
485
757
      break;
486
120k
  }
487
120k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
31.9k
{
491
31.9k
  info->groups[info->groups_count++] = (uint8_t)group;
492
31.9k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
172k
{
496
172k
  cs_m68k* ext;
497
498
172k
  MCInst_setOpcode(info->inst, opcode);
499
500
172k
  ext = &info->extension;
501
502
172k
  ext->op_count = (uint8_t)count;
503
172k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
172k
  ext->op_size.cpu_size = size;
505
506
172k
  return ext;
507
172k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
13.0k
{
511
13.0k
  cs_m68k_op* op0;
512
13.0k
  cs_m68k_op* op1;
513
13.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
13.0k
  op0 = &ext->operands[0];
516
13.0k
  op1 = &ext->operands[1];
517
518
13.0k
  if (isDreg) {
519
13.0k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
13.0k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
13.0k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
13.0k
  get_ea_mode_op(info, op1, info->ir, size);
527
13.0k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
13.0k
{
531
13.0k
  build_re_gen_1(info, true, opcode, size);
532
13.0k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
14.8k
{
536
14.8k
  cs_m68k_op* op0;
537
14.8k
  cs_m68k_op* op1;
538
14.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
14.8k
  op0 = &ext->operands[0];
541
14.8k
  op1 = &ext->operands[1];
542
543
14.8k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
14.8k
  if (isDreg) {
546
14.8k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
14.8k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
14.8k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
14.8k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
2.65k
{
556
2.65k
  cs_m68k_op* op0;
557
2.65k
  cs_m68k_op* op1;
558
2.65k
  cs_m68k_op* op2;
559
2.65k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
2.65k
  op0 = &ext->operands[0];
562
2.65k
  op1 = &ext->operands[1];
563
2.65k
  op2 = &ext->operands[2];
564
565
2.65k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
2.65k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
2.65k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
2.65k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
2.65k
  if (imm > 0) {
572
402
    ext->op_count = 3;
573
402
    op2->type = M68K_OP_IMM;
574
402
    op2->address_mode = M68K_AM_IMMEDIATE;
575
402
    op2->imm = imm;
576
402
  }
577
2.65k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
4.83k
{
581
4.83k
  cs_m68k_op* op0;
582
4.83k
  cs_m68k_op* op1;
583
4.83k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
4.83k
  op0 = &ext->operands[0];
586
4.83k
  op1 = &ext->operands[1];
587
588
4.83k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
4.83k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
4.83k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
4.83k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
4.83k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
15.7k
{
597
15.7k
  cs_m68k_op* op0;
598
15.7k
  cs_m68k_op* op1;
599
15.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
15.7k
  op0 = &ext->operands[0];
602
15.7k
  op1 = &ext->operands[1];
603
604
15.7k
  op0->type = M68K_OP_IMM;
605
15.7k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
15.7k
  op0->imm = imm;
607
608
15.7k
  get_ea_mode_op(info, op1, info->ir, size);
609
15.7k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
6.42k
{
613
6.42k
  cs_m68k_op* op0;
614
6.42k
  cs_m68k_op* op1;
615
6.42k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
6.42k
  op0 = &ext->operands[0];
618
6.42k
  op1 = &ext->operands[1];
619
620
6.42k
  op0->type = M68K_OP_IMM;
621
6.42k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
6.42k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
6.42k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
6.42k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
6.42k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
5.31k
{
630
5.31k
  cs_m68k_op* op0;
631
5.31k
  cs_m68k_op* op1;
632
5.31k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
5.31k
  op0 = &ext->operands[0];
635
5.31k
  op1 = &ext->operands[1];
636
637
5.31k
  op0->type = M68K_OP_IMM;
638
5.31k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
5.31k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
5.31k
  get_ea_mode_op(info, op1, info->ir, size);
642
5.31k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
3.62k
{
646
3.62k
  cs_m68k_op* op0;
647
3.62k
  cs_m68k_op* op1;
648
3.62k
  cs_m68k_op* op2;
649
3.62k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
3.62k
  op0 = &ext->operands[0];
652
3.62k
  op1 = &ext->operands[1];
653
3.62k
  op2 = &ext->operands[2];
654
655
3.62k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
3.62k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
3.62k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
3.62k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
3.62k
  if (imm > 0) {
662
1.54k
    ext->op_count = 3;
663
1.54k
    op2->type = M68K_OP_IMM;
664
1.54k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
1.54k
    op2->imm = imm;
666
1.54k
  }
667
3.62k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
10.0k
{
671
10.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
10.0k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
10.0k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
5.66k
{
677
5.66k
  cs_m68k_op* op0;
678
5.66k
  cs_m68k_op* op1;
679
5.66k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
5.66k
  op0 = &ext->operands[0];
682
5.66k
  op1 = &ext->operands[1];
683
684
5.66k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
5.66k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
5.66k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
5.66k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
18.5k
{
692
18.5k
  cs_m68k_op* op0;
693
18.5k
  cs_m68k_op* op1;
694
18.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
18.5k
  op0 = &ext->operands[0];
697
18.5k
  op1 = &ext->operands[1];
698
699
18.5k
  get_ea_mode_op(info, op0, info->ir, size);
700
18.5k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
18.5k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
709
{
705
709
  cs_m68k_op* op0;
706
709
  cs_m68k_op* op1;
707
709
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
709
  op0 = &ext->operands[0];
710
709
  op1 = &ext->operands[1];
711
712
709
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
709
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
709
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
709
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
709
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
625
{
721
625
  cs_m68k_op* op0;
722
625
  cs_m68k_op* op1;
723
625
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
625
  op0 = &ext->operands[0];
726
625
  op1 = &ext->operands[1];
727
728
625
  op0->type = M68K_OP_IMM;
729
625
  op0->address_mode = M68K_AM_IMMEDIATE;
730
625
  op0->imm = imm;
731
732
625
  op1->address_mode = M68K_AM_NONE;
733
625
  op1->reg = reg;
734
625
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
10.6k
{
738
10.6k
  cs_m68k_op* op;
739
10.6k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
10.6k
  op = &ext->operands[0];
742
743
10.6k
  op->type = M68K_OP_BR_DISP;
744
10.6k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
10.6k
  op->br_disp.disp = displacement;
746
10.6k
  op->br_disp.disp_size = size;
747
748
10.6k
  set_insn_group(info, M68K_GRP_JUMP);
749
10.6k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
10.6k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.85k
{
754
2.85k
  cs_m68k_op* op;
755
2.85k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.85k
  op = &ext->operands[0];
758
759
2.85k
  op->type = M68K_OP_IMM;
760
2.85k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.85k
  op->imm = immediate;
762
763
2.85k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.85k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
8.73k
{
768
8.73k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
8.73k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
581
{
773
581
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
581
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
678
{
778
678
  cs_m68k_op* op0;
779
678
  cs_m68k_op* op1;
780
678
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
678
  op0 = &ext->operands[0];
783
678
  op1 = &ext->operands[1];
784
785
678
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
678
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
678
  op1->type = M68K_OP_BR_DISP;
789
678
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
678
  op1->br_disp.disp = displacement;
791
678
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
678
  set_insn_group(info, M68K_GRP_JUMP);
794
678
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
678
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
280
{
799
280
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
280
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
565
{
804
565
  cs_m68k_op* op0;
805
565
  cs_m68k_op* op1;
806
565
  cs_m68k_op* op2;
807
565
  uint32_t extension = read_imm_16(info);
808
565
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
565
  op0 = &ext->operands[0];
811
565
  op1 = &ext->operands[1];
812
565
  op2 = &ext->operands[2];
813
814
565
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
565
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
565
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
565
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
565
  get_ea_mode_op(info, op2, info->ir, size);
821
565
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
896
{
825
896
  uint8_t offset;
826
896
  uint8_t width;
827
896
  cs_m68k_op* op_ea;
828
896
  cs_m68k_op* op1;
829
896
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
896
  uint32_t extension = read_imm_16(info);
831
832
896
  op_ea = &ext->operands[0];
833
896
  op1 = &ext->operands[1];
834
835
896
  if (BIT_B(extension))
836
564
    offset = (extension >> 6) & 7;
837
332
  else
838
332
    offset = (extension >> 6) & 31;
839
840
896
  if (BIT_5(extension))
841
248
    width = extension & 7;
842
648
  else
843
648
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
896
  if (has_d_arg) {
846
610
    ext->op_count = 2;
847
610
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
610
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
610
  }
850
851
896
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
896
  op_ea->mem.bitfield = 1;
854
896
  op_ea->mem.width = width;
855
896
  op_ea->mem.offset = offset;
856
896
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
791
{
860
791
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
791
  cs_m68k_op* op;
862
863
791
  op = &ext->operands[0];
864
865
791
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
791
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
791
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.78k
{
871
1.78k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.78k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
16.0k
  for (v >>= 1; v; v >>= 1) {
875
14.2k
    r <<= 1;
876
14.2k
    r |= v & 1;
877
14.2k
    s--;
878
14.2k
  }
879
880
1.78k
  return r <<= s; // shift when v's highest bits are zero
881
1.78k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
410
{
885
410
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
410
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
2.19k
  for (v >>= 1; v; v >>= 1) {
889
1.78k
    r <<= 1;
890
1.78k
    r |= v & 1;
891
1.78k
    s--;
892
1.78k
  }
893
894
410
  return r <<= s; // shift when v's highest bits are zero
895
410
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.87k
{
900
2.87k
  cs_m68k_op* op0;
901
2.87k
  cs_m68k_op* op1;
902
2.87k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.87k
  op0 = &ext->operands[0];
905
2.87k
  op1 = &ext->operands[1];
906
907
2.87k
  op0->type = M68K_OP_REG_BITS;
908
2.87k
  op0->register_bits = read_imm_16(info);
909
910
2.87k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.87k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.78k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.87k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.06k
{
918
1.06k
  cs_m68k_op* op0;
919
1.06k
  cs_m68k_op* op1;
920
1.06k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.06k
  op0 = &ext->operands[0];
923
1.06k
  op1 = &ext->operands[1];
924
925
1.06k
  op1->type = M68K_OP_REG_BITS;
926
1.06k
  op1->register_bits = read_imm_16(info);
927
928
1.06k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.06k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
24.4k
{
933
24.4k
  cs_m68k_op* op;
934
24.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
24.4k
  MCInst_setOpcode(info->inst, opcode);
937
938
24.4k
  op = &ext->operands[0];
939
940
24.4k
  op->type = M68K_OP_IMM;
941
24.4k
  op->address_mode = M68K_AM_IMMEDIATE;
942
24.4k
  op->imm = data;
943
24.4k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
99
{
947
99
  build_imm(info, M68K_INS_ILLEGAL, data);
948
99
}
949
950
static void build_invalid(m68k_info *info, int data)
951
24.3k
{
952
24.3k
  build_imm(info, M68K_INS_INVALID, data);
953
24.3k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
733
{
957
733
  uint32_t word3;
958
733
  uint32_t extension;
959
733
  cs_m68k_op* op0;
960
733
  cs_m68k_op* op1;
961
733
  cs_m68k_op* op2;
962
733
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
733
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
733
  word3 = peek_imm_32(info) & 0xffff;
967
733
  if (!instruction_is_valid(info, word3))
968
67
    return;
969
970
666
  op0 = &ext->operands[0];
971
666
  op1 = &ext->operands[1];
972
666
  op2 = &ext->operands[2];
973
974
666
  extension = read_imm_32(info);
975
976
666
  op0->address_mode = M68K_AM_NONE;
977
666
  op0->type = M68K_OP_REG_PAIR;
978
666
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
666
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
666
  op1->address_mode = M68K_AM_NONE;
982
666
  op1->type = M68K_OP_REG_PAIR;
983
666
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
666
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
666
  reg_0 = (extension >> 28) & 7;
987
666
  reg_1 = (extension >> 12) & 7;
988
989
666
  op2->address_mode = M68K_AM_NONE;
990
666
  op2->type = M68K_OP_REG_PAIR;
991
666
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
666
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
666
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
665
{
997
665
  cs_m68k_op* op0;
998
665
  cs_m68k_op* op1;
999
665
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
665
  uint32_t extension = read_imm_16(info);
1002
1003
665
  if (BIT_B(extension))
1004
99
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
566
  else
1006
566
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
665
  op0 = &ext->operands[0];
1009
665
  op1 = &ext->operands[1];
1010
1011
665
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
665
  op1->address_mode = M68K_AM_NONE;
1014
665
  op1->type = M68K_OP_REG;
1015
665
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
665
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
409
{
1020
409
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
409
  int i;
1022
1023
1.22k
  for (i = 0; i < 2; ++i) {
1024
818
    cs_m68k_op* op = &ext->operands[i];
1025
818
    const int d = data[i];
1026
818
    const int m = modes[i];
1027
1028
818
    op->type = M68K_OP_MEM;
1029
1030
818
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
526
      op->address_mode = m;
1032
526
      op->reg = M68K_REG_A0 + d;
1033
526
    } else {
1034
292
      op->address_mode = m;
1035
292
      op->imm = d;
1036
292
    }
1037
818
  }
1038
409
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
161
{
1042
161
  cs_m68k_op* op0;
1043
161
  cs_m68k_op* op1;
1044
161
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
161
  op0 = &ext->operands[0];
1047
161
  op1 = &ext->operands[1];
1048
1049
161
  op0->address_mode = M68K_AM_NONE;
1050
161
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
161
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
161
  op1->type = M68K_OP_IMM;
1054
161
  op1->imm = disp;
1055
161
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
489
{
1059
489
  cs_m68k_op* op0;
1060
489
  cs_m68k_op* op1;
1061
489
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
489
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
115
    case 0:
1066
115
      d68000_invalid(info);
1067
115
      return;
1068
      // Line
1069
59
    case 1:
1070
59
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
59
      break;
1072
      // Page
1073
122
    case 2:
1074
122
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
122
      break;
1076
      // All
1077
193
    case 3:
1078
193
      ext->op_count = 1;
1079
193
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
193
      break;
1081
489
  }
1082
1083
374
  op0 = &ext->operands[0];
1084
374
  op1 = &ext->operands[1];
1085
1086
374
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
374
  op0->type = M68K_OP_IMM;
1088
374
  op0->imm = (info->ir >> 6) & 3;
1089
1090
374
  op1->type = M68K_OP_MEM;
1091
374
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
374
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
374
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
417
{
1097
417
  cs_m68k_op* op0;
1098
417
  cs_m68k_op* op1;
1099
417
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
417
  op0 = &ext->operands[0];
1102
417
  op1 = &ext->operands[1];
1103
1104
417
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
417
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
417
  op1->type = M68K_OP_MEM;
1108
417
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
417
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
417
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.33k
{
1114
1.33k
  cs_m68k_op* op0;
1115
1.33k
  cs_m68k_op* op1;
1116
1.33k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.33k
  op0 = &ext->operands[0];
1119
1.33k
  op1 = &ext->operands[1];
1120
1121
1.33k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.33k
  op0->type = M68K_OP_MEM;
1123
1.33k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.33k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.33k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.33k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
892
{
1131
892
  cs_m68k_op* op0;
1132
892
  cs_m68k_op* op1;
1133
892
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
892
  uint32_t extension = read_imm_16(info);
1135
1136
892
  op0 = &ext->operands[0];
1137
892
  op1 = &ext->operands[1];
1138
1139
892
  if (BIT_B(extension)) {
1140
321
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
321
    get_ea_mode_op(info, op1, info->ir, size);
1142
571
  } else {
1143
571
    get_ea_mode_op(info, op0, info->ir, size);
1144
571
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
571
  }
1146
892
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
14.8k
{
1150
14.8k
  build_er_gen_1(info, true, opcode, size);
1151
14.8k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
13.8k
{
1194
13.8k
  build_invalid(info, info->ir);
1195
13.8k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
99
{
1199
99
  build_illegal(info, info->ir);
1200
99
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
4.87k
{
1204
4.87k
  build_invalid(info, info->ir);
1205
4.87k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
5.55k
{
1209
5.55k
  build_invalid(info, info->ir);
1210
5.55k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
444
{
1214
444
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
444
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
112
{
1219
112
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
112
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
331
{
1224
331
  build_er_1(info, M68K_INS_ADD, 1);
1225
331
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
82
{
1229
82
  build_er_1(info, M68K_INS_ADD, 2);
1230
82
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
333
{
1234
333
  build_er_1(info, M68K_INS_ADD, 4);
1235
333
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
685
{
1239
685
  build_re_1(info, M68K_INS_ADD, 1);
1240
685
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
556
{
1244
556
  build_re_1(info, M68K_INS_ADD, 2);
1245
556
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
361
{
1249
361
  build_re_1(info, M68K_INS_ADD, 4);
1250
361
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.02k
{
1254
1.02k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.02k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
998
{
1259
998
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
998
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
329
{
1264
329
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
329
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
418
{
1269
418
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
418
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
183
{
1274
183
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
183
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
842
{
1279
842
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
842
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
2.06k
{
1284
2.06k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
2.06k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
624
{
1289
624
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
624
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
248
{
1294
248
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
248
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
228
{
1299
228
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
228
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
213
{
1304
213
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
213
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
199
{
1309
199
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
199
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
280
{
1314
280
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
280
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
213
{
1319
213
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
213
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
936
{
1324
936
  build_er_1(info, M68K_INS_AND, 1);
1325
936
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
587
{
1329
587
  build_er_1(info, M68K_INS_AND, 2);
1330
587
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
400
{
1334
400
  build_er_1(info, M68K_INS_AND, 4);
1335
400
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
453
{
1339
453
  build_re_1(info, M68K_INS_AND, 1);
1340
453
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
195
{
1344
195
  build_re_1(info, M68K_INS_AND, 2);
1345
195
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
98
{
1349
98
  build_re_1(info, M68K_INS_AND, 4);
1350
98
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
478
{
1354
478
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
478
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
533
{
1359
533
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
533
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
118
{
1364
118
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
118
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
163
{
1369
163
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
163
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
77
{
1374
77
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
77
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
557
{
1379
557
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
557
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
198
{
1384
198
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
198
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
246
{
1389
246
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
246
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
295
{
1394
295
  build_r(info, M68K_INS_ASR, 1);
1395
295
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
158
{
1399
158
  build_r(info, M68K_INS_ASR, 2);
1400
158
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
236
{
1404
236
  build_r(info, M68K_INS_ASR, 4);
1405
236
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
545
{
1409
545
  build_ea(info, M68K_INS_ASR, 2);
1410
545
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
308
{
1414
308
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
308
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
198
{
1419
198
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
198
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
580
{
1424
580
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
580
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
348
{
1429
348
  build_r(info, M68K_INS_ASL, 1);
1430
348
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
411
{
1434
411
  build_r(info, M68K_INS_ASL, 2);
1435
411
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
96
{
1439
96
  build_r(info, M68K_INS_ASL, 4);
1440
96
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
195
{
1444
195
  build_ea(info, M68K_INS_ASL, 2);
1445
195
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
7.79k
{
1449
7.79k
  build_bcc(info, 1, make_int_8(info->ir));
1450
7.79k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
546
{
1454
546
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
546
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
592
{
1459
592
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
388
  build_bcc(info, 4, read_imm_32(info));
1461
388
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.18k
{
1465
1.18k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.18k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
72
{
1470
72
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
72
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
564
{
1475
564
  build_re_1(info, M68K_INS_BCLR, 1);
1476
564
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
205
{
1480
205
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
205
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.94k
{
1485
1.94k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
1.30k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
1.30k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
76
{
1491
76
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
45
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
45
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
103
{
1498
103
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
39
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
39
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
368
{
1504
368
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
36
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
36
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
270
{
1510
270
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
69
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
69
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
493
{
1516
493
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
203
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
203
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
492
{
1522
492
  cs_m68k* ext = &info->extension;
1523
492
  cs_m68k_op temp;
1524
1525
492
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
302
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
302
  temp = ext->operands[0];
1531
302
  ext->operands[0] = ext->operands[1];
1532
302
  ext->operands[1] = temp;
1533
302
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
189
{
1537
189
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
117
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
117
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
85
{
1543
85
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
85
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
914
{
1548
914
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
914
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
91
{
1553
91
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
91
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
145
{
1558
145
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
75
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
75
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.17k
{
1564
1.17k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.17k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
45
{
1569
45
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
45
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
620
{
1574
620
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
620
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
171
{
1579
171
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
171
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
220
{
1584
220
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
46
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
46
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
1.76k
{
1590
1.76k
  build_re_1(info, M68K_INS_BTST, 4);
1591
1.76k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
53
{
1595
53
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
53
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
76
{
1600
76
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
218
{
1606
218
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
147
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
147
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
254
{
1612
254
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
202
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
202
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
257
{
1618
257
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
216
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
216
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
245
{
1624
245
  build_cas2(info, 2);
1625
245
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
488
{
1629
488
  build_cas2(info, 4);
1630
488
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
190
{
1634
190
  build_er_1(info, M68K_INS_CHK, 2);
1635
190
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
842
{
1639
842
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
566
  build_er_1(info, M68K_INS_CHK, 4);
1641
566
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
699
{
1645
699
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
473
  build_chk2_cmp2(info, 1);
1647
473
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
201
{
1651
201
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
43
  build_chk2_cmp2(info, 2);
1653
43
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
213
{
1657
213
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
149
  build_chk2_cmp2(info, 4);
1659
149
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
519
{
1663
519
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
120
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
120
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
99
{
1669
99
  build_ea(info, M68K_INS_CLR, 1);
1670
99
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
514
{
1674
514
  build_ea(info, M68K_INS_CLR, 2);
1675
514
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
194
{
1679
194
  build_ea(info, M68K_INS_CLR, 4);
1680
194
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
683
{
1684
683
  build_er_1(info, M68K_INS_CMP, 1);
1685
683
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
979
{
1689
979
  build_er_1(info, M68K_INS_CMP, 2);
1690
979
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.27k
{
1694
1.27k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.27k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
508
{
1699
508
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
508
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
346
{
1704
346
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
346
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
520
{
1709
520
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
520
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
188
{
1714
188
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
46
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
46
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
270
{
1720
270
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
186
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
186
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
218
{
1726
218
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
218
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
157
{
1731
157
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
96
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
96
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
534
{
1737
534
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
308
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
308
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
186
{
1743
186
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
186
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
318
{
1748
318
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
215
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
215
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
72
{
1754
72
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
49
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
49
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
97
{
1760
97
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
97
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
323
{
1765
323
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
323
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
289
{
1770
289
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
289
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
2.41k
{
1775
2.41k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
2.41k
  op->type = M68K_OP_BR_DISP;
1777
2.41k
  op->br_disp.disp = displacement;
1778
2.41k
  op->br_disp.disp_size = size;
1779
2.41k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.88k
{
1783
1.88k
  cs_m68k_op* op0;
1784
1.88k
  cs_m68k* ext;
1785
1.88k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.44k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
328
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
328
    info->pc += 2;
1791
328
    return;
1792
328
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.11k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.11k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.11k
  op0 = &ext->operands[0];
1799
1800
1.11k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.11k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.11k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.11k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.43k
{
1808
1.43k
  cs_m68k* ext;
1809
1.43k
  cs_m68k_op* op0;
1810
1811
1.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
854
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
854
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
854
  op0 = &ext->operands[0];
1818
1819
854
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
854
  set_insn_group(info, M68K_GRP_JUMP);
1822
854
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
854
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
517
{
1827
517
  cs_m68k* ext;
1828
517
  cs_m68k_op* op0;
1829
517
  cs_m68k_op* op1;
1830
517
  uint32_t ext1, ext2;
1831
1832
517
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
448
  ext1 = read_imm_16(info);
1835
448
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
448
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
448
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
448
  op0 = &ext->operands[0];
1842
448
  op1 = &ext->operands[1];
1843
1844
448
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
448
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
448
  set_insn_group(info, M68K_GRP_JUMP);
1849
448
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
448
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.30k
{
1854
1.30k
  cs_m68k_op* special;
1855
1.30k
  cs_m68k_op* op_ea;
1856
1857
1.30k
  int regsel = (extension >> 10) & 0x7;
1858
1.30k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.30k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.30k
  special = &ext->operands[0];
1863
1.30k
  op_ea = &ext->operands[1];
1864
1865
1.30k
  if (!dir) {
1866
220
    cs_m68k_op* t = special;
1867
220
    special = op_ea;
1868
220
    op_ea = t;
1869
220
  }
1870
1871
1.30k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.30k
  if (regsel & 4)
1874
922
    special->reg = M68K_REG_FPCR;
1875
387
  else if (regsel & 2)
1876
98
    special->reg = M68K_REG_FPSR;
1877
289
  else if (regsel & 1)
1878
224
    special->reg = M68K_REG_FPIAR;
1879
1.30k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.30k
{
1883
1.30k
  cs_m68k_op* op_reglist;
1884
1.30k
  cs_m68k_op* op_ea;
1885
1.30k
  int dir = (extension >> 13) & 0x1;
1886
1.30k
  int mode = (extension >> 11) & 0x3;
1887
1.30k
  uint32_t reglist = extension & 0xff;
1888
1.30k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.30k
  op_reglist = &ext->operands[0];
1891
1.30k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.30k
  if (!dir) {
1896
221
    cs_m68k_op* t = op_reglist;
1897
221
    op_reglist = op_ea;
1898
221
    op_ea = t;
1899
221
  }
1900
1901
1.30k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.30k
  switch (mode) {
1904
247
    case 1 : // Dynamic list in dn register
1905
247
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
247
      break;
1907
1908
441
    case 0 :
1909
441
      op_reglist->address_mode = M68K_AM_NONE;
1910
441
      op_reglist->type = M68K_OP_REG_BITS;
1911
441
      op_reglist->register_bits = reglist << 16;
1912
441
      break;
1913
1914
410
    case 2 : // Static list
1915
410
      op_reglist->address_mode = M68K_AM_NONE;
1916
410
      op_reglist->type = M68K_OP_REG_BITS;
1917
410
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
410
      break;
1919
1.30k
  }
1920
1.30k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
10.7k
{
1924
10.7k
  cs_m68k *ext;
1925
10.7k
  cs_m68k_op* op0;
1926
10.7k
  cs_m68k_op* op1;
1927
10.7k
  bool supports_single_op;
1928
10.7k
  uint32_t next;
1929
10.7k
  int rm, src, dst, opmode;
1930
1931
1932
10.7k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
10.2k
  supports_single_op = true;
1935
1936
10.2k
  next = read_imm_16(info);
1937
1938
10.2k
  rm = (next >> 14) & 0x1;
1939
10.2k
  src = (next >> 10) & 0x7;
1940
10.2k
  dst = (next >> 7) & 0x7;
1941
10.2k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
10.2k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
46
    cs_m68k_op* op0;
1947
46
    cs_m68k_op* op1;
1948
46
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
46
    op0 = &ext->operands[0];
1951
46
    op1 = &ext->operands[1];
1952
1953
46
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
46
    op0->type = M68K_OP_IMM;
1955
46
    op0->imm = next & 0x3f;
1956
1957
46
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
46
    return;
1960
46
  }
1961
1962
  // deal with extended move stuff
1963
1964
10.1k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
220
    case 0x4: // FMOVEM ea, FPCR
1967
1.30k
    case 0x5: // FMOVEM FPCR, ea
1968
1.30k
      fmove_fpcr(info, next);
1969
1.30k
      return;
1970
1971
    // fmovem list
1972
221
    case 0x6:
1973
1.30k
    case 0x7:
1974
1.30k
      fmovem(info, next);
1975
1.30k
      return;
1976
10.1k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
7.54k
  if ((next >> 6) & 1)
1981
2.16k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
7.54k
  switch (opmode) {
1986
465
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
178
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
165
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
85
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
106
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
61
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
96
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
55
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
56
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
15
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
47
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
283
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
822
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
83
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
265
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
187
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
643
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
28
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
17
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
172
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
191
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
146
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
136
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
73
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
176
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
53
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
148
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
51
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
546
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
803
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
236
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
144
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
85
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
203
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
50
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
252
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
99
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
320
    default:
2024
320
      break;
2025
7.54k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
7.54k
  if ((next >> 6) & 1) {
2032
2.16k
    if ((next >> 2) & 1)
2033
955
      info->inst->Opcode += 2;
2034
1.21k
    else
2035
1.21k
      info->inst->Opcode += 1;
2036
2.16k
  }
2037
2038
7.54k
  ext = &info->extension;
2039
2040
7.54k
  ext->op_count = 2;
2041
7.54k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
7.54k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
7.54k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
223
    op0 = &ext->operands[1];
2047
223
    op1 = &ext->operands[0];
2048
7.31k
  } else {
2049
7.31k
    op0 = &ext->operands[0];
2050
7.31k
    op1 = &ext->operands[1];
2051
7.31k
  }
2052
2053
7.54k
  if (rm == 0 && supports_single_op && src == dst) {
2054
523
    ext->op_count = 1;
2055
523
    op0->reg = M68K_REG_FP0 + dst;
2056
523
    return;
2057
523
  }
2058
2059
7.01k
  if (rm == 1) {
2060
3.92k
    switch (src) {
2061
587
      case 0x00 :
2062
587
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
587
        get_ea_mode_op(info, op0, info->ir, 4);
2064
587
        break;
2065
2066
98
      case 0x06 :
2067
98
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
98
        get_ea_mode_op(info, op0, info->ir, 1);
2069
98
        break;
2070
2071
843
      case 0x04 :
2072
843
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
843
        get_ea_mode_op(info, op0, info->ir, 2);
2074
843
        break;
2075
2076
236
      case 0x01 :
2077
236
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
236
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
236
        get_ea_mode_op(info, op0, info->ir, 4);
2080
236
        op0->type = M68K_OP_FP_SINGLE;
2081
236
        break;
2082
2083
1.67k
      case 0x05:
2084
1.67k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.67k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.67k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.67k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.67k
        break;
2089
2090
489
      default :
2091
489
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
489
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
489
        break;
2094
3.92k
    }
2095
3.92k
  } else {
2096
3.09k
    op0->reg = M68K_REG_FP0 + src;
2097
3.09k
  }
2098
2099
7.01k
  op1->reg = M68K_REG_FP0 + dst;
2100
7.01k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
889
{
2104
889
  cs_m68k* ext;
2105
889
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
512
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
512
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
512
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
540
{
2113
540
  cs_m68k* ext;
2114
2115
540
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
296
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
296
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
296
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
798
{
2123
798
  cs_m68k* ext;
2124
2125
798
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
660
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
660
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
660
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
660
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
245
{
2136
245
  uint32_t extension1;
2137
245
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
54
  extension1 = read_imm_16(info);
2140
2141
54
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
54
  info->inst->Opcode += (extension1 & 0x2f);
2145
54
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
170
{
2149
170
  uint32_t extension1, extension2;
2150
170
  cs_m68k_op* op0;
2151
170
  cs_m68k* ext;
2152
2153
170
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
79
  extension1 = read_imm_16(info);
2156
79
  extension2 = read_imm_16(info);
2157
2158
79
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
79
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
79
  op0 = &ext->operands[0];
2164
2165
79
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
79
  op0->type = M68K_OP_IMM;
2167
79
  op0->imm = extension2;
2168
79
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
260
{
2172
260
  uint32_t extension1, extension2;
2173
260
  cs_m68k* ext;
2174
260
  cs_m68k_op* op0;
2175
2176
260
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
38
  extension1 = read_imm_16(info);
2179
38
  extension2 = read_imm_32(info);
2180
2181
38
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
38
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
38
  op0 = &ext->operands[0];
2187
2188
38
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
38
  op0->type = M68K_OP_IMM;
2190
38
  op0->imm = extension2;
2191
38
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
577
{
2195
577
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
369
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
369
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
398
{
2201
398
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
398
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
280
{
2206
280
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
280
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
997
{
2211
997
  build_er_1(info, M68K_INS_DIVS, 2);
2212
997
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.27k
{
2216
1.27k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.27k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
458
{
2221
458
  uint32_t extension, insn_signed;
2222
458
  cs_m68k* ext;
2223
458
  cs_m68k_op* op0;
2224
458
  cs_m68k_op* op1;
2225
458
  uint32_t reg_0, reg_1;
2226
2227
458
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
359
  extension = read_imm_16(info);
2230
359
  insn_signed = 0;
2231
2232
359
  if (BIT_B((extension)))
2233
81
    insn_signed = 1;
2234
2235
359
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
359
  op0 = &ext->operands[0];
2238
359
  op1 = &ext->operands[1];
2239
2240
359
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
359
  reg_0 = extension & 7;
2243
359
  reg_1 = (extension >> 12) & 7;
2244
2245
359
  op1->address_mode = M68K_AM_NONE;
2246
359
  op1->type = M68K_OP_REG_PAIR;
2247
359
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
359
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
359
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
268
    op1->type = M68K_OP_REG;
2252
268
    op1->reg = M68K_REG_D0 + reg_1;
2253
268
  }
2254
359
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
377
{
2258
377
  build_re_1(info, M68K_INS_EOR, 1);
2259
377
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
438
{
2263
438
  build_re_1(info, M68K_INS_EOR, 2);
2264
438
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.69k
{
2268
1.69k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.69k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
270
{
2273
270
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
270
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
213
{
2278
213
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
213
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
86
{
2283
86
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
86
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
60
{
2288
60
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
60
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
117
{
2293
117
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
117
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
32
{
2298
32
  build_r(info, M68K_INS_EXG, 4);
2299
32
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
468
{
2303
468
  cs_m68k_op* op0;
2304
468
  cs_m68k_op* op1;
2305
468
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
468
  op0 = &ext->operands[0];
2308
468
  op1 = &ext->operands[1];
2309
2310
468
  op0->address_mode = M68K_AM_NONE;
2311
468
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
468
  op1->address_mode = M68K_AM_NONE;
2314
468
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
468
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
259
{
2319
259
  cs_m68k_op* op0;
2320
259
  cs_m68k_op* op1;
2321
259
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
259
  op0 = &ext->operands[0];
2324
259
  op1 = &ext->operands[1];
2325
2326
259
  op0->address_mode = M68K_AM_NONE;
2327
259
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
259
  op1->address_mode = M68K_AM_NONE;
2330
259
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
259
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
210
{
2335
210
  build_d(info, M68K_INS_EXT, 2);
2336
210
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
216
{
2340
216
  build_d(info, M68K_INS_EXT, 4);
2341
216
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
470
{
2345
470
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
209
  build_d(info, M68K_INS_EXTB, 4);
2347
209
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
244
{
2351
244
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
244
  set_insn_group(info, M68K_GRP_JUMP);
2353
244
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
244
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
365
{
2358
365
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
365
  set_insn_group(info, M68K_GRP_JUMP);
2360
365
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
365
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
307
{
2365
307
  build_ea_a(info, M68K_INS_LEA, 4);
2366
307
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
78
{
2370
78
  build_link(info, read_imm_16(info), 2);
2371
78
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
328
{
2375
328
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
83
  build_link(info, read_imm_32(info), 4);
2377
83
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
100
{
2381
100
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
100
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
331
{
2386
331
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
331
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
242
{
2391
242
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
242
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
199
{
2396
199
  build_r(info, M68K_INS_LSR, 1);
2397
199
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
303
{
2401
303
  build_r(info, M68K_INS_LSR, 2);
2402
303
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
189
{
2406
189
  build_r(info, M68K_INS_LSR, 4);
2407
189
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
86
{
2411
86
  build_ea(info, M68K_INS_LSR, 2);
2412
86
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
109
{
2416
109
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
109
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
275
{
2421
275
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
275
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
246
{
2426
246
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
246
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
190
{
2431
190
  build_r(info, M68K_INS_LSL, 1);
2432
190
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
565
{
2436
565
  build_r(info, M68K_INS_LSL, 2);
2437
565
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
98
{
2441
98
  build_r(info, M68K_INS_LSL, 4);
2442
98
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
452
{
2446
452
  build_ea(info, M68K_INS_LSL, 2);
2447
452
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.62k
{
2451
6.62k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.62k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
6.52k
{
2456
6.52k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
6.52k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
5.39k
{
2461
5.39k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
5.39k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.02k
{
2466
1.02k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.02k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
855
{
2471
855
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
855
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
328
{
2476
328
  cs_m68k_op* op0;
2477
328
  cs_m68k_op* op1;
2478
328
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
328
  op0 = &ext->operands[0];
2481
328
  op1 = &ext->operands[1];
2482
2483
328
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
328
  op1->address_mode = M68K_AM_NONE;
2486
328
  op1->reg = M68K_REG_CCR;
2487
328
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
523
{
2491
523
  cs_m68k_op* op0;
2492
523
  cs_m68k_op* op1;
2493
523
  cs_m68k* ext;
2494
2495
523
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
287
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
287
  op0 = &ext->operands[0];
2500
287
  op1 = &ext->operands[1];
2501
2502
287
  op0->address_mode = M68K_AM_NONE;
2503
287
  op0->reg = M68K_REG_CCR;
2504
2505
287
  get_ea_mode_op(info, op1, info->ir, 1);
2506
287
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
341
{
2510
341
  cs_m68k_op* op0;
2511
341
  cs_m68k_op* op1;
2512
341
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
341
  op0 = &ext->operands[0];
2515
341
  op1 = &ext->operands[1];
2516
2517
341
  op0->address_mode = M68K_AM_NONE;
2518
341
  op0->reg = M68K_REG_SR;
2519
2520
341
  get_ea_mode_op(info, op1, info->ir, 2);
2521
341
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
163
{
2525
163
  cs_m68k_op* op0;
2526
163
  cs_m68k_op* op1;
2527
163
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
163
  op0 = &ext->operands[0];
2530
163
  op1 = &ext->operands[1];
2531
2532
163
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
163
  op1->address_mode = M68K_AM_NONE;
2535
163
  op1->reg = M68K_REG_SR;
2536
163
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
149
{
2540
149
  cs_m68k_op* op0;
2541
149
  cs_m68k_op* op1;
2542
149
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
149
  op0 = &ext->operands[0];
2545
149
  op1 = &ext->operands[1];
2546
2547
149
  op0->address_mode = M68K_AM_NONE;
2548
149
  op0->reg = M68K_REG_USP;
2549
2550
149
  op1->address_mode = M68K_AM_NONE;
2551
149
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
149
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
498
{
2556
498
  cs_m68k_op* op0;
2557
498
  cs_m68k_op* op1;
2558
498
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
498
  op0 = &ext->operands[0];
2561
498
  op1 = &ext->operands[1];
2562
2563
498
  op0->address_mode = M68K_AM_NONE;
2564
498
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
498
  op1->address_mode = M68K_AM_NONE;
2567
498
  op1->reg = M68K_REG_USP;
2568
498
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
2.81k
{
2572
2.81k
  uint32_t extension;
2573
2.81k
  m68k_reg reg;
2574
2.81k
  cs_m68k* ext;
2575
2.81k
  cs_m68k_op* op0;
2576
2.81k
  cs_m68k_op* op1;
2577
2578
2579
2.81k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
2.60k
  extension = read_imm_16(info);
2582
2.60k
  reg = M68K_REG_INVALID;
2583
2584
2.60k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
2.60k
  op0 = &ext->operands[0];
2587
2.60k
  op1 = &ext->operands[1];
2588
2589
2.60k
  switch (extension & 0xfff) {
2590
26
    case 0x000: reg = M68K_REG_SFC; break;
2591
27
    case 0x001: reg = M68K_REG_DFC; break;
2592
347
    case 0x800: reg = M68K_REG_USP; break;
2593
50
    case 0x801: reg = M68K_REG_VBR; break;
2594
69
    case 0x002: reg = M68K_REG_CACR; break;
2595
181
    case 0x802: reg = M68K_REG_CAAR; break;
2596
142
    case 0x803: reg = M68K_REG_MSP; break;
2597
46
    case 0x804: reg = M68K_REG_ISP; break;
2598
34
    case 0x003: reg = M68K_REG_TC; break;
2599
232
    case 0x004: reg = M68K_REG_ITT0; break;
2600
203
    case 0x005: reg = M68K_REG_ITT1; break;
2601
56
    case 0x006: reg = M68K_REG_DTT0; break;
2602
23
    case 0x007: reg = M68K_REG_DTT1; break;
2603
89
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
186
    case 0x806: reg = M68K_REG_URP; break;
2605
55
    case 0x807: reg = M68K_REG_SRP; break;
2606
2.60k
  }
2607
2608
2.60k
  if (BIT_0(info->ir)) {
2609
226
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
226
    op1->reg = reg;
2611
2.38k
  } else {
2612
2.38k
    op0->reg = reg;
2613
2.38k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.38k
  }
2615
2.60k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.12k
{
2619
1.12k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.12k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
656
{
2624
656
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
656
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
337
{
2629
337
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
337
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
725
{
2634
725
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
725
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
638
{
2639
638
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
638
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
457
{
2644
457
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
457
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
219
{
2649
219
  build_movep_re(info, 2);
2650
219
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
198
{
2654
198
  build_movep_re(info, 4);
2655
198
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
830
{
2659
830
  build_movep_er(info, 2);
2660
830
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
503
{
2664
503
  build_movep_er(info, 4);
2665
503
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
421
{
2669
421
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
361
  build_moves(info, 1);
2671
361
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
205
{
2675
  //uint32_t extension;
2676
205
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
177
  build_moves(info, 2);
2678
177
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
379
{
2682
379
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
354
  build_moves(info, 4);
2684
354
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
5.39k
{
2688
5.39k
  cs_m68k_op* op0;
2689
5.39k
  cs_m68k_op* op1;
2690
2691
5.39k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
5.39k
  op0 = &ext->operands[0];
2694
5.39k
  op1 = &ext->operands[1];
2695
2696
5.39k
  op0->type = M68K_OP_IMM;
2697
5.39k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
5.39k
  op0->imm = (info->ir & 0xff);
2699
2700
5.39k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
5.39k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
5.39k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
329
{
2706
329
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
329
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
329
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
117
  build_move16(info, data, modes);
2712
117
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
347
{
2716
347
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
347
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
347
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
174
  build_move16(info, data, modes);
2722
174
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
169
{
2726
169
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
169
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
169
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
10
  build_move16(info, data, modes);
2732
10
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
94
{
2736
94
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
94
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
94
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
8
  build_move16(info, data, modes);
2742
8
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
176
{
2746
176
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
176
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
176
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
100
  build_move16(info, data, modes);
2752
100
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
191
{
2756
191
  build_er_1(info, M68K_INS_MULS, 2);
2757
191
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.07k
{
2761
1.07k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.07k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
452
{
2766
452
  uint32_t extension, insn_signed;
2767
452
  cs_m68k* ext;
2768
452
  cs_m68k_op* op0;
2769
452
  cs_m68k_op* op1;
2770
452
  uint32_t reg_0, reg_1;
2771
2772
452
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
408
  extension = read_imm_16(info);
2775
408
  insn_signed = 0;
2776
2777
408
  if (BIT_B((extension)))
2778
236
    insn_signed = 1;
2779
2780
408
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
408
  op0 = &ext->operands[0];
2783
408
  op1 = &ext->operands[1];
2784
2785
408
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
408
  reg_0 = extension & 7;
2788
408
  reg_1 = (extension >> 12) & 7;
2789
2790
408
  op1->address_mode = M68K_AM_NONE;
2791
408
  op1->type = M68K_OP_REG_PAIR;
2792
408
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
408
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
408
  if (!BIT_A(extension)) {
2796
169
    op1->type = M68K_OP_REG;
2797
169
    op1->reg = M68K_REG_D0 + reg_1;
2798
169
  }
2799
408
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
295
{
2803
295
  build_ea(info, M68K_INS_NBCD, 1);
2804
295
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
553
{
2808
553
  build_ea(info, M68K_INS_NEG, 1);
2809
553
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
303
{
2813
303
  build_ea(info, M68K_INS_NEG, 2);
2814
303
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
71
{
2818
71
  build_ea(info, M68K_INS_NEG, 4);
2819
71
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
272
{
2823
272
  build_ea(info, M68K_INS_NEGX, 1);
2824
272
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
78
{
2828
78
  build_ea(info, M68K_INS_NEGX, 2);
2829
78
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
116
{
2833
116
  build_ea(info, M68K_INS_NEGX, 4);
2834
116
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
76
{
2838
76
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
76
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
107
{
2843
107
  build_ea(info, M68K_INS_NOT, 1);
2844
107
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
382
{
2848
382
  build_ea(info, M68K_INS_NOT, 2);
2849
382
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
310
{
2853
310
  build_ea(info, M68K_INS_NOT, 4);
2854
310
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
848
{
2858
848
  build_er_1(info, M68K_INS_OR, 1);
2859
848
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
480
{
2863
480
  build_er_1(info, M68K_INS_OR, 2);
2864
480
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
892
{
2868
892
  build_er_1(info, M68K_INS_OR, 4);
2869
892
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
425
{
2873
425
  build_re_1(info, M68K_INS_OR, 1);
2874
425
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
366
{
2878
366
  build_re_1(info, M68K_INS_OR, 2);
2879
366
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
725
{
2883
725
  build_re_1(info, M68K_INS_OR, 4);
2884
725
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
8.34k
{
2888
8.34k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
8.34k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.09k
{
2893
1.09k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.09k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
791
{
2898
791
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
791
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
65
{
2903
65
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
65
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
143
{
2908
143
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
143
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
410
{
2913
410
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
319
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
319
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.03k
{
2919
1.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
696
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
696
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
86
{
2925
86
  build_ea(info, M68K_INS_PEA, 4);
2926
86
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
209
{
2930
209
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
209
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
147
{
2935
147
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
147
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
90
{
2940
90
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
90
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
54
{
2945
54
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
54
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
136
{
2950
136
  build_r(info, M68K_INS_ROR, 1);
2951
136
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
251
{
2955
251
  build_r(info, M68K_INS_ROR, 2);
2956
251
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
218
{
2960
218
  build_r(info, M68K_INS_ROR, 4);
2961
218
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
277
{
2965
277
  build_ea(info, M68K_INS_ROR, 2);
2966
277
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
473
{
2970
473
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
473
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
267
{
2975
267
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
267
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
80
{
2980
80
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
80
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
195
{
2985
195
  build_r(info, M68K_INS_ROL, 1);
2986
195
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
73
{
2990
73
  build_r(info, M68K_INS_ROL, 2);
2991
73
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
85
{
2995
85
  build_r(info, M68K_INS_ROL, 4);
2996
85
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
127
{
3000
127
  build_ea(info, M68K_INS_ROL, 2);
3001
127
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
486
{
3005
486
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
486
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
460
{
3010
460
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
460
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
95
{
3015
95
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
95
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
70
{
3020
70
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
70
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
163
{
3025
163
  build_r(info, M68K_INS_ROXR, 2);
3026
163
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
118
{
3030
118
  build_r(info, M68K_INS_ROXR, 4);
3031
118
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
359
{
3035
359
  build_ea(info, M68K_INS_ROXR, 2);
3036
359
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
215
{
3040
215
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
215
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
415
{
3045
415
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
415
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
187
{
3050
187
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
187
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
124
{
3055
124
  build_r(info, M68K_INS_ROXL, 1);
3056
124
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
56
{
3060
56
  build_r(info, M68K_INS_ROXL, 2);
3061
56
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
291
{
3065
291
  build_r(info, M68K_INS_ROXL, 4);
3066
291
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
318
{
3070
318
  build_ea(info, M68K_INS_ROXL, 2);
3071
318
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
656
{
3075
656
  set_insn_group(info, M68K_GRP_RET);
3076
656
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
428
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
428
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
212
{
3082
212
  set_insn_group(info, M68K_GRP_IRET);
3083
212
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
212
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
70
{
3088
70
  cs_m68k* ext;
3089
70
  cs_m68k_op* op;
3090
3091
70
  set_insn_group(info, M68K_GRP_RET);
3092
3093
70
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
16
{
3112
16
  set_insn_group(info, M68K_GRP_RET);
3113
16
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
16
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
41
{
3118
41
  set_insn_group(info, M68K_GRP_RET);
3119
41
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
41
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
193
{
3124
193
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
193
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
272
{
3129
272
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
272
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.93k
{
3134
1.93k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.93k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.93k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
236
{
3140
236
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
236
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
835
{
3145
835
  build_er_1(info, M68K_INS_SUB, 1);
3146
835
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
480
{
3150
480
  build_er_1(info, M68K_INS_SUB, 2);
3151
480
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
1.36k
{
3155
1.36k
  build_er_1(info, M68K_INS_SUB, 4);
3156
1.36k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
305
{
3160
305
  build_re_1(info, M68K_INS_SUB, 1);
3161
305
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
236
{
3165
236
  build_re_1(info, M68K_INS_SUB, 2);
3166
236
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
1.48k
{
3170
1.48k
  build_re_1(info, M68K_INS_SUB, 4);
3171
1.48k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
362
{
3175
362
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
362
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
230
{
3180
230
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
230
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
385
{
3185
385
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
385
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
207
{
3190
207
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
207
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
61
{
3195
61
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
61
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
409
{
3200
409
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
409
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
1.03k
{
3205
1.03k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
1.03k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
341
{
3210
341
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
341
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
284
{
3215
284
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
284
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
259
{
3220
259
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
259
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
282
{
3225
282
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
282
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
683
{
3230
683
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
683
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
326
{
3235
326
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
326
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
75
{
3240
75
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
75
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
156
{
3245
156
  build_d(info, M68K_INS_SWAP, 0);
3246
156
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
422
{
3250
422
  build_ea(info, M68K_INS_TAS, 1);
3251
422
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
302
{
3255
302
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
302
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
469
{
3260
469
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
396
  build_trap(info, 0, 0);
3262
3263
396
  info->extension.op_count = 0;
3264
396
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
102
{
3268
102
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
78
  build_trap(info, 2, read_imm_16(info));
3270
78
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
256
{
3274
256
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
107
  build_trap(info, 4, read_imm_32(info));
3276
107
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
81
{
3280
81
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
81
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
236
{
3285
236
  build_ea(info, M68K_INS_TST, 1);
3286
236
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
293
{
3290
293
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
23
  build_ea(info, M68K_INS_TST, 1);
3292
23
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
181
{
3296
181
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
58
  build_ea(info, M68K_INS_TST, 1);
3298
58
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
298
{
3302
298
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
260
  build_ea(info, M68K_INS_TST, 1);
3304
260
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
266
{
3308
266
  build_ea(info, M68K_INS_TST, 2);
3309
266
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.46k
{
3313
1.46k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.15k
  build_ea(info, M68K_INS_TST, 2);
3315
1.15k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
224
{
3319
224
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
59
  build_ea(info, M68K_INS_TST, 2);
3321
59
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
218
{
3325
218
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
151
  build_ea(info, M68K_INS_TST, 2);
3327
151
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
341
{
3331
341
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
184
  build_ea(info, M68K_INS_TST, 2);
3333
184
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
324
{
3337
324
  build_ea(info, M68K_INS_TST, 4);
3338
324
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
610
{
3342
610
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
352
  build_ea(info, M68K_INS_TST, 4);
3344
352
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
638
{
3348
638
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
246
  build_ea(info, M68K_INS_TST, 4);
3350
246
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
107
{
3354
107
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
53
  build_ea(info, M68K_INS_TST, 4);
3356
53
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
553
{
3360
553
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
479
  build_ea(info, M68K_INS_TST, 4);
3362
479
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
83
{
3366
83
  cs_m68k_op* op;
3367
83
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
83
  op = &ext->operands[0];
3370
3371
83
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
83
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
83
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
539
{
3377
539
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
184
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
184
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.44k
{
3383
1.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
771
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
771
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
181k
{
3392
181k
  const unsigned int instruction = info->ir;
3393
181k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
181k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
181k
    (i->instruction == d68000_invalid) ) {
3397
606
    d68000_invalid(info);
3398
606
    return 0;
3399
606
  }
3400
3401
180k
  return 1;
3402
181k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
241k
{
3406
241k
  uint8_t i;
3407
3408
397k
  for (i = 0; i < count; ++i) {
3409
159k
    if (regs[i] == (uint16_t)reg)
3410
3.54k
      return 1;
3411
159k
  }
3412
3413
238k
  return 0;
3414
241k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
258k
{
3418
258k
  if (reg == M68K_REG_INVALID)
3419
16.8k
    return;
3420
3421
241k
  if (write)
3422
140k
  {
3423
140k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
1.58k
      return;
3425
3426
139k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
139k
    info->regs_write_count++;
3428
139k
  }
3429
100k
  else
3430
100k
  {
3431
100k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
1.96k
      return;
3433
3434
99.0k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
99.0k
    info->regs_read_count++;
3436
99.0k
  }
3437
241k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
81.8k
{
3441
81.8k
  switch (op->address_mode) {
3442
289
    case M68K_AM_REG_DIRECT_ADDR:
3443
289
    case M68K_AM_REG_DIRECT_DATA:
3444
289
      add_reg_to_rw_list(info, op->reg, write);
3445
289
      break;
3446
3447
15.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
37.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
37.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
37.4k
      break;
3451
3452
13.9k
    case M68K_AM_REGI_ADDR:
3453
24.7k
    case M68K_AM_REGI_ADDR_DISP:
3454
24.7k
      add_reg_to_rw_list(info, op->reg, 0);
3455
24.7k
      break;
3456
3457
6.08k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
8.29k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
9.50k
    case M68K_AM_MEMI_POST_INDEX:
3460
11.9k
    case M68K_AM_MEMI_PRE_INDEX:
3461
12.3k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
12.7k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
12.9k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
13.0k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
13.0k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
13.0k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
13.0k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
6.25k
    default:
3471
6.25k
      break;
3472
81.8k
  }
3473
81.8k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
14.3k
{
3477
14.3k
  int i;
3478
3479
129k
  for (i = 0; i < 8; ++i) {
3480
115k
    if (bits & (1 << i)) {
3481
28.8k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
28.8k
    }
3483
115k
  }
3484
14.3k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
4.79k
{
3488
4.79k
  uint32_t bits = op->register_bits;
3489
4.79k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
4.79k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
4.79k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
4.79k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
305k
{
3496
305k
  switch ((int)op->type) {
3497
136k
    case M68K_OP_REG:
3498
136k
      add_reg_to_rw_list(info, op->reg, write);
3499
136k
      break;
3500
3501
81.8k
    case M68K_OP_MEM:
3502
81.8k
      update_am_reg_list(info, op, write);
3503
81.8k
      break;
3504
3505
4.79k
    case M68K_OP_REG_BITS:
3506
4.79k
      update_reg_list_regbits(info, op, write);
3507
4.79k
      break;
3508
3509
2.32k
    case M68K_OP_REG_PAIR:
3510
2.32k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
2.32k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
2.32k
      break;
3513
305k
  }
3514
305k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
180k
{
3518
180k
  int i;
3519
3520
180k
  if (!info->extension.op_count)
3521
1.41k
    return;
3522
3523
178k
  if (info->extension.op_count == 1) {
3524
54.9k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
123k
  } else {
3526
    // first operand is always read
3527
123k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
250k
    for (i = 1; i < info->extension.op_count; ++i)
3531
127k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
123k
  }
3533
178k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
180k
{
3537
180k
  info->inst = inst;
3538
180k
  info->pc = pc;
3539
180k
  info->ir = 0;
3540
180k
  info->type = cpu_type;
3541
180k
  info->address_mask = 0xffffffff;
3542
3543
180k
  switch(info->type) {
3544
55.8k
    case M68K_CPU_TYPE_68000:
3545
55.8k
      info->type = TYPE_68000;
3546
55.8k
      info->address_mask = 0x00ffffff;
3547
55.8k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
124k
    case M68K_CPU_TYPE_68040:
3565
124k
      info->type = TYPE_68040;
3566
124k
      info->address_mask = 0xffffffff;
3567
124k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
180k
  }
3572
180k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
180k
{
3581
180k
  MCInst *inst = info->inst;
3582
180k
  cs_m68k* ext = &info->extension;
3583
180k
  int i;
3584
180k
  unsigned int size;
3585
3586
180k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
180k
  memset(ext, 0, sizeof(cs_m68k));
3589
180k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
903k
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
723k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
180k
  info->ir = peek_imm_16(info);
3595
180k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
180k
    info->ir = read_imm_16(info);
3597
180k
    g_instruction_table[info->ir].instruction(info);
3598
180k
  }
3599
3600
180k
  size = info->pc - (unsigned int)pc;
3601
180k
  info->pc = (unsigned int)pc;
3602
3603
180k
  return size;
3604
180k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
181k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
181k
  int s;
3612
181k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
181k
  cs_struct* handle = instr->csh;
3614
181k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
181k
  if (code_len < 2) {
3619
579
    *size = 0;
3620
579
    return false;
3621
579
  }
3622
3623
180k
  if (instr->flat_insn->detail) {
3624
180k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
180k
  }
3626
3627
180k
  info->groups_count = 0;
3628
180k
  info->regs_read_count = 0;
3629
180k
  info->regs_write_count = 0;
3630
180k
  info->code = code;
3631
180k
  info->code_len = code_len;
3632
180k
  info->baseAddress = address;
3633
3634
180k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
180k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
180k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
180k
  if (handle->mode & CS_MODE_M68K_040)
3641
124k
    cpu_type = M68K_CPU_TYPE_68040;
3642
180k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
180k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
180k
  s = m68k_disassemble(info, address);
3647
3648
180k
  if (s == 0) {
3649
539
    *size = 2;
3650
539
    return false;
3651
539
  }
3652
3653
180k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
180k
  if (s > (int)code_len)
3662
692
    *size = (uint16_t)code_len;
3663
179k
  else
3664
179k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
180k
}
3668