Coverage Report

Created: 2026-03-03 06:14

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
23
#include <capstone/platform.h>
24
#include <stdio.h>
25
#include <stdlib.h>
26
#include <string.h>
27
#include <stdlib.h>
28
#include <capstone/platform.h>
29
30
#include <capstone/platform.h>
31
32
#include "../../LEB128.h"
33
#include "../../MCDisassembler.h"
34
#include "../../MCFixedLenDisassembler.h"
35
#include "../../MCInst.h"
36
#include "../../MCInstrDesc.h"
37
#include "../../MCRegisterInfo.h"
38
#include "../../MathExtras.h"
39
#include "../../cs_priv.h"
40
#include "../../utils.h"
41
#include "ARMAddressingModes.h"
42
#include "ARMBaseInfo.h"
43
#include "ARMDisassemblerExtension.h"
44
45
#include "ARMLinkage.h"
46
#include "ARMMapping.h"
47
48
#define GET_INSTRINFO_MC_DESC
49
#include "ARMGenInstrInfo.inc"
50
51
4.73k
#define CONCAT(a, b) CONCAT_(a, b)
52
4.73k
#define CONCAT_(a, b) a##_##b
53
54
// end anonymous namespace
55
56
// Forward declare these because the autogenerated code will reference them.
57
// Definitions are further down.
58
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
59
             uint64_t Address,
60
             const void *Decoder);
61
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
62
                 uint64_t Address,
63
                 const void *Decoder);
64
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
65
                 uint64_t Address,
66
                 const void *Decoder);
67
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
68
            uint64_t Address,
69
            const void *Decoder);
70
static DecodeStatus
71
DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst, unsigned RegNo,
72
          uint64_t Address, const void *Decoder);
73
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
74
                 uint64_t Address,
75
                 const void *Decoder);
76
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
77
                 uint64_t Address,
78
                 const void *Decoder);
79
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
80
               uint64_t Address,
81
               const void *Decoder);
82
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
83
             uint64_t Address,
84
             const void *Decoder);
85
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
86
                 unsigned RegNo,
87
                 uint64_t Address,
88
                 const void *Decoder);
89
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
90
              uint64_t Address,
91
              const void *Decoder);
92
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
93
               uint64_t Address,
94
               const void *Decoder);
95
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
96
              uint64_t Address,
97
              const void *Decoder);
98
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
99
                 uint64_t Address,
100
                 const void *Decoder);
101
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
102
               uint64_t Address,
103
               const void *Decoder);
104
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
105
               uint64_t Address,
106
               const void *Decoder);
107
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
108
             uint64_t Address,
109
             const void *Decoder);
110
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
111
             uint64_t Address,
112
             const void *Decoder);
113
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
114
             uint64_t Address,
115
             const void *Decoder);
116
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
117
               uint64_t Address,
118
               const void *Decoder);
119
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
120
               uint64_t Address,
121
               const void *Decoder);
122
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
123
            uint64_t Address,
124
            const void *Decoder);
125
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
126
             uint64_t Address,
127
             const void *Decoder);
128
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
129
              uint64_t Address,
130
              const void *Decoder);
131
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
132
               uint64_t Address,
133
               const void *Decoder);
134
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
135
                 uint64_t Address,
136
                 const void *Decoder);
137
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
138
               uint64_t Address,
139
               const void *Decoder);
140
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
141
               uint64_t Address,
142
               const void *Decoder);
143
144
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
145
             uint64_t Address,
146
             const void *Decoder);
147
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
148
               uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
150
           uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
152
              uint64_t Address,
153
              const void *Decoder);
154
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
155
              uint64_t Address,
156
              const void *Decoder);
157
158
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
159
                uint64_t Address,
160
                const void *Decoder);
161
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
162
              uint64_t Address,
163
              const void *Decoder);
164
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
165
              uint64_t Address,
166
              const void *Decoder);
167
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
168
            uint64_t Address,
169
            const void *Decoder);
170
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
171
                 uint64_t Address,
172
                 const void *Decoder);
173
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
174
           uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
176
            uint64_t Address,
177
            const void *Decoder);
178
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
179
            uint64_t Address,
180
            const void *Decoder);
181
182
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
183
                unsigned Insn,
184
                uint64_t Adddress,
185
                const void *Decoder);
186
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
187
               uint64_t Address,
188
               const void *Decoder);
189
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
190
                uint64_t Address,
191
                const void *Decoder);
192
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
193
            uint64_t Address,
194
            const void *Decoder);
195
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
196
            uint64_t Address,
197
            const void *Decoder);
198
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
199
           uint64_t Address, const void *Decoder);
200
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
201
           uint64_t Address, const void *Decoder);
202
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
203
              uint64_t Address,
204
              const void *Decoder);
205
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
206
             uint64_t Address,
207
             const void *Decoder);
208
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
209
             uint64_t Address,
210
             const void *Decoder);
211
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
212
                 uint64_t Address,
213
                 const void *Decoder);
214
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
215
             uint64_t Address,
216
             const void *Decoder);
217
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
218
                 uint64_t Address,
219
                 const void *Decoder);
220
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
221
             uint64_t Address,
222
             const void *Decoder);
223
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
224
           uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
226
                 uint64_t Address,
227
                 const void *Decoder);
228
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
229
             uint64_t Address,
230
             const void *Decoder);
231
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
232
              uint64_t Address,
233
              const void *Decoder);
234
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
235
              uint64_t Address,
236
              const void *Decoder);
237
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
238
              uint64_t Address,
239
              const void *Decoder);
240
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
241
              uint64_t Address,
242
              const void *Decoder);
243
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
244
           uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
246
           uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
248
               uint64_t Address,
249
               const void *Decoder);
250
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
251
               uint64_t Address,
252
               const void *Decoder);
253
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
254
               uint64_t Address,
255
               const void *Decoder);
256
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
257
               uint64_t Address,
258
               const void *Decoder);
259
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Val,
260
            uint64_t Address,
261
            const void *Decoder);
262
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Val,
263
                 uint64_t Address,
264
                 const void *Decoder);
265
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
266
               uint64_t Address,
267
               const void *Decoder);
268
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
269
               uint64_t Address,
270
               const void *Decoder);
271
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
272
           uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
274
            uint64_t Address,
275
            const void *Decoder);
276
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
277
            uint64_t Address,
278
            const void *Decoder);
279
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
280
            uint64_t Address,
281
            const void *Decoder);
282
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
283
           uint64_t Address, const void *Decoder);
284
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
285
             uint64_t Address, const void *Decoder);
286
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
287
          uint64_t Address, const void *Decoder);
288
#define DECLARE_DecodeMveAddrModeQ(shift) \
289
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
290
    MCInst * Inst, unsigned Insn, uint64_t Address, \
291
    const void *Decoder);
292
DECLARE_DecodeMveAddrModeQ(2);
293
DECLARE_DecodeMveAddrModeQ(3);
294
295
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
296
              uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
298
             uint64_t Address,
299
             const void *Decoder);
300
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
301
            uint64_t Address,
302
            const void *Decoder);
303
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn, uint64_t Address,
304
          const void *Decoder);
305
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
306
            uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
308
          uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
310
           uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
312
            uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
314
            uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
316
            uint64_t Address, const void *Decoder);
317
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
318
            uint64_t Address, const void *Decoder);
319
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
320
         const void *Decoder);
321
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
322
         const void *Decoder);
323
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
324
         const void *Decoder);
325
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
326
         const void *Decoder);
327
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
328
         const void *Decoder);
329
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
330
         const void *Decoder);
331
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
332
         const void *Decoder);
333
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
334
         const void *Decoder);
335
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
336
          const void *Decoder);
337
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
338
          const void *Decoder);
339
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
340
             const void *Decoder);
341
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
342
        const void *Decoder);
343
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
344
        const void *Decoder);
345
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Insn,
346
           uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
348
                   unsigned Val,
349
                   uint64_t Address,
350
                   const void *Decoder);
351
352
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
353
               uint64_t Address,
354
               const void *Decoder);
355
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
356
           uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
358
              uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
360
              uint64_t Address,
361
              const void *Decoder);
362
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
363
            uint64_t Address,
364
            const void *Decoder);
365
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
366
            uint64_t Address,
367
            const void *Decoder);
368
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
369
            uint64_t Address,
370
            const void *Decoder);
371
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
372
            uint64_t Address,
373
            const void *Decoder);
374
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
375
            uint64_t Address,
376
            const void *Decoder);
377
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
378
              uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
380
             uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
382
              uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
384
          const void *Decoder);
385
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
386
              uint64_t Address, const void *Decoder);
387
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
388
           const void *Decoder);
389
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
390
           const void *Decoder);
391
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
392
             uint64_t Address,
393
             const void *Decoder);
394
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
395
             uint64_t Address,
396
             const void *Decoder);
397
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
398
            uint64_t Address,
399
            const void *Decoder);
400
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
401
         const void *Decoder);
402
#define DECLARE_DecodeT2Imm7(shift) \
403
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
404
              unsigned Val, \
405
              uint64_t Address, \
406
              const void *Decoder);
407
DECLARE_DecodeT2Imm7(0);
408
DECLARE_DecodeT2Imm7(1);
409
DECLARE_DecodeT2Imm7(2);
410
411
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
412
           uint64_t Address, const void *Decoder);
413
#define DECLARE_DecodeTAddrModeImm7(shift) \
414
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
415
    MCInst * Inst, unsigned Val, uint64_t Address, \
416
    const void *Decoder);
417
DECLARE_DecodeTAddrModeImm7(0);
418
DECLARE_DecodeTAddrModeImm7(1);
419
420
#define DECLARE_DecodeT2AddrModeImm7(shift, WriteBack) \
421
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
422
           CONCAT(shift, WriteBack))( \
423
    MCInst * Inst, unsigned Val, uint64_t Address, \
424
    const void *Decoder);
425
DECLARE_DecodeT2AddrModeImm7(0, 0);
426
DECLARE_DecodeT2AddrModeImm7(1, 0);
427
DECLARE_DecodeT2AddrModeImm7(2, 0);
428
DECLARE_DecodeT2AddrModeImm7(0, 1);
429
DECLARE_DecodeT2AddrModeImm7(1, 1);
430
DECLARE_DecodeT2AddrModeImm7(2, 1);
431
432
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
433
          uint64_t Address, const void *Decoder);
434
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
435
          uint64_t Address, const void *Decoder);
436
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
437
           uint64_t Address, const void *Decoder);
438
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
439
            uint64_t Address,
440
            const void *Decoder);
441
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
442
           uint64_t Address, const void *Decoder);
443
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
444
            uint64_t Address,
445
            const void *Decoder);
446
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
447
             uint64_t Address,
448
             const void *Decoder);
449
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
450
                 uint64_t Address,
451
                 const void *Decoder);
452
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
453
          const void *Decoder);
454
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
455
            uint64_t Address,
456
            const void *Decoder);
457
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
458
                 uint64_t Address,
459
                 const void *Decoder);
460
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val, uint64_t Address,
461
           const void *Decoder);
462
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
463
                 uint64_t Address,
464
                 const void *Decoder);
465
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
466
                 uint64_t Address,
467
                 const void *Decoder);
468
static DecodeStatus DecodeT2Adr(MCInst *Inst, unsigned Val, uint64_t Address,
469
        const void *Decoder);
470
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
471
            uint64_t Address, const void *Decoder);
472
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, unsigned Val,
473
                uint64_t Address,
474
                const void *Decoder);
475
476
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
477
            const void *Decoder);
478
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
479
              uint64_t Address,
480
              const void *Decoder);
481
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
482
           uint64_t Address, const void *Decoder);
483
484
#define DECLARE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
485
  static DecodeStatus CONCAT( \
486
    DecodeBFLabelOperand, \
487
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
488
    MCInst * Inst, unsigned val, uint64_t Address, \
489
    const void *Decoder);
490
DECLARE_DecodeBFLabelOperand(false, false, false, 4);
491
DECLARE_DecodeBFLabelOperand(true, false, true, 18);
492
DECLARE_DecodeBFLabelOperand(true, false, true, 12);
493
DECLARE_DecodeBFLabelOperand(true, false, true, 16);
494
DECLARE_DecodeBFLabelOperand(false, true, true, 11);
495
DECLARE_DecodeBFLabelOperand(false, false, true, 11);
496
497
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned val,
498
                 uint64_t Address,
499
                 const void *Decoder);
500
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
501
            uint64_t Address,
502
            const void *Decoder);
503
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
504
         const void *Decoder);
505
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
506
             uint64_t Address,
507
             const void *Decoder);
508
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
509
          const void *Decoder);
510
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
511
           uint64_t Address, const void *Decoder);
512
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned Val,
513
          uint64_t Address, const void *Decoder);
514
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
515
                  unsigned Val,
516
                  uint64_t Address,
517
                  const void *Decoder);
518
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
519
                  unsigned Val,
520
                  uint64_t Address,
521
                  const void *Decoder);
522
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
523
                  unsigned Val,
524
                  uint64_t Address,
525
                  const void *Decoder);
526
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
527
                   unsigned Val,
528
                   uint64_t Address,
529
                   const void *Decoder);
530
#define DECLARE_DecodeVSTRVLDR_SYSREG(Writeback) \
531
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
532
    MCInst * Inst, unsigned Insn, uint64_t Address, \
533
    const void *Decoder);
534
DECLARE_DecodeVSTRVLDR_SYSREG(false);
535
DECLARE_DecodeVSTRVLDR_SYSREG(true);
536
537
#define DECLARE_DecodeMVE_MEM_1_pre(shift) \
538
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
539
    MCInst * Inst, unsigned Val, uint64_t Address, \
540
    const void *Decoder);
541
DECLARE_DecodeMVE_MEM_1_pre(0);
542
DECLARE_DecodeMVE_MEM_1_pre(1);
543
544
#define DECLARE_DecodeMVE_MEM_2_pre(shift) \
545
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
546
    MCInst * Inst, unsigned Val, uint64_t Address, \
547
    const void *Decoder);
548
DECLARE_DecodeMVE_MEM_2_pre(0);
549
DECLARE_DecodeMVE_MEM_2_pre(1);
550
DECLARE_DecodeMVE_MEM_2_pre(2);
551
552
#define DECLARE_DecodeMVE_MEM_3_pre(shift) \
553
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
554
    MCInst * Inst, unsigned Val, uint64_t Address, \
555
    const void *Decoder);
556
DECLARE_DecodeMVE_MEM_3_pre(2);
557
DECLARE_DecodeMVE_MEM_3_pre(3);
558
559
#define DECLARE_DecodePowerTwoOperand(MinLog, MaxLog) \
560
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
561
           CONCAT(MinLog, MaxLog))( \
562
    MCInst * Inst, unsigned Val, uint64_t Address, \
563
    const void *Decoder);
564
DECLARE_DecodePowerTwoOperand(0, 3);
565
566
#define DECLARE_DecodeMVEPairVectorIndexOperand(start) \
567
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
568
    MCInst * Inst, unsigned Val, uint64_t Address, \
569
    const void *Decoder);
570
DECLARE_DecodeMVEPairVectorIndexOperand(2);
571
DECLARE_DecodeMVEPairVectorIndexOperand(0);
572
573
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
574
           uint64_t Address, const void *Decoder);
575
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
576
           uint64_t Address, const void *Decoder);
577
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
578
              uint64_t Address, const void *Decoder);
579
typedef DecodeStatus OperandDecoder(MCInst *Inst, unsigned Val,
580
            uint64_t Address, const void *Decoder);
581
#define DECLARE_DecodeMVEVCMP(scalar, predicate_decoder) \
582
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
583
           CONCAT(scalar, predicate_decoder))( \
584
    MCInst * Inst, unsigned Insn, uint64_t Address, \
585
    const void *Decoder);
586
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
587
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
588
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
589
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
590
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
591
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
592
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
593
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
594
595
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
596
          const void *Decoder);
597
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
598
           uint64_t Address, const void *Decoder);
599
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
600
              uint64_t Address,
601
              const void *Decoder);
602
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
603
          uint64_t Address, const void *Decoder);
604
605
#include "ARMGenDisassemblerTables.inc"
606
607
// Post-decoding checks
608
609
static DecodeStatus checkDecodedInstruction(MCInst *MI, uint32_t Insn,
610
              DecodeStatus Result)
611
91.7k
{
612
91.7k
  switch (MCInst_getOpcode(MI)) {
613
31
  case ARM_HVC: {
614
    // HVC is undefined if condition = 0xf otherwise upredictable
615
    // if condition != 0xe
616
31
    uint32_t Cond = (Insn >> 28) & 0xF;
617
31
    if (Cond == 0xF)
618
0
      return MCDisassembler_Fail;
619
31
    if (Cond != 0xE)
620
11
      return MCDisassembler_SoftFail;
621
20
    return Result;
622
31
  }
623
367
  case ARM_t2ADDri:
624
633
  case ARM_t2ADDri12:
625
1.04k
  case ARM_t2ADDrr:
626
2.04k
  case ARM_t2ADDrs:
627
2.25k
  case ARM_t2SUBri:
628
2.56k
  case ARM_t2SUBri12:
629
2.62k
  case ARM_t2SUBrr:
630
2.84k
  case ARM_t2SUBrs:
631
2.84k
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
632
148
        MCOperand_getReg(MCInst_getOperand(MI, (1))) != ARM_SP)
633
66
      return MCDisassembler_SoftFail;
634
2.77k
    return Result;
635
88.9k
  default:
636
88.9k
    return Result;
637
91.7k
  }
638
91.7k
}
639
640
static DecodeStatus getARMInstruction(csh ud, const uint8_t *Bytes,
641
              size_t BytesLen, MCInst *MI,
642
              uint16_t *Size, uint64_t Address,
643
              void *Info)
644
62.1k
{
645
  // We want to read exactly 4 bytes of data.
646
62.1k
  if (BytesLen < 4) {
647
557
    *Size = 0;
648
557
    return MCDisassembler_Fail;
649
557
  }
650
651
  // Encoded as a 32-bit word in the stream.
652
61.6k
  uint32_t Insn = readBytes32(MI, Bytes);
653
654
  // Calling the auto-generated decoder function.
655
61.6k
  DecodeStatus Result =
656
61.6k
    decodeInstruction_4(DecoderTableARM32, MI, Insn, Address, NULL);
657
61.6k
  if (Result != MCDisassembler_Fail) {
658
49.2k
    *Size = 4;
659
49.2k
    return checkDecodedInstruction(MI, Insn, Result);
660
49.2k
  }
661
662
12.3k
  typedef struct DecodeTable {
663
12.3k
    const uint8_t *P;
664
12.3k
    bool DecodePred;
665
12.3k
  } DecodeTable;
666
667
12.3k
  const DecodeTable Tables[] = {
668
12.3k
    { DecoderTableVFP32, false },
669
12.3k
    { DecoderTableVFPV832, false },
670
12.3k
    { DecoderTableNEONData32, true },
671
12.3k
    { DecoderTableNEONLoadStore32, true },
672
12.3k
    { DecoderTableNEONDup32, true },
673
12.3k
    { DecoderTablev8NEON32, false },
674
12.3k
    { DecoderTablev8Crypto32, false },
675
12.3k
  };
676
677
75.1k
  for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) {
678
66.7k
    MCInst_clear(MI);
679
66.7k
    DecodeTable Table = Tables[i];
680
66.7k
    Result = decodeInstruction_4(Table.P, MI, Insn, Address, NULL);
681
66.7k
    if (Result != MCDisassembler_Fail) {
682
3.98k
      *Size = 4;
683
      // Add a fake predicate operand, because we share these instruction
684
      // definitions with Thumb2 where these instructions are predicable.
685
3.98k
      if (Table.DecodePred &&
686
1.17k
          !DecodePredicateOperand(MI, 0xE, Address, Table.P))
687
0
        return MCDisassembler_Fail;
688
3.98k
      return Result;
689
3.98k
    }
690
66.7k
  }
691
692
8.41k
  Result = decodeInstruction_4(DecoderTableCoProc32, MI, Insn, Address,
693
8.41k
             NULL);
694
8.41k
  if (Result != MCDisassembler_Fail) {
695
7.91k
    *Size = 4;
696
7.91k
    return checkDecodedInstruction(MI, Insn, Result);
697
7.91k
  }
698
699
500
  *Size = 4;
700
500
  return MCDisassembler_Fail;
701
8.41k
}
702
703
/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
704
/// immediate Value in the MCInst.  The immediate Value has had any PC
705
/// adjustment made by the caller.  If the instruction is a branch instruction
706
/// then isBranch is true, else false.  If the getOpInfo() function was set as
707
/// part of the setupForSymbolicDisassembly() call then that function is called
708
/// to get any symbolic information at the Address for this instruction.  If
709
/// that returns non-zero then the symbolic information it returns is used to
710
/// create an MCExpr and that is added as an operand to the MCInst.  If
711
/// getOpInfo() returns zero and isBranch is true then a symbol look up for
712
/// Value is done and if a symbol is found an MCExpr is created with that, else
713
/// an MCExpr with Value is created.  This function returns true if it adds an
714
/// operand to the MCInst and false otherwise.
715
static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
716
             bool isBranch, uint64_t InstSize,
717
             MCInst *MI, const void *Decoder)
718
29.5k
{
719
  // FIXME: Does it make sense for value to be negative?
720
  // return Decoder->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address,
721
  //         isBranch, /*Offset=*/0, /*OpSize=*/0,
722
  //         InstSize);
723
29.5k
  return false;
724
29.5k
}
725
726
/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
727
/// referenced by a load instruction with the base register that is the Pc.
728
/// These can often be values in a literal pool near the Address of the
729
/// instruction.  The Address of the instruction and its immediate Value are
730
/// used as a possible literal pool entry.  The SymbolLookUp call back will
731
/// return the name of a symbol referenced by the literal pool's entry if
732
/// the referenced address is that of a symbol.  Or it will return a pointer to
733
/// a literal 'C' string if the referenced address of the literal pool's entry
734
/// is an address into a section with 'C' string literals.
735
static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
736
              const void *Decoder)
737
8.96k
{
738
  // Decoder->tryAddingPcLoadReferenceComment(Value, Address);
739
8.96k
}
740
741
// Thumb1 instructions don't have explicit S bits.  Rather, they
742
// implicitly set CPSR.  Since it's not represented in the encoding, the
743
// auto-generated decoder won't inject the CPSR operand.  We need to fix
744
// that as a post-pass.
745
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
746
114k
{
747
114k
  const MCInstrDesc *Desc = MCInstrDesc_get(
748
114k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
749
114k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
750
114k
  unsigned short NumOps = Desc->NumOperands;
751
114k
  unsigned i;
752
753
233k
  for (i = 0; i < NumOps; ++i) {
754
231k
    if (i == MCInst_getNumOperands(MI))
755
0
      break;
756
231k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) &&
757
113k
        OpInfo[i].RegClass == ARM_CCRRegClassID) {
758
113k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1]))
759
0
        continue;
760
113k
      MCInst_insert0(MI, i,
761
113k
               MCOperand_CreateReg1(
762
113k
                 MI, (InITBlock ? 0 : ARM_CPSR)));
763
113k
      return;
764
113k
    }
765
231k
  }
766
767
1.68k
  MCInst_insert0(MI, i,
768
1.68k
           MCOperand_CreateReg1(MI, (InITBlock ? 0 : ARM_CPSR)));
769
1.68k
}
770
771
static bool isVectorPredicable(unsigned Opcode)
772
1.13M
{
773
1.13M
  const MCInstrDesc *Desc = MCInstrDesc_get(Opcode, ARMDescs.Insts,
774
1.13M
              ARR_SIZE(ARMDescs.Insts));
775
1.13M
  const MCOperandInfo *OpInfo = Desc->OpInfo;
776
1.13M
  unsigned short NumOps = Desc->NumOperands;
777
7.15M
  for (unsigned i = 0; i < NumOps; ++i) {
778
6.05M
    if (ARM_isVpred(OpInfo[i].OperandType))
779
40.9k
      return true;
780
6.05M
  }
781
1.09M
  return false;
782
1.13M
}
783
784
// Most Thumb instructions don't have explicit predicates in the
785
// encoding, but rather get their predicates from IT context.  We need
786
// to fix up the predicate operands using this context information as a
787
// post-pass.
788
DecodeStatus AddThumbPredicate(MCInst *MI)
789
425k
{
790
425k
  DecodeStatus S = MCDisassembler_Success;
791
792
  // A few instructions actually have predicates encoded in them.  Don't
793
  // try to overwrite it if we're seeing one of those.
794
425k
  switch (MCInst_getOpcode(MI)) {
795
10.5k
  case ARM_tBcc:
796
11.3k
  case ARM_t2Bcc:
797
12.7k
  case ARM_tCBZ:
798
14.8k
  case ARM_tCBNZ:
799
14.8k
  case ARM_tCPS:
800
14.8k
  case ARM_t2CPS3p:
801
14.8k
  case ARM_t2CPS2p:
802
14.9k
  case ARM_t2CPS1p:
803
14.9k
  case ARM_t2CSEL:
804
15.0k
  case ARM_t2CSINC:
805
15.1k
  case ARM_t2CSINV:
806
15.3k
  case ARM_t2CSNEG:
807
43.8k
  case ARM_tMOVSr:
808
44.0k
  case ARM_tSETEND:
809
    // Some instructions (mostly conditional branches) are not
810
    // allowed in IT blocks.
811
44.0k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
812
516
      S = MCDisassembler_SoftFail;
813
43.5k
    else
814
43.5k
      return MCDisassembler_Success;
815
516
    break;
816
516
  case ARM_t2HINT:
817
50
    if (MCOperand_getImm(MCInst_getOperand(MI, (0))) == 0x10 &&
818
24
        (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureRAS)) != 0)
819
0
      S = MCDisassembler_SoftFail;
820
50
    break;
821
5.45k
  case ARM_tB:
822
5.96k
  case ARM_t2B:
823
6.28k
  case ARM_t2TBB:
824
6.66k
  case ARM_t2TBH:
825
    // Some instructions (mostly unconditional branches) can
826
    // only appears at the end of, or outside of, an IT.
827
6.66k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)) &&
828
392
        !ITBlock_instrLastInITBlock(&(MI->csh->ITBlock)))
829
209
      S = MCDisassembler_SoftFail;
830
6.66k
    break;
831
374k
  default:
832
374k
    break;
833
425k
  }
834
835
  // Warn on non-VPT predicable instruction in a VPT block and a VPT
836
  // predicable instruction in an IT block
837
382k
  if ((!isVectorPredicable(MCInst_getOpcode(MI)) &&
838
368k
       VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) ||
839
375k
      (isVectorPredicable(MCInst_getOpcode(MI)) &&
840
13.6k
       ITBlock_instrInITBlock(&(MI->csh->ITBlock))))
841
7.25k
    S = MCDisassembler_SoftFail;
842
843
  // If we're in an IT/VPT block, base the predicate on that.  Otherwise,
844
  // assume a predicate of AL.
845
382k
  unsigned CC = ARMCC_AL;
846
382k
  unsigned VCC = ARMVCC_None;
847
382k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock))) {
848
13.4k
    CC = ITBlock_getITCC(&(MI->csh->ITBlock));
849
13.4k
    ITBlock_advanceITState(&(MI->csh->ITBlock));
850
368k
  } else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
851
6.82k
    VCC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
852
6.82k
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
853
6.82k
  }
854
382k
  const MCInstrDesc *Desc = MCInstrDesc_get(
855
382k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
856
857
382k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
858
382k
  unsigned short NumOps = Desc->NumOperands;
859
860
382k
  unsigned i;
861
1.55M
  for (i = 0; i < NumOps; ++i) {
862
1.53M
    if (MCOperandInfo_isPredicate(&OpInfo[i]) ||
863
1.29M
        i == MCInst_getNumOperands(MI))
864
365k
      break;
865
1.53M
  }
866
867
382k
  if (MCInst_isPredicable(Desc)) {
868
353k
    MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, (CC)));
869
870
353k
    if (CC == ARMCC_AL)
871
349k
      MCInst_insert0(MI, i + 1,
872
349k
               MCOperand_CreateReg1(MI, (0)));
873
4.09k
    else
874
4.09k
      MCInst_insert0(MI, i + 1,
875
4.09k
               MCOperand_CreateReg1(MI, (ARM_CPSR)));
876
353k
  } else if (CC != ARMCC_AL) {
877
5.49k
    Check(&S, MCDisassembler_SoftFail);
878
5.49k
  }
879
880
382k
  unsigned VCCPos;
881
2.28M
  for (VCCPos = 0; VCCPos < NumOps; ++VCCPos) {
882
2.02M
    if (ARM_isVpred(OpInfo[VCCPos].OperandType) ||
883
2.01M
        VCCPos == MCInst_getNumOperands(MI))
884
126k
      break;
885
2.02M
  }
886
887
382k
  if (isVectorPredicable(MCInst_getOpcode(MI))) {
888
13.6k
    MCInst_insert0(MI, VCCPos, MCOperand_CreateImm1(MI, (VCC)));
889
890
13.6k
    if (VCC == ARMVCC_None)
891
12.6k
      MCInst_insert0(MI, VCCPos + 1,
892
12.6k
               MCOperand_CreateReg1(MI, (0)));
893
1.01k
    else
894
1.01k
      MCInst_insert0(MI, VCCPos + 1,
895
1.01k
               MCOperand_CreateReg1(MI, (ARM_P0)));
896
13.6k
    MCInst_insert0(MI, VCCPos + 2, MCOperand_CreateReg1(MI, (0)));
897
13.6k
    if (OpInfo[VCCPos].OperandType == ARM_OP_VPRED_R) {
898
3.55k
      int TiedOp = MCOperandInfo_getOperandConstraint(
899
3.55k
        Desc, VCCPos + 3, MCOI_TIED_TO);
900
3.55k
      CS_ASSERT_RET_VAL(
901
3.55k
        TiedOp >= 0 &&
902
3.55k
          "Inactive register in vpred_r is not tied to an output!",
903
3.55k
        MCDisassembler_Fail);
904
      // Copy the operand to ensure it's not invalidated when MI grows.
905
3.55k
      MCOperand Op = *MCInst_getOperand(MI, TiedOp);
906
3.55k
      MCInst_insert0(MI, VCCPos + 3, &Op);
907
3.55k
    }
908
368k
  } else if (VCC != ARMVCC_None) {
909
5.80k
    Check(&S, MCDisassembler_SoftFail);
910
5.80k
  }
911
912
382k
  return S;
913
382k
}
914
915
// Thumb VFP instructions are a special case.  Because we share their
916
// encodings between ARM and Thumb modes, and they are predicable in ARM
917
// mode, the auto-generated decoder will give them an (incorrect)
918
// predicate operand.  We need to rewrite these operands based on the IT
919
// context as a post-pass.
920
static void UpdateThumbVFPPredicate(DecodeStatus S, MCInst *MI)
921
6.61k
{
922
6.61k
  unsigned CC;
923
6.61k
  CC = ITBlock_getITCC(&(MI->csh->ITBlock));
924
6.61k
  if (CC == 0xF)
925
82
    CC = ARMCC_AL;
926
6.61k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
927
437
    ITBlock_advanceITState(&(MI->csh->ITBlock));
928
6.18k
  else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
929
113
    CC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
930
113
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
931
113
  }
932
933
6.61k
  const MCInstrDesc *Desc = MCInstrDesc_get(
934
6.61k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
935
6.61k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
936
6.61k
  unsigned short NumOps = Desc->NumOperands;
937
19.5k
  for (unsigned i = 0; i < NumOps; ++i) {
938
19.5k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
939
6.61k
      if (CC != ARMCC_AL && !MCInst_isPredicable(Desc))
940
0
        Check(&S, MCDisassembler_SoftFail);
941
6.61k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
942
943
6.61k
      if (CC == ARMCC_AL)
944
6.39k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
945
6.39k
             0);
946
221
      else
947
221
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
948
221
             ARM_CPSR);
949
950
6.61k
      return;
951
6.61k
    }
952
19.5k
  }
953
6.61k
}
954
955
static DecodeStatus getThumbInstruction(csh ud, const uint8_t *Bytes,
956
          size_t BytesLen, MCInst *MI,
957
          uint16_t *Size, uint64_t Address,
958
          void *Info)
959
436k
{
960
  // We want to read exactly 2 bytes of data.
961
436k
  if (BytesLen < 2) {
962
1.19k
    *Size = 0;
963
1.19k
    return MCDisassembler_Fail;
964
1.19k
  }
965
966
435k
  uint16_t Insn16 = readBytes16(MI, Bytes);
967
435k
  DecodeStatus Result = decodeInstruction_2(DecoderTableThumb16, MI,
968
435k
              Insn16, Address, NULL);
969
435k
  if (Result != MCDisassembler_Fail) {
970
185k
    *Size = 2;
971
185k
    Check(&Result, AddThumbPredicate(MI));
972
185k
    return Result;
973
185k
  }
974
975
250k
  Result = decodeInstruction_2(DecoderTableThumbSBit16, MI, Insn16,
976
250k
             Address, NULL);
977
250k
  if (Result) {
978
113k
    *Size = 2;
979
113k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
980
113k
    Check(&Result, AddThumbPredicate(MI));
981
113k
    AddThumb1SBit(MI, InITBlock);
982
113k
    return Result;
983
113k
  }
984
985
137k
  Result = decodeInstruction_2(DecoderTableThumb216, MI, Insn16, Address,
986
137k
             NULL);
987
137k
  if (Result != MCDisassembler_Fail) {
988
7.11k
    *Size = 2;
989
990
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
991
    // the Thumb predicate.
992
7.11k
    if (MCInst_getOpcode(MI) == ARM_t2IT &&
993
7.11k
        ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
994
5.32k
      Result = MCDisassembler_SoftFail;
995
996
7.11k
    Check(&Result, AddThumbPredicate(MI));
997
998
    // If we find an IT instruction, we need to parse its condition
999
    // code and mask operands so that we can apply them correctly
1000
    // to the subsequent instructions.
1001
7.11k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
1002
7.11k
      unsigned Firstcond =
1003
7.11k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1004
7.11k
      unsigned Mask =
1005
7.11k
        MCOperand_getImm(MCInst_getOperand(MI, (1)));
1006
7.11k
      ITBlock_setITState(&(MI->csh->ITBlock), (char)Firstcond,
1007
7.11k
             (char)Mask);
1008
1009
      // An IT instruction that would give a 'NV' predicate is
1010
      // unpredictable. if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
1011
      //  SStream_concat0(CS, "unpredictable IT predicate sequence");
1012
7.11k
    }
1013
1014
7.11k
    return Result;
1015
7.11k
  }
1016
1017
  // We want to read exactly 4 bytes of data.
1018
130k
  if (BytesLen < 4) {
1019
404
    *Size = 0;
1020
404
    return MCDisassembler_Fail;
1021
404
  }
1022
129k
  uint32_t Insn32 = (uint32_t)Insn16 << 16 | readBytes16(MI, Bytes + 2);
1023
1024
129k
  Result = decodeInstruction_4(DecoderTableMVE32, MI, Insn32, Address,
1025
129k
             NULL);
1026
129k
  if (Result != MCDisassembler_Fail) {
1027
18.5k
    *Size = 4;
1028
1029
    // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
1030
    // the VPT predicate.
1031
18.5k
    if (isVPTOpcode(MCInst_getOpcode(MI)) &&
1032
3.07k
        VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock)))
1033
2.06k
      Result = MCDisassembler_SoftFail;
1034
1035
18.5k
    Check(&Result, AddThumbPredicate(MI));
1036
1037
18.5k
    if (isVPTOpcode(MCInst_getOpcode(MI))) {
1038
3.07k
      unsigned Mask =
1039
3.07k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1040
3.07k
      VPTBlock_setVPTState(&(MI->csh->VPTBlock), Mask);
1041
3.07k
    }
1042
1043
18.5k
    return Result;
1044
18.5k
  }
1045
1046
111k
  Result = decodeInstruction_4(DecoderTableThumb32, MI, Insn32, Address,
1047
111k
             NULL);
1048
111k
  if (Result != MCDisassembler_Fail) {
1049
1.68k
    *Size = 4;
1050
1.68k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
1051
1.68k
    Check(&Result, AddThumbPredicate(MI));
1052
1.68k
    AddThumb1SBit(MI, InITBlock);
1053
1.68k
    return Result;
1054
1.68k
  }
1055
1056
109k
  Result = decodeInstruction_4(DecoderTableThumb232, MI, Insn32, Address,
1057
109k
             NULL);
1058
109k
  if (Result != MCDisassembler_Fail) {
1059
34.6k
    *Size = 4;
1060
34.6k
    Check(&Result, AddThumbPredicate(MI));
1061
34.6k
    return checkDecodedInstruction(MI, Insn32, Result);
1062
34.6k
  }
1063
1064
74.8k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1065
19.8k
    Result = decodeInstruction_4(DecoderTableVFP32, MI, Insn32,
1066
19.8k
               Address, NULL);
1067
19.8k
    if (Result != MCDisassembler_Fail) {
1068
6.61k
      *Size = 4;
1069
6.61k
      UpdateThumbVFPPredicate(Result, MI);
1070
6.61k
      return Result;
1071
6.61k
    }
1072
19.8k
  }
1073
1074
68.2k
  Result = decodeInstruction_4(DecoderTableVFPV832, MI, Insn32, Address,
1075
68.2k
             NULL);
1076
68.2k
  if (Result != MCDisassembler_Fail) {
1077
1.49k
    *Size = 4;
1078
1.49k
    return Result;
1079
1.49k
  }
1080
1081
66.7k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1082
13.2k
    Result = decodeInstruction_4(DecoderTableNEONDup32, MI, Insn32,
1083
13.2k
               Address, NULL);
1084
13.2k
    if (Result != MCDisassembler_Fail) {
1085
777
      *Size = 4;
1086
777
      Check(&Result, AddThumbPredicate(MI));
1087
777
      return Result;
1088
777
    }
1089
13.2k
  }
1090
1091
65.9k
  if (fieldFromInstruction_4(Insn32, 24, 8) == 0xF9) {
1092
24.6k
    uint32_t NEONLdStInsn = Insn32;
1093
24.6k
    NEONLdStInsn &= 0xF0FFFFFF;
1094
24.6k
    NEONLdStInsn |= 0x04000000;
1095
24.6k
    Result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI,
1096
24.6k
               NEONLdStInsn, Address, NULL);
1097
24.6k
    if (Result != MCDisassembler_Fail) {
1098
24.5k
      *Size = 4;
1099
24.5k
      Check(&Result, AddThumbPredicate(MI));
1100
24.5k
      return Result;
1101
24.5k
    }
1102
24.6k
  }
1103
1104
41.4k
  if (fieldFromInstruction_4(Insn32, 24, 4) == 0xF) {
1105
14.8k
    uint32_t NEONDataInsn = Insn32;
1106
14.8k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
1107
14.8k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >>
1108
14.8k
        4; // Move bit 28 to bit 24
1109
14.8k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
1110
14.8k
    Result = decodeInstruction_4(DecoderTableNEONData32, MI,
1111
14.8k
               NEONDataInsn, Address, NULL);
1112
14.8k
    if (Result != MCDisassembler_Fail) {
1113
14.2k
      *Size = 4;
1114
14.2k
      Check(&Result, AddThumbPredicate(MI));
1115
14.2k
      return Result;
1116
14.2k
    }
1117
1118
661
    uint32_t NEONCryptoInsn = Insn32;
1119
661
    NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
1120
661
    NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >>
1121
661
          4; // Move bit 28 to bit 24
1122
661
    NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
1123
661
    Result = decodeInstruction_4(DecoderTablev8Crypto32, MI,
1124
661
               NEONCryptoInsn, Address, NULL);
1125
661
    if (Result != MCDisassembler_Fail) {
1126
86
      *Size = 4;
1127
86
      return Result;
1128
86
    }
1129
1130
575
    uint32_t NEONv8Insn = Insn32;
1131
575
    NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
1132
575
    Result = decodeInstruction_4(DecoderTablev8NEON32, MI,
1133
575
               NEONv8Insn, Address, NULL);
1134
575
    if (Result != MCDisassembler_Fail) {
1135
263
      *Size = 4;
1136
263
      return Result;
1137
263
    }
1138
575
  }
1139
1140
26.8k
  uint32_t Coproc = fieldFromInstruction_4(Insn32, 8, 4);
1141
26.8k
  const uint8_t *DecoderTable = ARM_isCDECoproc(Coproc, MI) ?
1142
0
                DecoderTableThumb2CDE32 :
1143
26.8k
                DecoderTableThumb2CoProc32;
1144
26.8k
  Result = decodeInstruction_4(DecoderTable, MI, Insn32, Address, NULL);
1145
26.8k
  if (Result != MCDisassembler_Fail) {
1146
25.9k
    *Size = 4;
1147
25.9k
    Check(&Result, AddThumbPredicate(MI));
1148
25.9k
    return Result;
1149
25.9k
  }
1150
1151
903
  *Size = 0;
1152
903
  return MCDisassembler_Fail;
1153
26.8k
}
1154
1155
static DecodeStatus getInstruction(csh ud, const uint8_t *Bytes,
1156
           size_t BytesLen, MCInst *MI, uint16_t *Size,
1157
           uint64_t Address, void *Info)
1158
498k
{
1159
498k
  DecodeStatus Result = MCDisassembler_Fail;
1160
498k
  if (MI->csh->mode & CS_MODE_THUMB)
1161
436k
    Result = getThumbInstruction(ud, Bytes, BytesLen, MI, Size,
1162
436k
               Address, Info);
1163
62.1k
  else
1164
62.1k
    Result = getARMInstruction(ud, Bytes, BytesLen, MI, Size,
1165
62.1k
             Address, Info);
1166
498k
  MCInst_handleWriteback(MI, ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
1167
498k
  return Result;
1168
498k
}
1169
1170
static const uint16_t GPRDecoderTable[] = { ARM_R0,  ARM_R1, ARM_R2,  ARM_R3,
1171
              ARM_R4,  ARM_R5, ARM_R6,  ARM_R7,
1172
              ARM_R8,  ARM_R9, ARM_R10, ARM_R11,
1173
              ARM_R12, ARM_SP, ARM_LR,  ARM_PC };
1174
1175
static const uint16_t CLRMGPRDecoderTable[] = {
1176
  ARM_R0, ARM_R1, ARM_R2,  ARM_R3,  ARM_R4,  ARM_R5, ARM_R6, ARM_R7,
1177
  ARM_R8, ARM_R9, ARM_R10, ARM_R11, ARM_R12, 0,    ARM_LR, ARM_APSR
1178
};
1179
1180
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1181
             uint64_t Address,
1182
             const void *Decoder)
1183
870k
{
1184
870k
  if (RegNo > 15)
1185
7
    return MCDisassembler_Fail;
1186
1187
870k
  unsigned Register = GPRDecoderTable[RegNo];
1188
870k
  MCOperand_CreateReg0(Inst, (Register));
1189
870k
  return MCDisassembler_Success;
1190
870k
}
1191
1192
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1193
                 uint64_t Address,
1194
                 const void *Decoder)
1195
254
{
1196
254
  if (RegNo > 15)
1197
0
    return MCDisassembler_Fail;
1198
1199
254
  unsigned Register = CLRMGPRDecoderTable[RegNo];
1200
254
  if (Register == 0)
1201
0
    return MCDisassembler_Fail;
1202
1203
254
  MCOperand_CreateReg0(Inst, (Register));
1204
254
  return MCDisassembler_Success;
1205
254
}
1206
1207
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
1208
                 uint64_t Address,
1209
                 const void *Decoder)
1210
40.7k
{
1211
40.7k
  DecodeStatus S = MCDisassembler_Success;
1212
1213
40.7k
  if (RegNo == 15)
1214
8.16k
    S = MCDisassembler_SoftFail;
1215
1216
40.7k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1217
1218
40.7k
  return S;
1219
40.7k
}
1220
1221
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
1222
                 uint64_t Address,
1223
                 const void *Decoder)
1224
422
{
1225
422
  DecodeStatus S = MCDisassembler_Success;
1226
1227
422
  if (RegNo == 13)
1228
203
    S = MCDisassembler_SoftFail;
1229
1230
422
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1231
1232
422
  return S;
1233
422
}
1234
1235
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1236
               uint64_t Address,
1237
               const void *Decoder)
1238
2.54k
{
1239
2.54k
  DecodeStatus S = MCDisassembler_Success;
1240
1241
2.54k
  if (RegNo == 15) {
1242
644
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
1243
644
    return MCDisassembler_Success;
1244
644
  }
1245
1246
1.90k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1247
1.90k
  return S;
1248
2.54k
}
1249
1250
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
1251
             uint64_t Address,
1252
             const void *Decoder)
1253
4.38k
{
1254
4.38k
  DecodeStatus S = MCDisassembler_Success;
1255
1256
4.38k
  if (RegNo == 15) {
1257
1.48k
    MCOperand_CreateReg0(Inst, (ARM_ZR));
1258
1.48k
    return MCDisassembler_Success;
1259
1.48k
  }
1260
1261
2.90k
  if (RegNo == 13)
1262
1.22k
    Check(&S, MCDisassembler_SoftFail);
1263
1264
2.90k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1265
2.90k
  return S;
1266
4.38k
}
1267
1268
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
1269
                 unsigned RegNo,
1270
                 uint64_t Address,
1271
                 const void *Decoder)
1272
732
{
1273
732
  DecodeStatus S = MCDisassembler_Success;
1274
732
  if (RegNo == 13)
1275
3
    return MCDisassembler_Fail;
1276
729
  Check(&S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
1277
729
  return S;
1278
732
}
1279
1280
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1281
              uint64_t Address,
1282
              const void *Decoder)
1283
491k
{
1284
491k
  if (RegNo > 7)
1285
0
    return MCDisassembler_Fail;
1286
491k
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1287
491k
}
1288
1289
static const uint16_t GPRPairDecoderTable[] = { ARM_R0_R1, ARM_R2_R3,
1290
            ARM_R4_R5, ARM_R6_R7,
1291
            ARM_R8_R9, ARM_R10_R11,
1292
            ARM_R12_SP };
1293
1294
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1295
                 uint64_t Address,
1296
                 const void *Decoder)
1297
439
{
1298
439
  DecodeStatus S = MCDisassembler_Success;
1299
1300
  // According to the Arm ARM RegNo = 14 is undefined, but we return fail
1301
  // rather than SoftFail as there is no GPRPair table entry for index 7.
1302
439
  if (RegNo > 13)
1303
2
    return MCDisassembler_Fail;
1304
1305
437
  if (RegNo & 1)
1306
282
    S = MCDisassembler_SoftFail;
1307
1308
437
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1309
437
  MCOperand_CreateReg0(Inst, (RegisterPair));
1310
437
  return S;
1311
439
}
1312
1313
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
1314
               uint64_t Address,
1315
               const void *Decoder)
1316
0
{
1317
0
  if (RegNo > 13)
1318
0
    return MCDisassembler_Fail;
1319
1320
0
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1321
0
  MCOperand_CreateReg0(Inst, (RegisterPair));
1322
1323
0
  if ((RegNo & 1) || RegNo > 10)
1324
0
    return MCDisassembler_SoftFail;
1325
0
  return MCDisassembler_Success;
1326
0
}
1327
1328
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
1329
               uint64_t Address,
1330
               const void *Decoder)
1331
160
{
1332
160
  if (RegNo != 13)
1333
0
    return MCDisassembler_Fail;
1334
1335
160
  unsigned Register = GPRDecoderTable[RegNo];
1336
160
  MCOperand_CreateReg0(Inst, (Register));
1337
160
  return MCDisassembler_Success;
1338
160
}
1339
1340
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1341
               uint64_t Address,
1342
               const void *Decoder)
1343
440
{
1344
440
  unsigned Register = 0;
1345
440
  switch (RegNo) {
1346
95
  case 0:
1347
95
    Register = ARM_R0;
1348
95
    break;
1349
1
  case 1:
1350
1
    Register = ARM_R1;
1351
1
    break;
1352
231
  case 2:
1353
231
    Register = ARM_R2;
1354
231
    break;
1355
99
  case 3:
1356
99
    Register = ARM_R3;
1357
99
    break;
1358
4
  case 9:
1359
4
    Register = ARM_R9;
1360
4
    break;
1361
5
  case 12:
1362
5
    Register = ARM_R12;
1363
5
    break;
1364
5
  default:
1365
5
    return MCDisassembler_Fail;
1366
440
  }
1367
1368
435
  MCOperand_CreateReg0(Inst, (Register));
1369
435
  return MCDisassembler_Success;
1370
440
}
1371
1372
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1373
              uint64_t Address,
1374
              const void *Decoder)
1375
51.6k
{
1376
51.6k
  DecodeStatus S = MCDisassembler_Success;
1377
1378
51.6k
  if ((RegNo == 13 &&
1379
6.49k
       !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) ||
1380
46.4k
      RegNo == 15)
1381
13.3k
    S = MCDisassembler_SoftFail;
1382
1383
51.6k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1384
51.6k
  return S;
1385
51.6k
}
1386
1387
static const uint16_t SPRDecoderTable[] = {
1388
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1389
  ARM_S8,  ARM_S9,  ARM_S10, ARM_S11, ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1390
  ARM_S16, ARM_S17, ARM_S18, ARM_S19, ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1391
  ARM_S24, ARM_S25, ARM_S26, ARM_S27, ARM_S28, ARM_S29, ARM_S30, ARM_S31
1392
};
1393
1394
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1395
             uint64_t Address,
1396
             const void *Decoder)
1397
14.5k
{
1398
14.5k
  if (RegNo > 31)
1399
0
    return MCDisassembler_Fail;
1400
1401
14.5k
  unsigned Register = SPRDecoderTable[RegNo];
1402
14.5k
  MCOperand_CreateReg0(Inst, (Register));
1403
14.5k
  return MCDisassembler_Success;
1404
14.5k
}
1405
1406
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1407
             uint64_t Address,
1408
             const void *Decoder)
1409
3.85k
{
1410
3.85k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1411
3.85k
}
1412
1413
static const uint16_t DPRDecoderTable[] = {
1414
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1415
  ARM_D8,  ARM_D9,  ARM_D10, ARM_D11, ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1416
  ARM_D16, ARM_D17, ARM_D18, ARM_D19, ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1417
  ARM_D24, ARM_D25, ARM_D26, ARM_D27, ARM_D28, ARM_D29, ARM_D30, ARM_D31
1418
};
1419
1420
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1421
             uint64_t Address,
1422
             const void *Decoder)
1423
84.1k
{
1424
84.1k
  bool hasD32 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD32);
1425
1426
84.1k
  if (RegNo > 31 || (!hasD32 && RegNo > 15))
1427
14
    return MCDisassembler_Fail;
1428
1429
84.1k
  unsigned Register = DPRDecoderTable[RegNo];
1430
84.1k
  MCOperand_CreateReg0(Inst, (Register));
1431
84.1k
  return MCDisassembler_Success;
1432
84.1k
}
1433
1434
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1435
               uint64_t Address,
1436
               const void *Decoder)
1437
562
{
1438
562
  if (RegNo > 7)
1439
0
    return MCDisassembler_Fail;
1440
562
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1441
562
}
1442
1443
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1444
               uint64_t Address,
1445
               const void *Decoder)
1446
66
{
1447
66
  if (RegNo > 15)
1448
0
    return MCDisassembler_Fail;
1449
66
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1450
66
}
1451
1452
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1453
            uint64_t Address,
1454
            const void *Decoder)
1455
1.00k
{
1456
1.00k
  if (RegNo > 15)
1457
0
    return MCDisassembler_Fail;
1458
1.00k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1459
1.00k
}
1460
1461
static const uint16_t QPRDecoderTable[] = {
1462
  ARM_Q0, ARM_Q1, ARM_Q2,  ARM_Q3,  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1463
  ARM_Q8, ARM_Q9, ARM_Q10, ARM_Q11, ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1464
};
1465
1466
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1467
             uint64_t Address,
1468
             const void *Decoder)
1469
22.8k
{
1470
22.8k
  if (RegNo > 31 || (RegNo & 1) != 0)
1471
1.46k
    return MCDisassembler_Fail;
1472
21.3k
  RegNo >>= 1;
1473
1474
21.3k
  unsigned Register = QPRDecoderTable[RegNo];
1475
21.3k
  MCOperand_CreateReg0(Inst, (Register));
1476
21.3k
  return MCDisassembler_Success;
1477
22.8k
}
1478
1479
static const uint16_t DPairDecoderTable[] = {
1480
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1481
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1482
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1483
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1484
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1485
  ARM_Q15
1486
};
1487
1488
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1489
               uint64_t Address,
1490
               const void *Decoder)
1491
4.89k
{
1492
4.89k
  if (RegNo > 30)
1493
6
    return MCDisassembler_Fail;
1494
1495
4.89k
  unsigned Register = DPairDecoderTable[RegNo];
1496
4.89k
  MCOperand_CreateReg0(Inst, (Register));
1497
4.89k
  return MCDisassembler_Success;
1498
4.89k
}
1499
1500
static const uint16_t DPairSpacedDecoderTable[] = {
1501
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,   ARM_D4_D6,
1502
  ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,   ARM_D8_D10,  ARM_D9_D11,
1503
  ARM_D10_D12, ARM_D11_D13, ARM_D12_D14, ARM_D13_D15, ARM_D14_D16,
1504
  ARM_D15_D17, ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1505
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25, ARM_D24_D26,
1506
  ARM_D25_D27, ARM_D26_D28, ARM_D27_D29, ARM_D28_D30, ARM_D29_D31
1507
};
1508
1509
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
1510
               uint64_t Address,
1511
               const void *Decoder)
1512
3.03k
{
1513
3.03k
  if (RegNo > 29)
1514
3
    return MCDisassembler_Fail;
1515
1516
3.03k
  unsigned Register = DPairSpacedDecoderTable[RegNo];
1517
3.03k
  MCOperand_CreateReg0(Inst, (Register));
1518
3.03k
  return MCDisassembler_Success;
1519
3.03k
}
1520
1521
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
1522
             uint64_t Address,
1523
             const void *Decoder)
1524
73.1k
{
1525
73.1k
  DecodeStatus S = MCDisassembler_Success;
1526
73.1k
  if (Val == 0xF)
1527
2.26k
    return MCDisassembler_Fail;
1528
  // AL predicate is not allowed on Thumb1 branches.
1529
70.8k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
1530
0
    return MCDisassembler_Fail;
1531
1532
70.8k
  const MCInstrDesc *Desc = MCInstrDesc_get(MCInst_getOpcode(Inst),
1533
70.8k
              ARMDescs.Insts,
1534
70.8k
              ARR_SIZE(ARMDescs.Insts));
1535
1536
70.8k
  if (Val != ARMCC_AL && !MCInst_isPredicable(Desc))
1537
0
    Check(&S, MCDisassembler_SoftFail);
1538
70.8k
  MCOperand_CreateImm0(Inst, (Val));
1539
70.8k
  if (Val == ARMCC_AL) {
1540
12.6k
    MCOperand_CreateReg0(Inst, (0));
1541
12.6k
  } else
1542
58.1k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1543
70.8k
  return S;
1544
70.8k
}
1545
1546
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1547
               uint64_t Address, const void *Decoder)
1548
18.9k
{
1549
18.9k
  if (Val)
1550
7.10k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1551
11.8k
  else
1552
11.8k
    MCOperand_CreateReg0(Inst, (0));
1553
18.9k
  return MCDisassembler_Success;
1554
18.9k
}
1555
1556
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1557
            uint64_t Address, const void *Decoder)
1558
7.23k
{
1559
7.23k
  DecodeStatus S = MCDisassembler_Success;
1560
1561
7.23k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1562
7.23k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1563
7.23k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1564
1565
  // Register-immediate
1566
7.23k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1567
0
    return MCDisassembler_Fail;
1568
1569
7.23k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1570
7.23k
  switch (type) {
1571
1.73k
  case 0:
1572
1.73k
    Shift = ARM_AM_lsl;
1573
1.73k
    break;
1574
1.48k
  case 1:
1575
1.48k
    Shift = ARM_AM_lsr;
1576
1.48k
    break;
1577
1.20k
  case 2:
1578
1.20k
    Shift = ARM_AM_asr;
1579
1.20k
    break;
1580
2.81k
  case 3:
1581
2.81k
    Shift = ARM_AM_ror;
1582
2.81k
    break;
1583
7.23k
  }
1584
1585
7.23k
  if (Shift == ARM_AM_ror && imm == 0)
1586
760
    Shift = ARM_AM_rrx;
1587
1588
7.23k
  unsigned Op = Shift | (imm << 3);
1589
7.23k
  MCOperand_CreateImm0(Inst, (Op));
1590
1591
7.23k
  return S;
1592
7.23k
}
1593
1594
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1595
            uint64_t Address, const void *Decoder)
1596
2.82k
{
1597
2.82k
  DecodeStatus S = MCDisassembler_Success;
1598
1599
2.82k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1600
2.82k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1601
2.82k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1602
1603
  // Register-register
1604
2.82k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1605
0
    return MCDisassembler_Fail;
1606
2.82k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1607
0
    return MCDisassembler_Fail;
1608
1609
2.82k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1610
2.82k
  switch (type) {
1611
521
  case 0:
1612
521
    Shift = ARM_AM_lsl;
1613
521
    break;
1614
890
  case 1:
1615
890
    Shift = ARM_AM_lsr;
1616
890
    break;
1617
980
  case 2:
1618
980
    Shift = ARM_AM_asr;
1619
980
    break;
1620
436
  case 3:
1621
436
    Shift = ARM_AM_ror;
1622
436
    break;
1623
2.82k
  }
1624
1625
2.82k
  MCOperand_CreateImm0(Inst, (Shift));
1626
1627
2.82k
  return S;
1628
2.82k
}
1629
1630
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1631
           uint64_t Address, const void *Decoder)
1632
20.5k
{
1633
20.5k
  DecodeStatus S = MCDisassembler_Success;
1634
1635
20.5k
  bool NeedDisjointWriteback = false;
1636
20.5k
  unsigned WritebackReg = 0;
1637
20.5k
  bool CLRM = false;
1638
20.5k
  switch (MCInst_getOpcode(Inst)) {
1639
19.4k
  default:
1640
19.4k
    break;
1641
19.4k
  case ARM_LDMIA_UPD:
1642
189
  case ARM_LDMDB_UPD:
1643
260
  case ARM_LDMIB_UPD:
1644
513
  case ARM_LDMDA_UPD:
1645
790
  case ARM_t2LDMIA_UPD:
1646
951
  case ARM_t2LDMDB_UPD:
1647
971
  case ARM_t2STMIA_UPD:
1648
1.02k
  case ARM_t2STMDB_UPD:
1649
1.02k
    NeedDisjointWriteback = true;
1650
1.02k
    WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, (0)));
1651
1.02k
    break;
1652
39
  case ARM_t2CLRM:
1653
39
    CLRM = true;
1654
39
    break;
1655
20.5k
  }
1656
1657
  // Empty register lists are not allowed.
1658
20.5k
  if (Val == 0)
1659
41
    return MCDisassembler_Fail;
1660
348k
  for (unsigned i = 0; i < 16; ++i) {
1661
327k
    if (Val & (1 << i)) {
1662
102k
      if (CLRM) {
1663
254
        if (!Check(&S, DecodeCLRMGPRRegisterClass(
1664
254
                   Inst, i, Address,
1665
254
                   Decoder))) {
1666
0
          return MCDisassembler_Fail;
1667
0
        }
1668
102k
      } else {
1669
102k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, i,
1670
102k
                      Address,
1671
102k
                      Decoder)))
1672
0
          return MCDisassembler_Fail;
1673
        // Writeback not allowed if Rn is in the target list.
1674
102k
        if (NeedDisjointWriteback &&
1675
7.34k
            WritebackReg ==
1676
7.34k
              MCOperand_getReg(&(
1677
7.34k
                Inst->Operands[Inst->size -
1678
7.34k
                   1])))
1679
329
          Check(&S, MCDisassembler_SoftFail);
1680
102k
      }
1681
102k
    }
1682
327k
  }
1683
1684
20.4k
  return S;
1685
20.4k
}
1686
1687
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1688
              uint64_t Address,
1689
              const void *Decoder)
1690
475
{
1691
475
  DecodeStatus S = MCDisassembler_Success;
1692
1693
475
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1694
475
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1695
1696
  // In case of unpredictable encoding, tweak the operands.
1697
475
  if (regs == 0 || (Vd + regs) > 32) {
1698
384
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1699
384
    regs = regs > 1u ? regs : 1u;
1700
384
    S = MCDisassembler_SoftFail;
1701
384
  }
1702
1703
475
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1704
0
    return MCDisassembler_Fail;
1705
5.21k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1706
4.74k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address,
1707
4.74k
                  Decoder)))
1708
0
      return MCDisassembler_Fail;
1709
4.74k
  }
1710
1711
475
  return S;
1712
475
}
1713
1714
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1715
              uint64_t Address,
1716
              const void *Decoder)
1717
908
{
1718
908
  DecodeStatus S = MCDisassembler_Success;
1719
1720
908
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1721
908
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1722
1723
  // In case of unpredictable encoding, tweak the operands.
1724
908
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1725
507
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1726
507
    regs = regs > 1u ? regs : 1u;
1727
507
    regs = regs < 16u ? regs : 16u;
1728
507
    S = MCDisassembler_SoftFail;
1729
507
  }
1730
1731
908
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1732
0
    return MCDisassembler_Fail;
1733
7.35k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1734
6.45k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address,
1735
6.45k
                  Decoder)))
1736
0
      return MCDisassembler_Fail;
1737
6.45k
  }
1738
1739
908
  return S;
1740
908
}
1741
1742
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1743
                uint64_t Address,
1744
                const void *Decoder)
1745
470
{
1746
  // This operand encodes a mask of contiguous zeros between a specified MSB
1747
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1748
  // the mask of all bits LSB-and-lower, and then xor them to create
1749
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1750
  // create the final mask.
1751
470
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1752
470
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1753
1754
470
  DecodeStatus S = MCDisassembler_Success;
1755
470
  if (lsb > msb) {
1756
320
    Check(&S, MCDisassembler_SoftFail);
1757
    // The check above will cause the warning for the "potentially undefined
1758
    // instruction encoding" but we can't build a bad MCOperand value here
1759
    // with a lsb > msb or else printing the MCInst will cause a crash.
1760
320
    lsb = msb;
1761
320
  }
1762
1763
470
  uint32_t msb_mask = 0xFFFFFFFF;
1764
470
  if (msb != 31)
1765
414
    msb_mask = (1U << (msb + 1)) - 1;
1766
470
  uint32_t lsb_mask = (1U << lsb) - 1;
1767
1768
470
  MCOperand_CreateImm0(Inst, (~(msb_mask ^ lsb_mask)));
1769
470
  return S;
1770
470
}
1771
1772
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1773
              uint64_t Address,
1774
              const void *Decoder)
1775
17.5k
{
1776
17.5k
  DecodeStatus S = MCDisassembler_Success;
1777
1778
17.5k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1779
17.5k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1780
17.5k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1781
17.5k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1782
17.5k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1783
17.5k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1784
1785
17.5k
  switch (MCInst_getOpcode(Inst)) {
1786
303
  case ARM_LDC_OFFSET:
1787
522
  case ARM_LDC_PRE:
1788
771
  case ARM_LDC_POST:
1789
996
  case ARM_LDC_OPTION:
1790
1.31k
  case ARM_LDCL_OFFSET:
1791
1.88k
  case ARM_LDCL_PRE:
1792
2.00k
  case ARM_LDCL_POST:
1793
2.25k
  case ARM_LDCL_OPTION:
1794
2.36k
  case ARM_STC_OFFSET:
1795
2.51k
  case ARM_STC_PRE:
1796
2.57k
  case ARM_STC_POST:
1797
2.77k
  case ARM_STC_OPTION:
1798
3.08k
  case ARM_STCL_OFFSET:
1799
3.72k
  case ARM_STCL_PRE:
1800
4.30k
  case ARM_STCL_POST:
1801
4.39k
  case ARM_STCL_OPTION:
1802
4.99k
  case ARM_t2LDC_OFFSET:
1803
5.64k
  case ARM_t2LDC_PRE:
1804
5.81k
  case ARM_t2LDC_POST:
1805
5.94k
  case ARM_t2LDC_OPTION:
1806
6.25k
  case ARM_t2LDCL_OFFSET:
1807
6.44k
  case ARM_t2LDCL_PRE:
1808
6.72k
  case ARM_t2LDCL_POST:
1809
6.77k
  case ARM_t2LDCL_OPTION:
1810
7.27k
  case ARM_t2STC_OFFSET:
1811
7.66k
  case ARM_t2STC_PRE:
1812
7.85k
  case ARM_t2STC_POST:
1813
7.92k
  case ARM_t2STC_OPTION:
1814
7.97k
  case ARM_t2STCL_OFFSET:
1815
8.81k
  case ARM_t2STCL_PRE:
1816
9.12k
  case ARM_t2STCL_POST:
1817
9.17k
  case ARM_t2STCL_OPTION:
1818
9.52k
  case ARM_t2LDC2_OFFSET:
1819
9.89k
  case ARM_t2LDC2L_OFFSET:
1820
10.4k
  case ARM_t2LDC2_PRE:
1821
11.0k
  case ARM_t2LDC2L_PRE:
1822
11.7k
  case ARM_t2STC2_OFFSET:
1823
11.9k
  case ARM_t2STC2L_OFFSET:
1824
12.2k
  case ARM_t2STC2_PRE:
1825
13.0k
  case ARM_t2STC2L_PRE:
1826
13.2k
  case ARM_LDC2_OFFSET:
1827
13.2k
  case ARM_LDC2L_OFFSET:
1828
13.2k
  case ARM_LDC2_PRE:
1829
13.5k
  case ARM_LDC2L_PRE:
1830
13.6k
  case ARM_STC2_OFFSET:
1831
13.6k
  case ARM_STC2L_OFFSET:
1832
13.7k
  case ARM_STC2_PRE:
1833
13.7k
  case ARM_STC2L_PRE:
1834
14.6k
  case ARM_t2LDC2_OPTION:
1835
14.7k
  case ARM_t2STC2_OPTION:
1836
15.2k
  case ARM_t2LDC2_POST:
1837
15.6k
  case ARM_t2LDC2L_POST:
1838
16.1k
  case ARM_t2STC2_POST:
1839
16.4k
  case ARM_t2STC2L_POST:
1840
16.6k
  case ARM_LDC2_POST:
1841
16.8k
  case ARM_LDC2L_POST:
1842
16.8k
  case ARM_STC2_POST:
1843
17.3k
  case ARM_STC2L_POST:
1844
17.3k
    if (coproc == 0xA || coproc == 0xB ||
1845
17.2k
        (ARM_getFeatureBits(Inst->csh->mode,
1846
17.2k
          ARM_HasV8_1MMainlineOps) &&
1847
53
         (coproc == 0x8 || coproc == 0x9 || coproc == 0xA ||
1848
50
          coproc == 0xB || coproc == 0xE || coproc == 0xF)))
1849
33
      return MCDisassembler_Fail;
1850
17.2k
    break;
1851
17.2k
  default:
1852
235
    break;
1853
17.5k
  }
1854
1855
17.5k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1856
39
    return MCDisassembler_Fail;
1857
1858
17.4k
  MCOperand_CreateImm0(Inst, (coproc));
1859
17.4k
  MCOperand_CreateImm0(Inst, (CRd));
1860
17.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1861
0
    return MCDisassembler_Fail;
1862
1863
17.4k
  switch (MCInst_getOpcode(Inst)) {
1864
351
  case ARM_t2LDC2_OFFSET:
1865
717
  case ARM_t2LDC2L_OFFSET:
1866
1.24k
  case ARM_t2LDC2_PRE:
1867
1.91k
  case ARM_t2LDC2L_PRE:
1868
2.58k
  case ARM_t2STC2_OFFSET:
1869
2.81k
  case ARM_t2STC2L_OFFSET:
1870
3.09k
  case ARM_t2STC2_PRE:
1871
3.84k
  case ARM_t2STC2L_PRE:
1872
4.05k
  case ARM_LDC2_OFFSET:
1873
4.07k
  case ARM_LDC2L_OFFSET:
1874
4.11k
  case ARM_LDC2_PRE:
1875
4.42k
  case ARM_LDC2L_PRE:
1876
4.49k
  case ARM_STC2_OFFSET:
1877
4.51k
  case ARM_STC2L_OFFSET:
1878
4.52k
  case ARM_STC2_PRE:
1879
4.58k
  case ARM_STC2L_PRE:
1880
5.19k
  case ARM_t2LDC_OFFSET:
1881
5.49k
  case ARM_t2LDCL_OFFSET:
1882
6.14k
  case ARM_t2LDC_PRE:
1883
6.33k
  case ARM_t2LDCL_PRE:
1884
6.83k
  case ARM_t2STC_OFFSET:
1885
6.88k
  case ARM_t2STCL_OFFSET:
1886
7.26k
  case ARM_t2STC_PRE:
1887
8.10k
  case ARM_t2STCL_PRE:
1888
8.40k
  case ARM_LDC_OFFSET:
1889
8.72k
  case ARM_LDCL_OFFSET:
1890
8.93k
  case ARM_LDC_PRE:
1891
9.50k
  case ARM_LDCL_PRE:
1892
9.60k
  case ARM_STC_OFFSET:
1893
9.91k
  case ARM_STCL_OFFSET:
1894
10.0k
  case ARM_STC_PRE:
1895
10.6k
  case ARM_STCL_PRE:
1896
10.6k
    imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, imm);
1897
10.6k
    MCOperand_CreateImm0(Inst, (imm));
1898
10.6k
    break;
1899
488
  case ARM_t2LDC2_POST:
1900
939
  case ARM_t2LDC2L_POST:
1901
1.37k
  case ARM_t2STC2_POST:
1902
1.69k
  case ARM_t2STC2L_POST:
1903
1.86k
  case ARM_LDC2_POST:
1904
2.06k
  case ARM_LDC2L_POST:
1905
2.08k
  case ARM_STC2_POST:
1906
2.55k
  case ARM_STC2L_POST:
1907
2.71k
  case ARM_t2LDC_POST:
1908
2.99k
  case ARM_t2LDCL_POST:
1909
3.18k
  case ARM_t2STC_POST:
1910
3.48k
  case ARM_t2STCL_POST:
1911
3.72k
  case ARM_LDC_POST:
1912
3.84k
  case ARM_LDCL_POST:
1913
3.90k
  case ARM_STC_POST:
1914
4.48k
  case ARM_STCL_POST:
1915
4.48k
    imm |= U << 8;
1916
    // fall through
1917
6.77k
  default:
1918
    // The 'option' variant doesn't encode 'U' in the immediate since
1919
    // the immediate is unsigned [0,255].
1920
6.77k
    MCOperand_CreateImm0(Inst, (imm));
1921
6.77k
    break;
1922
17.4k
  }
1923
1924
17.4k
  switch (MCInst_getOpcode(Inst)) {
1925
302
  case ARM_LDC_OFFSET:
1926
517
  case ARM_LDC_PRE:
1927
761
  case ARM_LDC_POST:
1928
985
  case ARM_LDC_OPTION:
1929
1.30k
  case ARM_LDCL_OFFSET:
1930
1.86k
  case ARM_LDCL_PRE:
1931
1.98k
  case ARM_LDCL_POST:
1932
2.23k
  case ARM_LDCL_OPTION:
1933
2.33k
  case ARM_STC_OFFSET:
1934
2.47k
  case ARM_STC_PRE:
1935
2.53k
  case ARM_STC_POST:
1936
2.73k
  case ARM_STC_OPTION:
1937
3.04k
  case ARM_STCL_OFFSET:
1938
3.68k
  case ARM_STCL_PRE:
1939
4.26k
  case ARM_STCL_POST:
1940
4.34k
  case ARM_STCL_OPTION:
1941
4.34k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
1942
4.34k
                  Decoder)))
1943
0
      return MCDisassembler_Fail;
1944
4.34k
    break;
1945
13.1k
  default:
1946
13.1k
    break;
1947
17.4k
  }
1948
1949
17.4k
  return S;
1950
17.4k
}
1951
1952
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1953
              uint64_t Address,
1954
              const void *Decoder)
1955
5.67k
{
1956
5.67k
  DecodeStatus S = MCDisassembler_Success;
1957
1958
5.67k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1959
5.67k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1960
5.67k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1961
5.67k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1962
5.67k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1963
5.67k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1964
5.67k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1965
5.67k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1966
1967
  // On stores, the writeback operand precedes Rt.
1968
5.67k
  switch (MCInst_getOpcode(Inst)) {
1969
618
  case ARM_STR_POST_IMM:
1970
1.50k
  case ARM_STR_POST_REG:
1971
1.70k
  case ARM_STRB_POST_IMM:
1972
1.89k
  case ARM_STRB_POST_REG:
1973
2.05k
  case ARM_STRT_POST_REG:
1974
2.47k
  case ARM_STRT_POST_IMM:
1975
2.60k
  case ARM_STRBT_POST_REG:
1976
3.26k
  case ARM_STRBT_POST_IMM:
1977
3.26k
    if (!Check(&S,
1978
3.26k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1979
0
      return MCDisassembler_Fail;
1980
3.26k
    break;
1981
3.26k
  default:
1982
2.41k
    break;
1983
5.67k
  }
1984
1985
5.67k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1986
0
    return MCDisassembler_Fail;
1987
1988
  // On loads, the writeback operand comes after Rt.
1989
5.67k
  switch (MCInst_getOpcode(Inst)) {
1990
891
  case ARM_LDR_POST_IMM:
1991
971
  case ARM_LDR_POST_REG:
1992
1.21k
  case ARM_LDRB_POST_IMM:
1993
1.35k
  case ARM_LDRB_POST_REG:
1994
1.61k
  case ARM_LDRBT_POST_REG:
1995
2.07k
  case ARM_LDRBT_POST_IMM:
1996
2.14k
  case ARM_LDRT_POST_REG:
1997
2.41k
  case ARM_LDRT_POST_IMM:
1998
2.41k
    if (!Check(&S,
1999
2.41k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2000
0
      return MCDisassembler_Fail;
2001
2.41k
    break;
2002
3.26k
  default:
2003
3.26k
    break;
2004
5.67k
  }
2005
2006
5.67k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2007
0
    return MCDisassembler_Fail;
2008
2009
5.67k
  ARM_AM_AddrOpc Op = ARM_AM_add;
2010
5.67k
  if (!fieldFromInstruction_4(Insn, 23, 1))
2011
2.71k
    Op = ARM_AM_sub;
2012
2013
5.67k
  bool writeback = (P == 0) || (W == 1);
2014
5.67k
  unsigned idx_mode = 0;
2015
5.67k
  if (P && writeback)
2016
0
    idx_mode = ARMII_IndexModePre;
2017
5.67k
  else if (!P && writeback)
2018
5.67k
    idx_mode = ARMII_IndexModePost;
2019
2020
5.67k
  if (writeback && (Rn == 15 || Rn == Rt))
2021
691
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
2022
2023
5.67k
  if (reg) {
2024
1.91k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address,
2025
1.91k
                Decoder)))
2026
0
      return MCDisassembler_Fail;
2027
1.91k
    ARM_AM_ShiftOpc Opc = ARM_AM_lsl;
2028
1.91k
    switch (fieldFromInstruction_4(Insn, 5, 2)) {
2029
1.11k
    case 0:
2030
1.11k
      Opc = ARM_AM_lsl;
2031
1.11k
      break;
2032
264
    case 1:
2033
264
      Opc = ARM_AM_lsr;
2034
264
      break;
2035
239
    case 2:
2036
239
      Opc = ARM_AM_asr;
2037
239
      break;
2038
291
    case 3:
2039
291
      Opc = ARM_AM_ror;
2040
291
      break;
2041
0
    default:
2042
0
      return MCDisassembler_Fail;
2043
1.91k
    }
2044
1.91k
    unsigned amt = fieldFromInstruction_4(Insn, 7, 5);
2045
1.91k
    if (Opc == ARM_AM_ror && amt == 0)
2046
9
      Opc = ARM_AM_rrx;
2047
1.91k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
2048
2049
1.91k
    MCOperand_CreateImm0(Inst, (imm));
2050
3.76k
  } else {
2051
3.76k
    MCOperand_CreateReg0(Inst, (0));
2052
3.76k
    unsigned tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
2053
3.76k
    MCOperand_CreateImm0(Inst, (tmp));
2054
3.76k
  }
2055
2056
5.67k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2057
777
    return MCDisassembler_Fail;
2058
2059
4.89k
  return S;
2060
5.67k
}
2061
2062
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
2063
            uint64_t Address, const void *Decoder)
2064
2.42k
{
2065
2.42k
  DecodeStatus S = MCDisassembler_Success;
2066
2067
2.42k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2068
2.42k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2069
2.42k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
2070
2.42k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
2071
2.42k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
2072
2073
2.42k
  ARM_AM_ShiftOpc ShOp = ARM_AM_lsl;
2074
2.42k
  switch (type) {
2075
750
  case 0:
2076
750
    ShOp = ARM_AM_lsl;
2077
750
    break;
2078
673
  case 1:
2079
673
    ShOp = ARM_AM_lsr;
2080
673
    break;
2081
410
  case 2:
2082
410
    ShOp = ARM_AM_asr;
2083
410
    break;
2084
596
  case 3:
2085
596
    ShOp = ARM_AM_ror;
2086
596
    break;
2087
2.42k
  }
2088
2089
2.42k
  if (ShOp == ARM_AM_ror && imm == 0)
2090
235
    ShOp = ARM_AM_rrx;
2091
2092
2.42k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2093
0
    return MCDisassembler_Fail;
2094
2.42k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2095
0
    return MCDisassembler_Fail;
2096
2.42k
  unsigned shift;
2097
2.42k
  if (U)
2098
787
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
2099
1.64k
  else
2100
1.64k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
2101
2.42k
  MCOperand_CreateImm0(Inst, (shift));
2102
2103
2.42k
  return S;
2104
2.42k
}
2105
2106
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
2107
           uint64_t Address, const void *Decoder)
2108
151
{
2109
151
  if (MCInst_getOpcode(Inst) != ARM_TSB &&
2110
131
      MCInst_getOpcode(Inst) != ARM_t2TSB)
2111
0
    return MCDisassembler_Fail;
2112
2113
  // The "csync" operand is not encoded into the "tsb" instruction (as this is
2114
  // the only available operand), but LLVM expects the instruction to have one
2115
  // operand, so we need to add the csync when decoding.
2116
151
  MCOperand_CreateImm0(Inst, (ARM_TSB_CSYNC));
2117
151
  return MCDisassembler_Success;
2118
151
}
2119
2120
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
2121
                 uint64_t Address,
2122
                 const void *Decoder)
2123
4.35k
{
2124
4.35k
  DecodeStatus S = MCDisassembler_Success;
2125
2126
4.35k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
2127
4.35k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2128
4.35k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2129
4.35k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
2130
4.35k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
2131
4.35k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
2132
4.35k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2133
4.35k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
2134
4.35k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
2135
4.35k
  unsigned Rt2 = Rt + 1;
2136
2137
4.35k
  bool writeback = (W == 1) | (P == 0);
2138
2139
  // For {LD,ST}RD, Rt must be even, else undefined.
2140
4.35k
  switch (MCInst_getOpcode(Inst)) {
2141
215
  case ARM_STRD:
2142
418
  case ARM_STRD_PRE:
2143
1.34k
  case ARM_STRD_POST:
2144
1.72k
  case ARM_LDRD:
2145
1.82k
  case ARM_LDRD_PRE:
2146
2.40k
  case ARM_LDRD_POST:
2147
2.40k
    if (Rt & 0x1)
2148
1.08k
      S = MCDisassembler_SoftFail;
2149
2.40k
    break;
2150
1.95k
  default:
2151
1.95k
    break;
2152
4.35k
  }
2153
4.35k
  switch (MCInst_getOpcode(Inst)) {
2154
215
  case ARM_STRD:
2155
418
  case ARM_STRD_PRE:
2156
1.34k
  case ARM_STRD_POST:
2157
1.34k
    if (P == 0 && W == 1)
2158
0
      S = MCDisassembler_SoftFail;
2159
2160
1.34k
    if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
2161
297
      S = MCDisassembler_SoftFail;
2162
1.34k
    if (type && Rm == 15)
2163
44
      S = MCDisassembler_SoftFail;
2164
1.34k
    if (Rt2 == 15)
2165
2
      S = MCDisassembler_SoftFail;
2166
1.34k
    if (!type && fieldFromInstruction_4(Insn, 8, 4))
2167
711
      S = MCDisassembler_SoftFail;
2168
1.34k
    break;
2169
25
  case ARM_STRH:
2170
44
  case ARM_STRH_PRE:
2171
355
  case ARM_STRH_POST:
2172
355
    if (Rt == 15)
2173
19
      S = MCDisassembler_SoftFail;
2174
355
    if (writeback && (Rn == 15 || Rn == Rt))
2175
179
      S = MCDisassembler_SoftFail;
2176
355
    if (!type && Rm == 15)
2177
56
      S = MCDisassembler_SoftFail;
2178
355
    break;
2179
380
  case ARM_LDRD:
2180
481
  case ARM_LDRD_PRE:
2181
1.06k
  case ARM_LDRD_POST:
2182
1.06k
    if (type && Rn == 15) {
2183
99
      if (Rt2 == 15)
2184
22
        S = MCDisassembler_SoftFail;
2185
99
      break;
2186
99
    }
2187
964
    if (P == 0 && W == 1)
2188
0
      S = MCDisassembler_SoftFail;
2189
964
    if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
2190
163
      S = MCDisassembler_SoftFail;
2191
964
    if (!type && writeback && Rn == 15)
2192
35
      S = MCDisassembler_SoftFail;
2193
964
    if (writeback && (Rn == Rt || Rn == Rt2))
2194
142
      S = MCDisassembler_SoftFail;
2195
964
    break;
2196
38
  case ARM_LDRH:
2197
475
  case ARM_LDRH_PRE:
2198
541
  case ARM_LDRH_POST:
2199
541
    if (type && Rn == 15) {
2200
70
      if (Rt == 15)
2201
27
        S = MCDisassembler_SoftFail;
2202
70
      break;
2203
70
    }
2204
471
    if (Rt == 15)
2205
4
      S = MCDisassembler_SoftFail;
2206
471
    if (!type && Rm == 15)
2207
144
      S = MCDisassembler_SoftFail;
2208
471
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2209
111
      S = MCDisassembler_SoftFail;
2210
471
    break;
2211
61
  case ARM_LDRSH:
2212
249
  case ARM_LDRSH_PRE:
2213
381
  case ARM_LDRSH_POST:
2214
558
  case ARM_LDRSB:
2215
686
  case ARM_LDRSB_PRE:
2216
1.05k
  case ARM_LDRSB_POST:
2217
1.05k
    if (type && Rn == 15) {
2218
67
      if (Rt == 15)
2219
35
        S = MCDisassembler_SoftFail;
2220
67
      break;
2221
67
    }
2222
991
    if (type && (Rt == 15 || (writeback && Rn == Rt)))
2223
16
      S = MCDisassembler_SoftFail;
2224
991
    if (!type && (Rt == 15 || Rm == 15))
2225
122
      S = MCDisassembler_SoftFail;
2226
991
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2227
154
      S = MCDisassembler_SoftFail;
2228
991
    break;
2229
0
  default:
2230
0
    break;
2231
4.35k
  }
2232
2233
4.35k
  if (writeback) { // Writeback
2234
3.46k
    if (P)
2235
1.07k
      U |= ARMII_IndexModePre << 9;
2236
2.38k
    else
2237
2.38k
      U |= ARMII_IndexModePost << 9;
2238
2239
    // On stores, the writeback operand precedes Rt.
2240
3.46k
    switch (MCInst_getOpcode(Inst)) {
2241
0
    case ARM_STRD:
2242
203
    case ARM_STRD_PRE:
2243
1.12k
    case ARM_STRD_POST:
2244
1.12k
    case ARM_STRH:
2245
1.14k
    case ARM_STRH_PRE:
2246
1.45k
    case ARM_STRH_POST:
2247
1.45k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2248
1.45k
                    Decoder)))
2249
0
        return MCDisassembler_Fail;
2250
1.45k
      break;
2251
2.00k
    default:
2252
2.00k
      break;
2253
3.46k
    }
2254
3.46k
  }
2255
2256
4.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2257
0
    return MCDisassembler_Fail;
2258
4.35k
  switch (MCInst_getOpcode(Inst)) {
2259
215
  case ARM_STRD:
2260
418
  case ARM_STRD_PRE:
2261
1.34k
  case ARM_STRD_POST:
2262
1.72k
  case ARM_LDRD:
2263
1.82k
  case ARM_LDRD_PRE:
2264
2.40k
  case ARM_LDRD_POST:
2265
2.40k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address,
2266
2.40k
                  Decoder)))
2267
7
      return MCDisassembler_Fail;
2268
2.39k
    break;
2269
2.39k
  default:
2270
1.95k
    break;
2271
4.35k
  }
2272
2273
4.35k
  if (writeback) {
2274
    // On loads, the writeback operand comes after Rt.
2275
3.45k
    switch (MCInst_getOpcode(Inst)) {
2276
0
    case ARM_LDRD:
2277
99
    case ARM_LDRD_PRE:
2278
680
    case ARM_LDRD_POST:
2279
680
    case ARM_LDRH:
2280
1.11k
    case ARM_LDRH_PRE:
2281
1.18k
    case ARM_LDRH_POST:
2282
1.18k
    case ARM_LDRSH:
2283
1.37k
    case ARM_LDRSH_PRE:
2284
1.50k
    case ARM_LDRSH_POST:
2285
1.50k
    case ARM_LDRSB:
2286
1.63k
    case ARM_LDRSB_PRE:
2287
2.00k
    case ARM_LDRSB_POST:
2288
2.00k
    case ARM_LDRHTr:
2289
2.00k
    case ARM_LDRSBTr:
2290
2.00k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2291
2.00k
                    Decoder)))
2292
0
        return MCDisassembler_Fail;
2293
2.00k
      break;
2294
2.00k
    default:
2295
1.45k
      break;
2296
3.45k
    }
2297
3.45k
  }
2298
2299
4.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2300
0
    return MCDisassembler_Fail;
2301
2302
4.35k
  if (type) {
2303
1.15k
    MCOperand_CreateReg0(Inst, (0));
2304
1.15k
    MCOperand_CreateImm0(Inst, (U | (imm << 4) | Rm));
2305
3.20k
  } else {
2306
3.20k
    if (!Check(&S,
2307
3.20k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2308
0
      return MCDisassembler_Fail;
2309
3.20k
    MCOperand_CreateImm0(Inst, (U));
2310
3.20k
  }
2311
2312
4.35k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2313
3
    return MCDisassembler_Fail;
2314
2315
4.34k
  return S;
2316
4.35k
}
2317
2318
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
2319
           uint64_t Address, const void *Decoder)
2320
273
{
2321
273
  DecodeStatus S = MCDisassembler_Success;
2322
2323
273
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2324
273
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
2325
2326
273
  switch (mode) {
2327
234
  case 0:
2328
234
    mode = ARM_AM_da;
2329
234
    break;
2330
11
  case 1:
2331
11
    mode = ARM_AM_ia;
2332
11
    break;
2333
12
  case 2:
2334
12
    mode = ARM_AM_db;
2335
12
    break;
2336
16
  case 3:
2337
16
    mode = ARM_AM_ib;
2338
16
    break;
2339
273
  }
2340
2341
273
  MCOperand_CreateImm0(Inst, (mode));
2342
273
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2343
0
    return MCDisassembler_Fail;
2344
2345
273
  return S;
2346
273
}
2347
2348
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2349
            uint64_t Address, const void *Decoder)
2350
368
{
2351
368
  DecodeStatus S = MCDisassembler_Success;
2352
2353
368
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2354
368
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2355
368
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2356
368
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2357
2358
368
  if (pred == 0xF)
2359
296
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2360
2361
72
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2362
0
    return MCDisassembler_Fail;
2363
72
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2364
0
    return MCDisassembler_Fail;
2365
72
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2366
0
    return MCDisassembler_Fail;
2367
72
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2368
0
    return MCDisassembler_Fail;
2369
72
  return S;
2370
72
}
2371
2372
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2373
                unsigned Insn,
2374
                uint64_t Address,
2375
                const void *Decoder)
2376
1.98k
{
2377
1.98k
  DecodeStatus S = MCDisassembler_Success;
2378
2379
1.98k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2380
1.98k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2381
1.98k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2382
2383
1.98k
  if (pred == 0xF) {
2384
    // Ambiguous with RFE and SRS
2385
292
    switch (MCInst_getOpcode(Inst)) {
2386
0
    case ARM_LDMDA:
2387
0
      MCInst_setOpcode(Inst, (ARM_RFEDA));
2388
0
      break;
2389
234
    case ARM_LDMDA_UPD:
2390
234
      MCInst_setOpcode(Inst, (ARM_RFEDA_UPD));
2391
234
      break;
2392
0
    case ARM_LDMDB:
2393
0
      MCInst_setOpcode(Inst, (ARM_RFEDB));
2394
0
      break;
2395
12
    case ARM_LDMDB_UPD:
2396
12
      MCInst_setOpcode(Inst, (ARM_RFEDB_UPD));
2397
12
      break;
2398
0
    case ARM_LDMIA:
2399
0
      MCInst_setOpcode(Inst, (ARM_RFEIA));
2400
0
      break;
2401
11
    case ARM_LDMIA_UPD:
2402
11
      MCInst_setOpcode(Inst, (ARM_RFEIA_UPD));
2403
11
      break;
2404
0
    case ARM_LDMIB:
2405
0
      MCInst_setOpcode(Inst, (ARM_RFEIB));
2406
0
      break;
2407
16
    case ARM_LDMIB_UPD:
2408
16
      MCInst_setOpcode(Inst, (ARM_RFEIB_UPD));
2409
16
      break;
2410
0
    case ARM_STMDA:
2411
0
      MCInst_setOpcode(Inst, (ARM_SRSDA));
2412
0
      break;
2413
2
    case ARM_STMDA_UPD:
2414
2
      MCInst_setOpcode(Inst, (ARM_SRSDA_UPD));
2415
2
      break;
2416
0
    case ARM_STMDB:
2417
0
      MCInst_setOpcode(Inst, (ARM_SRSDB));
2418
0
      break;
2419
2
    case ARM_STMDB_UPD:
2420
2
      MCInst_setOpcode(Inst, (ARM_SRSDB_UPD));
2421
2
      break;
2422
0
    case ARM_STMIA:
2423
0
      MCInst_setOpcode(Inst, (ARM_SRSIA));
2424
0
      break;
2425
2
    case ARM_STMIA_UPD:
2426
2
      MCInst_setOpcode(Inst, (ARM_SRSIA_UPD));
2427
2
      break;
2428
0
    case ARM_STMIB:
2429
0
      MCInst_setOpcode(Inst, (ARM_SRSIB));
2430
0
      break;
2431
2
    case ARM_STMIB_UPD:
2432
2
      MCInst_setOpcode(Inst, (ARM_SRSIB_UPD));
2433
2
      break;
2434
11
    default:
2435
11
      return MCDisassembler_Fail;
2436
292
    }
2437
2438
    // For stores (which become SRS's, the only operand is the mode.
2439
281
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2440
      // Check SRS encoding constraints
2441
8
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2442
0
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2443
8
        return MCDisassembler_Fail;
2444
2445
0
      MCOperand_CreateImm0(
2446
0
        Inst, (fieldFromInstruction_4(Insn, 0, 4)));
2447
0
      return S;
2448
8
    }
2449
2450
273
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2451
281
  }
2452
2453
1.69k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2454
0
    return MCDisassembler_Fail;
2455
1.69k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2456
0
    return MCDisassembler_Fail; // Tied
2457
1.69k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2458
0
    return MCDisassembler_Fail;
2459
1.69k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2460
4
    return MCDisassembler_Fail;
2461
2462
1.68k
  return S;
2463
1.69k
}
2464
2465
// Check for UNPREDICTABLE predicated ESB instruction
2466
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2467
            uint64_t Address, const void *Decoder)
2468
183
{
2469
183
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2470
183
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2471
2472
183
  DecodeStatus S = MCDisassembler_Success;
2473
2474
183
  MCOperand_CreateImm0(Inst, (imm8));
2475
2476
183
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2477
33
    return MCDisassembler_Fail;
2478
2479
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a
2480
  // NOP, so all predicates should be allowed.
2481
150
  if (imm8 == 0x10 && pred != 0xe &&
2482
46
      ((ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS)) != 0))
2483
0
    S = MCDisassembler_SoftFail;
2484
2485
150
  return S;
2486
183
}
2487
2488
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2489
           uint64_t Address, const void *Decoder)
2490
1.03k
{
2491
1.03k
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2492
1.03k
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2493
1.03k
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2494
1.03k
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2495
2496
1.03k
  DecodeStatus S = MCDisassembler_Success;
2497
2498
  // This decoder is called from multiple location that do not check
2499
  // the full encoding is valid before they do.
2500
1.03k
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2501
1.03k
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2502
1.03k
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2503
2
    return MCDisassembler_Fail;
2504
2505
  // imod == '01' --> UNPREDICTABLE
2506
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2507
  // return failure here.  The '01' imod value is unprintable, so there's
2508
  // nothing useful we could do even if we returned UNPREDICTABLE.
2509
2510
1.03k
  if (imod == 1)
2511
1
    return MCDisassembler_Fail;
2512
2513
1.03k
  if (imod && M) {
2514
7
    MCInst_setOpcode(Inst, (ARM_CPS3p));
2515
7
    MCOperand_CreateImm0(Inst, (imod));
2516
7
    MCOperand_CreateImm0(Inst, (iflags));
2517
7
    MCOperand_CreateImm0(Inst, (mode));
2518
1.02k
  } else if (imod && !M) {
2519
718
    MCInst_setOpcode(Inst, (ARM_CPS2p));
2520
718
    MCOperand_CreateImm0(Inst, (imod));
2521
718
    MCOperand_CreateImm0(Inst, (iflags));
2522
718
    if (mode)
2523
641
      S = MCDisassembler_SoftFail;
2524
718
  } else if (!imod && M) {
2525
206
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2526
206
    MCOperand_CreateImm0(Inst, (mode));
2527
206
    if (iflags)
2528
197
      S = MCDisassembler_SoftFail;
2529
206
  } else {
2530
    // imod == '00' && M == '0' --> UNPREDICTABLE
2531
99
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2532
99
    MCOperand_CreateImm0(Inst, (mode));
2533
99
    S = MCDisassembler_SoftFail;
2534
99
  }
2535
2536
1.03k
  return S;
2537
1.03k
}
2538
2539
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2540
             uint64_t Address,
2541
             const void *Decoder)
2542
123
{
2543
123
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2544
123
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2545
123
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2546
123
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2547
2548
123
  DecodeStatus S = MCDisassembler_Success;
2549
2550
  // imod == '01' --> UNPREDICTABLE
2551
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2552
  // return failure here.  The '01' imod value is unprintable, so there's
2553
  // nothing useful we could do even if we returned UNPREDICTABLE.
2554
2555
123
  if (imod == 1)
2556
2
    return MCDisassembler_Fail;
2557
2558
121
  if (imod && M) {
2559
5
    MCInst_setOpcode(Inst, (ARM_t2CPS3p));
2560
5
    MCOperand_CreateImm0(Inst, (imod));
2561
5
    MCOperand_CreateImm0(Inst, (iflags));
2562
5
    MCOperand_CreateImm0(Inst, (mode));
2563
116
  } else if (imod && !M) {
2564
35
    MCInst_setOpcode(Inst, (ARM_t2CPS2p));
2565
35
    MCOperand_CreateImm0(Inst, (imod));
2566
35
    MCOperand_CreateImm0(Inst, (iflags));
2567
35
    if (mode)
2568
0
      S = MCDisassembler_SoftFail;
2569
81
  } else if (!imod && M) {
2570
81
    MCInst_setOpcode(Inst, (ARM_t2CPS1p));
2571
81
    MCOperand_CreateImm0(Inst, (mode));
2572
81
    if (iflags)
2573
55
      S = MCDisassembler_SoftFail;
2574
81
  } else {
2575
    // imod == '00' && M == '0' --> this is a HINT instruction
2576
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2577
    // HINT are defined only for immediate in [0..4]
2578
0
    if (imm > 4)
2579
0
      return MCDisassembler_Fail;
2580
0
    MCInst_setOpcode(Inst, (ARM_t2HINT));
2581
0
    MCOperand_CreateImm0(Inst, (imm));
2582
0
  }
2583
2584
121
  return S;
2585
121
}
2586
2587
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
2588
             uint64_t Address,
2589
             const void *Decoder)
2590
148
{
2591
148
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
2592
2593
148
  unsigned Opcode = ARM_t2HINT;
2594
2595
148
  if (imm == 0x0D) {
2596
1
    Opcode = ARM_t2PACBTI;
2597
147
  } else if (imm == 0x1D) {
2598
44
    Opcode = ARM_t2PAC;
2599
103
  } else if (imm == 0x2D) {
2600
1
    Opcode = ARM_t2AUT;
2601
102
  } else if (imm == 0x0F) {
2602
52
    Opcode = ARM_t2BTI;
2603
52
  }
2604
2605
148
  MCInst_setOpcode(Inst, (Opcode));
2606
148
  if (Opcode == ARM_t2HINT) {
2607
50
    MCOperand_CreateImm0(Inst, (imm));
2608
50
  }
2609
2610
148
  return MCDisassembler_Success;
2611
148
}
2612
2613
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2614
               uint64_t Address,
2615
               const void *Decoder)
2616
513
{
2617
513
  DecodeStatus S = MCDisassembler_Success;
2618
2619
513
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2620
513
  unsigned imm = 0;
2621
2622
513
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2623
513
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2624
513
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2625
513
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2626
2627
513
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2628
175
    if (!Check(&S,
2629
175
         DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2630
0
      return MCDisassembler_Fail;
2631
513
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2632
0
    return MCDisassembler_Fail;
2633
2634
513
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2635
513
    MCOperand_CreateImm0(Inst, (imm));
2636
2637
513
  return S;
2638
513
}
2639
2640
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2641
                uint64_t Address,
2642
                const void *Decoder)
2643
208
{
2644
208
  DecodeStatus S = MCDisassembler_Success;
2645
2646
208
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2647
208
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2648
208
  unsigned imm = 0;
2649
2650
208
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2651
208
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2652
2653
208
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2654
113
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address,
2655
113
                Decoder)))
2656
0
      return MCDisassembler_Fail;
2657
2658
208
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2659
0
    return MCDisassembler_Fail;
2660
2661
208
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2662
208
    MCOperand_CreateImm0(Inst, (imm));
2663
2664
208
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2665
24
    return MCDisassembler_Fail;
2666
2667
184
  return S;
2668
208
}
2669
2670
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2671
            uint64_t Address, const void *Decoder)
2672
719
{
2673
719
  DecodeStatus S = MCDisassembler_Success;
2674
2675
719
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2676
719
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2677
719
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2678
719
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2679
719
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2680
2681
719
  if (pred == 0xF)
2682
326
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2683
2684
393
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2685
0
    return MCDisassembler_Fail;
2686
393
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2687
0
    return MCDisassembler_Fail;
2688
393
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2689
0
    return MCDisassembler_Fail;
2690
393
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2691
0
    return MCDisassembler_Fail;
2692
2693
393
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2694
0
    return MCDisassembler_Fail;
2695
2696
393
  return S;
2697
393
}
2698
2699
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2700
           uint64_t Address, const void *Decoder)
2701
112
{
2702
112
  DecodeStatus S = MCDisassembler_Success;
2703
2704
112
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2705
112
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2706
112
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2707
2708
112
  if (Pred == 0xF)
2709
72
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2710
2711
40
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2712
0
    return MCDisassembler_Fail;
2713
40
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2714
0
    return MCDisassembler_Fail;
2715
40
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2716
0
    return MCDisassembler_Fail;
2717
2718
40
  return S;
2719
40
}
2720
2721
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2722
              uint64_t Address,
2723
              const void *Decoder)
2724
72
{
2725
72
  DecodeStatus S = MCDisassembler_Success;
2726
2727
72
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2728
2729
72
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) ||
2730
71
      !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2731
1
    return MCDisassembler_Fail;
2732
2733
  // Decoder can be called from DecodeTST, which does not check the full
2734
  // encoding is valid.
2735
71
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2736
71
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2737
0
    return MCDisassembler_Fail;
2738
71
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2739
51
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2740
40
    S = MCDisassembler_SoftFail;
2741
2742
71
  MCInst_setOpcode(Inst, (ARM_SETPAN));
2743
71
  MCOperand_CreateImm0(Inst, (Imm));
2744
2745
71
  return S;
2746
71
}
2747
2748
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2749
                 uint64_t Address,
2750
                 const void *Decoder)
2751
1.97k
{
2752
1.97k
  DecodeStatus S = MCDisassembler_Success;
2753
2754
1.97k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2755
1.97k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2756
1.97k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2757
2758
1.97k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2759
0
    return MCDisassembler_Fail;
2760
2761
1.97k
  if (!add)
2762
1.32k
    imm *= -1;
2763
1.97k
  if (imm == 0 && !add)
2764
89
    imm = INT32_MIN;
2765
1.97k
  MCOperand_CreateImm0(Inst, (imm));
2766
1.97k
  if (Rn == 15)
2767
102
    tryAddingPcLoadReferenceComment(Address, Address + imm + 8,
2768
102
            Decoder);
2769
2770
1.97k
  return S;
2771
1.97k
}
2772
2773
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2774
             uint64_t Address,
2775
             const void *Decoder)
2776
355
{
2777
355
  DecodeStatus S = MCDisassembler_Success;
2778
2779
355
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2780
  // U == 1 to add imm, 0 to subtract it.
2781
355
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2782
355
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2783
2784
355
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2785
0
    return MCDisassembler_Fail;
2786
2787
355
  if (U)
2788
70
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_add, imm)));
2789
285
  else
2790
285
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_sub, imm)));
2791
2792
355
  return S;
2793
355
}
2794
2795
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2796
                 uint64_t Address,
2797
                 const void *Decoder)
2798
253
{
2799
253
  DecodeStatus S = MCDisassembler_Success;
2800
2801
253
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2802
  // U == 1 to add imm, 0 to subtract it.
2803
253
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2804
253
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2805
2806
253
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2807
0
    return MCDisassembler_Fail;
2808
2809
253
  if (U)
2810
85
    MCOperand_CreateImm0(Inst,
2811
85
             (ARM_AM_getAM5FP16Opc(ARM_AM_add, imm)));
2812
168
  else
2813
168
    MCOperand_CreateImm0(Inst,
2814
168
             (ARM_AM_getAM5FP16Opc(ARM_AM_sub, imm)));
2815
2816
253
  return S;
2817
253
}
2818
2819
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2820
             uint64_t Address,
2821
             const void *Decoder)
2822
2.92k
{
2823
2.92k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2824
2.92k
}
2825
2826
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2827
           uint64_t Address, const void *Decoder)
2828
514
{
2829
514
  DecodeStatus Status = MCDisassembler_Success;
2830
2831
  // Note the J1 and J2 values are from the encoded instruction.  So here
2832
  // change them to I1 and I2 values via as documented:
2833
  // I1 = NOT(J1 EOR S);
2834
  // I2 = NOT(J2 EOR S);
2835
  // and build the imm32 with one trailing zero as documented:
2836
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2837
514
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2838
514
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2839
514
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2840
514
  unsigned I1 = !(J1 ^ S);
2841
514
  unsigned I2 = !(J2 ^ S);
2842
514
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2843
514
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2844
514
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) |
2845
514
           imm11;
2846
514
  int imm32 = SignExtend32((tmp << 1), 25);
2847
514
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
2848
514
              Inst, Decoder))
2849
514
    MCOperand_CreateImm0(Inst, (imm32));
2850
2851
514
  return Status;
2852
514
}
2853
2854
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2855
                 uint64_t Address,
2856
                 const void *Decoder)
2857
3.26k
{
2858
3.26k
  DecodeStatus S = MCDisassembler_Success;
2859
2860
3.26k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2861
3.26k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2862
2863
3.26k
  if (pred == 0xF) {
2864
621
    MCInst_setOpcode(Inst, (ARM_BLXi));
2865
621
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2866
621
    if (!tryAddingSymbolicOperand(
2867
621
          Address, Address + SignExtend32((imm), 26) + 8,
2868
621
          true, 4, Inst, Decoder))
2869
621
      MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2870
621
    return S;
2871
621
  }
2872
2873
2.64k
  if (!tryAddingSymbolicOperand(Address,
2874
2.64k
              Address + SignExtend32((imm), 26) + 8,
2875
2.64k
              true, 4, Inst, Decoder))
2876
2.64k
    MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2877
2878
  // We already have BL_pred for BL w/ predicate, no need to add addition
2879
  // predicate opreands for BL
2880
2.64k
  if (MCInst_getOpcode(Inst) != ARM_BL)
2881
2.39k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
2882
2.39k
                  Decoder)))
2883
0
      return MCDisassembler_Fail;
2884
2885
2.64k
  return S;
2886
2.64k
}
2887
2888
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2889
             uint64_t Address,
2890
             const void *Decoder)
2891
15.4k
{
2892
15.4k
  DecodeStatus S = MCDisassembler_Success;
2893
2894
15.4k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2895
15.4k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2896
2897
15.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2898
0
    return MCDisassembler_Fail;
2899
15.4k
  if (!align)
2900
6.66k
    MCOperand_CreateImm0(Inst, (0));
2901
8.75k
  else
2902
8.75k
    MCOperand_CreateImm0(Inst, (4 << align));
2903
2904
15.4k
  return S;
2905
15.4k
}
2906
2907
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2908
           uint64_t Address, const void *Decoder)
2909
6.78k
{
2910
6.78k
  DecodeStatus S = MCDisassembler_Success;
2911
2912
6.78k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2913
6.78k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2914
6.78k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
2915
6.78k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2916
6.78k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2917
6.78k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2918
2919
  // First output register
2920
6.78k
  switch (MCInst_getOpcode(Inst)) {
2921
40
  case ARM_VLD1q16:
2922
172
  case ARM_VLD1q32:
2923
204
  case ARM_VLD1q64:
2924
205
  case ARM_VLD1q8:
2925
214
  case ARM_VLD1q16wb_fixed:
2926
258
  case ARM_VLD1q16wb_register:
2927
648
  case ARM_VLD1q32wb_fixed:
2928
1.00k
  case ARM_VLD1q32wb_register:
2929
1.07k
  case ARM_VLD1q64wb_fixed:
2930
1.09k
  case ARM_VLD1q64wb_register:
2931
1.31k
  case ARM_VLD1q8wb_fixed:
2932
1.48k
  case ARM_VLD1q8wb_register:
2933
1.49k
  case ARM_VLD2d16:
2934
1.51k
  case ARM_VLD2d32:
2935
1.59k
  case ARM_VLD2d8:
2936
1.62k
  case ARM_VLD2d16wb_fixed:
2937
1.64k
  case ARM_VLD2d16wb_register:
2938
1.71k
  case ARM_VLD2d32wb_fixed:
2939
1.74k
  case ARM_VLD2d32wb_register:
2940
1.78k
  case ARM_VLD2d8wb_fixed:
2941
1.85k
  case ARM_VLD2d8wb_register:
2942
1.85k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
2943
1.85k
              Decoder)))
2944
1
      return MCDisassembler_Fail;
2945
1.84k
    break;
2946
1.84k
  case ARM_VLD2b16:
2947
117
  case ARM_VLD2b32:
2948
356
  case ARM_VLD2b8:
2949
365
  case ARM_VLD2b16wb_fixed:
2950
414
  case ARM_VLD2b16wb_register:
2951
598
  case ARM_VLD2b32wb_fixed:
2952
684
  case ARM_VLD2b32wb_register:
2953
706
  case ARM_VLD2b8wb_fixed:
2954
843
  case ARM_VLD2b8wb_register:
2955
843
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
2956
843
                    Decoder)))
2957
2
      return MCDisassembler_Fail;
2958
841
    break;
2959
4.09k
  default:
2960
4.09k
    if (!Check(&S,
2961
4.09k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2962
0
      return MCDisassembler_Fail;
2963
6.78k
  }
2964
2965
  // Second output register
2966
6.78k
  switch (MCInst_getOpcode(Inst)) {
2967
138
  case ARM_VLD3d8:
2968
144
  case ARM_VLD3d16:
2969
271
  case ARM_VLD3d32:
2970
447
  case ARM_VLD3d8_UPD:
2971
500
  case ARM_VLD3d16_UPD:
2972
805
  case ARM_VLD3d32_UPD:
2973
846
  case ARM_VLD4d8:
2974
878
  case ARM_VLD4d16:
2975
963
  case ARM_VLD4d32:
2976
1.31k
  case ARM_VLD4d8_UPD:
2977
1.36k
  case ARM_VLD4d16_UPD:
2978
1.65k
  case ARM_VLD4d32_UPD:
2979
1.65k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
2980
1.65k
                  Address, Decoder)))
2981
0
      return MCDisassembler_Fail;
2982
1.65k
    break;
2983
1.65k
  case ARM_VLD3q8:
2984
121
  case ARM_VLD3q16:
2985
143
  case ARM_VLD3q32:
2986
200
  case ARM_VLD3q8_UPD:
2987
422
  case ARM_VLD3q16_UPD:
2988
457
  case ARM_VLD3q32_UPD:
2989
495
  case ARM_VLD4q8:
2990
519
  case ARM_VLD4q16:
2991
537
  case ARM_VLD4q32:
2992
585
  case ARM_VLD4q8_UPD:
2993
611
  case ARM_VLD4q16_UPD:
2994
678
  case ARM_VLD4q32_UPD:
2995
678
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
2996
678
                  Address, Decoder)))
2997
0
      return MCDisassembler_Fail;
2998
678
    break;
2999
4.45k
  default:
3000
4.45k
    break;
3001
6.78k
  }
3002
3003
  // Third output register
3004
6.78k
  switch (MCInst_getOpcode(Inst)) {
3005
138
  case ARM_VLD3d8:
3006
144
  case ARM_VLD3d16:
3007
271
  case ARM_VLD3d32:
3008
447
  case ARM_VLD3d8_UPD:
3009
500
  case ARM_VLD3d16_UPD:
3010
805
  case ARM_VLD3d32_UPD:
3011
846
  case ARM_VLD4d8:
3012
878
  case ARM_VLD4d16:
3013
963
  case ARM_VLD4d32:
3014
1.31k
  case ARM_VLD4d8_UPD:
3015
1.36k
  case ARM_VLD4d16_UPD:
3016
1.65k
  case ARM_VLD4d32_UPD:
3017
1.65k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3018
1.65k
                  Address, Decoder)))
3019
0
      return MCDisassembler_Fail;
3020
1.65k
    break;
3021
1.65k
  case ARM_VLD3q8:
3022
121
  case ARM_VLD3q16:
3023
143
  case ARM_VLD3q32:
3024
200
  case ARM_VLD3q8_UPD:
3025
422
  case ARM_VLD3q16_UPD:
3026
457
  case ARM_VLD3q32_UPD:
3027
495
  case ARM_VLD4q8:
3028
519
  case ARM_VLD4q16:
3029
537
  case ARM_VLD4q32:
3030
585
  case ARM_VLD4q8_UPD:
3031
611
  case ARM_VLD4q16_UPD:
3032
678
  case ARM_VLD4q32_UPD:
3033
678
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3034
678
                  Address, Decoder)))
3035
0
      return MCDisassembler_Fail;
3036
678
    break;
3037
4.45k
  default:
3038
4.45k
    break;
3039
6.78k
  }
3040
3041
  // Fourth output register
3042
6.78k
  switch (MCInst_getOpcode(Inst)) {
3043
41
  case ARM_VLD4d8:
3044
73
  case ARM_VLD4d16:
3045
158
  case ARM_VLD4d32:
3046
512
  case ARM_VLD4d8_UPD:
3047
563
  case ARM_VLD4d16_UPD:
3048
849
  case ARM_VLD4d32_UPD:
3049
849
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3050
849
                  Address, Decoder)))
3051
0
      return MCDisassembler_Fail;
3052
849
    break;
3053
849
  case ARM_VLD4q8:
3054
62
  case ARM_VLD4q16:
3055
80
  case ARM_VLD4q32:
3056
128
  case ARM_VLD4q8_UPD:
3057
154
  case ARM_VLD4q16_UPD:
3058
221
  case ARM_VLD4q32_UPD:
3059
221
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3060
221
                  Address, Decoder)))
3061
0
      return MCDisassembler_Fail;
3062
221
    break;
3063
5.71k
  default:
3064
5.71k
    break;
3065
6.78k
  }
3066
3067
  // Writeback operand
3068
6.78k
  switch (MCInst_getOpcode(Inst)) {
3069
22
  case ARM_VLD1d8wb_fixed:
3070
81
  case ARM_VLD1d16wb_fixed:
3071
124
  case ARM_VLD1d32wb_fixed:
3072
206
  case ARM_VLD1d64wb_fixed:
3073
261
  case ARM_VLD1d8wb_register:
3074
309
  case ARM_VLD1d16wb_register:
3075
413
  case ARM_VLD1d32wb_register:
3076
440
  case ARM_VLD1d64wb_register:
3077
664
  case ARM_VLD1q8wb_fixed:
3078
673
  case ARM_VLD1q16wb_fixed:
3079
1.06k
  case ARM_VLD1q32wb_fixed:
3080
1.12k
  case ARM_VLD1q64wb_fixed:
3081
1.29k
  case ARM_VLD1q8wb_register:
3082
1.34k
  case ARM_VLD1q16wb_register:
3083
1.69k
  case ARM_VLD1q32wb_register:
3084
1.72k
  case ARM_VLD1q64wb_register:
3085
1.79k
  case ARM_VLD1d8Twb_fixed:
3086
1.82k
  case ARM_VLD1d8Twb_register:
3087
1.91k
  case ARM_VLD1d16Twb_fixed:
3088
1.92k
  case ARM_VLD1d16Twb_register:
3089
2.06k
  case ARM_VLD1d32Twb_fixed:
3090
2.06k
  case ARM_VLD1d32Twb_register:
3091
2.16k
  case ARM_VLD1d64Twb_fixed:
3092
2.23k
  case ARM_VLD1d64Twb_register:
3093
2.24k
  case ARM_VLD1d8Qwb_fixed:
3094
2.28k
  case ARM_VLD1d8Qwb_register:
3095
2.41k
  case ARM_VLD1d16Qwb_fixed:
3096
2.50k
  case ARM_VLD1d16Qwb_register:
3097
2.51k
  case ARM_VLD1d32Qwb_fixed:
3098
2.54k
  case ARM_VLD1d32Qwb_register:
3099
2.59k
  case ARM_VLD1d64Qwb_fixed:
3100
2.60k
  case ARM_VLD1d64Qwb_register:
3101
2.64k
  case ARM_VLD2d8wb_fixed:
3102
2.67k
  case ARM_VLD2d16wb_fixed:
3103
2.74k
  case ARM_VLD2d32wb_fixed:
3104
2.75k
  case ARM_VLD2q8wb_fixed:
3105
2.81k
  case ARM_VLD2q16wb_fixed:
3106
2.88k
  case ARM_VLD2q32wb_fixed:
3107
2.94k
  case ARM_VLD2d8wb_register:
3108
2.97k
  case ARM_VLD2d16wb_register:
3109
2.99k
  case ARM_VLD2d32wb_register:
3110
3.03k
  case ARM_VLD2q8wb_register:
3111
3.09k
  case ARM_VLD2q16wb_register:
3112
3.26k
  case ARM_VLD2q32wb_register:
3113
3.28k
  case ARM_VLD2b8wb_fixed:
3114
3.29k
  case ARM_VLD2b16wb_fixed:
3115
3.47k
  case ARM_VLD2b32wb_fixed:
3116
3.61k
  case ARM_VLD2b8wb_register:
3117
3.66k
  case ARM_VLD2b16wb_register:
3118
3.74k
  case ARM_VLD2b32wb_register:
3119
3.74k
    MCOperand_CreateImm0(Inst, (0));
3120
3.74k
    break;
3121
176
  case ARM_VLD3d8_UPD:
3122
229
  case ARM_VLD3d16_UPD:
3123
534
  case ARM_VLD3d32_UPD:
3124
591
  case ARM_VLD3q8_UPD:
3125
813
  case ARM_VLD3q16_UPD:
3126
848
  case ARM_VLD3q32_UPD:
3127
1.20k
  case ARM_VLD4d8_UPD:
3128
1.25k
  case ARM_VLD4d16_UPD:
3129
1.53k
  case ARM_VLD4d32_UPD:
3130
1.58k
  case ARM_VLD4q8_UPD:
3131
1.61k
  case ARM_VLD4q16_UPD:
3132
1.68k
  case ARM_VLD4q32_UPD:
3133
1.68k
    if (!Check(&S,
3134
1.68k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3135
0
      return MCDisassembler_Fail;
3136
1.68k
    break;
3137
1.68k
  default:
3138
1.35k
    break;
3139
6.78k
  }
3140
3141
  // AddrMode6 Base (register+alignment)
3142
6.78k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3143
0
    return MCDisassembler_Fail;
3144
3145
  // AddrMode6 Offset (register)
3146
6.78k
  switch (MCInst_getOpcode(Inst)) {
3147
3.96k
  default:
3148
    // The below have been updated to have explicit am6offset split
3149
    // between fixed and register offset. For those instructions not
3150
    // yet updated, we need to add an additional reg0 operand for the
3151
    // fixed variant.
3152
    //
3153
    // The fixed offset encodes as Rm == 0xd, so we check for that.
3154
3.96k
    if (Rm == 0xd) {
3155
678
      MCOperand_CreateReg0(Inst, (0));
3156
678
      break;
3157
678
    }
3158
    // Fall through to handle the register offset variant.
3159
    // fall through
3160
3.31k
  case ARM_VLD1d8wb_fixed:
3161
3.37k
  case ARM_VLD1d16wb_fixed:
3162
3.41k
  case ARM_VLD1d32wb_fixed:
3163
3.49k
  case ARM_VLD1d64wb_fixed:
3164
3.57k
  case ARM_VLD1d8Twb_fixed:
3165
3.66k
  case ARM_VLD1d16Twb_fixed:
3166
3.80k
  case ARM_VLD1d32Twb_fixed:
3167
3.90k
  case ARM_VLD1d64Twb_fixed:
3168
3.91k
  case ARM_VLD1d8Qwb_fixed:
3169
4.03k
  case ARM_VLD1d16Qwb_fixed:
3170
4.05k
  case ARM_VLD1d32Qwb_fixed:
3171
4.09k
  case ARM_VLD1d64Qwb_fixed:
3172
4.15k
  case ARM_VLD1d8wb_register:
3173
4.20k
  case ARM_VLD1d16wb_register:
3174
4.30k
  case ARM_VLD1d32wb_register:
3175
4.33k
  case ARM_VLD1d64wb_register:
3176
4.55k
  case ARM_VLD1q8wb_fixed:
3177
4.56k
  case ARM_VLD1q16wb_fixed:
3178
4.95k
  case ARM_VLD1q32wb_fixed:
3179
5.02k
  case ARM_VLD1q64wb_fixed:
3180
5.19k
  case ARM_VLD1q8wb_register:
3181
5.23k
  case ARM_VLD1q16wb_register:
3182
5.59k
  case ARM_VLD1q32wb_register:
3183
5.61k
  case ARM_VLD1q64wb_register:
3184
    // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3185
    // variant encodes Rm == 0xf. Anything else is a register offset post-
3186
    // increment and we need to add the register operand to the instruction.
3187
5.61k
    if (Rm != 0xD && Rm != 0xF &&
3188
2.76k
        !Check(&S,
3189
2.76k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3190
0
      return MCDisassembler_Fail;
3191
5.61k
    break;
3192
5.61k
  case ARM_VLD2d8wb_fixed:
3193
73
  case ARM_VLD2d16wb_fixed:
3194
141
  case ARM_VLD2d32wb_fixed:
3195
163
  case ARM_VLD2b8wb_fixed:
3196
172
  case ARM_VLD2b16wb_fixed:
3197
356
  case ARM_VLD2b32wb_fixed:
3198
371
  case ARM_VLD2q8wb_fixed:
3199
427
  case ARM_VLD2q16wb_fixed:
3200
492
  case ARM_VLD2q32wb_fixed:
3201
492
    break;
3202
6.78k
  }
3203
3204
6.78k
  return S;
3205
6.78k
}
3206
3207
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
3208
              uint64_t Address,
3209
              const void *Decoder)
3210
7.08k
{
3211
7.08k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3212
7.08k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3213
7.08k
  if (type == 6 && (align & 2))
3214
3
    return MCDisassembler_Fail;
3215
7.08k
  if (type == 7 && (align & 2))
3216
0
    return MCDisassembler_Fail;
3217
7.08k
  if (type == 10 && align == 3)
3218
2
    return MCDisassembler_Fail;
3219
3220
7.08k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3221
7.08k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3222
7.08k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3223
7.08k
}
3224
3225
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
3226
              uint64_t Address,
3227
              const void *Decoder)
3228
3.85k
{
3229
3.85k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3230
3.85k
  if (size == 3)
3231
0
    return MCDisassembler_Fail;
3232
3233
3.85k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3234
3.85k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3235
3.85k
  if (type == 8 && align == 3)
3236
1
    return MCDisassembler_Fail;
3237
3.85k
  if (type == 9 && align == 3)
3238
1
    return MCDisassembler_Fail;
3239
3240
3.85k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3241
3.85k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3242
3.85k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3243
3.85k
}
3244
3245
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
3246
              uint64_t Address,
3247
              const void *Decoder)
3248
2.07k
{
3249
2.07k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3250
2.07k
  if (size == 3)
3251
0
    return MCDisassembler_Fail;
3252
3253
2.07k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3254
2.07k
  if (align & 2)
3255
0
    return MCDisassembler_Fail;
3256
3257
2.07k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3258
2.07k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3259
2.07k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3260
2.07k
}
3261
3262
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
3263
              uint64_t Address,
3264
              const void *Decoder)
3265
2.40k
{
3266
2.40k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3267
2.40k
  if (size == 3)
3268
0
    return MCDisassembler_Fail;
3269
3270
2.40k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3271
2.40k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3272
2.40k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3273
2.40k
}
3274
3275
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
3276
           uint64_t Address, const void *Decoder)
3277
8.63k
{
3278
8.63k
  DecodeStatus S = MCDisassembler_Success;
3279
3280
8.63k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3281
8.63k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3282
8.63k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
3283
8.63k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3284
8.63k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
3285
8.63k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3286
3287
  // Writeback Operand
3288
8.63k
  switch (MCInst_getOpcode(Inst)) {
3289
201
  case ARM_VST1d8wb_fixed:
3290
276
  case ARM_VST1d16wb_fixed:
3291
343
  case ARM_VST1d32wb_fixed:
3292
411
  case ARM_VST1d64wb_fixed:
3293
491
  case ARM_VST1d8wb_register:
3294
521
  case ARM_VST1d16wb_register:
3295
732
  case ARM_VST1d32wb_register:
3296
800
  case ARM_VST1d64wb_register:
3297
891
  case ARM_VST1q8wb_fixed:
3298
1.14k
  case ARM_VST1q16wb_fixed:
3299
1.43k
  case ARM_VST1q32wb_fixed:
3300
1.48k
  case ARM_VST1q64wb_fixed:
3301
1.75k
  case ARM_VST1q8wb_register:
3302
1.76k
  case ARM_VST1q16wb_register:
3303
1.82k
  case ARM_VST1q32wb_register:
3304
1.84k
  case ARM_VST1q64wb_register:
3305
1.90k
  case ARM_VST1d8Twb_fixed:
3306
1.93k
  case ARM_VST1d16Twb_fixed:
3307
1.96k
  case ARM_VST1d32Twb_fixed:
3308
2.41k
  case ARM_VST1d64Twb_fixed:
3309
2.50k
  case ARM_VST1d8Twb_register:
3310
2.61k
  case ARM_VST1d16Twb_register:
3311
2.64k
  case ARM_VST1d32Twb_register:
3312
3.09k
  case ARM_VST1d64Twb_register:
3313
3.19k
  case ARM_VST1d8Qwb_fixed:
3314
3.24k
  case ARM_VST1d16Qwb_fixed:
3315
3.34k
  case ARM_VST1d32Qwb_fixed:
3316
3.39k
  case ARM_VST1d64Qwb_fixed:
3317
3.51k
  case ARM_VST1d8Qwb_register:
3318
3.57k
  case ARM_VST1d16Qwb_register:
3319
3.64k
  case ARM_VST1d32Qwb_register:
3320
3.68k
  case ARM_VST1d64Qwb_register:
3321
3.69k
  case ARM_VST2d8wb_fixed:
3322
3.72k
  case ARM_VST2d16wb_fixed:
3323
3.78k
  case ARM_VST2d32wb_fixed:
3324
3.86k
  case ARM_VST2d8wb_register:
3325
4.01k
  case ARM_VST2d16wb_register:
3326
4.08k
  case ARM_VST2d32wb_register:
3327
4.09k
  case ARM_VST2q8wb_fixed:
3328
4.16k
  case ARM_VST2q16wb_fixed:
3329
4.22k
  case ARM_VST2q32wb_fixed:
3330
4.25k
  case ARM_VST2q8wb_register:
3331
4.29k
  case ARM_VST2q16wb_register:
3332
4.36k
  case ARM_VST2q32wb_register:
3333
4.43k
  case ARM_VST2b8wb_fixed:
3334
4.61k
  case ARM_VST2b16wb_fixed:
3335
5.11k
  case ARM_VST2b32wb_fixed:
3336
5.26k
  case ARM_VST2b8wb_register:
3337
5.32k
  case ARM_VST2b16wb_register:
3338
5.46k
  case ARM_VST2b32wb_register:
3339
5.46k
    if (Rm == 0xF)
3340
0
      return MCDisassembler_Fail;
3341
5.46k
    MCOperand_CreateImm0(Inst, (0));
3342
5.46k
    break;
3343
95
  case ARM_VST3d8_UPD:
3344
165
  case ARM_VST3d16_UPD:
3345
182
  case ARM_VST3d32_UPD:
3346
345
  case ARM_VST3q8_UPD:
3347
426
  case ARM_VST3q16_UPD:
3348
461
  case ARM_VST3q32_UPD:
3349
719
  case ARM_VST4d8_UPD:
3350
829
  case ARM_VST4d16_UPD:
3351
1.13k
  case ARM_VST4d32_UPD:
3352
1.35k
  case ARM_VST4q8_UPD:
3353
1.50k
  case ARM_VST4q16_UPD:
3354
1.54k
  case ARM_VST4q32_UPD:
3355
1.54k
    if (!Check(&S,
3356
1.54k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3357
0
      return MCDisassembler_Fail;
3358
1.54k
    break;
3359
1.62k
  default:
3360
1.62k
    break;
3361
8.63k
  }
3362
3363
  // AddrMode6 Base (register+alignment)
3364
8.63k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3365
0
    return MCDisassembler_Fail;
3366
3367
  // AddrMode6 Offset (register)
3368
8.63k
  switch (MCInst_getOpcode(Inst)) {
3369
5.67k
  default:
3370
5.67k
    if (Rm == 0xD)
3371
218
      MCOperand_CreateReg0(Inst, (0));
3372
5.45k
    else if (Rm != 0xF) {
3373
3.83k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
3374
3.83k
                    Decoder)))
3375
0
        return MCDisassembler_Fail;
3376
3.83k
    }
3377
5.67k
    break;
3378
5.67k
  case ARM_VST1d8wb_fixed:
3379
276
  case ARM_VST1d16wb_fixed:
3380
343
  case ARM_VST1d32wb_fixed:
3381
411
  case ARM_VST1d64wb_fixed:
3382
502
  case ARM_VST1q8wb_fixed:
3383
751
  case ARM_VST1q16wb_fixed:
3384
1.04k
  case ARM_VST1q32wb_fixed:
3385
1.09k
  case ARM_VST1q64wb_fixed:
3386
1.16k
  case ARM_VST1d8Twb_fixed:
3387
1.18k
  case ARM_VST1d16Twb_fixed:
3388
1.21k
  case ARM_VST1d32Twb_fixed:
3389
1.66k
  case ARM_VST1d64Twb_fixed:
3390
1.75k
  case ARM_VST1d8Qwb_fixed:
3391
1.81k
  case ARM_VST1d16Qwb_fixed:
3392
1.91k
  case ARM_VST1d32Qwb_fixed:
3393
1.96k
  case ARM_VST1d64Qwb_fixed:
3394
1.97k
  case ARM_VST2d8wb_fixed:
3395
2.00k
  case ARM_VST2d16wb_fixed:
3396
2.06k
  case ARM_VST2d32wb_fixed:
3397
2.07k
  case ARM_VST2q8wb_fixed:
3398
2.14k
  case ARM_VST2q16wb_fixed:
3399
2.20k
  case ARM_VST2q32wb_fixed:
3400
2.27k
  case ARM_VST2b8wb_fixed:
3401
2.45k
  case ARM_VST2b16wb_fixed:
3402
2.95k
  case ARM_VST2b32wb_fixed:
3403
2.95k
    break;
3404
8.63k
  }
3405
3406
  // First input register
3407
8.63k
  switch (MCInst_getOpcode(Inst)) {
3408
62
  case ARM_VST1q16:
3409
246
  case ARM_VST1q32:
3410
257
  case ARM_VST1q64:
3411
306
  case ARM_VST1q8:
3412
555
  case ARM_VST1q16wb_fixed:
3413
564
  case ARM_VST1q16wb_register:
3414
855
  case ARM_VST1q32wb_fixed:
3415
913
  case ARM_VST1q32wb_register:
3416
965
  case ARM_VST1q64wb_fixed:
3417
985
  case ARM_VST1q64wb_register:
3418
1.07k
  case ARM_VST1q8wb_fixed:
3419
1.34k
  case ARM_VST1q8wb_register:
3420
1.41k
  case ARM_VST2d16:
3421
1.46k
  case ARM_VST2d32:
3422
1.47k
  case ARM_VST2d8:
3423
1.50k
  case ARM_VST2d16wb_fixed:
3424
1.65k
  case ARM_VST2d16wb_register:
3425
1.71k
  case ARM_VST2d32wb_fixed:
3426
1.77k
  case ARM_VST2d32wb_register:
3427
1.78k
  case ARM_VST2d8wb_fixed:
3428
1.87k
  case ARM_VST2d8wb_register:
3429
1.87k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3430
1.87k
              Decoder)))
3431
1
      return MCDisassembler_Fail;
3432
1.87k
    break;
3433
1.87k
  case ARM_VST2b16:
3434
141
  case ARM_VST2b32:
3435
308
  case ARM_VST2b8:
3436
487
  case ARM_VST2b16wb_fixed:
3437
546
  case ARM_VST2b16wb_register:
3438
1.05k
  case ARM_VST2b32wb_fixed:
3439
1.19k
  case ARM_VST2b32wb_register:
3440
1.25k
  case ARM_VST2b8wb_fixed:
3441
1.40k
  case ARM_VST2b8wb_register:
3442
1.40k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3443
1.40k
                    Decoder)))
3444
0
      return MCDisassembler_Fail;
3445
1.40k
    break;
3446
5.35k
  default:
3447
5.35k
    if (!Check(&S,
3448
5.35k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3449
0
      return MCDisassembler_Fail;
3450
8.63k
  }
3451
3452
  // Second input register
3453
8.63k
  switch (MCInst_getOpcode(Inst)) {
3454
30
  case ARM_VST3d8:
3455
198
  case ARM_VST3d16:
3456
208
  case ARM_VST3d32:
3457
303
  case ARM_VST3d8_UPD:
3458
373
  case ARM_VST3d16_UPD:
3459
390
  case ARM_VST3d32_UPD:
3460
403
  case ARM_VST4d8:
3461
429
  case ARM_VST4d16:
3462
514
  case ARM_VST4d32:
3463
772
  case ARM_VST4d8_UPD:
3464
882
  case ARM_VST4d16_UPD:
3465
1.19k
  case ARM_VST4d32_UPD:
3466
1.19k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
3467
1.19k
                  Address, Decoder)))
3468
0
      return MCDisassembler_Fail;
3469
1.19k
    break;
3470
1.19k
  case ARM_VST3q8:
3471
73
  case ARM_VST3q16:
3472
142
  case ARM_VST3q32:
3473
305
  case ARM_VST3q8_UPD:
3474
386
  case ARM_VST3q16_UPD:
3475
421
  case ARM_VST3q32_UPD:
3476
465
  case ARM_VST4q8:
3477
540
  case ARM_VST4q16:
3478
550
  case ARM_VST4q32:
3479
769
  case ARM_VST4q8_UPD:
3480
913
  case ARM_VST4q16_UPD:
3481
957
  case ARM_VST4q32_UPD:
3482
957
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3483
957
                  Address, Decoder)))
3484
0
      return MCDisassembler_Fail;
3485
957
    break;
3486
6.48k
  default:
3487
6.48k
    break;
3488
8.63k
  }
3489
3490
  // Third input register
3491
8.63k
  switch (MCInst_getOpcode(Inst)) {
3492
30
  case ARM_VST3d8:
3493
198
  case ARM_VST3d16:
3494
208
  case ARM_VST3d32:
3495
303
  case ARM_VST3d8_UPD:
3496
373
  case ARM_VST3d16_UPD:
3497
390
  case ARM_VST3d32_UPD:
3498
403
  case ARM_VST4d8:
3499
429
  case ARM_VST4d16:
3500
514
  case ARM_VST4d32:
3501
772
  case ARM_VST4d8_UPD:
3502
882
  case ARM_VST4d16_UPD:
3503
1.19k
  case ARM_VST4d32_UPD:
3504
1.19k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3505
1.19k
                  Address, Decoder)))
3506
0
      return MCDisassembler_Fail;
3507
1.19k
    break;
3508
1.19k
  case ARM_VST3q8:
3509
73
  case ARM_VST3q16:
3510
142
  case ARM_VST3q32:
3511
305
  case ARM_VST3q8_UPD:
3512
386
  case ARM_VST3q16_UPD:
3513
421
  case ARM_VST3q32_UPD:
3514
465
  case ARM_VST4q8:
3515
540
  case ARM_VST4q16:
3516
550
  case ARM_VST4q32:
3517
769
  case ARM_VST4q8_UPD:
3518
913
  case ARM_VST4q16_UPD:
3519
957
  case ARM_VST4q32_UPD:
3520
957
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3521
957
                  Address, Decoder)))
3522
0
      return MCDisassembler_Fail;
3523
957
    break;
3524
6.48k
  default:
3525
6.48k
    break;
3526
8.63k
  }
3527
3528
  // Fourth input register
3529
8.63k
  switch (MCInst_getOpcode(Inst)) {
3530
13
  case ARM_VST4d8:
3531
39
  case ARM_VST4d16:
3532
124
  case ARM_VST4d32:
3533
382
  case ARM_VST4d8_UPD:
3534
492
  case ARM_VST4d16_UPD:
3535
802
  case ARM_VST4d32_UPD:
3536
802
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3537
802
                  Address, Decoder)))
3538
0
      return MCDisassembler_Fail;
3539
802
    break;
3540
802
  case ARM_VST4q8:
3541
119
  case ARM_VST4q16:
3542
129
  case ARM_VST4q32:
3543
348
  case ARM_VST4q8_UPD:
3544
492
  case ARM_VST4q16_UPD:
3545
536
  case ARM_VST4q32_UPD:
3546
536
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3547
536
                  Address, Decoder)))
3548
0
      return MCDisassembler_Fail;
3549
536
    break;
3550
7.29k
  default:
3551
7.29k
    break;
3552
8.63k
  }
3553
3554
8.63k
  return S;
3555
8.63k
}
3556
3557
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3558
               uint64_t Address,
3559
               const void *Decoder)
3560
143
{
3561
143
  DecodeStatus S = MCDisassembler_Success;
3562
3563
143
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3564
143
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3565
143
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3566
143
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3567
143
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3568
143
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3569
3570
143
  if (size == 0 && align == 1)
3571
0
    return MCDisassembler_Fail;
3572
143
  align *= (1 << size);
3573
3574
143
  switch (MCInst_getOpcode(Inst)) {
3575
2
  case ARM_VLD1DUPq16:
3576
3
  case ARM_VLD1DUPq32:
3577
7
  case ARM_VLD1DUPq8:
3578
39
  case ARM_VLD1DUPq16wb_fixed:
3579
86
  case ARM_VLD1DUPq16wb_register:
3580
86
  case ARM_VLD1DUPq32wb_fixed:
3581
89
  case ARM_VLD1DUPq32wb_register:
3582
91
  case ARM_VLD1DUPq8wb_fixed:
3583
93
  case ARM_VLD1DUPq8wb_register:
3584
93
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3585
93
              Decoder)))
3586
1
      return MCDisassembler_Fail;
3587
92
    break;
3588
92
  default:
3589
50
    if (!Check(&S,
3590
50
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3591
0
      return MCDisassembler_Fail;
3592
50
    break;
3593
143
  }
3594
142
  if (Rm != 0xF) {
3595
123
    if (!Check(&S,
3596
123
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
      return MCDisassembler_Fail;
3598
123
  }
3599
3600
142
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3601
0
    return MCDisassembler_Fail;
3602
142
  MCOperand_CreateImm0(Inst, (align));
3603
3604
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3605
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3606
  // increment and we need to add the register operand to the instruction.
3607
142
  if (Rm != 0xD && Rm != 0xF &&
3608
84
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3609
0
    return MCDisassembler_Fail;
3610
3611
142
  return S;
3612
142
}
3613
3614
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3615
               uint64_t Address,
3616
               const void *Decoder)
3617
1.79k
{
3618
1.79k
  DecodeStatus S = MCDisassembler_Success;
3619
3620
1.79k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3621
1.79k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3622
1.79k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3623
1.79k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3624
1.79k
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3625
1.79k
  unsigned size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3626
1.79k
  align *= 2 * size;
3627
3628
1.79k
  switch (MCInst_getOpcode(Inst)) {
3629
248
  case ARM_VLD2DUPd16:
3630
254
  case ARM_VLD2DUPd32:
3631
322
  case ARM_VLD2DUPd8:
3632
360
  case ARM_VLD2DUPd16wb_fixed:
3633
484
  case ARM_VLD2DUPd16wb_register:
3634
730
  case ARM_VLD2DUPd32wb_fixed:
3635
873
  case ARM_VLD2DUPd32wb_register:
3636
965
  case ARM_VLD2DUPd8wb_fixed:
3637
1.00k
  case ARM_VLD2DUPd8wb_register:
3638
1.00k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3639
1.00k
              Decoder)))
3640
0
      return MCDisassembler_Fail;
3641
1.00k
    break;
3642
1.00k
  case ARM_VLD2DUPd16x2:
3643
112
  case ARM_VLD2DUPd32x2:
3644
119
  case ARM_VLD2DUPd8x2:
3645
315
  case ARM_VLD2DUPd16x2wb_fixed:
3646
395
  case ARM_VLD2DUPd16x2wb_register:
3647
485
  case ARM_VLD2DUPd32x2wb_fixed:
3648
530
  case ARM_VLD2DUPd32x2wb_register:
3649
587
  case ARM_VLD2DUPd8x2wb_fixed:
3650
789
  case ARM_VLD2DUPd8x2wb_register:
3651
789
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3652
789
                    Decoder)))
3653
1
      return MCDisassembler_Fail;
3654
788
    break;
3655
788
  default:
3656
0
    if (!Check(&S,
3657
0
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3658
0
      return MCDisassembler_Fail;
3659
0
    break;
3660
1.79k
  }
3661
3662
1.78k
  if (Rm != 0xF)
3663
1.34k
    MCOperand_CreateImm0(Inst, (0));
3664
3665
1.78k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3666
0
    return MCDisassembler_Fail;
3667
1.78k
  MCOperand_CreateImm0(Inst, (align));
3668
3669
1.78k
  if (Rm != 0xD && Rm != 0xF) {
3670
630
    if (!Check(&S,
3671
630
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3672
0
      return MCDisassembler_Fail;
3673
630
  }
3674
3675
1.78k
  return S;
3676
1.78k
}
3677
3678
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3679
               uint64_t Address,
3680
               const void *Decoder)
3681
140
{
3682
140
  DecodeStatus S = MCDisassembler_Success;
3683
3684
140
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3685
140
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3686
140
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3687
140
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3688
140
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3689
3690
140
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3691
0
    return MCDisassembler_Fail;
3692
140
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3693
140
                Decoder)))
3694
0
    return MCDisassembler_Fail;
3695
140
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3696
140
                Address, Decoder)))
3697
0
    return MCDisassembler_Fail;
3698
140
  if (Rm != 0xF) {
3699
128
    if (!Check(&S,
3700
128
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3701
0
      return MCDisassembler_Fail;
3702
128
  }
3703
3704
140
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3705
0
    return MCDisassembler_Fail;
3706
140
  MCOperand_CreateImm0(Inst, (0));
3707
3708
140
  if (Rm == 0xD)
3709
80
    MCOperand_CreateReg0(Inst, (0));
3710
60
  else if (Rm != 0xF) {
3711
48
    if (!Check(&S,
3712
48
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3713
0
      return MCDisassembler_Fail;
3714
48
  }
3715
3716
140
  return S;
3717
140
}
3718
3719
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3720
               uint64_t Address,
3721
               const void *Decoder)
3722
789
{
3723
789
  DecodeStatus S = MCDisassembler_Success;
3724
3725
789
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3726
789
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3727
789
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3728
789
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3729
789
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3730
789
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3731
789
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3732
3733
789
  if (size == 0x3) {
3734
30
    if (align == 0)
3735
1
      return MCDisassembler_Fail;
3736
29
    align = 16;
3737
759
  } else {
3738
759
    if (size == 2) {
3739
117
      align *= 8;
3740
642
    } else {
3741
642
      size = 1 << size;
3742
642
      align *= 4 * size;
3743
642
    }
3744
759
  }
3745
3746
788
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3747
0
    return MCDisassembler_Fail;
3748
788
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3749
788
                Decoder)))
3750
0
    return MCDisassembler_Fail;
3751
788
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3752
788
                Address, Decoder)))
3753
0
    return MCDisassembler_Fail;
3754
788
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3 * inc) % 32,
3755
788
                Address, Decoder)))
3756
0
    return MCDisassembler_Fail;
3757
788
  if (Rm != 0xF) {
3758
404
    if (!Check(&S,
3759
404
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3760
0
      return MCDisassembler_Fail;
3761
404
  }
3762
3763
788
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3764
0
    return MCDisassembler_Fail;
3765
788
  MCOperand_CreateImm0(Inst, (align));
3766
3767
788
  if (Rm == 0xD)
3768
166
    MCOperand_CreateReg0(Inst, (0));
3769
622
  else if (Rm != 0xF) {
3770
238
    if (!Check(&S,
3771
238
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3772
0
      return MCDisassembler_Fail;
3773
238
  }
3774
3775
788
  return S;
3776
788
}
3777
3778
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Insn,
3779
            uint64_t Address,
3780
            const void *Decoder)
3781
1.53k
{
3782
1.53k
  DecodeStatus S = MCDisassembler_Success;
3783
3784
1.53k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3785
1.53k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3786
1.53k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3787
1.53k
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3788
1.53k
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3789
1.53k
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3790
1.53k
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3791
1.53k
  unsigned Q = fieldFromInstruction_4(Insn, 6, 1);
3792
3793
1.53k
  if (Q) {
3794
628
    if (!Check(&S,
3795
628
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3796
3
      return MCDisassembler_Fail;
3797
908
  } else {
3798
908
    if (!Check(&S,
3799
908
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3800
0
      return MCDisassembler_Fail;
3801
908
  }
3802
3803
1.53k
  MCOperand_CreateImm0(Inst, (imm));
3804
3805
1.53k
  switch (MCInst_getOpcode(Inst)) {
3806
14
  case ARM_VORRiv4i16:
3807
77
  case ARM_VORRiv2i32:
3808
146
  case ARM_VBICiv4i16:
3809
161
  case ARM_VBICiv2i32:
3810
161
    if (!Check(&S,
3811
161
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3812
0
      return MCDisassembler_Fail;
3813
161
    break;
3814
161
  case ARM_VORRiv8i16:
3815
368
  case ARM_VORRiv4i32:
3816
388
  case ARM_VBICiv8i16:
3817
420
  case ARM_VBICiv4i32:
3818
420
    if (!Check(&S,
3819
420
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3820
0
      return MCDisassembler_Fail;
3821
420
    break;
3822
952
  default:
3823
952
    break;
3824
1.53k
  }
3825
3826
1.53k
  return S;
3827
1.53k
}
3828
3829
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Insn,
3830
                 uint64_t Address,
3831
                 const void *Decoder)
3832
314
{
3833
314
  DecodeStatus S = MCDisassembler_Success;
3834
3835
314
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
3836
314
           fieldFromInstruction_4(Insn, 13, 3));
3837
314
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
3838
314
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3839
314
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3840
314
  imm |= fieldFromInstruction_4(Insn, 28, 1) << 7;
3841
314
  imm |= cmode << 8;
3842
314
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3843
3844
314
  if (cmode == 0xF && MCInst_getOpcode(Inst) == ARM_MVE_VMVNimmi32)
3845
1
    return MCDisassembler_Fail;
3846
3847
313
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3848
165
    return MCDisassembler_Fail;
3849
3850
148
  MCOperand_CreateImm0(Inst, (imm));
3851
3852
148
  MCOperand_CreateImm0(Inst, (ARMVCC_None));
3853
148
  MCOperand_CreateReg0(Inst, (0));
3854
148
  MCOperand_CreateImm0(Inst, (0));
3855
3856
148
  return S;
3857
313
}
3858
3859
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
3860
               uint64_t Address,
3861
               const void *Decoder)
3862
546
{
3863
546
  DecodeStatus S = MCDisassembler_Success;
3864
3865
546
  unsigned Qd = fieldFromInstruction_4(Insn, 13, 3);
3866
546
  Qd |= fieldFromInstruction_4(Insn, 22, 1) << 3;
3867
546
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3868
338
    return MCDisassembler_Fail;
3869
208
  MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3870
3871
208
  unsigned Qn = fieldFromInstruction_4(Insn, 17, 3);
3872
208
  Qn |= fieldFromInstruction_4(Insn, 7, 1) << 3;
3873
208
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
3874
56
    return MCDisassembler_Fail;
3875
152
  unsigned Qm = fieldFromInstruction_4(Insn, 1, 3);
3876
152
  Qm |= fieldFromInstruction_4(Insn, 5, 1) << 3;
3877
152
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3878
77
    return MCDisassembler_Fail;
3879
75
  if (!fieldFromInstruction_4(Insn, 12,
3880
75
            1)) // I bit clear => need input FPSCR
3881
53
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3882
75
  MCOperand_CreateImm0(Inst, (Qd));
3883
3884
75
  return S;
3885
152
}
3886
3887
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3888
               uint64_t Address,
3889
               const void *Decoder)
3890
291
{
3891
291
  DecodeStatus S = MCDisassembler_Success;
3892
3893
291
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3894
291
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3895
291
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3896
291
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3897
291
  unsigned size = fieldFromInstruction_4(Insn, 18, 2);
3898
3899
291
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3900
2
    return MCDisassembler_Fail;
3901
289
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3902
0
    return MCDisassembler_Fail;
3903
289
  MCOperand_CreateImm0(Inst, (8 << size));
3904
3905
289
  return S;
3906
289
}
3907
3908
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3909
           uint64_t Address, const void *Decoder)
3910
505
{
3911
505
  MCOperand_CreateImm0(Inst, (8 - Val));
3912
505
  return MCDisassembler_Success;
3913
505
}
3914
3915
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3916
            uint64_t Address, const void *Decoder)
3917
234
{
3918
234
  MCOperand_CreateImm0(Inst, (16 - Val));
3919
234
  return MCDisassembler_Success;
3920
234
}
3921
3922
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3923
            uint64_t Address, const void *Decoder)
3924
713
{
3925
713
  MCOperand_CreateImm0(Inst, (32 - Val));
3926
713
  return MCDisassembler_Success;
3927
713
}
3928
3929
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3930
            uint64_t Address, const void *Decoder)
3931
337
{
3932
337
  MCOperand_CreateImm0(Inst, (64 - Val));
3933
337
  return MCDisassembler_Success;
3934
337
}
3935
3936
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3937
           uint64_t Address, const void *Decoder)
3938
638
{
3939
638
  DecodeStatus S = MCDisassembler_Success;
3940
3941
638
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3942
638
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3943
638
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3944
638
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3945
638
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3946
638
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3947
638
  unsigned op = fieldFromInstruction_4(Insn, 6, 1);
3948
3949
638
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3950
0
    return MCDisassembler_Fail;
3951
638
  if (op) {
3952
449
    if (!Check(&S,
3953
449
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3954
0
      return MCDisassembler_Fail; // Writeback
3955
449
  }
3956
3957
638
  switch (MCInst_getOpcode(Inst)) {
3958
31
  case ARM_VTBL2:
3959
80
  case ARM_VTBX2:
3960
80
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address,
3961
80
              Decoder)))
3962
3
      return MCDisassembler_Fail;
3963
77
    break;
3964
558
  default:
3965
558
    if (!Check(&S,
3966
558
         DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3967
0
      return MCDisassembler_Fail;
3968
638
  }
3969
3970
635
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3971
0
    return MCDisassembler_Fail;
3972
3973
635
  return S;
3974
635
}
3975
3976
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3977
               uint64_t Address,
3978
               const void *Decoder)
3979
13.4k
{
3980
13.4k
  DecodeStatus S = MCDisassembler_Success;
3981
3982
13.4k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3983
13.4k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3984
3985
13.4k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3986
0
    return MCDisassembler_Fail;
3987
3988
13.4k
  switch (MCInst_getOpcode(Inst)) {
3989
0
  default:
3990
0
    return MCDisassembler_Fail;
3991
7.21k
  case ARM_tADR:
3992
7.21k
    break; // tADR does not explicitly represent the PC as an operand.
3993
6.28k
  case ARM_tADDrSPi:
3994
6.28k
    MCOperand_CreateReg0(Inst, (ARM_SP));
3995
6.28k
    break;
3996
13.4k
  }
3997
3998
13.4k
  MCOperand_CreateImm0(Inst, (imm));
3999
13.4k
  return S;
4000
13.4k
}
4001
4002
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
4003
           uint64_t Address, const void *Decoder)
4004
5.45k
{
4005
5.45k
  if (!tryAddingSymbolicOperand(
4006
5.45k
        Address, Address + SignExtend32((Val << 1), 12) + 4, true,
4007
5.45k
        2, Inst, Decoder))
4008
5.45k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 12)));
4009
5.45k
  return MCDisassembler_Success;
4010
5.45k
}
4011
4012
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
4013
              uint64_t Address, const void *Decoder)
4014
829
{
4015
829
  if (!tryAddingSymbolicOperand(Address,
4016
829
              Address + SignExtend32((Val), 21) + 4,
4017
829
              true, 4, Inst, Decoder))
4018
829
    MCOperand_CreateImm0(Inst, (SignExtend32((Val), 21)));
4019
829
  return MCDisassembler_Success;
4020
829
}
4021
4022
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
4023
              uint64_t Address,
4024
              const void *Decoder)
4025
3.44k
{
4026
3.44k
  if (!tryAddingSymbolicOperand(Address, Address + (Val << 1) + 4, true,
4027
3.44k
              2, Inst, Decoder))
4028
3.44k
    MCOperand_CreateImm0(Inst, (Val << 1));
4029
3.44k
  return MCDisassembler_Success;
4030
3.44k
}
4031
4032
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
4033
            uint64_t Address, const void *Decoder)
4034
9.05k
{
4035
9.05k
  DecodeStatus S = MCDisassembler_Success;
4036
4037
9.05k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4038
9.05k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
4039
4040
9.05k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4041
0
    return MCDisassembler_Fail;
4042
9.05k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
9.05k
  return S;
4046
9.05k
}
4047
4048
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
4049
            uint64_t Address, const void *Decoder)
4050
56.9k
{
4051
56.9k
  DecodeStatus S = MCDisassembler_Success;
4052
4053
56.9k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4054
56.9k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
4055
4056
56.9k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4057
0
    return MCDisassembler_Fail;
4058
56.9k
  MCOperand_CreateImm0(Inst, (imm));
4059
4060
56.9k
  return S;
4061
56.9k
}
4062
4063
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
4064
            uint64_t Address, const void *Decoder)
4065
8.86k
{
4066
8.86k
  unsigned imm = Val << 2;
4067
4068
8.86k
  MCOperand_CreateImm0(Inst, (imm));
4069
8.86k
  tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4,
4070
8.86k
          Decoder);
4071
4072
8.86k
  return MCDisassembler_Success;
4073
8.86k
}
4074
4075
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
4076
            uint64_t Address, const void *Decoder)
4077
10.2k
{
4078
10.2k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4079
10.2k
  MCOperand_CreateImm0(Inst, (Val));
4080
4081
10.2k
  return MCDisassembler_Success;
4082
10.2k
}
4083
4084
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
4085
            uint64_t Address, const void *Decoder)
4086
475
{
4087
475
  DecodeStatus S = MCDisassembler_Success;
4088
4089
475
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
4090
475
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
4091
475
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
4092
4093
  // Thumb stores cannot use PC as dest register.
4094
475
  switch (MCInst_getOpcode(Inst)) {
4095
180
  case ARM_t2STRHs:
4096
195
  case ARM_t2STRBs:
4097
247
  case ARM_t2STRs:
4098
247
    if (Rn == 15)
4099
2
      return MCDisassembler_Fail;
4100
245
    break;
4101
245
  default:
4102
228
    break;
4103
475
  }
4104
4105
473
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4106
0
    return MCDisassembler_Fail;
4107
473
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4108
0
    return MCDisassembler_Fail;
4109
473
  MCOperand_CreateImm0(Inst, (imm));
4110
4111
473
  return S;
4112
473
}
4113
4114
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
4115
              uint64_t Address, const void *Decoder)
4116
696
{
4117
696
  DecodeStatus S = MCDisassembler_Success;
4118
4119
696
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4120
696
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4121
4122
696
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4123
696
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4124
4125
696
  if (Rn == 15) {
4126
467
    switch (MCInst_getOpcode(Inst)) {
4127
29
    case ARM_t2LDRBs:
4128
29
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4129
29
      break;
4130
76
    case ARM_t2LDRHs:
4131
76
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4132
76
      break;
4133
113
    case ARM_t2LDRSHs:
4134
113
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4135
113
      break;
4136
55
    case ARM_t2LDRSBs:
4137
55
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4138
55
      break;
4139
54
    case ARM_t2LDRs:
4140
54
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4141
54
      break;
4142
26
    case ARM_t2PLDs:
4143
26
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4144
26
      break;
4145
114
    case ARM_t2PLIs:
4146
114
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4147
114
      break;
4148
0
    default:
4149
0
      return MCDisassembler_Fail;
4150
467
    }
4151
4152
467
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4153
467
  }
4154
4155
229
  if (Rt == 15) {
4156
154
    switch (MCInst_getOpcode(Inst)) {
4157
1
    case ARM_t2LDRSHs:
4158
1
      return MCDisassembler_Fail;
4159
0
    case ARM_t2LDRHs:
4160
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWs));
4161
0
      break;
4162
0
    case ARM_t2LDRSBs:
4163
0
      MCInst_setOpcode(Inst, (ARM_t2PLIs));
4164
0
      break;
4165
153
    default:
4166
153
      break;
4167
154
    }
4168
154
  }
4169
4170
228
  switch (MCInst_getOpcode(Inst)) {
4171
116
  case ARM_t2PLDs:
4172
116
    break;
4173
26
  case ARM_t2PLIs:
4174
26
    if (!hasV7Ops)
4175
0
      return MCDisassembler_Fail;
4176
26
    break;
4177
26
  case ARM_t2PLDWs:
4178
11
    if (!hasV7Ops || !hasMP)
4179
0
      return MCDisassembler_Fail;
4180
11
    break;
4181
75
  default:
4182
75
    if (!Check(&S,
4183
75
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4184
0
      return MCDisassembler_Fail;
4185
228
  }
4186
4187
228
  unsigned addrmode = fieldFromInstruction_4(Insn, 4, 2);
4188
228
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
4189
228
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
4190
228
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
4191
0
    return MCDisassembler_Fail;
4192
4193
228
  return S;
4194
228
}
4195
4196
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
4197
             uint64_t Address, const void *Decoder)
4198
1.06k
{
4199
1.06k
  DecodeStatus S = MCDisassembler_Success;
4200
4201
1.06k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4202
1.06k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4203
1.06k
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
4204
1.06k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4205
1.06k
  imm |= (U << 8);
4206
1.06k
  imm |= (Rn << 9);
4207
1.06k
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
4208
4209
1.06k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4210
1.06k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4211
4212
1.06k
  if (Rn == 15) {
4213
644
    switch (MCInst_getOpcode(Inst)) {
4214
22
    case ARM_t2LDRi8:
4215
22
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4216
22
      break;
4217
42
    case ARM_t2LDRBi8:
4218
42
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4219
42
      break;
4220
87
    case ARM_t2LDRSBi8:
4221
87
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4222
87
      break;
4223
17
    case ARM_t2LDRHi8:
4224
17
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4225
17
      break;
4226
171
    case ARM_t2LDRSHi8:
4227
171
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4228
171
      break;
4229
194
    case ARM_t2PLDi8:
4230
194
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4231
194
      break;
4232
110
    case ARM_t2PLIi8:
4233
110
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4234
110
      break;
4235
1
    default:
4236
1
      return MCDisassembler_Fail;
4237
644
    }
4238
643
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4239
644
  }
4240
4241
424
  if (Rt == 15) {
4242
188
    switch (MCInst_getOpcode(Inst)) {
4243
1
    case ARM_t2LDRSHi8:
4244
1
      return MCDisassembler_Fail;
4245
0
    case ARM_t2LDRHi8:
4246
0
      if (!add)
4247
0
        MCInst_setOpcode(Inst, (ARM_t2PLDWi8));
4248
0
      break;
4249
0
    case ARM_t2LDRSBi8:
4250
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi8));
4251
0
      break;
4252
187
    default:
4253
187
      break;
4254
188
    }
4255
188
  }
4256
4257
423
  switch (MCInst_getOpcode(Inst)) {
4258
105
  case ARM_t2PLDi8:
4259
105
    break;
4260
15
  case ARM_t2PLIi8:
4261
15
    if (!hasV7Ops)
4262
0
      return MCDisassembler_Fail;
4263
15
    break;
4264
64
  case ARM_t2PLDWi8:
4265
64
    if (!hasV7Ops || !hasMP)
4266
0
      return MCDisassembler_Fail;
4267
64
    break;
4268
239
  default:
4269
239
    if (!Check(&S,
4270
239
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4271
0
      return MCDisassembler_Fail;
4272
423
  }
4273
4274
423
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4275
0
    return MCDisassembler_Fail;
4276
423
  return S;
4277
423
}
4278
4279
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
4280
              uint64_t Address, const void *Decoder)
4281
1.31k
{
4282
1.31k
  DecodeStatus S = MCDisassembler_Success;
4283
4284
1.31k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4285
1.31k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4286
1.31k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4287
1.31k
  imm |= (Rn << 13);
4288
4289
1.31k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4290
1.31k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4291
4292
1.31k
  if (Rn == 15) {
4293
977
    switch (MCInst_getOpcode(Inst)) {
4294
81
    case ARM_t2LDRi12:
4295
81
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4296
81
      break;
4297
104
    case ARM_t2LDRHi12:
4298
104
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4299
104
      break;
4300
303
    case ARM_t2LDRSHi12:
4301
303
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4302
303
      break;
4303
27
    case ARM_t2LDRBi12:
4304
27
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4305
27
      break;
4306
205
    case ARM_t2LDRSBi12:
4307
205
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4308
205
      break;
4309
16
    case ARM_t2PLDi12:
4310
16
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4311
16
      break;
4312
240
    case ARM_t2PLIi12:
4313
240
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4314
240
      break;
4315
1
    default:
4316
1
      return MCDisassembler_Fail;
4317
977
    }
4318
976
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4319
977
  }
4320
4321
336
  if (Rt == 15) {
4322
79
    switch (MCInst_getOpcode(Inst)) {
4323
2
    case ARM_t2LDRSHi12:
4324
2
      return MCDisassembler_Fail;
4325
0
    case ARM_t2LDRHi12:
4326
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWi12));
4327
0
      break;
4328
0
    case ARM_t2LDRSBi12:
4329
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi12));
4330
0
      break;
4331
77
    default:
4332
77
      break;
4333
79
    }
4334
79
  }
4335
4336
334
  switch (MCInst_getOpcode(Inst)) {
4337
8
  case ARM_t2PLDi12:
4338
8
    break;
4339
60
  case ARM_t2PLIi12:
4340
60
    if (!hasV7Ops)
4341
0
      return MCDisassembler_Fail;
4342
60
    break;
4343
60
  case ARM_t2PLDWi12:
4344
7
    if (!hasV7Ops || !hasMP)
4345
0
      return MCDisassembler_Fail;
4346
7
    break;
4347
259
  default:
4348
259
    if (!Check(&S,
4349
259
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4350
0
      return MCDisassembler_Fail;
4351
334
  }
4352
4353
334
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
4354
0
    return MCDisassembler_Fail;
4355
334
  return S;
4356
334
}
4357
4358
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
4359
          const void *Decoder)
4360
611
{
4361
611
  DecodeStatus S = MCDisassembler_Success;
4362
4363
611
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4364
611
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4365
611
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4366
611
  imm |= (Rn << 9);
4367
4368
611
  if (Rn == 15) {
4369
148
    switch (MCInst_getOpcode(Inst)) {
4370
4
    case ARM_t2LDRT:
4371
4
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4372
4
      break;
4373
71
    case ARM_t2LDRBT:
4374
71
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4375
71
      break;
4376
13
    case ARM_t2LDRHT:
4377
13
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4378
13
      break;
4379
49
    case ARM_t2LDRSBT:
4380
49
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4381
49
      break;
4382
11
    case ARM_t2LDRSHT:
4383
11
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4384
11
      break;
4385
0
    default:
4386
0
      return MCDisassembler_Fail;
4387
148
    }
4388
148
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4389
148
  }
4390
4391
463
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4392
0
    return MCDisassembler_Fail;
4393
463
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4394
0
    return MCDisassembler_Fail;
4395
463
  return S;
4396
463
}
4397
4398
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
4399
              uint64_t Address, const void *Decoder)
4400
4.36k
{
4401
4.36k
  DecodeStatus S = MCDisassembler_Success;
4402
4403
4.36k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4404
4.36k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
4405
4.36k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
4406
4407
4.36k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4408
4409
4.36k
  if (Rt == 15) {
4410
1.66k
    switch (MCInst_getOpcode(Inst)) {
4411
288
    case ARM_t2LDRBpci:
4412
316
    case ARM_t2LDRHpci:
4413
316
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4414
316
      break;
4415
44
    case ARM_t2LDRSBpci:
4416
44
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4417
44
      break;
4418
4
    case ARM_t2LDRSHpci:
4419
4
      return MCDisassembler_Fail;
4420
1.30k
    default:
4421
1.30k
      break;
4422
1.66k
    }
4423
1.66k
  }
4424
4425
4.36k
  switch (MCInst_getOpcode(Inst)) {
4426
595
  case ARM_t2PLDpci:
4427
595
    break;
4428
984
  case ARM_t2PLIpci:
4429
984
    if (!hasV7Ops)
4430
0
      return MCDisassembler_Fail;
4431
984
    break;
4432
2.78k
  default:
4433
2.78k
    if (!Check(&S,
4434
2.78k
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4435
0
      return MCDisassembler_Fail;
4436
4.36k
  }
4437
4438
4.36k
  if (!U) {
4439
    // Special case for #-0.
4440
3.38k
    if (imm == 0)
4441
311
      imm = INT32_MIN;
4442
3.07k
    else
4443
3.07k
      imm = -imm;
4444
3.38k
  }
4445
4.36k
  MCOperand_CreateImm0(Inst, (imm));
4446
4447
4.36k
  return S;
4448
4.36k
}
4449
4450
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
4451
           const void *Decoder)
4452
3.53k
{
4453
3.53k
  if (Val == 0)
4454
127
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4455
3.41k
  else {
4456
3.41k
    int imm = Val & 0xFF;
4457
4458
3.41k
    if (!(Val & 0x100))
4459
485
      imm *= -1;
4460
3.41k
    MCOperand_CreateImm0(Inst, (imm * 4));
4461
3.41k
  }
4462
4463
3.53k
  return MCDisassembler_Success;
4464
3.53k
}
4465
4466
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
4467
           const void *Decoder)
4468
630
{
4469
630
  if (Val == 0)
4470
273
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4471
357
  else {
4472
357
    int imm = Val & 0x7F;
4473
4474
357
    if (!(Val & 0x80))
4475
271
      imm *= -1;
4476
357
    MCOperand_CreateImm0(Inst, (imm * 4));
4477
357
  }
4478
4479
630
  return MCDisassembler_Success;
4480
630
}
4481
4482
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
4483
             uint64_t Address,
4484
             const void *Decoder)
4485
2.90k
{
4486
2.90k
  DecodeStatus S = MCDisassembler_Success;
4487
4488
2.90k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4489
2.90k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4490
4491
2.90k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4492
0
    return MCDisassembler_Fail;
4493
2.90k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
4494
0
    return MCDisassembler_Fail;
4495
4496
2.90k
  return S;
4497
2.90k
}
4498
4499
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
4500
             uint64_t Address,
4501
             const void *Decoder)
4502
630
{
4503
630
  DecodeStatus S = MCDisassembler_Success;
4504
4505
630
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4506
630
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4507
4508
630
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4509
0
    return MCDisassembler_Fail;
4510
630
  if (!Check(&S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
4511
0
    return MCDisassembler_Fail;
4512
4513
630
  return S;
4514
630
}
4515
4516
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
4517
            uint64_t Address,
4518
            const void *Decoder)
4519
257
{
4520
257
  DecodeStatus S = MCDisassembler_Success;
4521
4522
257
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4523
257
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4524
4525
257
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4526
0
    return MCDisassembler_Fail;
4527
4528
257
  MCOperand_CreateImm0(Inst, (imm));
4529
4530
257
  return S;
4531
257
}
4532
4533
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
4534
         const void *Decoder)
4535
2.12k
{
4536
2.12k
  int imm = Val & 0xFF;
4537
2.12k
  if (Val == 0)
4538
164
    imm = INT32_MIN;
4539
1.96k
  else if (!(Val & 0x100))
4540
776
    imm *= -1;
4541
2.12k
  MCOperand_CreateImm0(Inst, (imm));
4542
4543
2.12k
  return MCDisassembler_Success;
4544
2.12k
}
4545
4546
#define DEFINE_DecodeT2Imm7(shift) \
4547
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
4548
              unsigned Val, \
4549
              uint64_t Address, \
4550
              const void *Decoder) \
4551
3.16k
  { \
4552
3.16k
    int imm = Val & 0x7F; \
4553
3.16k
    if (Val == 0) \
4554
3.16k
      imm = INT32_MIN; \
4555
3.16k
    else if (!(Val & 0x80)) \
4556
1.78k
      imm *= -1; \
4557
3.16k
    if (imm != INT32_MIN) \
4558
3.16k
      imm *= (1U << shift); \
4559
3.16k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
3.16k
\
4561
3.16k
    return MCDisassembler_Success; \
4562
3.16k
  }
4563
803
DEFINE_DecodeT2Imm7(0);
4564
1.15k
DEFINE_DecodeT2Imm7(1);
4565
1.20k
DEFINE_DecodeT2Imm7(2);
4566
4567
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4568
           uint64_t Address, const void *Decoder)
4569
2.12k
{
4570
2.12k
  DecodeStatus S = MCDisassembler_Success;
4571
4572
2.12k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4573
2.12k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4574
4575
  // Thumb stores cannot use PC as dest register.
4576
2.12k
  switch (MCInst_getOpcode(Inst)) {
4577
196
  case ARM_t2STRT:
4578
253
  case ARM_t2STRBT:
4579
312
  case ARM_t2STRHT:
4580
342
  case ARM_t2STRi8:
4581
369
  case ARM_t2STRHi8:
4582
397
  case ARM_t2STRBi8:
4583
397
    if (Rn == 15)
4584
2
      return MCDisassembler_Fail;
4585
395
    break;
4586
1.73k
  default:
4587
1.73k
    break;
4588
2.12k
  }
4589
4590
  // Some instructions always use an additive offset.
4591
2.12k
  switch (MCInst_getOpcode(Inst)) {
4592
99
  case ARM_t2LDRT:
4593
274
  case ARM_t2LDRBT:
4594
344
  case ARM_t2LDRHT:
4595
447
  case ARM_t2LDRSBT:
4596
463
  case ARM_t2LDRSHT:
4597
659
  case ARM_t2STRT:
4598
716
  case ARM_t2STRBT:
4599
775
  case ARM_t2STRHT:
4600
775
    imm |= 0x100;
4601
775
    break;
4602
1.35k
  default:
4603
1.35k
    break;
4604
2.12k
  }
4605
4606
2.12k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4607
0
    return MCDisassembler_Fail;
4608
2.12k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4609
0
    return MCDisassembler_Fail;
4610
4611
2.12k
  return S;
4612
2.12k
}
4613
4614
#define DEFINE_DecodeTAddrModeImm7(shift) \
4615
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
4616
    MCInst * Inst, unsigned Val, uint64_t Address, \
4617
    const void *Decoder) \
4618
814
  { \
4619
814
    DecodeStatus S = MCDisassembler_Success; \
4620
814
\
4621
814
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
814
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
814
\
4624
814
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
814
                   Decoder))) \
4626
814
      return MCDisassembler_Fail; \
4627
814
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
814
                 Decoder))) \
4629
814
      return MCDisassembler_Fail; \
4630
814
\
4631
814
    return S; \
4632
814
  }
ARMDisassembler.c:DecodeTAddrModeImm7_0
Line
Count
Source
4618
194
  { \
4619
194
    DecodeStatus S = MCDisassembler_Success; \
4620
194
\
4621
194
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
194
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
194
\
4624
194
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
194
                   Decoder))) \
4626
194
      return MCDisassembler_Fail; \
4627
194
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
194
                 Decoder))) \
4629
194
      return MCDisassembler_Fail; \
4630
194
\
4631
194
    return S; \
4632
194
  }
ARMDisassembler.c:DecodeTAddrModeImm7_1
Line
Count
Source
4618
620
  { \
4619
620
    DecodeStatus S = MCDisassembler_Success; \
4620
620
\
4621
620
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
620
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
620
\
4624
620
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
620
                   Decoder))) \
4626
620
      return MCDisassembler_Fail; \
4627
620
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
620
                 Decoder))) \
4629
620
      return MCDisassembler_Fail; \
4630
620
\
4631
620
    return S; \
4632
620
  }
4633
DEFINE_DecodeTAddrModeImm7(0);
4634
DEFINE_DecodeTAddrModeImm7(1);
4635
4636
#define DEFINE_DecodeT2AddrModeImm7(shift, WriteBack) \
4637
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
4638
           CONCAT(shift, WriteBack))( \
4639
    MCInst * Inst, unsigned Val, uint64_t Address, \
4640
    const void *Decoder) \
4641
1.66k
  { \
4642
1.66k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.66k
\
4644
1.66k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.66k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.66k
    if (WriteBack) { \
4647
1.07k
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
1.07k
                 Inst, Rn, Address, Decoder))) \
4649
1.07k
        return MCDisassembler_Fail; \
4650
1.07k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
593
                Inst, Rn, Address, Decoder))) \
4652
593
      return MCDisassembler_Fail; \
4653
1.66k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.66k
                 Decoder))) \
4655
1.66k
      return MCDisassembler_Fail; \
4656
1.66k
\
4657
1.66k
    return S; \
4658
1.66k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_0
Line
Count
Source
4641
172
  { \
4642
172
    DecodeStatus S = MCDisassembler_Success; \
4643
172
\
4644
172
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
172
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
172
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
172
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
172
                Inst, Rn, Address, Decoder))) \
4652
172
      return MCDisassembler_Fail; \
4653
172
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
172
                 Decoder))) \
4655
172
      return MCDisassembler_Fail; \
4656
172
\
4657
172
    return S; \
4658
172
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_0
Line
Count
Source
4641
85
  { \
4642
85
    DecodeStatus S = MCDisassembler_Success; \
4643
85
\
4644
85
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
85
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
85
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
85
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
85
                Inst, Rn, Address, Decoder))) \
4652
85
      return MCDisassembler_Fail; \
4653
85
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
85
                 Decoder))) \
4655
85
      return MCDisassembler_Fail; \
4656
85
\
4657
85
    return S; \
4658
85
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_1
Line
Count
Source
4641
225
  { \
4642
225
    DecodeStatus S = MCDisassembler_Success; \
4643
225
\
4644
225
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
225
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
225
    if (WriteBack) { \
4647
225
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
225
                 Inst, Rn, Address, Decoder))) \
4649
225
        return MCDisassembler_Fail; \
4650
225
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
225
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
225
                 Decoder))) \
4655
225
      return MCDisassembler_Fail; \
4656
225
\
4657
225
    return S; \
4658
225
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_1
Line
Count
Source
4641
101
  { \
4642
101
    DecodeStatus S = MCDisassembler_Success; \
4643
101
\
4644
101
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
101
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
101
    if (WriteBack) { \
4647
101
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
101
                 Inst, Rn, Address, Decoder))) \
4649
101
        return MCDisassembler_Fail; \
4650
101
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
101
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
101
                 Decoder))) \
4655
101
      return MCDisassembler_Fail; \
4656
101
\
4657
101
    return S; \
4658
101
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_0
Line
Count
Source
4641
336
  { \
4642
336
    DecodeStatus S = MCDisassembler_Success; \
4643
336
\
4644
336
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
336
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
336
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
336
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
336
                Inst, Rn, Address, Decoder))) \
4652
336
      return MCDisassembler_Fail; \
4653
336
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
336
                 Decoder))) \
4655
336
      return MCDisassembler_Fail; \
4656
336
\
4657
336
    return S; \
4658
336
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_1
Line
Count
Source
4641
746
  { \
4642
746
    DecodeStatus S = MCDisassembler_Success; \
4643
746
\
4644
746
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
746
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
746
    if (WriteBack) { \
4647
746
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
746
                 Inst, Rn, Address, Decoder))) \
4649
746
        return MCDisassembler_Fail; \
4650
746
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
746
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
746
                 Decoder))) \
4655
746
      return MCDisassembler_Fail; \
4656
746
\
4657
746
    return S; \
4658
746
  }
4659
DEFINE_DecodeT2AddrModeImm7(0, 0);
4660
DEFINE_DecodeT2AddrModeImm7(1, 0);
4661
DEFINE_DecodeT2AddrModeImm7(2, 0);
4662
DEFINE_DecodeT2AddrModeImm7(0, 1);
4663
DEFINE_DecodeT2AddrModeImm7(1, 1);
4664
DEFINE_DecodeT2AddrModeImm7(2, 1);
4665
4666
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4667
            uint64_t Address, const void *Decoder)
4668
2.41k
{
4669
2.41k
  DecodeStatus S = MCDisassembler_Success;
4670
4671
2.41k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4672
2.41k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4673
2.41k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4674
2.41k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4675
2.41k
  addr |= Rn << 9;
4676
2.41k
  unsigned load = fieldFromInstruction_4(Insn, 20, 1);
4677
4678
2.41k
  if (Rn == 15) {
4679
1.57k
    switch (MCInst_getOpcode(Inst)) {
4680
82
    case ARM_t2LDR_PRE:
4681
223
    case ARM_t2LDR_POST:
4682
223
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4683
223
      break;
4684
303
    case ARM_t2LDRB_PRE:
4685
314
    case ARM_t2LDRB_POST:
4686
314
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4687
314
      break;
4688
34
    case ARM_t2LDRH_PRE:
4689
66
    case ARM_t2LDRH_POST:
4690
66
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4691
66
      break;
4692
50
    case ARM_t2LDRSB_PRE:
4693
527
    case ARM_t2LDRSB_POST:
4694
527
      if (Rt == 15)
4695
461
        MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4696
66
      else
4697
66
        MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4698
527
      break;
4699
359
    case ARM_t2LDRSH_PRE:
4700
441
    case ARM_t2LDRSH_POST:
4701
441
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4702
441
      break;
4703
2
    default:
4704
2
      return MCDisassembler_Fail;
4705
1.57k
    }
4706
1.57k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4707
1.57k
  }
4708
4709
846
  if (!load) {
4710
312
    if (!Check(&S,
4711
312
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
      return MCDisassembler_Fail;
4713
312
  }
4714
4715
846
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4716
0
    return MCDisassembler_Fail;
4717
4718
846
  if (load) {
4719
534
    if (!Check(&S,
4720
534
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4721
0
      return MCDisassembler_Fail;
4722
534
  }
4723
4724
846
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
846
  return S;
4728
846
}
4729
4730
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4731
            uint64_t Address, const void *Decoder)
4732
529
{
4733
529
  DecodeStatus S = MCDisassembler_Success;
4734
4735
529
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4736
529
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4737
4738
  // Thumb stores cannot use PC as dest register.
4739
529
  switch (MCInst_getOpcode(Inst)) {
4740
59
  case ARM_t2STRi12:
4741
149
  case ARM_t2STRBi12:
4742
195
  case ARM_t2STRHi12:
4743
195
    if (Rn == 15)
4744
2
      return MCDisassembler_Fail;
4745
193
    break;
4746
334
  default:
4747
334
    break;
4748
529
  }
4749
4750
527
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4751
0
    return MCDisassembler_Fail;
4752
527
  MCOperand_CreateImm0(Inst, (imm));
4753
4754
527
  return S;
4755
527
}
4756
4757
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4758
          uint64_t Address, const void *Decoder)
4759
1.13k
{
4760
1.13k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4761
4762
1.13k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4763
1.13k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4764
1.13k
  MCOperand_CreateImm0(Inst, (imm));
4765
4766
1.13k
  return MCDisassembler_Success;
4767
1.13k
}
4768
4769
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4770
          uint64_t Address, const void *Decoder)
4771
206
{
4772
206
  DecodeStatus S = MCDisassembler_Success;
4773
4774
206
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4775
52
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4776
52
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4777
4778
52
    if (!Check(&S,
4779
52
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4780
0
      return MCDisassembler_Fail;
4781
52
    MCOperand_CreateReg0(Inst, (ARM_SP));
4782
52
    if (!Check(&S,
4783
52
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4784
0
      return MCDisassembler_Fail;
4785
154
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4786
154
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4787
4788
154
    MCOperand_CreateReg0(Inst, (ARM_SP));
4789
154
    MCOperand_CreateReg0(Inst, (ARM_SP));
4790
154
    if (!Check(&S,
4791
154
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4792
0
      return MCDisassembler_Fail;
4793
154
  }
4794
4795
206
  return S;
4796
206
}
4797
4798
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4799
           uint64_t Address, const void *Decoder)
4800
13
{
4801
13
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4802
13
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4803
4804
13
  MCOperand_CreateImm0(Inst, (imod));
4805
13
  MCOperand_CreateImm0(Inst, (flags));
4806
4807
13
  return MCDisassembler_Success;
4808
13
}
4809
4810
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4811
             uint64_t Address, const void *Decoder)
4812
1.31k
{
4813
1.31k
  DecodeStatus S = MCDisassembler_Success;
4814
1.31k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4815
1.31k
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4816
4817
1.31k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4818
0
    return MCDisassembler_Fail;
4819
1.31k
  MCOperand_CreateImm0(Inst, (add));
4820
4821
1.31k
  return S;
4822
1.31k
}
4823
4824
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
4825
          uint64_t Address, const void *Decoder)
4826
361
{
4827
361
  DecodeStatus S = MCDisassembler_Success;
4828
361
  unsigned Rn = fieldFromInstruction_4(Insn, 3, 4);
4829
361
  unsigned Qm = fieldFromInstruction_4(Insn, 0, 3);
4830
4831
361
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4832
0
    return MCDisassembler_Fail;
4833
361
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
4834
0
    return MCDisassembler_Fail;
4835
4836
361
  return S;
4837
361
}
4838
4839
#define DEFINE_DecodeMveAddrModeQ(shift) \
4840
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
4841
    MCInst * Inst, unsigned Insn, uint64_t Address, \
4842
    const void *Decoder) \
4843
1.10k
  { \
4844
1.10k
    DecodeStatus S = MCDisassembler_Success; \
4845
1.10k
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
1.10k
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
1.10k
\
4848
1.10k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
1.10k
                   Decoder))) \
4850
1.10k
      return MCDisassembler_Fail; \
4851
1.10k
\
4852
1.10k
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
776
      if (imm == 0) \
4854
776
        imm = INT32_MIN; \
4855
776
      else \
4856
776
        imm *= -1; \
4857
776
    } \
4858
1.10k
    if (imm != INT32_MIN) \
4859
1.10k
      imm *= (1U << shift); \
4860
1.10k
    MCOperand_CreateImm0(Inst, (imm)); \
4861
1.10k
\
4862
1.10k
    return S; \
4863
1.10k
  }
4864
516
DEFINE_DecodeMveAddrModeQ(2);
4865
584
DEFINE_DecodeMveAddrModeQ(3);
4866
4867
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4868
           uint64_t Address, const void *Decoder)
4869
228
{
4870
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4871
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4872
  // the encoded instruction.  So here change to I1 and I2 values via:
4873
  // I1 = NOT(J1 EOR S);
4874
  // I2 = NOT(J2 EOR S);
4875
  // and build the imm32 with two trailing zeros as documented:
4876
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4877
228
  unsigned S = (Val >> 23) & 1;
4878
228
  unsigned J1 = (Val >> 22) & 1;
4879
228
  unsigned J2 = (Val >> 21) & 1;
4880
228
  unsigned I1 = !(J1 ^ S);
4881
228
  unsigned I2 = !(J2 ^ S);
4882
228
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4883
228
  int imm32 = SignExtend32((tmp << 1), 25);
4884
4885
228
  if (!tryAddingSymbolicOperand(Address, (Address & ~2u) + imm32 + 4,
4886
228
              true, 4, Inst, Decoder))
4887
228
    MCOperand_CreateImm0(Inst, (imm32));
4888
228
  return MCDisassembler_Success;
4889
228
}
4890
4891
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4892
              uint64_t Address, const void *Decoder)
4893
17.0k
{
4894
17.0k
  if (Val == 0xA || Val == 0xB)
4895
288
    return MCDisassembler_Fail;
4896
4897
16.7k
  if (!isValidCoprocessorNumber(Inst, Val))
4898
45
    return MCDisassembler_Fail;
4899
4900
16.7k
  MCOperand_CreateImm0(Inst, (Val));
4901
16.7k
  return MCDisassembler_Success;
4902
16.7k
}
4903
4904
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4905
             uint64_t Address,
4906
             const void *Decoder)
4907
699
{
4908
699
  DecodeStatus S = MCDisassembler_Success;
4909
4910
699
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4911
699
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4912
4913
699
  if (Rn == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
4914
170
    S = MCDisassembler_SoftFail;
4915
699
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
    return MCDisassembler_Fail;
4917
699
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4918
0
    return MCDisassembler_Fail;
4919
699
  return S;
4920
699
}
4921
4922
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4923
                 uint64_t Address,
4924
                 const void *Decoder)
4925
866
{
4926
866
  DecodeStatus S = MCDisassembler_Success;
4927
4928
866
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4929
866
  if (pred == 0xE || pred == 0xF) {
4930
37
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4931
37
    switch (opc) {
4932
37
    default:
4933
37
      return MCDisassembler_Fail;
4934
0
    case 0xf3bf8f4:
4935
0
      MCInst_setOpcode(Inst, (ARM_t2DSB));
4936
0
      break;
4937
0
    case 0xf3bf8f5:
4938
0
      MCInst_setOpcode(Inst, (ARM_t2DMB));
4939
0
      break;
4940
0
    case 0xf3bf8f6:
4941
0
      MCInst_setOpcode(Inst, (ARM_t2ISB));
4942
0
      break;
4943
37
    }
4944
4945
0
    unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
4946
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4947
37
  }
4948
4949
829
  unsigned brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4950
829
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4951
829
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4952
829
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4953
829
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4954
4955
829
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4956
0
    return MCDisassembler_Fail;
4957
829
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4958
0
    return MCDisassembler_Fail;
4959
4960
829
  return S;
4961
829
}
4962
4963
// Decode a shifted immediate operand.  These basically consist
4964
// of an 8-bit value, and a 4-bit directive that specifies either
4965
// a splat operation or a rotation.
4966
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
4967
          const void *Decoder)
4968
1.91k
{
4969
1.91k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4970
1.91k
  if (ctrl == 0) {
4971
965
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4972
965
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4973
965
    switch (byte) {
4974
325
    case 0:
4975
325
      MCOperand_CreateImm0(Inst, (imm));
4976
325
      break;
4977
421
    case 1:
4978
421
      MCOperand_CreateImm0(Inst, ((imm << 16) | imm));
4979
421
      break;
4980
89
    case 2:
4981
89
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 8)));
4982
89
      break;
4983
130
    case 3:
4984
130
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 16) |
4985
130
                (imm << 8) | imm));
4986
130
      break;
4987
965
    }
4988
965
  } else {
4989
952
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4990
952
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4991
952
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4992
952
    MCOperand_CreateImm0(Inst, (imm));
4993
952
  }
4994
4995
1.91k
  return MCDisassembler_Success;
4996
1.91k
}
4997
4998
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4999
            uint64_t Address,
5000
            const void *Decoder)
5001
10.5k
{
5002
10.5k
  if (!tryAddingSymbolicOperand(Address,
5003
10.5k
              Address + SignExtend32((Val << 1), 9) + 4,
5004
10.5k
              true, 2, Inst, Decoder))
5005
10.5k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 9)));
5006
10.5k
  return MCDisassembler_Success;
5007
10.5k
}
5008
5009
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
5010
                 uint64_t Address,
5011
                 const void *Decoder)
5012
1.45k
{
5013
  // Val is passed in as S:J1:J2:imm10:imm11
5014
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
5015
  // the encoded instruction.  So here change to I1 and I2 values via:
5016
  // I1 = NOT(J1 EOR S);
5017
  // I2 = NOT(J2 EOR S);
5018
  // and build the imm32 with one trailing zero as documented:
5019
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
5020
1.45k
  unsigned S = (Val >> 23) & 1;
5021
1.45k
  unsigned J1 = (Val >> 22) & 1;
5022
1.45k
  unsigned J2 = (Val >> 21) & 1;
5023
1.45k
  unsigned I1 = !(J1 ^ S);
5024
1.45k
  unsigned I2 = !(J2 ^ S);
5025
1.45k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
5026
1.45k
  int imm32 = SignExtend32((tmp << 1), 25);
5027
5028
1.45k
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
5029
1.45k
              Inst, Decoder))
5030
1.45k
    MCOperand_CreateImm0(Inst, (imm32));
5031
1.45k
  return MCDisassembler_Success;
5032
1.45k
}
5033
5034
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
5035
             uint64_t Address,
5036
             const void *Decoder)
5037
664
{
5038
664
  if (Val & ~0xf)
5039
0
    return MCDisassembler_Fail;
5040
5041
664
  MCOperand_CreateImm0(Inst, (Val));
5042
664
  return MCDisassembler_Success;
5043
664
}
5044
5045
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
5046
            uint64_t Address,
5047
            const void *Decoder)
5048
319
{
5049
319
  if (Val & ~0xf)
5050
0
    return MCDisassembler_Fail;
5051
5052
319
  MCOperand_CreateImm0(Inst, (Val));
5053
319
  return MCDisassembler_Success;
5054
319
}
5055
5056
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val, uint64_t Address,
5057
          const void *Decoder)
5058
4.84k
{
5059
4.84k
  DecodeStatus S = MCDisassembler_Success;
5060
5061
4.84k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
5062
3.83k
    unsigned ValLow = Val & 0xff;
5063
5064
    // Validate the SYSm value first.
5065
3.83k
    switch (ValLow) {
5066
38
    case 0: // apsr
5067
47
    case 1: // iapsr
5068
59
    case 2: // eapsr
5069
137
    case 3: // xpsr
5070
207
    case 5: // ipsr
5071
304
    case 6: // epsr
5072
385
    case 7: // iepsr
5073
412
    case 8: // msp
5074
446
    case 9: // psp
5075
482
    case 16: // primask
5076
488
    case 20: // control
5077
488
      break;
5078
6
    case 17: // basepri
5079
84
    case 18: // basepri_max
5080
162
    case 19: // faultmask
5081
162
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5082
162
             ARM_HasV7Ops)))
5083
        // Values basepri, basepri_max and faultmask are only valid for
5084
        // v7m.
5085
0
        return MCDisassembler_Fail;
5086
162
      break;
5087
162
    case 0x8a: // msplim_ns
5088
82
    case 0x8b: // psplim_ns
5089
215
    case 0x91: // basepri_ns
5090
245
    case 0x93: // faultmask_ns
5091
245
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5092
245
             ARM_HasV8MMainlineOps)))
5093
0
        return MCDisassembler_Fail;
5094
      // fall through
5095
278
    case 10: // msplim
5096
469
    case 11: // psplim
5097
510
    case 0x88: // msp_ns
5098
674
    case 0x89: // psp_ns
5099
721
    case 0x90: // primask_ns
5100
732
    case 0x94: // control_ns
5101
749
    case 0x98: // sp_ns
5102
749
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5103
749
             ARM_Feature8MSecExt)))
5104
0
        return MCDisassembler_Fail;
5105
749
      break;
5106
749
    case 0x20: // pac_key_p_0
5107
203
    case 0x21: // pac_key_p_1
5108
331
    case 0x22: // pac_key_p_2
5109
365
    case 0x23: // pac_key_p_3
5110
440
    case 0x24: // pac_key_u_0
5111
492
    case 0x25: // pac_key_u_1
5112
663
    case 0x26: // pac_key_u_2
5113
708
    case 0x27: // pac_key_u_3
5114
783
    case 0xa0: // pac_key_p_0_ns
5115
895
    case 0xa1: // pac_key_p_1_ns
5116
902
    case 0xa2: // pac_key_p_2_ns
5117
914
    case 0xa3: // pac_key_p_3_ns
5118
1.33k
    case 0xa4: // pac_key_u_0_ns
5119
1.33k
    case 0xa5: // pac_key_u_1_ns
5120
1.45k
    case 0xa6: // pac_key_u_2_ns
5121
1.71k
    case 0xa7: // pac_key_u_3_ns
5122
1.71k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5123
1.71k
             ARM_FeaturePACBTI)))
5124
0
        return MCDisassembler_Fail;
5125
1.71k
      break;
5126
1.71k
    default:
5127
      // Architecturally defined as unpredictable
5128
720
      S = MCDisassembler_SoftFail;
5129
720
      break;
5130
3.83k
    }
5131
5132
3.83k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
5133
2.52k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
5134
2.52k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5135
2.52k
             ARM_HasV7Ops))) {
5136
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values
5137
        // are unpredictable.
5138
0
        if (Mask != 2)
5139
0
          S = MCDisassembler_SoftFail;
5140
2.52k
      } else {
5141
        // The ARMv7-M architecture stores an additional 2-bit mask
5142
        // value in MSR bits {11-10}. The mask is used only with apsr,
5143
        // iapsr, eapsr and xpsr, it has to be 0b10 in other cases. Bit
5144
        // mask{1} indicates if the NZCVQ bits should be moved by the
5145
        // instruction. Bit mask{0} indicates the move for the GE{3:0}
5146
        // bits, the mask{0} bit can be set only if the processor
5147
        // includes the DSP extension.
5148
2.52k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
5149
700
            (!(ARM_getFeatureBits(Inst->csh->mode,
5150
700
                ARM_FeatureDSP)) &&
5151
0
             (Mask & 1)))
5152
1.82k
          S = MCDisassembler_SoftFail;
5153
2.52k
      }
5154
2.52k
    }
5155
3.83k
  } else {
5156
    // A/R class
5157
1.01k
    if (Val == 0)
5158
26
      return MCDisassembler_Fail;
5159
1.01k
  }
5160
4.82k
  MCOperand_CreateImm0(Inst, (Val));
5161
4.82k
  return S;
5162
4.84k
}
5163
5164
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
5165
            uint64_t Address, const void *Decoder)
5166
504
{
5167
504
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
5168
504
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
5169
5170
  // The table of encodings for these banked registers comes from B9.2.3 of
5171
  // the ARM ARM. There are patterns, but nothing regular enough to make this
5172
  // logic neater. So by fiat, these values are UNPREDICTABLE:
5173
504
  if (!ARMBankedReg_lookupBankedRegByEncoding((R << 5) | SysM))
5174
2
    return MCDisassembler_Fail;
5175
5176
502
  MCOperand_CreateImm0(Inst, (Val));
5177
502
  return MCDisassembler_Success;
5178
504
}
5179
5180
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
5181
          uint64_t Address, const void *Decoder)
5182
80
{
5183
80
  DecodeStatus S = MCDisassembler_Success;
5184
5185
80
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5186
80
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5187
80
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5188
5189
80
  if (Rn == 0xF)
5190
72
    S = MCDisassembler_SoftFail;
5191
5192
80
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5193
1
    return MCDisassembler_Fail;
5194
79
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5195
0
    return MCDisassembler_Fail;
5196
79
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5197
1
    return MCDisassembler_Fail;
5198
5199
78
  return S;
5200
79
}
5201
5202
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
5203
           uint64_t Address, const void *Decoder)
5204
359
{
5205
359
  DecodeStatus S = MCDisassembler_Success;
5206
5207
359
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5208
359
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
5209
359
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5210
359
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5211
5212
359
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
5213
0
    return MCDisassembler_Fail;
5214
5215
359
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
5216
191
    S = MCDisassembler_SoftFail;
5217
5218
359
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5219
1
    return MCDisassembler_Fail;
5220
358
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
358
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5223
2
    return MCDisassembler_Fail;
5224
5225
356
  return S;
5226
358
}
5227
5228
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
5229
            uint64_t Address, const void *Decoder)
5230
395
{
5231
395
  DecodeStatus S = MCDisassembler_Success;
5232
5233
395
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5234
395
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5235
395
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5236
395
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5237
395
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5238
395
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5239
5240
395
  if (Rn == 0xF || Rn == Rt)
5241
33
    S = MCDisassembler_SoftFail;
5242
5243
395
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5244
0
    return MCDisassembler_Fail;
5245
395
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5246
0
    return MCDisassembler_Fail;
5247
395
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5248
0
    return MCDisassembler_Fail;
5249
395
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5250
6
    return MCDisassembler_Fail;
5251
5252
389
  return S;
5253
395
}
5254
5255
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
5256
            uint64_t Address, const void *Decoder)
5257
639
{
5258
639
  DecodeStatus S = MCDisassembler_Success;
5259
5260
639
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5261
639
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5262
639
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5263
639
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5264
639
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5265
639
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5266
639
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5267
5268
639
  if (Rn == 0xF || Rn == Rt)
5269
390
    S = MCDisassembler_SoftFail;
5270
639
  if (Rm == 0xF)
5271
25
    S = MCDisassembler_SoftFail;
5272
5273
639
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5274
0
    return MCDisassembler_Fail;
5275
639
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5276
0
    return MCDisassembler_Fail;
5277
639
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5278
0
    return MCDisassembler_Fail;
5279
639
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5280
2
    return MCDisassembler_Fail;
5281
5282
637
  return S;
5283
639
}
5284
5285
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
5286
            uint64_t Address, const void *Decoder)
5287
394
{
5288
394
  DecodeStatus S = MCDisassembler_Success;
5289
5290
394
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5291
394
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5292
394
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5293
394
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5294
394
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5295
394
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5296
5297
394
  if (Rn == 0xF || Rn == Rt)
5298
61
    S = MCDisassembler_SoftFail;
5299
5300
394
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
394
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5303
0
    return MCDisassembler_Fail;
5304
394
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5305
0
    return MCDisassembler_Fail;
5306
394
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
2
    return MCDisassembler_Fail;
5308
5309
392
  return S;
5310
394
}
5311
5312
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
5313
            uint64_t Address, const void *Decoder)
5314
890
{
5315
890
  DecodeStatus S = MCDisassembler_Success;
5316
5317
890
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5318
890
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5319
890
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5320
890
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5321
890
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5322
890
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5323
5324
890
  if (Rn == 0xF || Rn == Rt)
5325
49
    S = MCDisassembler_SoftFail;
5326
5327
890
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5328
0
    return MCDisassembler_Fail;
5329
890
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5330
0
    return MCDisassembler_Fail;
5331
890
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5332
0
    return MCDisassembler_Fail;
5333
890
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5334
0
    return MCDisassembler_Fail;
5335
5336
890
  return S;
5337
890
}
5338
5339
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5340
         const void *Decoder)
5341
945
{
5342
945
  DecodeStatus S = MCDisassembler_Success;
5343
5344
945
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5345
945
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5346
945
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5347
945
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5348
945
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5349
5350
945
  unsigned align = 0;
5351
945
  unsigned index = 0;
5352
945
  switch (size) {
5353
0
  default:
5354
0
    return MCDisassembler_Fail;
5355
471
  case 0:
5356
471
    if (fieldFromInstruction_4(Insn, 4, 1))
5357
0
      return MCDisassembler_Fail; // UNDEFINED
5358
471
    index = fieldFromInstruction_4(Insn, 5, 3);
5359
471
    break;
5360
122
  case 1:
5361
122
    if (fieldFromInstruction_4(Insn, 5, 1))
5362
1
      return MCDisassembler_Fail; // UNDEFINED
5363
121
    index = fieldFromInstruction_4(Insn, 6, 2);
5364
121
    if (fieldFromInstruction_4(Insn, 4, 1))
5365
9
      align = 2;
5366
121
    break;
5367
352
  case 2:
5368
352
    if (fieldFromInstruction_4(Insn, 6, 1))
5369
0
      return MCDisassembler_Fail; // UNDEFINED
5370
352
    index = fieldFromInstruction_4(Insn, 7, 1);
5371
5372
352
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5373
86
    case 0:
5374
86
      align = 0;
5375
86
      break;
5376
265
    case 3:
5377
265
      align = 4;
5378
265
      break;
5379
1
    default:
5380
1
      return MCDisassembler_Fail;
5381
352
    }
5382
351
    break;
5383
945
  }
5384
5385
943
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5386
0
    return MCDisassembler_Fail;
5387
943
  if (Rm != 0xF) { // Writeback
5388
468
    if (!Check(&S,
5389
468
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5390
0
      return MCDisassembler_Fail;
5391
468
  }
5392
943
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
943
  MCOperand_CreateImm0(Inst, (align));
5395
943
  if (Rm != 0xF) {
5396
468
    if (Rm != 0xD) {
5397
128
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5398
128
                    Decoder)))
5399
0
        return MCDisassembler_Fail;
5400
128
    } else
5401
340
      MCOperand_CreateReg0(Inst, (0));
5402
468
  }
5403
5404
943
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
943
  MCOperand_CreateImm0(Inst, (index));
5407
5408
943
  return S;
5409
943
}
5410
5411
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5412
         const void *Decoder)
5413
698
{
5414
698
  DecodeStatus S = MCDisassembler_Success;
5415
5416
698
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5417
698
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5418
698
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5419
698
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5420
698
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5421
5422
698
  unsigned align = 0;
5423
698
  unsigned index = 0;
5424
698
  switch (size) {
5425
0
  default:
5426
0
    return MCDisassembler_Fail;
5427
54
  case 0:
5428
54
    if (fieldFromInstruction_4(Insn, 4, 1))
5429
0
      return MCDisassembler_Fail; // UNDEFINED
5430
54
    index = fieldFromInstruction_4(Insn, 5, 3);
5431
54
    break;
5432
423
  case 1:
5433
423
    if (fieldFromInstruction_4(Insn, 5, 1))
5434
0
      return MCDisassembler_Fail; // UNDEFINED
5435
423
    index = fieldFromInstruction_4(Insn, 6, 2);
5436
423
    if (fieldFromInstruction_4(Insn, 4, 1))
5437
103
      align = 2;
5438
423
    break;
5439
221
  case 2:
5440
221
    if (fieldFromInstruction_4(Insn, 6, 1))
5441
0
      return MCDisassembler_Fail; // UNDEFINED
5442
221
    index = fieldFromInstruction_4(Insn, 7, 1);
5443
5444
221
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5445
160
    case 0:
5446
160
      align = 0;
5447
160
      break;
5448
59
    case 3:
5449
59
      align = 4;
5450
59
      break;
5451
2
    default:
5452
2
      return MCDisassembler_Fail;
5453
221
    }
5454
219
    break;
5455
698
  }
5456
5457
696
  if (Rm != 0xF) { // Writeback
5458
528
    if (!Check(&S,
5459
528
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5460
0
      return MCDisassembler_Fail;
5461
528
  }
5462
696
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5463
0
    return MCDisassembler_Fail;
5464
696
  MCOperand_CreateImm0(Inst, (align));
5465
696
  if (Rm != 0xF) {
5466
528
    if (Rm != 0xD) {
5467
203
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5468
203
                    Decoder)))
5469
0
        return MCDisassembler_Fail;
5470
203
    } else
5471
325
      MCOperand_CreateReg0(Inst, (0));
5472
528
  }
5473
5474
696
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5475
0
    return MCDisassembler_Fail;
5476
696
  MCOperand_CreateImm0(Inst, (index));
5477
5478
696
  return S;
5479
696
}
5480
5481
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5482
         const void *Decoder)
5483
1.48k
{
5484
1.48k
  DecodeStatus S = MCDisassembler_Success;
5485
5486
1.48k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5487
1.48k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5488
1.48k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5489
1.48k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5490
1.48k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5491
5492
1.48k
  unsigned align = 0;
5493
1.48k
  unsigned index = 0;
5494
1.48k
  unsigned inc = 1;
5495
1.48k
  switch (size) {
5496
0
  default:
5497
0
    return MCDisassembler_Fail;
5498
329
  case 0:
5499
329
    index = fieldFromInstruction_4(Insn, 5, 3);
5500
329
    if (fieldFromInstruction_4(Insn, 4, 1))
5501
240
      align = 2;
5502
329
    break;
5503
820
  case 1:
5504
820
    index = fieldFromInstruction_4(Insn, 6, 2);
5505
820
    if (fieldFromInstruction_4(Insn, 4, 1))
5506
297
      align = 4;
5507
820
    if (fieldFromInstruction_4(Insn, 5, 1))
5508
119
      inc = 2;
5509
820
    break;
5510
332
  case 2:
5511
332
    if (fieldFromInstruction_4(Insn, 5, 1))
5512
0
      return MCDisassembler_Fail; // UNDEFINED
5513
332
    index = fieldFromInstruction_4(Insn, 7, 1);
5514
332
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5515
232
      align = 8;
5516
332
    if (fieldFromInstruction_4(Insn, 6, 1))
5517
279
      inc = 2;
5518
332
    break;
5519
1.48k
  }
5520
5521
1.48k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5522
0
    return MCDisassembler_Fail;
5523
1.48k
  if (!Check(&S,
5524
1.48k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5525
1
    return MCDisassembler_Fail;
5526
1.48k
  if (Rm != 0xF) { // Writeback
5527
963
    if (!Check(&S,
5528
963
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5529
0
      return MCDisassembler_Fail;
5530
963
  }
5531
1.48k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5532
0
    return MCDisassembler_Fail;
5533
1.48k
  MCOperand_CreateImm0(Inst, (align));
5534
1.48k
  if (Rm != 0xF) {
5535
963
    if (Rm != 0xD) {
5536
565
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5537
565
                    Decoder)))
5538
0
        return MCDisassembler_Fail;
5539
565
    } else
5540
398
      MCOperand_CreateReg0(Inst, (0));
5541
963
  }
5542
5543
1.48k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5544
0
    return MCDisassembler_Fail;
5545
1.48k
  if (!Check(&S,
5546
1.48k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5547
0
    return MCDisassembler_Fail;
5548
1.48k
  MCOperand_CreateImm0(Inst, (index));
5549
5550
1.48k
  return S;
5551
1.48k
}
5552
5553
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5554
         const void *Decoder)
5555
1.19k
{
5556
1.19k
  DecodeStatus S = MCDisassembler_Success;
5557
5558
1.19k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5559
1.19k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5560
1.19k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5561
1.19k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5562
1.19k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5563
5564
1.19k
  unsigned align = 0;
5565
1.19k
  unsigned index = 0;
5566
1.19k
  unsigned inc = 1;
5567
1.19k
  switch (size) {
5568
0
  default:
5569
0
    return MCDisassembler_Fail;
5570
451
  case 0:
5571
451
    index = fieldFromInstruction_4(Insn, 5, 3);
5572
451
    if (fieldFromInstruction_4(Insn, 4, 1))
5573
88
      align = 2;
5574
451
    break;
5575
452
  case 1:
5576
452
    index = fieldFromInstruction_4(Insn, 6, 2);
5577
452
    if (fieldFromInstruction_4(Insn, 4, 1))
5578
234
      align = 4;
5579
452
    if (fieldFromInstruction_4(Insn, 5, 1))
5580
225
      inc = 2;
5581
452
    break;
5582
291
  case 2:
5583
291
    if (fieldFromInstruction_4(Insn, 5, 1))
5584
0
      return MCDisassembler_Fail; // UNDEFINED
5585
291
    index = fieldFromInstruction_4(Insn, 7, 1);
5586
291
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5587
195
      align = 8;
5588
291
    if (fieldFromInstruction_4(Insn, 6, 1))
5589
180
      inc = 2;
5590
291
    break;
5591
1.19k
  }
5592
5593
1.19k
  if (Rm != 0xF) { // Writeback
5594
863
    if (!Check(&S,
5595
863
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5596
0
      return MCDisassembler_Fail;
5597
863
  }
5598
1.19k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5599
0
    return MCDisassembler_Fail;
5600
1.19k
  MCOperand_CreateImm0(Inst, (align));
5601
1.19k
  if (Rm != 0xF) {
5602
863
    if (Rm != 0xD) {
5603
605
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5604
605
                    Decoder)))
5605
0
        return MCDisassembler_Fail;
5606
605
    } else
5607
258
      MCOperand_CreateReg0(Inst, (0));
5608
863
  }
5609
5610
1.19k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5611
0
    return MCDisassembler_Fail;
5612
1.19k
  if (!Check(&S,
5613
1.19k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5614
1
    return MCDisassembler_Fail;
5615
1.19k
  MCOperand_CreateImm0(Inst, (index));
5616
5617
1.19k
  return S;
5618
1.19k
}
5619
5620
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5621
         const void *Decoder)
5622
621
{
5623
621
  DecodeStatus S = MCDisassembler_Success;
5624
5625
621
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5626
621
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5627
621
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5628
621
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5629
621
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5630
5631
621
  unsigned align = 0;
5632
621
  unsigned index = 0;
5633
621
  unsigned inc = 1;
5634
621
  switch (size) {
5635
0
  default:
5636
0
    return MCDisassembler_Fail;
5637
105
  case 0:
5638
105
    if (fieldFromInstruction_4(Insn, 4, 1))
5639
0
      return MCDisassembler_Fail; // UNDEFINED
5640
105
    index = fieldFromInstruction_4(Insn, 5, 3);
5641
105
    break;
5642
337
  case 1:
5643
337
    if (fieldFromInstruction_4(Insn, 4, 1))
5644
0
      return MCDisassembler_Fail; // UNDEFINED
5645
337
    index = fieldFromInstruction_4(Insn, 6, 2);
5646
337
    if (fieldFromInstruction_4(Insn, 5, 1))
5647
301
      inc = 2;
5648
337
    break;
5649
179
  case 2:
5650
179
    if (fieldFromInstruction_4(Insn, 4, 2))
5651
0
      return MCDisassembler_Fail; // UNDEFINED
5652
179
    index = fieldFromInstruction_4(Insn, 7, 1);
5653
179
    if (fieldFromInstruction_4(Insn, 6, 1))
5654
141
      inc = 2;
5655
179
    break;
5656
621
  }
5657
5658
621
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5659
0
    return MCDisassembler_Fail;
5660
621
  if (!Check(&S,
5661
621
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5662
2
    return MCDisassembler_Fail;
5663
619
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5664
619
                Decoder)))
5665
1
    return MCDisassembler_Fail;
5666
5667
618
  if (Rm != 0xF) { // Writeback
5668
453
    if (!Check(&S,
5669
453
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5670
0
      return MCDisassembler_Fail;
5671
453
  }
5672
618
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5673
0
    return MCDisassembler_Fail;
5674
618
  MCOperand_CreateImm0(Inst, (align));
5675
618
  if (Rm != 0xF) {
5676
453
    if (Rm != 0xD) {
5677
143
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5678
143
                    Decoder)))
5679
0
        return MCDisassembler_Fail;
5680
143
    } else
5681
310
      MCOperand_CreateReg0(Inst, (0));
5682
453
  }
5683
5684
618
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5685
0
    return MCDisassembler_Fail;
5686
618
  if (!Check(&S,
5687
618
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5688
0
    return MCDisassembler_Fail;
5689
618
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5690
618
                Decoder)))
5691
0
    return MCDisassembler_Fail;
5692
618
  MCOperand_CreateImm0(Inst, (index));
5693
5694
618
  return S;
5695
618
}
5696
5697
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5698
         const void *Decoder)
5699
211
{
5700
211
  DecodeStatus S = MCDisassembler_Success;
5701
5702
211
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5703
211
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5704
211
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5705
211
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5706
211
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5707
5708
211
  unsigned align = 0;
5709
211
  unsigned index = 0;
5710
211
  unsigned inc = 1;
5711
211
  switch (size) {
5712
0
  default:
5713
0
    return MCDisassembler_Fail;
5714
25
  case 0:
5715
25
    if (fieldFromInstruction_4(Insn, 4, 1))
5716
0
      return MCDisassembler_Fail; // UNDEFINED
5717
25
    index = fieldFromInstruction_4(Insn, 5, 3);
5718
25
    break;
5719
70
  case 1:
5720
70
    if (fieldFromInstruction_4(Insn, 4, 1))
5721
0
      return MCDisassembler_Fail; // UNDEFINED
5722
70
    index = fieldFromInstruction_4(Insn, 6, 2);
5723
70
    if (fieldFromInstruction_4(Insn, 5, 1))
5724
30
      inc = 2;
5725
70
    break;
5726
116
  case 2:
5727
116
    if (fieldFromInstruction_4(Insn, 4, 2))
5728
0
      return MCDisassembler_Fail; // UNDEFINED
5729
116
    index = fieldFromInstruction_4(Insn, 7, 1);
5730
116
    if (fieldFromInstruction_4(Insn, 6, 1))
5731
56
      inc = 2;
5732
116
    break;
5733
211
  }
5734
5735
211
  if (Rm != 0xF) { // Writeback
5736
133
    if (!Check(&S,
5737
133
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5738
0
      return MCDisassembler_Fail;
5739
133
  }
5740
211
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5741
0
    return MCDisassembler_Fail;
5742
211
  MCOperand_CreateImm0(Inst, (align));
5743
211
  if (Rm != 0xF) {
5744
133
    if (Rm != 0xD) {
5745
120
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5746
120
                    Decoder)))
5747
0
        return MCDisassembler_Fail;
5748
120
    } else
5749
13
      MCOperand_CreateReg0(Inst, (0));
5750
133
  }
5751
5752
211
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5753
0
    return MCDisassembler_Fail;
5754
211
  if (!Check(&S,
5755
211
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5756
1
    return MCDisassembler_Fail;
5757
210
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5758
210
                Decoder)))
5759
1
    return MCDisassembler_Fail;
5760
209
  MCOperand_CreateImm0(Inst, (index));
5761
5762
209
  return S;
5763
210
}
5764
5765
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5766
         const void *Decoder)
5767
1.17k
{
5768
1.17k
  DecodeStatus S = MCDisassembler_Success;
5769
5770
1.17k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5771
1.17k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5772
1.17k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5773
1.17k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5774
1.17k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5775
5776
1.17k
  unsigned align = 0;
5777
1.17k
  unsigned index = 0;
5778
1.17k
  unsigned inc = 1;
5779
1.17k
  switch (size) {
5780
0
  default:
5781
0
    return MCDisassembler_Fail;
5782
414
  case 0:
5783
414
    if (fieldFromInstruction_4(Insn, 4, 1))
5784
122
      align = 4;
5785
414
    index = fieldFromInstruction_4(Insn, 5, 3);
5786
414
    break;
5787
415
  case 1:
5788
415
    if (fieldFromInstruction_4(Insn, 4, 1))
5789
368
      align = 8;
5790
415
    index = fieldFromInstruction_4(Insn, 6, 2);
5791
415
    if (fieldFromInstruction_4(Insn, 5, 1))
5792
379
      inc = 2;
5793
415
    break;
5794
345
  case 2:
5795
345
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5796
66
    case 0:
5797
66
      align = 0;
5798
66
      break;
5799
2
    case 3:
5800
2
      return MCDisassembler_Fail;
5801
277
    default:
5802
277
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5803
277
      break;
5804
345
    }
5805
5806
343
    index = fieldFromInstruction_4(Insn, 7, 1);
5807
343
    if (fieldFromInstruction_4(Insn, 6, 1))
5808
257
      inc = 2;
5809
343
    break;
5810
1.17k
  }
5811
5812
1.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5813
0
    return MCDisassembler_Fail;
5814
1.17k
  if (!Check(&S,
5815
1.17k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5816
0
    return MCDisassembler_Fail;
5817
1.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5818
1.17k
                Decoder)))
5819
2
    return MCDisassembler_Fail;
5820
1.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5821
1.17k
                Decoder)))
5822
1
    return MCDisassembler_Fail;
5823
5824
1.16k
  if (Rm != 0xF) { // Writeback
5825
656
    if (!Check(&S,
5826
656
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5827
0
      return MCDisassembler_Fail;
5828
656
  }
5829
1.16k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5830
0
    return MCDisassembler_Fail;
5831
1.16k
  MCOperand_CreateImm0(Inst, (align));
5832
1.16k
  if (Rm != 0xF) {
5833
656
    if (Rm != 0xD) {
5834
346
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5835
346
                    Decoder)))
5836
0
        return MCDisassembler_Fail;
5837
346
    } else
5838
310
      MCOperand_CreateReg0(Inst, (0));
5839
656
  }
5840
5841
1.16k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5842
0
    return MCDisassembler_Fail;
5843
1.16k
  if (!Check(&S,
5844
1.16k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5845
0
    return MCDisassembler_Fail;
5846
1.16k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5847
1.16k
                Decoder)))
5848
0
    return MCDisassembler_Fail;
5849
1.16k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5850
1.16k
                Decoder)))
5851
0
    return MCDisassembler_Fail;
5852
1.16k
  MCOperand_CreateImm0(Inst, (index));
5853
5854
1.16k
  return S;
5855
1.16k
}
5856
5857
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5858
         const void *Decoder)
5859
679
{
5860
679
  DecodeStatus S = MCDisassembler_Success;
5861
5862
679
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5863
679
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5864
679
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5865
679
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5866
679
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5867
5868
679
  unsigned align = 0;
5869
679
  unsigned index = 0;
5870
679
  unsigned inc = 1;
5871
679
  switch (size) {
5872
0
  default:
5873
0
    return MCDisassembler_Fail;
5874
180
  case 0:
5875
180
    if (fieldFromInstruction_4(Insn, 4, 1))
5876
49
      align = 4;
5877
180
    index = fieldFromInstruction_4(Insn, 5, 3);
5878
180
    break;
5879
218
  case 1:
5880
218
    if (fieldFromInstruction_4(Insn, 4, 1))
5881
140
      align = 8;
5882
218
    index = fieldFromInstruction_4(Insn, 6, 2);
5883
218
    if (fieldFromInstruction_4(Insn, 5, 1))
5884
36
      inc = 2;
5885
218
    break;
5886
281
  case 2:
5887
281
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5888
32
    case 0:
5889
32
      align = 0;
5890
32
      break;
5891
2
    case 3:
5892
2
      return MCDisassembler_Fail;
5893
247
    default:
5894
247
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5895
247
      break;
5896
281
    }
5897
5898
279
    index = fieldFromInstruction_4(Insn, 7, 1);
5899
279
    if (fieldFromInstruction_4(Insn, 6, 1))
5900
245
      inc = 2;
5901
279
    break;
5902
679
  }
5903
5904
677
  if (Rm != 0xF) { // Writeback
5905
254
    if (!Check(&S,
5906
254
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5907
0
      return MCDisassembler_Fail;
5908
254
  }
5909
677
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5910
0
    return MCDisassembler_Fail;
5911
677
  MCOperand_CreateImm0(Inst, (align));
5912
677
  if (Rm != 0xF) {
5913
254
    if (Rm != 0xD) {
5914
101
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5915
101
                    Decoder)))
5916
0
        return MCDisassembler_Fail;
5917
101
    } else
5918
153
      MCOperand_CreateReg0(Inst, (0));
5919
254
  }
5920
5921
677
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5922
0
    return MCDisassembler_Fail;
5923
677
  if (!Check(&S,
5924
677
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5925
2
    return MCDisassembler_Fail;
5926
675
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5927
675
                Decoder)))
5928
1
    return MCDisassembler_Fail;
5929
674
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5930
674
                Decoder)))
5931
1
    return MCDisassembler_Fail;
5932
673
  MCOperand_CreateImm0(Inst, (index));
5933
5934
673
  return S;
5935
674
}
5936
5937
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
5938
          const void *Decoder)
5939
240
{
5940
240
  DecodeStatus S = MCDisassembler_Success;
5941
240
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5942
240
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5943
240
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5944
240
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5945
240
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5946
5947
240
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5948
53
    S = MCDisassembler_SoftFail;
5949
5950
240
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5951
0
    return MCDisassembler_Fail;
5952
240
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5953
0
    return MCDisassembler_Fail;
5954
240
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5955
0
    return MCDisassembler_Fail;
5956
240
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5957
0
    return MCDisassembler_Fail;
5958
240
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5959
0
    return MCDisassembler_Fail;
5960
5961
240
  return S;
5962
240
}
5963
5964
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
5965
          const void *Decoder)
5966
72
{
5967
72
  DecodeStatus S = MCDisassembler_Success;
5968
72
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5969
72
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5970
72
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5971
72
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5972
72
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5973
5974
72
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5975
67
    S = MCDisassembler_SoftFail;
5976
5977
72
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5978
0
    return MCDisassembler_Fail;
5979
72
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5980
0
    return MCDisassembler_Fail;
5981
72
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5982
0
    return MCDisassembler_Fail;
5983
72
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5984
0
    return MCDisassembler_Fail;
5985
72
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5986
0
    return MCDisassembler_Fail;
5987
5988
72
  return S;
5989
72
}
5990
5991
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn, uint64_t Address,
5992
           const void *Decoder)
5993
7.11k
{
5994
7.11k
  DecodeStatus S = MCDisassembler_Success;
5995
7.11k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5996
7.11k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5997
5998
7.11k
  if (pred == 0xF) {
5999
1.78k
    pred = 0xE;
6000
1.78k
    S = MCDisassembler_SoftFail;
6001
1.78k
  }
6002
6003
7.11k
  if (mask == 0x0)
6004
0
    return MCDisassembler_Fail;
6005
6006
  // IT masks are encoded as a sequence of replacement low-order bits
6007
  // for the condition code. So if the low bit of the starting
6008
  // condition code is 1, then we have to flip all the bits above the
6009
  // terminating bit (which is the lowest 1 bit).
6010
7.11k
  if (pred & 1) {
6011
4.02k
    unsigned LowBit = mask & -mask;
6012
4.02k
    unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
6013
4.02k
    mask ^= BitsAboveLowBit;
6014
4.02k
  }
6015
6016
7.11k
  MCOperand_CreateImm0(Inst, (pred));
6017
7.11k
  MCOperand_CreateImm0(Inst, (mask));
6018
7.11k
  return S;
6019
7.11k
}
6020
6021
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
6022
                 uint64_t Address,
6023
                 const void *Decoder)
6024
1.23k
{
6025
1.23k
  DecodeStatus S = MCDisassembler_Success;
6026
6027
1.23k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6028
1.23k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6029
1.23k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6030
1.23k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6031
1.23k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6032
1.23k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6033
1.23k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6034
1.23k
  bool writeback = (W == 1) | (P == 0);
6035
6036
1.23k
  addr |= (U << 8) | (Rn << 9);
6037
6038
1.23k
  if (writeback && (Rn == Rt || Rn == Rt2))
6039
540
    Check(&S, MCDisassembler_SoftFail);
6040
1.23k
  if (Rt == Rt2)
6041
185
    Check(&S, MCDisassembler_SoftFail);
6042
6043
  // Rt
6044
1.23k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6045
0
    return MCDisassembler_Fail;
6046
  // Rt2
6047
1.23k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6048
0
    return MCDisassembler_Fail;
6049
  // Writeback operand
6050
1.23k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6051
0
    return MCDisassembler_Fail;
6052
  // addr
6053
1.23k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6054
0
    return MCDisassembler_Fail;
6055
6056
1.23k
  return S;
6057
1.23k
}
6058
6059
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
6060
                 uint64_t Address,
6061
                 const void *Decoder)
6062
1.18k
{
6063
1.18k
  DecodeStatus S = MCDisassembler_Success;
6064
6065
1.18k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6066
1.18k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6067
1.18k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6068
1.18k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6069
1.18k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6070
1.18k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6071
1.18k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6072
1.18k
  bool writeback = (W == 1) | (P == 0);
6073
6074
1.18k
  addr |= (U << 8) | (Rn << 9);
6075
6076
1.18k
  if (writeback && (Rn == Rt || Rn == Rt2))
6077
511
    Check(&S, MCDisassembler_SoftFail);
6078
6079
  // Writeback operand
6080
1.18k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6081
0
    return MCDisassembler_Fail;
6082
  // Rt
6083
1.18k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6084
0
    return MCDisassembler_Fail;
6085
  // Rt2
6086
1.18k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6087
0
    return MCDisassembler_Fail;
6088
  // addr
6089
1.18k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6090
0
    return MCDisassembler_Fail;
6091
6092
1.18k
  return S;
6093
1.18k
}
6094
6095
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn, uint64_t Address,
6096
        const void *Decoder)
6097
780
{
6098
780
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
6099
780
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
6100
780
  if (sign1 != sign2)
6101
1
    return MCDisassembler_Fail;
6102
779
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
6103
779
  CS_ASSERT(MCInst_getNumOperands(Inst) == 0 &&
6104
779
      "We should receive an empty Inst");
6105
779
  DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
6106
6107
779
  unsigned Val = fieldFromInstruction_4(Insn, 0, 8);
6108
779
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
6109
779
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
6110
  // If sign, then it is decreasing the address.
6111
779
  if (sign1) {
6112
    // Following ARMv7 Architecture Manual, when the offset
6113
    // is zero, it is decoded as a subw, not as a adr.w
6114
674
    if (!Val) {
6115
301
      MCInst_setOpcode(Inst, (ARM_t2SUBri12));
6116
301
      MCOperand_CreateReg0(Inst, (ARM_PC));
6117
301
    } else
6118
373
      Val = -Val;
6119
674
  }
6120
779
  MCOperand_CreateImm0(Inst, (Val));
6121
779
  return S;
6122
780
}
6123
6124
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
6125
                uint64_t Address,
6126
                const void *Decoder)
6127
326
{
6128
326
  DecodeStatus S = MCDisassembler_Success;
6129
6130
  // Shift of "asr #32" is not allowed in Thumb2 mode.
6131
326
  if (Val == 0x20)
6132
1
    S = MCDisassembler_Fail;
6133
326
  MCOperand_CreateImm0(Inst, (Val));
6134
326
  return S;
6135
326
}
6136
6137
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
6138
             const void *Decoder)
6139
1.06k
{
6140
1.06k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6141
1.06k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 0, 4);
6142
1.06k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6143
1.06k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
6144
6145
1.06k
  if (pred == 0xF)
6146
319
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
6147
6148
744
  DecodeStatus S = MCDisassembler_Success;
6149
6150
744
  if (Rt == Rn || Rn == Rt2)
6151
213
    S = MCDisassembler_SoftFail;
6152
6153
744
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6154
0
    return MCDisassembler_Fail;
6155
744
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
6156
0
    return MCDisassembler_Fail;
6157
744
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6158
0
    return MCDisassembler_Fail;
6159
744
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
6160
0
    return MCDisassembler_Fail;
6161
6162
744
  return S;
6163
744
}
6164
6165
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
6166
        const void *Decoder)
6167
897
{
6168
897
  bool hasFullFP16 =
6169
897
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6170
6171
897
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6172
897
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6173
897
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6174
897
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6175
897
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6176
897
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6177
897
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6178
6179
897
  DecodeStatus S = MCDisassembler_Success;
6180
6181
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6182
897
  if (!(imm & 0x38)) {
6183
647
    if (cmode == 0xF) {
6184
123
      if (op == 1)
6185
0
        return MCDisassembler_Fail;
6186
123
      MCInst_setOpcode(Inst, (ARM_VMOVv2f32));
6187
123
    }
6188
647
    if (hasFullFP16) {
6189
647
      if (cmode == 0xE) {
6190
0
        if (op == 1) {
6191
0
          MCInst_setOpcode(Inst, (ARM_VMOVv1i64));
6192
0
        } else {
6193
0
          MCInst_setOpcode(Inst, (ARM_VMOVv8i8));
6194
0
        }
6195
0
      }
6196
647
      if (cmode == 0xD) {
6197
200
        if (op == 1) {
6198
17
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6199
183
        } else {
6200
183
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6201
183
        }
6202
200
      }
6203
647
      if (cmode == 0xC) {
6204
324
        if (op == 1) {
6205
37
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6206
287
        } else {
6207
287
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6208
287
        }
6209
324
      }
6210
647
    }
6211
647
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6212
647
               Decoder);
6213
647
  }
6214
6215
250
  if (!(imm & 0x20))
6216
8
    return MCDisassembler_Fail;
6217
6218
242
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
6219
0
    return MCDisassembler_Fail;
6220
242
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6221
0
    return MCDisassembler_Fail;
6222
242
  MCOperand_CreateImm0(Inst, (64 - imm));
6223
6224
242
  return S;
6225
242
}
6226
6227
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
6228
        const void *Decoder)
6229
410
{
6230
410
  bool hasFullFP16 =
6231
410
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6232
6233
410
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6234
410
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6235
410
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6236
410
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6237
410
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6238
410
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6239
410
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6240
6241
410
  DecodeStatus S = MCDisassembler_Success;
6242
6243
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6244
410
  if (!(imm & 0x38)) {
6245
143
    if (cmode == 0xF) {
6246
106
      if (op == 1)
6247
2
        return MCDisassembler_Fail;
6248
104
      MCInst_setOpcode(Inst, (ARM_VMOVv4f32));
6249
104
    }
6250
141
    if (hasFullFP16) {
6251
141
      if (cmode == 0xE) {
6252
0
        if (op == 1) {
6253
0
          MCInst_setOpcode(Inst, (ARM_VMOVv2i64));
6254
0
        } else {
6255
0
          MCInst_setOpcode(Inst, (ARM_VMOVv16i8));
6256
0
        }
6257
0
      }
6258
141
      if (cmode == 0xD) {
6259
31
        if (op == 1) {
6260
5
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6261
26
        } else {
6262
26
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6263
26
        }
6264
31
      }
6265
141
      if (cmode == 0xC) {
6266
6
        if (op == 1) {
6267
2
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6268
4
        } else {
6269
4
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6270
4
        }
6271
6
      }
6272
141
    }
6273
141
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6274
141
               Decoder);
6275
143
  }
6276
6277
267
  if (!(imm & 0x20))
6278
4
    return MCDisassembler_Fail;
6279
6280
263
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
6281
3
    return MCDisassembler_Fail;
6282
260
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
6283
1
    return MCDisassembler_Fail;
6284
259
  MCOperand_CreateImm0(Inst, (64 - imm));
6285
6286
259
  return S;
6287
260
}
6288
6289
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
6290
                   unsigned Insn,
6291
                   uint64_t Address,
6292
                   const void *Decoder)
6293
89
{
6294
89
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6295
89
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6296
89
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
6297
89
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
6298
89
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6299
89
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6300
89
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
6301
89
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
6302
6303
89
  DecodeStatus S = MCDisassembler_Success;
6304
6305
89
  typedef DecodeStatus (*DecoderFunction)(MCInst *Inst, unsigned RegNo,
6306
89
            uint64_t Address,
6307
89
            const void *Decoder);
6308
6309
89
  DecoderFunction DestRegDecoder = q ? DecodeQPRRegisterClass :
6310
89
               DecodeDPRRegisterClass;
6311
6312
89
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6313
1
    return MCDisassembler_Fail;
6314
88
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6315
0
    return MCDisassembler_Fail;
6316
88
  if (!Check(&S, DestRegDecoder(Inst, Vn, Address, Decoder)))
6317
0
    return MCDisassembler_Fail;
6318
88
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6319
0
    return MCDisassembler_Fail;
6320
  // The lane index does not have any bits in the encoding, because it can
6321
  // only be 0.
6322
88
  MCOperand_CreateImm0(Inst, (0));
6323
88
  MCOperand_CreateImm0(Inst, (rotate));
6324
6325
88
  return S;
6326
88
}
6327
6328
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
6329
            const void *Decoder)
6330
1.18k
{
6331
1.18k
  DecodeStatus S = MCDisassembler_Success;
6332
6333
1.18k
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
6334
1.18k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6335
1.18k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
6336
1.18k
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
6337
1.18k
  unsigned Cond = fieldFromInstruction_4(Val, 28, 4);
6338
6339
1.18k
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
6340
816
    S = MCDisassembler_SoftFail;
6341
6342
1.18k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6343
0
    return MCDisassembler_Fail;
6344
1.18k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6345
0
    return MCDisassembler_Fail;
6346
1.18k
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
6347
0
    return MCDisassembler_Fail;
6348
1.18k
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
6349
0
    return MCDisassembler_Fail;
6350
1.18k
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
6351
1
    return MCDisassembler_Fail;
6352
6353
1.18k
  return S;
6354
1.18k
}
6355
6356
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
6357
              uint64_t Address,
6358
              const void *Decoder)
6359
338
{
6360
338
  DecodeStatus S = MCDisassembler_Success;
6361
6362
338
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
6363
338
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
6364
338
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
6365
338
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6366
338
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
6367
6368
338
  if ((cop & ~0x1) == 0xa)
6369
2
    return MCDisassembler_Fail;
6370
6371
336
  if (Rt == Rt2)
6372
7
    S = MCDisassembler_SoftFail;
6373
6374
  // We have to check if the instruction is MRRC2
6375
  // or MCRR2 when constructing the operands for
6376
  // Inst. Reason is because MRRC2 stores to two
6377
  // registers so its tablegen desc has two
6378
  // outputs whereas MCRR doesn't store to any
6379
  // registers so all of its operands are listed
6380
  // as inputs, therefore the operand order for
6381
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
6382
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
6383
6384
336
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
6385
37
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6386
37
                Decoder)))
6387
0
      return MCDisassembler_Fail;
6388
37
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6389
37
                Decoder)))
6390
0
      return MCDisassembler_Fail;
6391
37
  }
6392
336
  MCOperand_CreateImm0(Inst, (cop));
6393
336
  MCOperand_CreateImm0(Inst, (opc1));
6394
336
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
6395
299
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6396
299
                Decoder)))
6397
0
      return MCDisassembler_Fail;
6398
299
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6399
299
                Decoder)))
6400
0
      return MCDisassembler_Fail;
6401
299
  }
6402
336
  MCOperand_CreateImm0(Inst, (CRm));
6403
6404
336
  return S;
6405
336
}
6406
6407
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
6408
           uint64_t Address, const void *Decoder)
6409
1.97k
{
6410
1.97k
  DecodeStatus S = MCDisassembler_Success;
6411
6412
  // Add explicit operand for the destination sysreg, for cases where
6413
  // we have to model it for code generation purposes.
6414
1.97k
  switch (MCInst_getOpcode(Inst)) {
6415
85
  case ARM_VMSR_FPSCR_NZCVQC:
6416
85
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6417
85
    break;
6418
0
  case ARM_VMSR_P0:
6419
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6420
0
    break;
6421
1.97k
  }
6422
6423
1.97k
  if (MCInst_getOpcode(Inst) != ARM_FMSTAT) {
6424
1.96k
    unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6425
6426
1.96k
    if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb) &&
6427
1.69k
        !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) {
6428
1.53k
      if (Rt == 13 || Rt == 15)
6429
1.34k
        S = MCDisassembler_SoftFail;
6430
1.53k
      Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address,
6431
1.53k
               Decoder));
6432
1.53k
    } else
6433
435
      Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6434
435
                   Decoder));
6435
1.96k
  }
6436
6437
  // Add explicit operand for the source sysreg, similarly to above.
6438
1.97k
  switch (MCInst_getOpcode(Inst)) {
6439
32
  case ARM_VMRS_FPSCR_NZCVQC:
6440
32
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6441
32
    break;
6442
0
  case ARM_VMRS_P0:
6443
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6444
0
    break;
6445
1.97k
  }
6446
6447
1.97k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb)) {
6448
1.69k
    MCOperand_CreateImm0(Inst, (ARMCC_AL));
6449
1.69k
    MCOperand_CreateReg0(Inst, (0));
6450
1.69k
  } else {
6451
282
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
6452
282
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
6453
282
                  Decoder)))
6454
1
      return MCDisassembler_Fail;
6455
282
  }
6456
6457
1.97k
  return S;
6458
1.97k
}
6459
6460
#define DEFINE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
6461
  static DecodeStatus CONCAT( \
6462
    DecodeBFLabelOperand, \
6463
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
6464
    MCInst * Inst, unsigned Val, uint64_t Address, \
6465
    const void *Decoder) \
6466
2.75k
  { \
6467
2.75k
    DecodeStatus S = MCDisassembler_Success; \
6468
2.75k
    if (Val == 0 && !zeroPermitted) \
6469
2.75k
      S = MCDisassembler_Fail; \
6470
2.75k
\
6471
2.75k
    uint64_t DecVal; \
6472
2.75k
    if (isSigned) \
6473
2.75k
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
2.75k
    else \
6475
2.75k
      DecVal = (Val << 1); \
6476
2.75k
\
6477
2.75k
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
2.75k
                true, 4, Inst, Decoder)) \
6479
2.75k
      MCOperand_CreateImm0(Inst, \
6480
2.75k
               (isNeg ? -DecVal : DecVal)); \
6481
2.75k
    return S; \
6482
2.75k
  }
6483
1.13k
DEFINE_DecodeBFLabelOperand(false, false, false, 4);
6484
125
DEFINE_DecodeBFLabelOperand(true, false, true, 18);
6485
290
DEFINE_DecodeBFLabelOperand(true, false, true, 12);
6486
580
DEFINE_DecodeBFLabelOperand(true, false, true, 16);
6487
242
DEFINE_DecodeBFLabelOperand(false, true, true, 11);
6488
374
DEFINE_DecodeBFLabelOperand(false, false, true, 11);
6489
6490
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned Val,
6491
                 uint64_t Address,
6492
                 const void *Decoder)
6493
290
{
6494
290
  uint64_t LocImm = MCOperand_getImm(MCInst_getOperand(Inst, (0)));
6495
290
  Val = LocImm + (2 << Val);
6496
290
  if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
6497
290
              Decoder))
6498
290
    MCOperand_CreateImm0(Inst, (Val));
6499
290
  return MCDisassembler_Success;
6500
290
}
6501
6502
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
6503
            uint64_t Address, const void *Decoder)
6504
654
{
6505
654
  if (Val >= ARMCC_AL) // also exclude the non-condition NV
6506
2
    return MCDisassembler_Fail;
6507
652
  MCOperand_CreateImm0(Inst, (Val));
6508
652
  return MCDisassembler_Success;
6509
654
}
6510
6511
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
6512
         const void *Decoder)
6513
1.13k
{
6514
1.13k
  DecodeStatus S = MCDisassembler_Success;
6515
6516
1.13k
  if (MCInst_getOpcode(Inst) == ARM_MVE_LCTP)
6517
0
    return S;
6518
6519
1.13k
  unsigned Imm = fieldFromInstruction_4(Insn, 11, 1) |
6520
1.13k
           fieldFromInstruction_4(Insn, 1, 10) << 1;
6521
1.13k
  switch (MCInst_getOpcode(Inst)) {
6522
6
  case ARM_t2LEUpdate:
6523
208
  case ARM_MVE_LETP:
6524
208
    MCOperand_CreateReg0(Inst, (ARM_LR));
6525
208
    MCOperand_CreateReg0(Inst, (ARM_LR));
6526
    // fall through
6527
242
  case ARM_t2LE:
6528
242
    if (!Check(&S, CONCAT(DecodeBFLabelOperand,
6529
242
              CONCAT(false,
6530
242
               CONCAT(true, CONCAT(true, 11))))(
6531
242
               Inst, Imm, Address, Decoder)))
6532
0
      return MCDisassembler_Fail;
6533
242
    break;
6534
242
  case ARM_t2WLS:
6535
106
  case ARM_MVE_WLSTP_8:
6536
167
  case ARM_MVE_WLSTP_16:
6537
258
  case ARM_MVE_WLSTP_32:
6538
374
  case ARM_MVE_WLSTP_64:
6539
374
    MCOperand_CreateReg0(Inst, (ARM_LR));
6540
374
    if (!Check(&S,
6541
374
         DecoderGPRRegisterClass(
6542
374
           Inst, fieldFromInstruction_4(Insn, 16, 4),
6543
374
           Address, Decoder)) ||
6544
374
        !Check(&S, CONCAT(DecodeBFLabelOperand,
6545
374
              CONCAT(false,
6546
374
               CONCAT(false, CONCAT(true, 11))))(
6547
374
               Inst, Imm, Address, Decoder)))
6548
0
      return MCDisassembler_Fail;
6549
374
    break;
6550
374
  case ARM_t2DLS:
6551
111
  case ARM_MVE_DLSTP_8:
6552
436
  case ARM_MVE_DLSTP_16:
6553
457
  case ARM_MVE_DLSTP_32:
6554
516
  case ARM_MVE_DLSTP_64: {
6555
516
    unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6556
516
    if (Rn == 0xF) {
6557
      // Enforce all the rest of the instruction bits in LCTP, which
6558
      // won't have been reliably checked based on LCTP's own tablegen
6559
      // record, because we came to this decode by a roundabout route.
6560
74
      uint32_t CanonicalLCTP = 0xF00FE001,
6561
74
         SBZMask = 0x00300FFE;
6562
74
      if ((Insn & ~SBZMask) != CanonicalLCTP)
6563
1
        return MCDisassembler_Fail; // a mandatory bit is wrong: hard
6564
          // fail
6565
73
      if (Insn != CanonicalLCTP)
6566
21
        Check(&S,
6567
21
              MCDisassembler_SoftFail); // an SBZ bit is wrong: soft fail
6568
6569
73
      MCInst_setOpcode(Inst, (ARM_MVE_LCTP));
6570
442
    } else {
6571
442
      MCOperand_CreateReg0(Inst, (ARM_LR));
6572
442
      if (!Check(&S,
6573
442
           DecoderGPRRegisterClass(
6574
442
             Inst,
6575
442
             fieldFromInstruction_4(Insn, 16, 4),
6576
442
             Address, Decoder)))
6577
0
        return MCDisassembler_Fail;
6578
442
    }
6579
515
    break;
6580
516
  }
6581
1.13k
  }
6582
1.13k
  return S;
6583
1.13k
}
6584
6585
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
6586
             uint64_t Address,
6587
             const void *Decoder)
6588
38
{
6589
38
  DecodeStatus S = MCDisassembler_Success;
6590
6591
38
  if (Val == 0)
6592
28
    Val = 32;
6593
6594
38
  MCOperand_CreateImm0(Inst, (Val));
6595
6596
38
  return S;
6597
38
}
6598
6599
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
6600
                 uint64_t Address,
6601
                 const void *Decoder)
6602
4.05k
{
6603
4.05k
  if ((RegNo) + 1 > 11)
6604
371
    return MCDisassembler_Fail;
6605
6606
3.67k
  unsigned Register = GPRDecoderTable[(RegNo) + 1];
6607
3.67k
  MCOperand_CreateReg0(Inst, (Register));
6608
3.67k
  return MCDisassembler_Success;
6609
4.05k
}
6610
6611
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
6612
            uint64_t Address,
6613
            const void *Decoder)
6614
5.94k
{
6615
5.94k
  if ((RegNo) > 14)
6616
0
    return MCDisassembler_Fail;
6617
6618
5.94k
  unsigned Register = GPRDecoderTable[(RegNo)];
6619
5.94k
  MCOperand_CreateReg0(Inst, (Register));
6620
5.94k
  return MCDisassembler_Success;
6621
5.94k
}
6622
6623
static DecodeStatus DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst,
6624
                  unsigned RegNo,
6625
                  uint64_t Address,
6626
                  const void *Decoder)
6627
0
{
6628
0
  if (RegNo == 15) {
6629
0
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
6630
0
    return MCDisassembler_Success;
6631
0
  }
6632
6633
0
  unsigned Register = GPRDecoderTable[RegNo];
6634
0
  MCOperand_CreateReg0(Inst, (Register));
6635
6636
0
  if (RegNo == 13)
6637
0
    return MCDisassembler_SoftFail;
6638
6639
0
  return MCDisassembler_Success;
6640
0
}
6641
6642
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
6643
          const void *Decoder)
6644
155
{
6645
155
  DecodeStatus S = MCDisassembler_Success;
6646
6647
155
  MCOperand_CreateImm0(Inst, (ARMCC_AL));
6648
155
  MCOperand_CreateReg0(Inst, (0));
6649
155
  if (MCInst_getOpcode(Inst) == ARM_VSCCLRMD) {
6650
79
    unsigned reglist = (fieldFromInstruction_4(Insn, 1, 7) << 1) |
6651
79
           (fieldFromInstruction_4(Insn, 12, 4) << 8) |
6652
79
           (fieldFromInstruction_4(Insn, 22, 1) << 12);
6653
79
    if (!Check(&S, DecodeDPRRegListOperand(Inst, reglist, Address,
6654
79
                   Decoder))) {
6655
0
      return MCDisassembler_Fail;
6656
0
    }
6657
79
  } else {
6658
76
    unsigned reglist = fieldFromInstruction_4(Insn, 0, 8) |
6659
76
           (fieldFromInstruction_4(Insn, 22, 1) << 8) |
6660
76
           (fieldFromInstruction_4(Insn, 12, 4) << 9);
6661
76
    if (!Check(&S, DecodeSPRRegListOperand(Inst, reglist, Address,
6662
76
                   Decoder))) {
6663
0
      return MCDisassembler_Fail;
6664
0
    }
6665
76
  }
6666
155
  MCOperand_CreateReg0(Inst, (ARM_VPR));
6667
6668
155
  return S;
6669
155
}
6670
6671
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6672
              uint64_t Address,
6673
              const void *Decoder)
6674
40.8k
{
6675
40.8k
  if (RegNo > 7)
6676
7.09k
    return MCDisassembler_Fail;
6677
6678
33.7k
  unsigned Register = QPRDecoderTable[RegNo];
6679
33.7k
  MCOperand_CreateReg0(Inst, (Register));
6680
33.7k
  return MCDisassembler_Success;
6681
40.8k
}
6682
6683
static const uint16_t QQPRDecoderTable[] = { ARM_Q0_Q1, ARM_Q1_Q2, ARM_Q2_Q3,
6684
               ARM_Q3_Q4, ARM_Q4_Q5, ARM_Q5_Q6,
6685
               ARM_Q6_Q7 };
6686
6687
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6688
               uint64_t Address,
6689
               const void *Decoder)
6690
1.70k
{
6691
1.70k
  if (RegNo > 6)
6692
58
    return MCDisassembler_Fail;
6693
6694
1.65k
  unsigned Register = QQPRDecoderTable[RegNo];
6695
1.65k
  MCOperand_CreateReg0(Inst, (Register));
6696
1.65k
  return MCDisassembler_Success;
6697
1.70k
}
6698
6699
static const uint16_t QQQQPRDecoderTable[] = { ARM_Q0_Q1_Q2_Q3, ARM_Q1_Q2_Q3_Q4,
6700
                 ARM_Q2_Q3_Q4_Q5, ARM_Q3_Q4_Q5_Q6,
6701
                 ARM_Q4_Q5_Q6_Q7 };
6702
6703
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6704
                 uint64_t Address,
6705
                 const void *Decoder)
6706
2.08k
{
6707
2.08k
  if (RegNo > 4)
6708
499
    return MCDisassembler_Fail;
6709
6710
1.59k
  unsigned Register = QQQQPRDecoderTable[RegNo];
6711
1.59k
  MCOperand_CreateReg0(Inst, (Register));
6712
1.59k
  return MCDisassembler_Success;
6713
2.08k
}
6714
6715
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
6716
           uint64_t Address, const void *Decoder)
6717
3.91k
{
6718
3.91k
  DecodeStatus S = MCDisassembler_Success;
6719
6720
  // Parse VPT mask and encode it in the MCInst as an immediate with the same
6721
  // format as the it_mask.  That is, from the second 'e|t' encode 'e' as 1
6722
  // and 't' as 0 and finish with a 1.
6723
3.91k
  unsigned Imm = 0;
6724
  // We always start with a 't'.
6725
3.91k
  unsigned CurBit = 0;
6726
13.8k
  for (int i = 3; i >= 0; --i) {
6727
    // If the bit we are looking at is not the same as last one, invert the
6728
    // CurBit, if it is the same leave it as is.
6729
13.8k
    CurBit ^= (Val >> i) & 1U;
6730
6731
    // Encode the CurBit at the right place in the immediate.
6732
13.8k
    Imm |= (CurBit << i);
6733
6734
    // If we are done, finish the encoding with a 1.
6735
13.8k
    if ((Val & ~(~0U << i)) == 0) {
6736
3.91k
      Imm |= 1U << i;
6737
3.91k
      break;
6738
3.91k
    }
6739
13.8k
  }
6740
6741
3.91k
  MCOperand_CreateImm0(Inst, (Imm));
6742
6743
3.91k
  return S;
6744
3.91k
}
6745
6746
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned RegNo,
6747
          uint64_t Address, const void *Decoder)
6748
3.05k
{
6749
  // The vpred_r operand type includes an MQPR register field derived
6750
  // from the encoding. But we don't actually want to add an operand
6751
  // to the MCInst at this stage, because AddThumbPredicate will do it
6752
  // later, and will infer the register number from the TIED_TO
6753
  // constraint. So this is a deliberately empty decoder method that
6754
  // will inhibit the auto-generated disassembly code from adding an
6755
  // operand at all.
6756
3.05k
  return MCDisassembler_Success;
6757
3.05k
}
6758
6759
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
6760
                  unsigned Val,
6761
                  uint64_t Address,
6762
                  const void *Decoder)
6763
1.15k
{
6764
1.15k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_EQ : ARMCC_NE));
6765
1.15k
  return MCDisassembler_Success;
6766
1.15k
}
6767
6768
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
6769
                  unsigned Val,
6770
                  uint64_t Address,
6771
                  const void *Decoder)
6772
1.12k
{
6773
1.12k
  unsigned Code;
6774
1.12k
  switch (Val & 0x3) {
6775
128
  case 0:
6776
128
    Code = ARMCC_GE;
6777
128
    break;
6778
349
  case 1:
6779
349
    Code = ARMCC_LT;
6780
349
    break;
6781
166
  case 2:
6782
166
    Code = ARMCC_GT;
6783
166
    break;
6784
486
  case 3:
6785
486
    Code = ARMCC_LE;
6786
486
    break;
6787
1.12k
  }
6788
1.12k
  MCOperand_CreateImm0(Inst, (Code));
6789
1.12k
  return MCDisassembler_Success;
6790
1.12k
}
6791
6792
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
6793
                  unsigned Val,
6794
                  uint64_t Address,
6795
                  const void *Decoder)
6796
901
{
6797
901
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_HS : ARMCC_HI));
6798
901
  return MCDisassembler_Success;
6799
901
}
6800
6801
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
6802
                   unsigned Val,
6803
                   uint64_t Address,
6804
                   const void *Decoder)
6805
1.66k
{
6806
1.66k
  unsigned Code;
6807
1.66k
  switch (Val) {
6808
203
  default:
6809
203
    return MCDisassembler_Fail;
6810
148
  case 0:
6811
148
    Code = ARMCC_EQ;
6812
148
    break;
6813
428
  case 1:
6814
428
    Code = ARMCC_NE;
6815
428
    break;
6816
22
  case 4:
6817
22
    Code = ARMCC_GE;
6818
22
    break;
6819
146
  case 5:
6820
146
    Code = ARMCC_LT;
6821
146
    break;
6822
578
  case 6:
6823
578
    Code = ARMCC_GT;
6824
578
    break;
6825
135
  case 7:
6826
135
    Code = ARMCC_LE;
6827
135
    break;
6828
1.66k
  }
6829
6830
1.45k
  MCOperand_CreateImm0(Inst, (Code));
6831
1.45k
  return MCDisassembler_Success;
6832
1.66k
}
6833
6834
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Val,
6835
           uint64_t Address, const void *Decoder)
6836
284
{
6837
284
  DecodeStatus S = MCDisassembler_Success;
6838
6839
284
  unsigned DecodedVal = 64 - Val;
6840
6841
284
  switch (MCInst_getOpcode(Inst)) {
6842
8
  case ARM_MVE_VCVTf16s16_fix:
6843
79
  case ARM_MVE_VCVTs16f16_fix:
6844
120
  case ARM_MVE_VCVTf16u16_fix:
6845
183
  case ARM_MVE_VCVTu16f16_fix:
6846
183
    if (DecodedVal > 16)
6847
0
      return MCDisassembler_Fail;
6848
183
    break;
6849
183
  case ARM_MVE_VCVTf32s32_fix:
6850
28
  case ARM_MVE_VCVTs32f32_fix:
6851
57
  case ARM_MVE_VCVTf32u32_fix:
6852
101
  case ARM_MVE_VCVTu32f32_fix:
6853
101
    if (DecodedVal > 32)
6854
0
      return MCDisassembler_Fail;
6855
101
    break;
6856
284
  }
6857
6858
284
  MCOperand_CreateImm0(Inst, (64 - Val));
6859
6860
284
  return S;
6861
284
}
6862
6863
static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode)
6864
630
{
6865
630
  switch (Opcode) {
6866
0
  case ARM_VSTR_P0_off:
6867
0
  case ARM_VSTR_P0_pre:
6868
0
  case ARM_VSTR_P0_post:
6869
0
  case ARM_VLDR_P0_off:
6870
0
  case ARM_VLDR_P0_pre:
6871
0
  case ARM_VLDR_P0_post:
6872
0
    return ARM_P0;
6873
630
  default:
6874
630
    return 0;
6875
630
  }
6876
630
}
6877
6878
#define DEFINE_DecodeVSTRVLDR_SYSREG(Writeback) \
6879
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
6880
    MCInst * Inst, unsigned Val, uint64_t Address, \
6881
    const void *Decoder) \
6882
630
  { \
6883
630
    switch (MCInst_getOpcode(Inst)) { \
6884
68
    case ARM_VSTR_FPSCR_pre: \
6885
76
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
160
    case ARM_VLDR_FPSCR_pre: \
6887
185
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
230
    case ARM_VSTR_FPSCR_off: \
6889
230
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
373
    case ARM_VLDR_FPSCR_off: \
6891
374
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
378
    case ARM_VSTR_FPSCR_post: \
6893
400
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
456
    case ARM_VLDR_FPSCR_post: \
6895
472
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
472
\
6897
472
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
472
            ARM_HasMVEIntegerOps) && \
6899
472
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
472
            ARM_FeatureVFP2)) \
6901
472
        return MCDisassembler_Fail; \
6902
630
    } \
6903
630
\
6904
630
    DecodeStatus S = MCDisassembler_Success; \
6905
630
    unsigned Sysreg = \
6906
630
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
630
    if (Sysreg) \
6908
630
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
630
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
630
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
630
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
630
        (Rn << 8); \
6913
630
\
6914
630
    if (Writeback) { \
6915
369
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
369
                 Inst, Rn, Address, Decoder))) \
6917
369
        return MCDisassembler_Fail; \
6918
369
    } \
6919
630
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
630
                  Decoder))) \
6921
630
      return MCDisassembler_Fail; \
6922
630
\
6923
630
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
630
    MCOperand_CreateReg0(Inst, (0)); \
6925
630
\
6926
630
    return S; \
6927
630
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_0
Line
Count
Source
6882
261
  { \
6883
261
    switch (MCInst_getOpcode(Inst)) { \
6884
0
    case ARM_VSTR_FPSCR_pre: \
6885
0
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
0
    case ARM_VLDR_FPSCR_pre: \
6887
0
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
45
    case ARM_VSTR_FPSCR_off: \
6889
45
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
188
    case ARM_VLDR_FPSCR_off: \
6891
189
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
189
    case ARM_VSTR_FPSCR_post: \
6893
189
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
189
    case ARM_VLDR_FPSCR_post: \
6895
189
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
189
\
6897
189
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
189
            ARM_HasMVEIntegerOps) && \
6899
189
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
189
            ARM_FeatureVFP2)) \
6901
189
        return MCDisassembler_Fail; \
6902
261
    } \
6903
261
\
6904
261
    DecodeStatus S = MCDisassembler_Success; \
6905
261
    unsigned Sysreg = \
6906
261
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
261
    if (Sysreg) \
6908
261
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
261
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
261
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
261
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
261
        (Rn << 8); \
6913
261
\
6914
261
    if (Writeback) { \
6915
0
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
0
                 Inst, Rn, Address, Decoder))) \
6917
0
        return MCDisassembler_Fail; \
6918
0
    } \
6919
261
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
261
                  Decoder))) \
6921
261
      return MCDisassembler_Fail; \
6922
261
\
6923
261
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
261
    MCOperand_CreateReg0(Inst, (0)); \
6925
261
\
6926
261
    return S; \
6927
261
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_1
Line
Count
Source
6882
369
  { \
6883
369
    switch (MCInst_getOpcode(Inst)) { \
6884
68
    case ARM_VSTR_FPSCR_pre: \
6885
76
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
160
    case ARM_VLDR_FPSCR_pre: \
6887
185
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
185
    case ARM_VSTR_FPSCR_off: \
6889
185
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
185
    case ARM_VLDR_FPSCR_off: \
6891
185
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
189
    case ARM_VSTR_FPSCR_post: \
6893
211
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
267
    case ARM_VLDR_FPSCR_post: \
6895
283
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
283
\
6897
283
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
283
            ARM_HasMVEIntegerOps) && \
6899
283
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
283
            ARM_FeatureVFP2)) \
6901
283
        return MCDisassembler_Fail; \
6902
369
    } \
6903
369
\
6904
369
    DecodeStatus S = MCDisassembler_Success; \
6905
369
    unsigned Sysreg = \
6906
369
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
369
    if (Sysreg) \
6908
369
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
369
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
369
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
369
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
369
        (Rn << 8); \
6913
369
\
6914
369
    if (Writeback) { \
6915
369
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
369
                 Inst, Rn, Address, Decoder))) \
6917
369
        return MCDisassembler_Fail; \
6918
369
    } \
6919
369
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
369
                  Decoder))) \
6921
369
      return MCDisassembler_Fail; \
6922
369
\
6923
369
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
369
    MCOperand_CreateReg0(Inst, (0)); \
6925
369
\
6926
369
    return S; \
6927
369
  }
6928
DEFINE_DecodeVSTRVLDR_SYSREG(false);
6929
DEFINE_DecodeVSTRVLDR_SYSREG(true);
6930
6931
static inline DecodeStatus DecodeMVE_MEM_pre(MCInst *Inst, unsigned Val,
6932
               uint64_t Address,
6933
               const void *Decoder, unsigned Rn,
6934
               OperandDecoder RnDecoder,
6935
               OperandDecoder AddrDecoder)
6936
1.64k
{
6937
1.64k
  DecodeStatus S = MCDisassembler_Success;
6938
6939
1.64k
  unsigned Qd = fieldFromInstruction_4(Val, 13, 3);
6940
1.64k
  unsigned addr = fieldFromInstruction_4(Val, 0, 7) |
6941
1.64k
      (fieldFromInstruction_4(Val, 23, 1) << 7) | (Rn << 8);
6942
6943
1.64k
  if (!Check(&S, RnDecoder(Inst, Rn, Address, Decoder)))
6944
0
    return MCDisassembler_Fail;
6945
1.64k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
6946
0
    return MCDisassembler_Fail;
6947
1.64k
  if (!Check(&S, AddrDecoder(Inst, addr, Address, Decoder)))
6948
0
    return MCDisassembler_Fail;
6949
6950
1.64k
  return S;
6951
1.64k
}
6952
6953
#define DEFINE_DecodeMVE_MEM_1_pre(shift) \
6954
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
6955
    MCInst * Inst, unsigned Val, uint64_t Address, \
6956
    const void *Decoder) \
6957
134
  { \
6958
134
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
134
           fieldFromInstruction_4(Val, 16, 3), \
6960
134
           DecodetGPRRegisterClass, \
6961
134
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
134
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_0
Line
Count
Source
6957
26
  { \
6958
26
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
26
           fieldFromInstruction_4(Val, 16, 3), \
6960
26
           DecodetGPRRegisterClass, \
6961
26
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
26
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_1
Line
Count
Source
6957
108
  { \
6958
108
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
108
           fieldFromInstruction_4(Val, 16, 3), \
6960
108
           DecodetGPRRegisterClass, \
6961
108
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
108
  }
6963
DEFINE_DecodeMVE_MEM_1_pre(0);
6964
DEFINE_DecodeMVE_MEM_1_pre(1);
6965
6966
#define DEFINE_DecodeMVE_MEM_2_pre(shift) \
6967
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
6968
    MCInst * Inst, unsigned Val, uint64_t Address, \
6969
    const void *Decoder) \
6970
1.07k
  { \
6971
1.07k
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
1.07k
           fieldFromInstruction_4(Val, 16, 4), \
6973
1.07k
           DecoderGPRRegisterClass, \
6974
1.07k
           CONCAT(DecodeT2AddrModeImm7, \
6975
1.07k
            CONCAT(shift, 1))); \
6976
1.07k
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_0
Line
Count
Source
6970
225
  { \
6971
225
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
225
           fieldFromInstruction_4(Val, 16, 4), \
6973
225
           DecoderGPRRegisterClass, \
6974
225
           CONCAT(DecodeT2AddrModeImm7, \
6975
225
            CONCAT(shift, 1))); \
6976
225
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_1
Line
Count
Source
6970
101
  { \
6971
101
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
101
           fieldFromInstruction_4(Val, 16, 4), \
6973
101
           DecoderGPRRegisterClass, \
6974
101
           CONCAT(DecodeT2AddrModeImm7, \
6975
101
            CONCAT(shift, 1))); \
6976
101
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_2
Line
Count
Source
6970
746
  { \
6971
746
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
746
           fieldFromInstruction_4(Val, 16, 4), \
6973
746
           DecoderGPRRegisterClass, \
6974
746
           CONCAT(DecodeT2AddrModeImm7, \
6975
746
            CONCAT(shift, 1))); \
6976
746
  }
6977
DEFINE_DecodeMVE_MEM_2_pre(0);
6978
DEFINE_DecodeMVE_MEM_2_pre(1);
6979
DEFINE_DecodeMVE_MEM_2_pre(2);
6980
6981
#define DEFINE_DecodeMVE_MEM_3_pre(shift) \
6982
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
6983
    MCInst * Inst, unsigned Val, uint64_t Address, \
6984
    const void *Decoder) \
6985
436
  { \
6986
436
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
436
           fieldFromInstruction_4(Val, 17, 3), \
6988
436
           DecodeMQPRRegisterClass, \
6989
436
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
436
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_2
Line
Count
Source
6985
266
  { \
6986
266
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
266
           fieldFromInstruction_4(Val, 17, 3), \
6988
266
           DecodeMQPRRegisterClass, \
6989
266
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
266
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_3
Line
Count
Source
6985
170
  { \
6986
170
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
170
           fieldFromInstruction_4(Val, 17, 3), \
6988
170
           DecodeMQPRRegisterClass, \
6989
170
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
170
  }
6991
DEFINE_DecodeMVE_MEM_3_pre(2);
6992
DEFINE_DecodeMVE_MEM_3_pre(3);
6993
6994
#define DEFINE_DecodePowerTwoOperand(MinLog, MaxLog) \
6995
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
6996
           CONCAT(MinLog, MaxLog))( \
6997
    MCInst * Inst, unsigned Val, uint64_t Address, \
6998
    const void *Decoder) \
6999
1.03k
  { \
7000
1.03k
    DecodeStatus S = MCDisassembler_Success; \
7001
1.03k
\
7002
1.03k
    if (Val < MinLog || Val > MaxLog) \
7003
1.03k
      return MCDisassembler_Fail; \
7004
1.03k
\
7005
1.03k
    MCOperand_CreateImm0(Inst, (1LL << Val)); \
7006
1.03k
    return S; \
7007
1.03k
  }
7008
DEFINE_DecodePowerTwoOperand(0, 3);
7009
7010
#define DEFINE_DecodeMVEPairVectorIndexOperand(start) \
7011
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
7012
    MCInst * Inst, unsigned Val, uint64_t Address, \
7013
    const void *Decoder) \
7014
0
  { \
7015
0
    DecodeStatus S = MCDisassembler_Success; \
7016
0
\
7017
0
    MCOperand_CreateImm0(Inst, (start + Val)); \
7018
0
\
7019
0
    return S; \
7020
0
  }
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_2
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_0
7021
DEFINE_DecodeMVEPairVectorIndexOperand(2);
7022
DEFINE_DecodeMVEPairVectorIndexOperand(0);
7023
7024
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
7025
           uint64_t Address, const void *Decoder)
7026
0
{
7027
0
  DecodeStatus S = MCDisassembler_Success;
7028
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7029
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7030
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7031
0
           fieldFromInstruction_4(Insn, 13, 3));
7032
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7033
7034
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7035
0
    return MCDisassembler_Fail;
7036
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7037
0
    return MCDisassembler_Fail;
7038
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7039
0
    return MCDisassembler_Fail;
7040
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7041
0
            2)(Inst, index, Address, Decoder)))
7042
0
    return MCDisassembler_Fail;
7043
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7044
0
            0)(Inst, index, Address, Decoder)))
7045
0
    return MCDisassembler_Fail;
7046
7047
0
  return S;
7048
0
}
7049
7050
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
7051
           uint64_t Address, const void *Decoder)
7052
0
{
7053
0
  DecodeStatus S = MCDisassembler_Success;
7054
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7055
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7056
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7057
0
           fieldFromInstruction_4(Insn, 13, 3));
7058
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7059
7060
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7061
0
    return MCDisassembler_Fail;
7062
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7063
0
    return MCDisassembler_Fail;
7064
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7065
0
    return MCDisassembler_Fail;
7066
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7067
0
    return MCDisassembler_Fail;
7068
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7069
0
            2)(Inst, index, Address, Decoder)))
7070
0
    return MCDisassembler_Fail;
7071
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7072
0
            0)(Inst, index, Address, Decoder)))
7073
0
    return MCDisassembler_Fail;
7074
7075
0
  return S;
7076
0
}
7077
7078
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
7079
              uint64_t Address,
7080
              const void *Decoder)
7081
0
{
7082
0
  DecodeStatus S = MCDisassembler_Success;
7083
7084
0
  unsigned RdaLo = fieldFromInstruction_4(Insn, 17, 3) << 1;
7085
0
  unsigned RdaHi = fieldFromInstruction_4(Insn, 9, 3) << 1;
7086
0
  unsigned Rm = fieldFromInstruction_4(Insn, 12, 4);
7087
7088
0
  if (RdaHi == 14) {
7089
    // This value of RdaHi (really indicating pc, because RdaHi has to
7090
    // be an odd-numbered register, so the low bit will be set by the
7091
    // decode function below) indicates that we must decode as SQRSHR
7092
    // or UQRSHL, which both have a single Rda register field with all
7093
    // four bits.
7094
0
    unsigned Rda = fieldFromInstruction_4(Insn, 16, 4);
7095
7096
0
    switch (MCInst_getOpcode(Inst)) {
7097
0
    case ARM_MVE_ASRLr:
7098
0
    case ARM_MVE_SQRSHRL:
7099
0
      MCInst_setOpcode(Inst, (ARM_MVE_SQRSHR));
7100
0
      break;
7101
0
    case ARM_MVE_LSLLr:
7102
0
    case ARM_MVE_UQRSHLL:
7103
0
      MCInst_setOpcode(Inst, (ARM_MVE_UQRSHL));
7104
0
      break;
7105
0
    default:
7106
      // llvm_unreachable("Unexpected starting opcode!");
7107
0
      break;
7108
0
    }
7109
7110
    // Rda as output parameter
7111
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7112
0
                   Decoder)))
7113
0
      return MCDisassembler_Fail;
7114
7115
    // Rda again as input parameter
7116
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7117
0
                   Decoder)))
7118
0
      return MCDisassembler_Fail;
7119
7120
    // Rm, the amount to shift by
7121
0
    if (!Check(&S,
7122
0
         DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7123
0
      return MCDisassembler_Fail;
7124
7125
0
    if (fieldFromInstruction_4(Insn, 6, 3) != 4)
7126
0
      return MCDisassembler_SoftFail;
7127
7128
0
    if (Rda == Rm)
7129
0
      return MCDisassembler_SoftFail;
7130
7131
0
    return S;
7132
0
  }
7133
7134
  // Otherwise, we decode as whichever opcode our caller has already
7135
  // put into Inst. Those all look the same:
7136
7137
  // RdaLo,RdaHi as output parameters
7138
0
  if (!Check(&S,
7139
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7140
0
    return MCDisassembler_Fail;
7141
0
  if (!Check(&S,
7142
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7143
0
    return MCDisassembler_Fail;
7144
7145
  // RdaLo,RdaHi again as input parameters
7146
0
  if (!Check(&S,
7147
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7148
0
    return MCDisassembler_Fail;
7149
0
  if (!Check(&S,
7150
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7151
0
    return MCDisassembler_Fail;
7152
7153
  // Rm, the amount to shift by
7154
0
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7155
0
    return MCDisassembler_Fail;
7156
7157
0
  if (MCInst_getOpcode(Inst) == ARM_MVE_SQRSHRL ||
7158
0
      MCInst_getOpcode(Inst) == ARM_MVE_UQRSHLL) {
7159
0
    unsigned Saturate = fieldFromInstruction_4(Insn, 7, 1);
7160
    // Saturate, the bit position for saturation
7161
0
    MCOperand_CreateImm0(Inst, (Saturate));
7162
0
  }
7163
7164
0
  return S;
7165
0
}
7166
7167
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
7168
              uint64_t Address, const void *Decoder)
7169
302
{
7170
302
  DecodeStatus S = MCDisassembler_Success;
7171
302
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7172
302
           fieldFromInstruction_4(Insn, 13, 3));
7173
302
  unsigned Qm = ((fieldFromInstruction_4(Insn, 5, 1) << 3) |
7174
302
           fieldFromInstruction_4(Insn, 1, 3));
7175
302
  unsigned imm6 = fieldFromInstruction_4(Insn, 16, 6);
7176
7177
302
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7178
17
    return MCDisassembler_Fail;
7179
285
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
7180
1
    return MCDisassembler_Fail;
7181
284
  if (!Check(&S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
7182
0
    return MCDisassembler_Fail;
7183
7184
284
  return S;
7185
284
}
7186
7187
#define DEFINE_DecodeMVEVCMP(scalar, predicate_decoder) \
7188
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
7189
           CONCAT(scalar, predicate_decoder))( \
7190
    MCInst * Inst, unsigned Insn, uint64_t Address, \
7191
    const void *Decoder) \
7192
2.10k
  { \
7193
2.10k
    DecodeStatus S = MCDisassembler_Success; \
7194
2.10k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
2.10k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
2.10k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
2.10k
                   Decoder))) \
7198
2.10k
      return MCDisassembler_Fail; \
7199
2.10k
\
7200
2.10k
    unsigned fc; \
7201
2.10k
\
7202
2.10k
    if (scalar) { \
7203
1.12k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
1.12k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
1.12k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
1.12k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
1.12k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
1.12k
                 Inst, Rm, Address, Decoder))) \
7209
1.12k
        return MCDisassembler_Fail; \
7210
1.12k
    } else { \
7211
985
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
985
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
985
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
985
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
985
                << 4 | \
7216
985
              fieldFromInstruction_4(Insn, 1, 3); \
7217
985
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
985
                 Inst, Qm, Address, Decoder))) \
7219
985
        return MCDisassembler_Fail; \
7220
985
    } \
7221
2.10k
\
7222
2.10k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
1.63k
      return MCDisassembler_Fail; \
7224
1.63k
\
7225
1.63k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
1.57k
    MCOperand_CreateReg0(Inst, (0)); \
7227
1.57k
    MCOperand_CreateImm0(Inst, (0)); \
7228
1.57k
\
7229
1.57k
    return S; \
7230
1.63k
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
263
  { \
7193
263
    DecodeStatus S = MCDisassembler_Success; \
7194
263
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
263
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
263
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
263
                   Decoder))) \
7198
263
      return MCDisassembler_Fail; \
7199
263
\
7200
263
    unsigned fc; \
7201
263
\
7202
263
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
263
    } else { \
7211
263
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
263
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
263
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
263
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
263
                << 4 | \
7216
263
              fieldFromInstruction_4(Insn, 1, 3); \
7217
263
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
263
                 Inst, Qm, Address, Decoder))) \
7219
263
        return MCDisassembler_Fail; \
7220
263
    } \
7221
263
\
7222
263
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
77
      return MCDisassembler_Fail; \
7224
77
\
7225
77
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
77
    MCOperand_CreateReg0(Inst, (0)); \
7227
77
    MCOperand_CreateImm0(Inst, (0)); \
7228
77
\
7229
77
    return S; \
7230
77
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
237
  { \
7193
237
    DecodeStatus S = MCDisassembler_Success; \
7194
237
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
237
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
237
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
237
                   Decoder))) \
7198
237
      return MCDisassembler_Fail; \
7199
237
\
7200
237
    unsigned fc; \
7201
237
\
7202
237
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
237
    } else { \
7211
237
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
237
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
237
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
237
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
237
                << 4 | \
7216
237
              fieldFromInstruction_4(Insn, 1, 3); \
7217
237
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
237
                 Inst, Qm, Address, Decoder))) \
7219
237
        return MCDisassembler_Fail; \
7220
237
    } \
7221
237
\
7222
237
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
171
      return MCDisassembler_Fail; \
7224
171
\
7225
171
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
171
    MCOperand_CreateReg0(Inst, (0)); \
7227
171
    MCOperand_CreateImm0(Inst, (0)); \
7228
171
\
7229
171
    return S; \
7230
171
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
208
  { \
7193
208
    DecodeStatus S = MCDisassembler_Success; \
7194
208
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
208
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
208
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
208
                   Decoder))) \
7198
208
      return MCDisassembler_Fail; \
7199
208
\
7200
208
    unsigned fc; \
7201
208
\
7202
208
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
208
    } else { \
7211
208
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
208
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
208
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
208
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
208
                << 4 | \
7216
208
              fieldFromInstruction_4(Insn, 1, 3); \
7217
208
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
208
                 Inst, Qm, Address, Decoder))) \
7219
208
        return MCDisassembler_Fail; \
7220
208
    } \
7221
208
\
7222
208
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
180
      return MCDisassembler_Fail; \
7224
180
\
7225
180
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
180
    MCOperand_CreateReg0(Inst, (0)); \
7227
180
    MCOperand_CreateImm0(Inst, (0)); \
7228
180
\
7229
180
    return S; \
7230
180
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
242
  { \
7193
242
    DecodeStatus S = MCDisassembler_Success; \
7194
242
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
242
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
242
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
242
                   Decoder))) \
7198
242
      return MCDisassembler_Fail; \
7199
242
\
7200
242
    unsigned fc; \
7201
242
\
7202
242
    if (scalar) { \
7203
242
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
242
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
242
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
242
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
242
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
242
                 Inst, Rm, Address, Decoder))) \
7209
242
        return MCDisassembler_Fail; \
7210
242
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
242
\
7222
242
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
242
      return MCDisassembler_Fail; \
7224
242
\
7225
242
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
242
    MCOperand_CreateReg0(Inst, (0)); \
7227
242
    MCOperand_CreateImm0(Inst, (0)); \
7228
242
\
7229
242
    return S; \
7230
242
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
7
  { \
7193
7
    DecodeStatus S = MCDisassembler_Success; \
7194
7
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
7
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
7
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
7
                   Decoder))) \
7198
7
      return MCDisassembler_Fail; \
7199
7
\
7200
7
    unsigned fc; \
7201
7
\
7202
7
    if (scalar) { \
7203
7
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
7
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
7
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
7
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
7
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
7
                 Inst, Rm, Address, Decoder))) \
7209
7
        return MCDisassembler_Fail; \
7210
7
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
7
\
7222
7
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
7
      return MCDisassembler_Fail; \
7224
7
\
7225
7
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
7
    MCOperand_CreateReg0(Inst, (0)); \
7227
7
    MCOperand_CreateImm0(Inst, (0)); \
7228
7
\
7229
7
    return S; \
7230
7
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
296
  { \
7193
296
    DecodeStatus S = MCDisassembler_Success; \
7194
296
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
296
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
296
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
296
                   Decoder))) \
7198
296
      return MCDisassembler_Fail; \
7199
296
\
7200
296
    unsigned fc; \
7201
296
\
7202
296
    if (scalar) { \
7203
296
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
296
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
296
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
296
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
296
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
296
                 Inst, Rm, Address, Decoder))) \
7209
296
        return MCDisassembler_Fail; \
7210
296
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
296
\
7222
296
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
296
      return MCDisassembler_Fail; \
7224
296
\
7225
296
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
296
    MCOperand_CreateReg0(Inst, (0)); \
7227
296
    MCOperand_CreateImm0(Inst, (0)); \
7228
296
\
7229
296
    return S; \
7230
296
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
277
  { \
7193
277
    DecodeStatus S = MCDisassembler_Success; \
7194
277
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
277
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
277
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
277
                   Decoder))) \
7198
277
      return MCDisassembler_Fail; \
7199
277
\
7200
277
    unsigned fc; \
7201
277
\
7202
277
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
277
    } else { \
7211
277
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
277
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
277
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
277
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
277
                << 4 | \
7216
277
              fieldFromInstruction_4(Insn, 1, 3); \
7217
277
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
277
                 Inst, Qm, Address, Decoder))) \
7219
277
        return MCDisassembler_Fail; \
7220
277
    } \
7221
277
\
7222
277
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
83
      return MCDisassembler_Fail; \
7224
83
\
7225
83
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
81
    MCOperand_CreateReg0(Inst, (0)); \
7227
81
    MCOperand_CreateImm0(Inst, (0)); \
7228
81
\
7229
81
    return S; \
7230
83
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
579
  { \
7193
579
    DecodeStatus S = MCDisassembler_Success; \
7194
579
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
579
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
579
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
579
                   Decoder))) \
7198
579
      return MCDisassembler_Fail; \
7199
579
\
7200
579
    unsigned fc; \
7201
579
\
7202
579
    if (scalar) { \
7203
579
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
579
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
579
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
579
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
579
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
579
                 Inst, Rm, Address, Decoder))) \
7209
579
        return MCDisassembler_Fail; \
7210
579
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
579
\
7222
579
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
579
      return MCDisassembler_Fail; \
7224
579
\
7225
579
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
522
    MCOperand_CreateReg0(Inst, (0)); \
7227
522
    MCOperand_CreateImm0(Inst, (0)); \
7228
522
\
7229
522
    return S; \
7230
579
  }
7231
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
7232
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
7233
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
7234
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
7235
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
7236
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
7237
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
7238
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
7239
7240
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
7241
          const void *Decoder)
7242
265
{
7243
265
  DecodeStatus S = MCDisassembler_Success;
7244
265
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7245
265
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7246
265
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
7247
0
    return MCDisassembler_Fail;
7248
265
  return S;
7249
265
}
7250
7251
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
7252
           uint64_t Address, const void *Decoder)
7253
45
{
7254
45
  DecodeStatus S = MCDisassembler_Success;
7255
45
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7256
45
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7257
45
  return S;
7258
45
}
7259
7260
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
7261
          uint64_t Address, const void *Decoder)
7262
80
{
7263
80
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
7264
80
  const unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7265
80
  const unsigned Imm12 = fieldFromInstruction_4(Insn, 26, 1) << 11 |
7266
80
             fieldFromInstruction_4(Insn, 12, 3) << 8 |
7267
80
             fieldFromInstruction_4(Insn, 0, 8);
7268
80
  const unsigned TypeT3 = fieldFromInstruction_4(Insn, 25, 1);
7269
80
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
7270
80
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
7271
80
  unsigned S = fieldFromInstruction_4(Insn, 20, 1);
7272
80
  if (sign1 != sign2)
7273
0
    return MCDisassembler_Fail;
7274
7275
  // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
7276
80
  DecodeStatus DS = MCDisassembler_Success;
7277
80
  if ((!Check(&DS, DecodeGPRspRegisterClass(Inst, Rd, Address,
7278
80
              Decoder))) || // dst
7279
80
      (!Check(&DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
7280
0
    return MCDisassembler_Fail;
7281
80
  if (TypeT3) {
7282
39
    MCInst_setOpcode(Inst,
7283
39
         (sign1 ? ARM_t2SUBspImm12 : ARM_t2ADDspImm12));
7284
39
    MCOperand_CreateImm0(Inst, (Imm12)); // zext imm12
7285
41
  } else {
7286
41
    MCInst_setOpcode(Inst,
7287
41
         (sign1 ? ARM_t2SUBspImm : ARM_t2ADDspImm));
7288
41
    if (!Check(&DS, DecodeT2SOImm(Inst, Imm12, Address,
7289
41
                Decoder))) // imm12
7290
0
      return MCDisassembler_Fail;
7291
41
    if (!Check(&DS, DecodeCCOutOperand(Inst, S, Address,
7292
41
               Decoder))) // cc_out
7293
0
      return MCDisassembler_Fail;
7294
41
  }
7295
7296
80
  return DS;
7297
80
}
7298
7299
DecodeStatus ARM_LLVM_getInstruction(csh handle, const uint8_t *code,
7300
             size_t code_len, MCInst *instr,
7301
             uint16_t *size, uint64_t address,
7302
             void *info)
7303
498k
{
7304
498k
  return getInstruction(handle, code, code_len, instr, size, address,
7305
498k
            info);
7306
498k
}