Coverage Report

Created: 2026-03-03 06:14

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMMapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
/*    Rot127 <unisono@quyllur.org>, 2022-2023 */
4
5
#ifdef CAPSTONE_HAS_ARM
6
7
#include <stdio.h>
8
#include <string.h>
9
10
#include "capstone/arm.h"
11
#include "capstone/capstone.h"
12
13
#include "../../Mapping.h"
14
#include "../../MCDisassembler.h"
15
#include "../../cs_priv.h"
16
#include "../../cs_simple_types.h"
17
18
#include "ARMAddressingModes.h"
19
#include "ARMDisassemblerExtension.h"
20
#include "ARMBaseInfo.h"
21
#include "ARMLinkage.h"
22
#include "ARMInstPrinter.h"
23
#include "ARMMapping.h"
24
25
static const name_map insn_alias_mnem_map[] = {
26
#include "ARMGenCSAliasMnemMap.inc"
27
  { ARM_INS_ALIAS_ASR, "asr" },    { ARM_INS_ALIAS_LSL, "lsl" },
28
  { ARM_INS_ALIAS_LSR, "lsr" },    { ARM_INS_ALIAS_ROR, "ror" },
29
  { ARM_INS_ALIAS_RRX, "rrx" },    { ARM_INS_ALIAS_UXTW, "uxtw" },
30
  { ARM_INS_ALIAS_LDM, "ldm" },    { ARM_INS_ALIAS_POP, "pop" },
31
  { ARM_INS_ALIAS_PUSH, "push" },    { ARM_INS_ALIAS_POPW, "pop.w" },
32
  { ARM_INS_ALIAS_PUSHW, "push.w" }, { ARM_INS_ALIAS_VPOP, "vpop" },
33
  { ARM_INS_ALIAS_VPUSH, "vpush" },  { ARM_INS_ALIAS_END, NULL }
34
};
35
36
static const char *get_custom_reg_alias(unsigned reg)
37
321k
{
38
321k
  switch (reg) {
39
2.08k
  case ARM_REG_R9:
40
2.08k
    return "sb";
41
2.67k
  case ARM_REG_R10:
42
2.67k
    return "sl";
43
1.11k
  case ARM_REG_R11:
44
1.11k
    return "fp";
45
2.45k
  case ARM_REG_R12:
46
2.45k
    return "ip";
47
19.3k
  case ARM_REG_R13:
48
19.3k
    return "sp";
49
5.11k
  case ARM_REG_R14:
50
5.11k
    return "lr";
51
3.74k
  case ARM_REG_R15:
52
3.74k
    return "pc";
53
321k
  }
54
284k
  return NULL;
55
321k
}
56
57
const char *ARM_reg_name(csh handle, unsigned int reg)
58
321k
{
59
321k
  int syntax_opt = ((cs_struct *)(uintptr_t)handle)->syntax;
60
321k
  const char *alias = get_custom_reg_alias(reg);
61
321k
  if ((syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS) && alias)
62
0
    return alias;
63
64
321k
  if (reg == ARM_REG_INVALID || reg >= ARM_REG_ENDING) {
65
    // This might be a system register or banked register encoding.
66
    // Note: The system and banked register encodings can overlap.
67
    // So this might return a system register name although a
68
    // banked register name is expected.
69
0
    const ARMSysReg_MClassSysReg *sys_reg =
70
0
      ARMSysReg_lookupMClassSysRegByEncoding(reg);
71
0
    if (sys_reg)
72
0
      return sys_reg->Name;
73
0
    const ARMBankedReg_BankedReg *banked_reg =
74
0
      ARMBankedReg_lookupBankedRegByEncoding(reg);
75
0
    if (banked_reg)
76
0
      return banked_reg->Name;
77
0
  }
78
79
321k
  if (syntax_opt & CS_OPT_SYNTAX_NOREGNAME) {
80
0
    return ARM_LLVM_getRegisterName(reg, ARM_NoRegAltName);
81
0
  }
82
321k
  return ARM_LLVM_getRegisterName(reg, ARM_RegNamesRaw);
83
321k
}
84
85
const insn_map arm_insns[] = {
86
#include "ARMGenCSMappingInsn.inc"
87
};
88
89
void ARM_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
90
495k
{
91
  // Not used by ARM. Information is set after disassembly.
92
495k
}
93
94
/// Patches the register names with Capstone specific alias.
95
/// Those are common alias for registers (e.g. r15 = pc)
96
/// which are not set in LLVM.
97
static void patch_cs_reg_alias(char *asm_str)
98
0
{
99
0
  char *r9 = strstr(asm_str, "r9");
100
0
  while (r9) {
101
0
    r9[0] = 's';
102
0
    r9[1] = 'b';
103
0
    r9 = strstr(asm_str, "r9");
104
0
  }
105
0
  char *r10 = strstr(asm_str, "r10");
106
0
  while (r10) {
107
0
    r10[0] = 's';
108
0
    r10[1] = 'l';
109
0
    memmove(r10 + 2, r10 + 3, strlen(r10 + 3));
110
0
    asm_str[strlen(asm_str) - 1] = '\0';
111
0
    r10 = strstr(asm_str, "r10");
112
0
  }
113
0
  char *r11 = strstr(asm_str, "r11");
114
0
  while (r11) {
115
0
    r11[0] = 'f';
116
0
    r11[1] = 'p';
117
0
    memmove(r11 + 2, r11 + 3, strlen(r11 + 3));
118
0
    asm_str[strlen(asm_str) - 1] = '\0';
119
0
    r11 = strstr(asm_str, "r11");
120
0
  }
121
0
  char *r12 = strstr(asm_str, "r12");
122
0
  while (r12) {
123
0
    r12[0] = 'i';
124
0
    r12[1] = 'p';
125
0
    memmove(r12 + 2, r12 + 3, strlen(r12 + 3));
126
0
    asm_str[strlen(asm_str) - 1] = '\0';
127
0
    r12 = strstr(asm_str, "r12");
128
0
  }
129
0
  char *r13 = strstr(asm_str, "r13");
130
0
  while (r13) {
131
0
    r13[0] = 's';
132
0
    r13[1] = 'p';
133
0
    memmove(r13 + 2, r13 + 3, strlen(r13 + 3));
134
0
    asm_str[strlen(asm_str) - 1] = '\0';
135
0
    r13 = strstr(asm_str, "r13");
136
0
  }
137
0
  char *r14 = strstr(asm_str, "r14");
138
0
  while (r14) {
139
0
    r14[0] = 'l';
140
0
    r14[1] = 'r';
141
0
    memmove(r14 + 2, r14 + 3, strlen(r14 + 3));
142
0
    asm_str[strlen(asm_str) - 1] = '\0';
143
0
    r14 = strstr(asm_str, "r14");
144
0
  }
145
0
  char *r15 = strstr(asm_str, "r15");
146
0
  while (r15) {
147
0
    r15[0] = 'p';
148
0
    r15[1] = 'c';
149
0
    memmove(r15 + 2, r15 + 3, strlen(r15 + 3));
150
0
    asm_str[strlen(asm_str) - 1] = '\0';
151
0
    r15 = strstr(asm_str, "r15");
152
0
  }
153
0
}
154
155
/// Check if PC is updated from stack. Those POP instructions
156
/// are considered of group RETURN.
157
static void check_pop_return(MCInst *MI)
158
495k
{
159
495k
  if (!MI->flat_insn->detail)
160
0
    return;
161
495k
  if (MI->flat_insn->id != ARM_INS_POP &&
162
494k
      MI->flat_insn->alias_id != ARM_INS_ALIAS_POP) {
163
493k
    return;
164
493k
  }
165
6.19k
  for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) {
166
5.34k
    cs_arm_op *op = &ARM_get_detail(MI)->operands[i];
167
5.34k
    if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC) {
168
492
      add_group(MI, ARM_GRP_RET);
169
492
      return;
170
492
    }
171
5.34k
  }
172
1.34k
}
173
174
/// Check if PC is directly written.Those instructions
175
/// are considered of group BRANCH.
176
static void check_writes_to_pc(MCInst *MI)
177
495k
{
178
495k
  if (!MI->flat_insn->detail)
179
0
    return;
180
1.77M
  for (size_t i = 0; i < ARM_get_detail(MI)->op_count; ++i) {
181
1.28M
    cs_arm_op *op = &ARM_get_detail(MI)->operands[i];
182
1.28M
    if (op->type == ARM_OP_REG && op->reg == ARM_REG_PC &&
183
17.0k
        (op->access & CS_AC_WRITE)) {
184
8.40k
      add_group(MI, ARM_GRP_JUMP);
185
8.40k
      return;
186
8.40k
    }
187
1.28M
  }
188
495k
}
189
190
/// Adds group to the instruction which are not defined in LLVM.
191
static void ARM_add_cs_groups(MCInst *MI)
192
495k
{
193
495k
  if (!MI->flat_insn->detail)
194
0
    return;
195
495k
  check_pop_return(MI);
196
495k
  check_writes_to_pc(MI);
197
495k
  unsigned Opcode = MI->flat_insn->id;
198
495k
  switch (Opcode) {
199
473k
  default:
200
473k
    return;
201
473k
  case ARM_INS_SVC:
202
4.51k
    add_group(MI, ARM_GRP_INT);
203
4.51k
    break;
204
5.40k
  case ARM_INS_CDP:
205
11.7k
  case ARM_INS_CDP2:
206
12.4k
  case ARM_INS_MCR:
207
13.4k
  case ARM_INS_MCR2:
208
13.6k
  case ARM_INS_MCRR:
209
14.1k
  case ARM_INS_MCRR2:
210
15.2k
  case ARM_INS_MRC:
211
16.7k
  case ARM_INS_MRC2:
212
16.8k
  case ARM_INS_SMC:
213
16.8k
    add_group(MI, ARM_GRP_PRIVILEGE);
214
16.8k
    break;
215
495k
  }
216
495k
}
217
218
static void add_alias_details(MCInst *MI)
219
10.2k
{
220
10.2k
  if (!detail_is_set(MI))
221
0
    return;
222
10.2k
  switch (MI->flat_insn->alias_id) {
223
2.88k
  default:
224
2.88k
    return;
225
2.88k
  case ARM_INS_ALIAS_POP:
226
    // Doesn't get set because memop is not printed.
227
293
    if (ARM_get_detail(MI)->op_count == 1) {
228
285
      CS_ASSERT_RET(
229
285
        MI->flat_insn->usesAliasDetails &&
230
285
        "Not valid assumption for non alias details.");
231
      // Only single register pop is post-indexed
232
      // Assumes only alias details are passed here.
233
285
      ARM_get_detail(MI)->post_index = true;
234
285
    }
235
    // fallthrough
236
393
  case ARM_INS_ALIAS_PUSH:
237
436
  case ARM_INS_ALIAS_VPUSH:
238
610
  case ARM_INS_ALIAS_VPOP:
239
610
    map_add_implicit_read(MI, ARM_REG_SP);
240
610
    map_add_implicit_write(MI, ARM_REG_SP);
241
610
    break;
242
6.34k
  case ARM_INS_ALIAS_LDM: {
243
6.34k
    bool Writeback = true;
244
6.34k
    unsigned BaseReg = MCInst_getOpVal(MI, 0);
245
37.1k
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
246
30.7k
      if (MCInst_getOpVal(MI, i) == BaseReg)
247
3.21k
        Writeback = false;
248
30.7k
    }
249
6.34k
    if (Writeback && detail_is_set(MI)) {
250
3.13k
      ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE;
251
3.13k
      MI->flat_insn->detail->writeback = true;
252
3.13k
    }
253
6.34k
    break;
254
436
  }
255
198
  case ARM_INS_ALIAS_ASR:
256
300
  case ARM_INS_ALIAS_LSL:
257
325
  case ARM_INS_ALIAS_LSR:
258
444
  case ARM_INS_ALIAS_ROR: {
259
444
    unsigned shift_value = 0;
260
444
    arm_shifter shift_type = ARM_SFT_INVALID;
261
444
    switch (MCInst_getOpcode(MI)) {
262
0
    default:
263
0
      CS_ASSERT_RET(0 &&
264
0
              "ASR, LSL, LSR, ROR alias not handled");
265
0
      return;
266
248
    case ARM_MOVsi: {
267
248
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
268
248
      shift_type = (arm_shifter)ARM_AM_getSORegShOp(
269
248
        MCOperand_getImm(MO2));
270
271
248
      if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) ==
272
248
          ARM_AM_rrx) {
273
0
        break;
274
0
      }
275
248
      shift_value = translateShiftImm(
276
248
        ARM_AM_getSORegOffset(MCOperand_getImm(MO2)));
277
248
      ARM_insert_detail_op_imm_at(MI, -1, shift_value,
278
248
                CS_AC_READ);
279
248
      break;
280
248
    }
281
196
    case ARM_MOVsr: {
282
196
      MCOperand *MO3 = MCInst_getOperand(MI, (3));
283
196
      shift_type =
284
196
        ARM_AM_getSORegShOp(MCOperand_getImm(MO3)) +
285
196
        ARM_SFT_REG;
286
196
      shift_value = MCInst_getOpVal(MI, 2);
287
196
      break;
288
248
    }
289
444
    }
290
444
    ARM_get_detail_op(MI, -2)->shift.type = shift_type;
291
444
    ARM_get_detail_op(MI, -2)->shift.value = shift_value;
292
444
    break;
293
444
  }
294
10.2k
  }
295
10.2k
}
296
297
/// Some instructions have their operands not defined but
298
/// hardcoded as string.
299
/// Here we add those oprands to detail.
300
static void ARM_add_not_defined_ops(MCInst *MI)
301
495k
{
302
495k
  if (!detail_is_set(MI))
303
0
    return;
304
305
495k
  if (MI->flat_insn->is_alias && MI->flat_insn->usesAliasDetails) {
306
10.2k
    add_alias_details(MI);
307
10.2k
    return;
308
10.2k
  }
309
310
485k
  unsigned Opcode = MCInst_getOpcode(MI);
311
485k
  switch (Opcode) {
312
475k
  default:
313
475k
    return;
314
475k
  case ARM_t2MOVsra_glue:
315
0
  case ARM_t2MOVsrl_glue:
316
0
    ARM_insert_detail_op_imm_at(MI, 2, 1, CS_AC_READ);
317
0
    break;
318
38
  case ARM_VCMPEZD:
319
76
  case ARM_VCMPZD:
320
196
  case ARM_tRSB:
321
395
  case ARM_VCMPEZH:
322
434
  case ARM_VCMPEZS:
323
481
  case ARM_VCMPZH:
324
502
  case ARM_VCMPZS:
325
502
    ARM_insert_detail_op_imm_at(MI, -1, 0, CS_AC_READ);
326
502
    break;
327
125
  case ARM_MVE_VSHLL_lws16bh:
328
169
  case ARM_MVE_VSHLL_lws16th:
329
224
  case ARM_MVE_VSHLL_lwu16bh:
330
405
  case ARM_MVE_VSHLL_lwu16th:
331
405
    ARM_insert_detail_op_imm_at(MI, 2, 16, CS_AC_READ);
332
405
    break;
333
96
  case ARM_MVE_VSHLL_lws8bh:
334
283
  case ARM_MVE_VSHLL_lws8th:
335
531
  case ARM_MVE_VSHLL_lwu8bh:
336
564
  case ARM_MVE_VSHLL_lwu8th:
337
564
    ARM_insert_detail_op_imm_at(MI, 2, 8, CS_AC_READ);
338
564
    break;
339
74
  case ARM_VCEQzv16i8:
340
223
  case ARM_VCEQzv2f32:
341
273
  case ARM_VCEQzv2i32:
342
487
  case ARM_VCEQzv4f16:
343
492
  case ARM_VCEQzv4f32:
344
641
  case ARM_VCEQzv4i16:
345
676
  case ARM_VCEQzv4i32:
346
898
  case ARM_VCEQzv8f16:
347
915
  case ARM_VCEQzv8i16:
348
921
  case ARM_VCEQzv8i8:
349
921
  case ARM_VCGEzv16i8:
350
925
  case ARM_VCGEzv2f32:
351
986
  case ARM_VCGEzv2i32:
352
1.00k
  case ARM_VCGEzv4f16:
353
1.11k
  case ARM_VCGEzv4f32:
354
1.13k
  case ARM_VCGEzv4i16:
355
1.14k
  case ARM_VCGEzv4i32:
356
1.18k
  case ARM_VCGEzv8f16:
357
1.53k
  case ARM_VCGEzv8i16:
358
1.53k
  case ARM_VCGEzv8i8:
359
1.68k
  case ARM_VCLEzv16i8:
360
1.89k
  case ARM_VCLEzv2f32:
361
2.11k
  case ARM_VCLEzv2i32:
362
2.13k
  case ARM_VCLEzv4f16:
363
2.19k
  case ARM_VCLEzv4f32:
364
2.19k
  case ARM_VCLEzv4i16:
365
2.21k
  case ARM_VCLEzv4i32:
366
2.32k
  case ARM_VCLEzv8f16:
367
2.67k
  case ARM_VCLEzv8i16:
368
2.67k
  case ARM_VCLEzv8i8:
369
2.69k
  case ARM_VCLTzv16i8:
370
3.02k
  case ARM_VCLTzv2f32:
371
3.04k
  case ARM_VCLTzv2i32:
372
3.05k
  case ARM_VCLTzv4f16:
373
3.18k
  case ARM_VCLTzv4f32:
374
3.26k
  case ARM_VCLTzv4i16:
375
3.28k
  case ARM_VCLTzv4i32:
376
3.30k
  case ARM_VCLTzv8f16:
377
3.32k
  case ARM_VCLTzv8i16:
378
3.34k
  case ARM_VCLTzv8i8:
379
3.37k
  case ARM_VCGTzv16i8:
380
3.43k
  case ARM_VCGTzv2f32:
381
3.51k
  case ARM_VCGTzv2i32:
382
3.54k
  case ARM_VCGTzv4f16:
383
3.69k
  case ARM_VCGTzv4f32:
384
3.70k
  case ARM_VCGTzv4i16:
385
3.87k
  case ARM_VCGTzv4i32:
386
3.88k
  case ARM_VCGTzv8f16:
387
3.94k
  case ARM_VCGTzv8i16:
388
3.94k
  case ARM_VCGTzv8i8:
389
3.94k
    ARM_insert_detail_op_imm_at(MI, 2, 0, CS_AC_READ);
390
3.94k
    break;
391
77
  case ARM_BX_RET:
392
77
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_LR, CS_AC_READ);
393
77
    break;
394
17
  case ARM_MOVPCLR:
395
259
  case ARM_t2SUBS_PC_LR:
396
259
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_PC, CS_AC_WRITE);
397
259
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_LR, CS_AC_READ);
398
259
    break;
399
8
  case ARM_FMSTAT:
400
8
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_APSR_NZCV,
401
8
              CS_AC_WRITE);
402
8
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ);
403
8
    break;
404
21
  case ARM_VLDR_FPCXTNS_off:
405
29
  case ARM_VLDR_FPCXTNS_post:
406
32
  case ARM_VLDR_FPCXTNS_pre:
407
32
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS,
408
32
              CS_AC_WRITE);
409
32
    break;
410
13
  case ARM_VSTR_FPCXTNS_off:
411
15
  case ARM_VSTR_FPCXTNS_post:
412
18
  case ARM_VSTR_FPCXTNS_pre:
413
18
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTNS, CS_AC_READ);
414
18
    break;
415
34
  case ARM_VLDR_FPCXTS_off:
416
59
  case ARM_VLDR_FPCXTS_post:
417
68
  case ARM_VLDR_FPCXTS_pre:
418
68
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_WRITE);
419
68
    break;
420
4
  case ARM_VSTR_FPCXTS_off:
421
40
  case ARM_VSTR_FPCXTS_post:
422
40
  case ARM_VSTR_FPCXTS_pre:
423
40
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPCXTS, CS_AC_READ);
424
40
    break;
425
1
  case ARM_VLDR_FPSCR_NZCVQC_off:
426
17
  case ARM_VLDR_FPSCR_NZCVQC_post:
427
42
  case ARM_VLDR_FPSCR_NZCVQC_pre:
428
42
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC,
429
42
              CS_AC_WRITE);
430
42
    break;
431
0
  case ARM_VSTR_FPSCR_NZCVQC_off:
432
22
  case ARM_VSTR_FPSCR_NZCVQC_post:
433
30
  case ARM_VSTR_FPSCR_NZCVQC_pre:
434
30
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR_NZCVQC,
435
30
              CS_AC_READ);
436
30
    break;
437
112
  case ARM_VMSR:
438
255
  case ARM_VLDR_FPSCR_off:
439
311
  case ARM_VLDR_FPSCR_post:
440
395
  case ARM_VLDR_FPSCR_pre:
441
395
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_WRITE);
442
395
    break;
443
45
  case ARM_VSTR_FPSCR_off:
444
49
  case ARM_VSTR_FPSCR_post:
445
117
  case ARM_VSTR_FPSCR_pre:
446
117
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSCR, CS_AC_READ);
447
117
    break;
448
0
  case ARM_VLDR_P0_off:
449
0
  case ARM_VLDR_P0_post:
450
0
  case ARM_VLDR_P0_pre:
451
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_WRITE);
452
0
    break;
453
0
  case ARM_VSTR_P0_off:
454
0
  case ARM_VSTR_P0_post:
455
0
  case ARM_VSTR_P0_pre:
456
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_P0, CS_AC_READ);
457
0
    break;
458
0
  case ARM_VLDR_VPR_off:
459
0
  case ARM_VLDR_VPR_post:
460
0
  case ARM_VLDR_VPR_pre:
461
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_WRITE);
462
0
    break;
463
0
  case ARM_VSTR_VPR_off:
464
0
  case ARM_VSTR_VPR_post:
465
0
  case ARM_VSTR_VPR_pre:
466
0
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_VPR, CS_AC_READ);
467
0
    break;
468
14
  case ARM_VMSR_FPEXC:
469
14
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPEXC, CS_AC_WRITE);
470
14
    break;
471
17
  case ARM_VMSR_FPINST:
472
17
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST, CS_AC_WRITE);
473
17
    break;
474
10
  case ARM_VMSR_FPINST2:
475
10
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPINST2,
476
10
              CS_AC_WRITE);
477
10
    break;
478
60
  case ARM_VMSR_FPSID:
479
60
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_FPSID, CS_AC_WRITE);
480
60
    break;
481
61
  case ARM_t2SRSDB:
482
90
  case ARM_t2SRSIA:
483
90
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP, CS_AC_WRITE);
484
90
    break;
485
17
  case ARM_t2SRSDB_UPD:
486
80
  case ARM_t2SRSIA_UPD:
487
80
    ARM_insert_detail_op_reg_at(MI, 0, ARM_REG_SP,
488
80
              CS_AC_READ | CS_AC_WRITE);
489
80
    break;
490
46
  case ARM_MRSsys:
491
57
  case ARM_t2MRSsys_AR:
492
57
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_SPSR, CS_AC_READ);
493
57
    break;
494
374
  case ARM_MRS:
495
425
  case ARM_t2MRS_AR:
496
425
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_APSR, CS_AC_READ);
497
425
    break;
498
56
  case ARM_VMRS:
499
56
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR, CS_AC_READ);
500
56
    break;
501
0
  case ARM_VMRS_FPCXTNS:
502
0
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTNS, CS_AC_READ);
503
0
    break;
504
33
  case ARM_VMRS_FPCXTS:
505
33
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPCXTS, CS_AC_READ);
506
33
    break;
507
373
  case ARM_VMRS_FPEXC:
508
373
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPEXC, CS_AC_READ);
509
373
    break;
510
712
  case ARM_VMRS_FPINST:
511
712
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST, CS_AC_READ);
512
712
    break;
513
389
  case ARM_VMRS_FPINST2:
514
389
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPINST2, CS_AC_READ);
515
389
    break;
516
32
  case ARM_VMRS_FPSCR_NZCVQC:
517
32
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSCR_NZCVQC,
518
32
              CS_AC_READ);
519
32
    break;
520
21
  case ARM_VMRS_FPSID:
521
21
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_FPSID, CS_AC_READ);
522
21
    break;
523
16
  case ARM_VMRS_MVFR0:
524
16
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR0, CS_AC_READ);
525
16
    break;
526
19
  case ARM_VMRS_MVFR1:
527
19
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR1, CS_AC_READ);
528
19
    break;
529
19
  case ARM_VMRS_MVFR2:
530
19
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_MVFR2, CS_AC_READ);
531
19
    break;
532
0
  case ARM_VMRS_P0:
533
0
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_P0, CS_AC_READ);
534
0
    break;
535
0
  case ARM_VMRS_VPR:
536
0
    ARM_insert_detail_op_reg_at(MI, 1, ARM_REG_VPR, CS_AC_READ);
537
0
    break;
538
0
  case ARM_MOVsr:
539
    // Add shift information
540
0
    ARM_get_detail(MI)->operands[1].shift.type =
541
0
      (arm_shifter)ARM_AM_getSORegShOp(
542
0
        MCInst_getOpVal(MI, 3)) +
543
0
      ARM_SFT_REG;
544
0
    ARM_get_detail(MI)->operands[1].shift.value =
545
0
      MCInst_getOpVal(MI, 2);
546
0
    break;
547
0
  case ARM_MOVsi:
548
0
    if (ARM_AM_getSORegShOp(MCInst_getOpVal(MI, 2)) == ARM_AM_rrx) {
549
0
      ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_RRX;
550
0
      ARM_get_detail_op(MI, -1)->shift.value =
551
0
        translateShiftImm(ARM_AM_getSORegOffset(
552
0
          MCInst_getOpVal(MI, 2)));
553
0
      return;
554
0
    }
555
556
0
    ARM_get_detail_op(MI, -1)->shift.type =
557
0
      (arm_shifter)ARM_AM_getSORegShOp(
558
0
        MCInst_getOpVal(MI, 2));
559
0
    ARM_get_detail_op(MI, -1)->shift.value = translateShiftImm(
560
0
      ARM_AM_getSORegOffset(MCInst_getOpVal(MI, 2)));
561
0
    break;
562
0
  case ARM_tLDMIA: {
563
0
    bool Writeback = true;
564
0
    unsigned BaseReg = MCInst_getOpVal(MI, 0);
565
0
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
566
0
      if (MCInst_getOpVal(MI, i) == BaseReg)
567
0
        Writeback = false;
568
0
    }
569
0
    if (Writeback && detail_is_set(MI)) {
570
0
      ARM_get_detail(MI)->operands[0].access |= CS_AC_WRITE;
571
0
      MI->flat_insn->detail->writeback = true;
572
0
    }
573
0
    break;
574
0
  }
575
235
  case ARM_RFEDA_UPD:
576
248
  case ARM_RFEDB_UPD:
577
261
  case ARM_RFEIA_UPD:
578
278
  case ARM_RFEIB_UPD:
579
278
    get_detail(MI)->writeback = true;
580
    // fallthrough
581
283
  case ARM_RFEDA:
582
335
  case ARM_RFEDB:
583
348
  case ARM_RFEIA:
584
425
  case ARM_RFEIB: {
585
425
    arm_reg base_reg = ARM_get_detail_op(MI, -1)->reg;
586
425
    ARM_get_detail_op(MI, -1)->type = ARM_OP_MEM;
587
425
    ARM_get_detail_op(MI, -1)->mem.base = base_reg;
588
425
  }
589
485k
  }
590
485k
}
591
592
/// Unfortunately there is currently no way to easily extract
593
/// information about the vector data usage (sign and width used).
594
/// See: https://github.com/capstone-engine/capstone/issues/2152
595
void ARM_add_vector_data(MCInst *MI, arm_vectordata_type data_type)
596
27.6k
{
597
27.6k
  if (!detail_is_set(MI))
598
0
    return;
599
27.6k
  ARM_get_detail(MI)->vector_data = data_type;
600
27.6k
}
601
602
/// Unfortunately there is currently no way to easily extract
603
/// information about the vector size.
604
/// See: https://github.com/capstone-engine/capstone/issues/2152
605
void ARM_add_vector_size(MCInst *MI, unsigned size)
606
31.8k
{
607
31.8k
  if (!detail_is_set(MI))
608
0
    return;
609
31.8k
  ARM_get_detail(MI)->vector_size = size;
610
31.8k
}
611
612
/// For ARM the attributation of post-indexed instructions is poor.
613
/// Disponents or index register are sometimes not defined as such.
614
/// Here we try to detect such cases. We check if the base register
615
/// is a writeback register, but no other memory operand
616
/// was disassembled.
617
/// Because there must be a second memory operand (disponent/index)
618
/// We assume that the following operand is actually
619
/// the disponent/index reg.
620
static void ARM_post_index_detection(MCInst *MI)
621
495k
{
622
495k
  if (!detail_is_set(MI) || ARM_get_detail(MI)->post_index)
623
15.2k
    return;
624
625
480k
  int i = 0;
626
1.59M
  for (; i < ARM_get_detail(MI)->op_count; ++i) {
627
1.26M
    if (ARM_get_detail(MI)->operands[i].type & ARM_OP_MEM)
628
149k
      break;
629
1.26M
  }
630
480k
  if (i >= ARM_get_detail(MI)->op_count) {
631
    // Last operand
632
330k
    return;
633
330k
  }
634
635
149k
  cs_arm_op *op = &ARM_get_detail(MI)->operands[i];
636
149k
  cs_arm_op op_next = ARM_get_detail(MI)->operands[i + 1];
637
149k
  if (op_next.type == ARM_OP_INVALID || op->mem.disp != 0 ||
638
7.27k
      op->mem.index != ARM_REG_INVALID)
639
142k
    return;
640
641
7.27k
  if (op_next.type & CS_OP_IMM)
642
2.29k
    op->mem.disp = op_next.imm;
643
4.97k
  else if (op_next.type & CS_OP_REG)
644
4.97k
    op->mem.index = op_next.reg;
645
646
7.27k
  op->subtracted = op_next.subtracted;
647
7.27k
  ARM_get_detail(MI)->post_index = true;
648
7.27k
  MI->flat_insn->detail->writeback = true;
649
7.27k
  ARM_dec_op_count(MI);
650
7.27k
}
651
652
void ARM_check_mem_access_validity(MCInst *MI)
653
495k
{
654
495k
#ifndef CAPSTONE_DIET
655
495k
  if (!detail_is_set(MI))
656
0
    return;
657
495k
  const arm_suppl_info *suppl = map_get_suppl_info(MI, arm_insns);
658
495k
  CS_ASSERT_RET(suppl);
659
495k
  if (suppl->mem_acc == CS_AC_INVALID) {
660
312k
    return;
661
312k
  }
662
183k
  cs_detail *detail = get_detail(MI);
663
683k
  for (int i = 0; i < detail->arm.op_count; ++i) {
664
520k
    if (detail->arm.operands[i].type == ARM_OP_MEM &&
665
160k
        detail->arm.operands[i].access != suppl->mem_acc) {
666
20.0k
      detail->arm.operands[i].access = suppl->mem_acc;
667
20.0k
      return;
668
20.0k
    }
669
520k
  }
670
183k
#endif // CAPSTONE_DIET
671
183k
}
672
673
/// Decodes the asm string for a given instruction
674
/// and fills the detail information about the instruction and its operands.
675
void ARM_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info)
676
495k
{
677
495k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
678
495k
  MI->MRI = MRI;
679
495k
  MI->fillDetailOps = detail_is_set(MI);
680
495k
  MI->flat_insn->usesAliasDetails = map_use_alias_details(MI);
681
495k
  ARM_LLVM_printInstruction(MI, O, info);
682
495k
  map_set_alias_id(MI, O, insn_alias_mnem_map,
683
495k
       ARR_SIZE(insn_alias_mnem_map) - 1);
684
495k
  ARM_add_not_defined_ops(MI);
685
495k
  ARM_post_index_detection(MI);
686
495k
  ARM_check_mem_access_validity(MI);
687
495k
  ARM_add_cs_groups(MI);
688
495k
  int syntax_opt = MI->csh->syntax;
689
495k
  if (syntax_opt & CS_OPT_SYNTAX_CS_REG_ALIAS)
690
0
    patch_cs_reg_alias(O->buffer);
691
495k
}
692
693
#ifndef CAPSTONE_DIET
694
static const char *const insn_name_maps[] = {
695
#include "ARMGenCSMappingInsnName.inc"
696
  // Hard coded alias in LLVM, not defined as alias or instruction.
697
  // We give them a unique ID for convenience.
698
  "vpop",
699
  "vpush",
700
};
701
#endif
702
703
#ifndef CAPSTONE_DIET
704
static const arm_reg arm_flag_regs[] = {
705
  ARM_REG_APSR,       ARM_REG_APSR_NZCV, ARM_REG_CPSR,
706
  ARM_REG_FPCXTNS,      ARM_REG_FPCXTS,  ARM_REG_FPEXC,
707
  ARM_REG_FPINST,       ARM_REG_FPSCR,   ARM_REG_FPSCR_NZCV,
708
  ARM_REG_FPSCR_NZCVQC,
709
};
710
#endif // CAPSTONE_DIET
711
712
const char *ARM_insn_name(csh handle, unsigned int id)
713
495k
{
714
495k
#ifndef CAPSTONE_DIET
715
495k
  if (id < ARM_INS_ALIAS_END && id > ARM_INS_ALIAS_BEGIN) {
716
0
    if (id - ARM_INS_ALIAS_BEGIN >= ARR_SIZE(insn_alias_mnem_map))
717
0
      return NULL;
718
719
0
    return insn_alias_mnem_map[id - ARM_INS_ALIAS_BEGIN - 1].name;
720
0
  }
721
495k
  if (id >= ARM_INS_ENDING)
722
0
    return NULL;
723
724
495k
  if (id < ARR_SIZE(insn_name_maps))
725
495k
    return insn_name_maps[id];
726
727
  // not found
728
0
  return NULL;
729
#else
730
  return NULL;
731
#endif
732
495k
}
733
734
#ifndef CAPSTONE_DIET
735
static const name_map group_name_maps[] = {
736
  // generic groups
737
  { ARM_GRP_INVALID, NULL },
738
  { ARM_GRP_JUMP, "jump" },
739
  { ARM_GRP_CALL, "call" },
740
  { ARM_GRP_RET, "return" },
741
  { ARM_GRP_INT, "int" },
742
  { ARM_GRP_PRIVILEGE, "privilege" },
743
  { ARM_GRP_BRANCH_RELATIVE, "branch_relative" },
744
745
// architecture-specific groups
746
#include "ARMGenCSFeatureName.inc"
747
};
748
#endif
749
750
const char *ARM_group_name(csh handle, unsigned int id)
751
645k
{
752
645k
#ifndef CAPSTONE_DIET
753
645k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
754
#else
755
  return NULL;
756
#endif
757
645k
}
758
759
// list all relative branch instructions
760
// ie: insns[i].branch && !insns[i].indirect_branch
761
static const unsigned int insn_rel[] = {
762
  ARM_BL,   ARM_BLX_pred, ARM_Bcc,   ARM_t2B,  ARM_t2Bcc,
763
  ARM_tB,   ARM_tBcc, ARM_tCBNZ, ARM_tCBZ, ARM_BL_pred,
764
  ARM_BLXi, ARM_tBL,  ARM_tBLXi, 0
765
};
766
767
static const unsigned int insn_blx_rel_to_arm[] = { ARM_tBLXi, 0 };
768
769
// check if this insn is relative branch
770
bool ARM_rel_branch(cs_struct *h, unsigned int id)
771
146k
{
772
146k
  int i;
773
774
2.04M
  for (i = 0; insn_rel[i]; i++) {
775
1.90M
    if (id == insn_rel[i]) {
776
0
      return true;
777
0
    }
778
1.90M
  }
779
780
  // not found
781
146k
  return false;
782
146k
}
783
784
bool ARM_blx_to_arm_mode(cs_struct *h, unsigned int id)
785
0
{
786
0
  int i;
787
788
0
  for (i = 0; insn_blx_rel_to_arm[i]; i++)
789
0
    if (id == insn_blx_rel_to_arm[i])
790
0
      return true;
791
792
  // not found
793
0
  return false;
794
0
}
795
796
void ARM_check_updates_flags(MCInst *MI)
797
498k
{
798
498k
#ifndef CAPSTONE_DIET
799
498k
  if (!detail_is_set(MI))
800
0
    return;
801
498k
  cs_detail *detail = get_detail(MI);
802
520k
  for (int i = 0; i < detail->regs_write_count; ++i) {
803
74.0k
    if (detail->regs_write[i] == 0)
804
0
      return;
805
400k
    for (int j = 0; j < ARR_SIZE(arm_flag_regs); ++j) {
806
379k
      if (detail->regs_write[i] == arm_flag_regs[j]) {
807
52.5k
        detail->arm.update_flags = true;
808
52.5k
        return;
809
52.5k
      }
810
379k
    }
811
74.0k
  }
812
498k
#endif // CAPSTONE_DIET
813
498k
}
814
815
void ARM_set_instr_map_data(MCInst *MI)
816
498k
{
817
498k
  map_cs_id(MI, arm_insns, ARR_SIZE(arm_insns));
818
498k
  map_implicit_reads(MI, arm_insns);
819
498k
  map_implicit_writes(MI, arm_insns);
820
498k
  ARM_check_updates_flags(MI);
821
498k
  map_groups(MI, arm_insns);
822
498k
}
823
824
bool ARM_getInstruction(csh handle, const uint8_t *code, size_t code_len,
825
      MCInst *instr, uint16_t *size, uint64_t address,
826
      void *info)
827
498k
{
828
498k
  ARM_init_cs_detail(instr);
829
498k
  DecodeStatus Result = ARM_LLVM_getInstruction(
830
498k
    handle, code, code_len, instr, size, address, info);
831
498k
  ARM_set_instr_map_data(instr);
832
498k
  if (Result == MCDisassembler_SoftFail) {
833
45.5k
    MCInst_setSoftFail(instr);
834
45.5k
  }
835
498k
  return Result != MCDisassembler_Fail;
836
498k
}
837
838
#define GET_REGINFO_MC_DESC
839
#include "ARMGenRegisterInfo.inc"
840
841
void ARM_init_mri(MCRegisterInfo *MRI)
842
7.05k
{
843
7.05k
  MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, ARM_REG_ENDING, 0, 0,
844
7.05k
            ARMMCRegisterClasses,
845
7.05k
            ARR_SIZE(ARMMCRegisterClasses), 0, 0,
846
7.05k
            ARMRegDiffLists, 0, ARMSubRegIdxLists,
847
7.05k
            ARR_SIZE(ARMSubRegIdxLists), 0);
848
7.05k
}
849
850
#ifndef CAPSTONE_DIET
851
static const map_insn_ops insn_operands[] = {
852
#include "ARMGenCSMappingInsnOp.inc"
853
};
854
855
void ARM_reg_access(const cs_insn *insn, cs_regs regs_read,
856
        uint8_t *regs_read_count, cs_regs regs_write,
857
        uint8_t *regs_write_count)
858
0
{
859
0
  uint8_t i;
860
0
  uint8_t read_count, write_count;
861
0
  cs_arm *arm = &(insn->detail->arm);
862
863
0
  read_count = insn->detail->regs_read_count;
864
0
  write_count = insn->detail->regs_write_count;
865
866
  // implicit registers
867
0
  memcpy(regs_read, insn->detail->regs_read,
868
0
         read_count * sizeof(insn->detail->regs_read[0]));
869
0
  memcpy(regs_write, insn->detail->regs_write,
870
0
         write_count * sizeof(insn->detail->regs_write[0]));
871
872
  // explicit registers
873
0
  for (i = 0; i < arm->op_count; i++) {
874
0
    cs_arm_op *op = &(arm->operands[i]);
875
0
    switch ((int)op->type) {
876
0
    case ARM_OP_REG:
877
0
      if ((op->access & CS_AC_READ) &&
878
0
          !arr_exist(regs_read, read_count, op->reg)) {
879
0
        regs_read[read_count] = (uint16_t)op->reg;
880
0
        read_count++;
881
0
      }
882
0
      if ((op->access & CS_AC_WRITE) &&
883
0
          !arr_exist(regs_write, write_count, op->reg)) {
884
0
        regs_write[write_count] = (uint16_t)op->reg;
885
0
        write_count++;
886
0
      }
887
0
      break;
888
0
    case ARM_OP_MEM:
889
      // registers appeared in memory references always being read
890
0
      if ((op->mem.base != ARM_REG_INVALID) &&
891
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
892
0
        regs_read[read_count] = (uint16_t)op->mem.base;
893
0
        read_count++;
894
0
      }
895
0
      if ((op->mem.index != ARM_REG_INVALID) &&
896
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
897
0
        regs_read[read_count] = (uint16_t)op->mem.index;
898
0
        read_count++;
899
0
      }
900
0
      if ((insn->detail->writeback) &&
901
0
          (op->mem.base != ARM_REG_INVALID) &&
902
0
          !arr_exist(regs_write, write_count, op->mem.base)) {
903
0
        regs_write[write_count] =
904
0
          (uint16_t)op->mem.base;
905
0
        write_count++;
906
0
      }
907
0
    default:
908
0
      break;
909
0
    }
910
0
  }
911
912
0
  *regs_read_count = read_count;
913
0
  *regs_write_count = write_count;
914
0
}
915
#endif
916
917
void ARM_setup_op(cs_arm_op *op)
918
17.9M
{
919
17.9M
  memset(op, 0, sizeof(cs_arm_op));
920
17.9M
  op->type = ARM_OP_INVALID;
921
17.9M
  op->vector_index = -1;
922
17.9M
  op->neon_lane = -1;
923
17.9M
}
924
925
void ARM_init_cs_detail(MCInst *MI)
926
498k
{
927
498k
  if (detail_is_set(MI)) {
928
498k
    unsigned int i;
929
930
498k
    memset(get_detail(MI), 0,
931
498k
           offsetof(cs_detail, arm) + sizeof(cs_arm));
932
933
18.4M
    for (i = 0; i < ARR_SIZE(ARM_get_detail(MI)->operands); i++)
934
17.9M
      ARM_setup_op(&ARM_get_detail(MI)->operands[i]);
935
498k
    ARM_get_detail(MI)->cc = ARMCC_UNDEF;
936
498k
    ARM_get_detail(MI)->vcc = ARMVCC_None;
937
498k
  }
938
498k
}
939
940
static uint64_t t_add_pc(MCInst *MI, uint64_t v)
941
146k
{
942
146k
  int32_t imm = (int32_t)v;
943
146k
  if (ARM_rel_branch(MI->csh, MI->Opcode)) {
944
0
    uint32_t address;
945
946
    // only do this for relative branch
947
0
    if (MI->csh->mode & CS_MODE_THUMB) {
948
0
      address = (uint32_t)MI->address + 4;
949
0
      if (ARM_blx_to_arm_mode(MI->csh, MI->Opcode)) {
950
        // here need to align down to the nearest 4-byte address
951
0
#define _ALIGN_DOWN(v, align_width) ((v / align_width) * align_width)
952
0
        address = _ALIGN_DOWN(address, 4);
953
0
#undef _ALIGN_DOWN
954
0
      }
955
0
    } else {
956
0
      address = (uint32_t)MI->address + 8;
957
0
    }
958
959
0
    imm += address;
960
0
    return imm;
961
0
  }
962
146k
  return v;
963
146k
}
964
965
/// Transform a Qs register to its corresponding Ds + Offset register.
966
static uint64_t t_qpr_to_dpr_list(MCInst *MI, unsigned OpNum, uint8_t offset)
967
15.5k
{
968
15.5k
  uint64_t v = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
969
15.5k
  if (v >= ARM_REG_Q0 && v <= ARM_REG_Q15)
970
0
    return ARM_REG_D0 + offset + (v - ARM_REG_Q0) * 2;
971
15.5k
  return v + offset;
972
15.5k
}
973
974
static uint64_t t_mod_imm_rotate(uint64_t v)
975
5.98k
{
976
5.98k
  unsigned Bits = v & 0xFF;
977
5.98k
  unsigned Rot = (v & 0xF00) >> 7;
978
5.98k
  int32_t Rotated = ARM_AM_rotr32(Bits, Rot);
979
5.98k
  return Rotated;
980
5.98k
}
981
982
inline static uint64_t t_mod_imm_bits(uint64_t v)
983
924
{
984
924
  unsigned Bits = v & 0xFF;
985
924
  return Bits;
986
924
}
987
988
inline static uint64_t t_mod_imm_rot(uint64_t v)
989
924
{
990
924
  unsigned Rot = (v & 0xF00) >> 7;
991
924
  return Rot;
992
924
}
993
994
static uint64_t t_vmov_mod_imm(uint64_t v)
995
1.45k
{
996
1.45k
  unsigned EltBits;
997
1.45k
  uint64_t Val = ARM_AM_decodeVMOVModImm(v, &EltBits);
998
1.45k
  return Val;
999
1.45k
}
1000
1001
/// Initializes or finishes a memory operand of Capstone (depending on \p
1002
/// status). A memory operand in Capstone can be assembled by two LLVM operands.
1003
/// E.g. the base register and the immediate disponent.
1004
static void ARM_set_mem_access(MCInst *MI, bool status)
1005
279k
{
1006
279k
  if (!detail_is_set(MI))
1007
0
    return;
1008
279k
  set_doing_mem(MI, status);
1009
279k
  if (status) {
1010
139k
    ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;
1011
139k
    ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_INVALID;
1012
139k
    ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID;
1013
139k
    ARM_get_detail_op(MI, 0)->mem.scale = 1;
1014
139k
    ARM_get_detail_op(MI, 0)->mem.disp = 0;
1015
1016
139k
#ifndef CAPSTONE_DIET
1017
139k
    uint8_t access =
1018
139k
      map_get_op_access(MI, ARM_get_detail(MI)->op_count);
1019
139k
    ARM_get_detail_op(MI, 0)->access = access;
1020
139k
#endif
1021
139k
  } else {
1022
    // done, select the next operand slot
1023
139k
    ARM_check_safe_inc(MI);
1024
139k
    ARM_inc_op_count(MI);
1025
139k
  }
1026
279k
}
1027
1028
/// Fills cs_detail with operand shift information for the last added operand.
1029
static void add_cs_detail_RegImmShift(MCInst *MI, ARM_AM_ShiftOpc ShOpc,
1030
              unsigned ShImm)
1031
22.3k
{
1032
22.3k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
1033
784
    return;
1034
1035
21.5k
  if (!detail_is_set(MI))
1036
0
    return;
1037
1038
21.5k
  if (doing_mem(MI))
1039
2.53k
    ARM_get_detail_op(MI, 0)->shift.type = (arm_shifter)ShOpc;
1040
19.0k
  else
1041
19.0k
    ARM_get_detail_op(MI, -1)->shift.type = (arm_shifter)ShOpc;
1042
1043
21.5k
  if (ShOpc != ARM_AM_rrx) {
1044
20.2k
    if (doing_mem(MI))
1045
2.29k
      ARM_get_detail_op(MI, 0)->shift.value =
1046
2.29k
        translateShiftImm(ShImm);
1047
17.9k
    else
1048
17.9k
      ARM_get_detail_op(MI, -1)->shift.value =
1049
17.9k
        translateShiftImm(ShImm);
1050
20.2k
  }
1051
21.5k
}
1052
1053
/// Fills cs_detail with the data of the operand.
1054
/// This function handles operands which's original printer function has no
1055
/// specialities.
1056
static void add_cs_detail_general(MCInst *MI, arm_op_group op_group,
1057
          unsigned OpNum)
1058
1.76M
{
1059
1.76M
  if (!detail_is_set(MI))
1060
0
    return;
1061
1.76M
  cs_op_type op_type = map_get_op_type(MI, OpNum);
1062
1063
  // Fill cs_detail
1064
1.76M
  switch (op_group) {
1065
0
  default:
1066
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1067
0
    CS_ASSERT_RET(0);
1068
425k
  case ARM_OP_GROUP_PredicateOperand:
1069
436k
  case ARM_OP_GROUP_MandatoryPredicateOperand:
1070
437k
  case ARM_OP_GROUP_MandatoryInvertedPredicateOperand:
1071
441k
  case ARM_OP_GROUP_MandatoryRestrictedPredicateOperand: {
1072
441k
    ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
1073
441k
      MCInst_getOperand(MI, OpNum));
1074
441k
    if ((unsigned)CC == 15 &&
1075
697
        op_group == ARM_OP_GROUP_PredicateOperand) {
1076
697
      ARM_get_detail(MI)->cc = ARMCC_UNDEF;
1077
697
      return;
1078
697
    }
1079
441k
    if (CC == ARMCC_HS &&
1080
4.98k
        op_group ==
1081
4.98k
          ARM_OP_GROUP_MandatoryRestrictedPredicateOperand) {
1082
689
      ARM_get_detail(MI)->cc = ARMCC_HS;
1083
689
      return;
1084
689
    }
1085
440k
    ARM_get_detail(MI)->cc = CC;
1086
440k
    if (CC != ARMCC_AL)
1087
75.3k
      map_add_implicit_read(MI, ARM_REG_CPSR);
1088
440k
    break;
1089
441k
  }
1090
13.6k
  case ARM_OP_GROUP_VPTPredicateOperand: {
1091
13.6k
    ARMVCC_VPTCodes VCC = (ARMVCC_VPTCodes)MCOperand_getImm(
1092
13.6k
      MCInst_getOperand(MI, OpNum));
1093
13.6k
    CS_ASSERT_RET(VCC <= ARMVCC_Else);
1094
13.6k
    if (VCC != ARMVCC_None)
1095
1.01k
      ARM_get_detail(MI)->vcc = VCC;
1096
13.6k
    break;
1097
13.6k
  }
1098
790k
  case ARM_OP_GROUP_Operand:
1099
790k
    if (op_type == CS_OP_IMM) {
1100
146k
      if (doing_mem(MI)) {
1101
0
        ARM_set_detail_op_mem(MI, OpNum, false, 0,
1102
0
                  MCInst_getOpVal(MI,
1103
0
                      OpNum));
1104
146k
      } else {
1105
146k
        ARM_set_detail_op_imm(
1106
146k
          MI, OpNum, ARM_OP_IMM,
1107
146k
          t_add_pc(MI,
1108
146k
             MCInst_getOpVal(MI, OpNum)));
1109
146k
      }
1110
644k
    } else if (op_type == CS_OP_REG)
1111
644k
      if (doing_mem(MI)) {
1112
0
        bool is_index_reg = map_get_op_type(MI, OpNum) &
1113
0
                CS_OP_MEM;
1114
0
        ARM_set_detail_op_mem(MI, OpNum, is_index_reg,
1115
0
                  is_index_reg ? 1 : 0,
1116
0
                  MCInst_getOpVal(MI,
1117
0
                      OpNum));
1118
644k
      } else {
1119
644k
        ARM_set_detail_op_reg(
1120
644k
          MI, OpNum, MCInst_getOpVal(MI, OpNum));
1121
644k
      }
1122
0
    else
1123
0
      CS_ASSERT_RET(0 && "Op type not handled.");
1124
790k
    break;
1125
790k
  case ARM_OP_GROUP_PImmediate:
1126
34.5k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_PIMM,
1127
34.5k
              MCInst_getOpVal(MI, OpNum));
1128
34.5k
    break;
1129
62.1k
  case ARM_OP_GROUP_CImmediate:
1130
62.1k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_CIMM,
1131
62.1k
              MCInst_getOpVal(MI, OpNum));
1132
62.1k
    break;
1133
25.2k
  case ARM_OP_GROUP_AddrMode6Operand:
1134
25.2k
    if (!doing_mem(MI))
1135
25.2k
      ARM_set_mem_access(MI, true);
1136
25.2k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1137
25.2k
              MCInst_getOpVal(MI, OpNum));
1138
25.2k
    ARM_get_detail_op(MI, 0)->mem.align =
1139
25.2k
      MCInst_getOpVal(MI, OpNum + 1) << 3;
1140
25.2k
    ARM_set_mem_access(MI, false);
1141
25.2k
    break;
1142
8.07k
  case ARM_OP_GROUP_AddrMode6OffsetOperand: {
1143
8.07k
    arm_reg reg = MCInst_getOpVal(MI, OpNum);
1144
8.07k
    if (reg != 0) {
1145
4.82k
      ARM_set_detail_op_mem_offset(MI, OpNum, reg, false);
1146
4.82k
    }
1147
8.07k
    break;
1148
790k
  }
1149
20.7k
  case ARM_OP_GROUP_AddrMode7Operand:
1150
20.7k
    if (!doing_mem(MI))
1151
20.7k
      ARM_set_mem_access(MI, true);
1152
20.7k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1153
20.7k
              MCInst_getOpVal(MI, OpNum));
1154
20.7k
    ARM_set_mem_access(MI, false);
1155
20.7k
    break;
1156
132k
  case ARM_OP_GROUP_SBitModifierOperand: {
1157
132k
    unsigned SBit = MCInst_getOpVal(MI, OpNum);
1158
1159
132k
    if (SBit == 0) {
1160
      // Does not edit set flags.
1161
13.5k
      map_remove_implicit_write(MI, ARM_CPSR);
1162
13.5k
      ARM_get_detail(MI)->update_flags = false;
1163
13.5k
      break;
1164
13.5k
    }
1165
    // Add the implicit write again. Some instruction miss it.
1166
118k
    map_add_implicit_write(MI, ARM_CPSR);
1167
118k
    ARM_get_detail(MI)->update_flags = true;
1168
118k
    break;
1169
132k
  }
1170
1.53k
  case ARM_OP_GROUP_VectorListOne:
1171
1.58k
  case ARM_OP_GROUP_VectorListOneAllLanes:
1172
1.58k
    ARM_set_detail_op_reg(MI, OpNum,
1173
1.58k
              t_qpr_to_dpr_list(MI, OpNum, 0));
1174
1.58k
    break;
1175
3.79k
  case ARM_OP_GROUP_VectorListTwo:
1176
4.89k
  case ARM_OP_GROUP_VectorListTwoAllLanes: {
1177
4.89k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1178
4.89k
    ARM_set_detail_op_reg(MI, OpNum,
1179
4.89k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1180
4.89k
                     ARM_dsub_0));
1181
4.89k
    ARM_set_detail_op_reg(MI, OpNum,
1182
4.89k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1183
4.89k
                     ARM_dsub_1));
1184
4.89k
    break;
1185
3.79k
  }
1186
788
  case ARM_OP_GROUP_VectorListTwoSpacedAllLanes:
1187
3.03k
  case ARM_OP_GROUP_VectorListTwoSpaced: {
1188
3.03k
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1189
3.03k
    ARM_set_detail_op_reg(MI, OpNum,
1190
3.03k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1191
3.03k
                     ARM_dsub_0));
1192
3.03k
    ARM_set_detail_op_reg(MI, OpNum,
1193
3.03k
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1194
3.03k
                     ARM_dsub_2));
1195
3.03k
    break;
1196
788
  }
1197
2.03k
  case ARM_OP_GROUP_VectorListThree:
1198
2.03k
  case ARM_OP_GROUP_VectorListThreeAllLanes:
1199
2.03k
    ARM_set_detail_op_reg(MI, OpNum,
1200
2.03k
              t_qpr_to_dpr_list(MI, OpNum, 0));
1201
2.03k
    ARM_set_detail_op_reg(MI, OpNum,
1202
2.03k
              t_qpr_to_dpr_list(MI, OpNum, 1));
1203
2.03k
    ARM_set_detail_op_reg(MI, OpNum,
1204
2.03k
              t_qpr_to_dpr_list(MI, OpNum, 2));
1205
2.03k
    break;
1206
0
  case ARM_OP_GROUP_VectorListThreeSpacedAllLanes:
1207
0
  case ARM_OP_GROUP_VectorListThreeSpaced:
1208
0
    ARM_set_detail_op_reg(MI, OpNum,
1209
0
              t_qpr_to_dpr_list(MI, OpNum, 0));
1210
0
    ARM_set_detail_op_reg(MI, OpNum,
1211
0
              t_qpr_to_dpr_list(MI, OpNum, 2));
1212
0
    ARM_set_detail_op_reg(MI, OpNum,
1213
0
              t_qpr_to_dpr_list(MI, OpNum, 4));
1214
0
    break;
1215
1.95k
  case ARM_OP_GROUP_VectorListFour:
1216
1.95k
  case ARM_OP_GROUP_VectorListFourAllLanes:
1217
1.95k
    ARM_set_detail_op_reg(MI, OpNum,
1218
1.95k
              t_qpr_to_dpr_list(MI, OpNum, 0));
1219
1.95k
    ARM_set_detail_op_reg(MI, OpNum,
1220
1.95k
              t_qpr_to_dpr_list(MI, OpNum, 1));
1221
1.95k
    ARM_set_detail_op_reg(MI, OpNum,
1222
1.95k
              t_qpr_to_dpr_list(MI, OpNum, 2));
1223
1.95k
    ARM_set_detail_op_reg(MI, OpNum,
1224
1.95k
              t_qpr_to_dpr_list(MI, OpNum, 3));
1225
1.95k
    break;
1226
0
  case ARM_OP_GROUP_VectorListFourSpacedAllLanes:
1227
0
  case ARM_OP_GROUP_VectorListFourSpaced:
1228
0
    ARM_set_detail_op_reg(MI, OpNum,
1229
0
              t_qpr_to_dpr_list(MI, OpNum, 0));
1230
0
    ARM_set_detail_op_reg(MI, OpNum,
1231
0
              t_qpr_to_dpr_list(MI, OpNum, 2));
1232
0
    ARM_set_detail_op_reg(MI, OpNum,
1233
0
              t_qpr_to_dpr_list(MI, OpNum, 4));
1234
0
    ARM_set_detail_op_reg(MI, OpNum,
1235
0
              t_qpr_to_dpr_list(MI, OpNum, 6));
1236
0
    break;
1237
16.8k
  case ARM_OP_GROUP_NoHashImmediate:
1238
16.8k
    ARM_set_detail_op_neon_lane(MI, OpNum);
1239
16.8k
    break;
1240
21.8k
  case ARM_OP_GROUP_RegisterList: {
1241
    // All operands n MI from OpNum on are registers.
1242
    // But the MappingInsnOps.inc has only a single entry for the whole
1243
    // list. So all registers in the list share those attributes.
1244
21.8k
    unsigned access = map_get_op_access(MI, OpNum);
1245
137k
    for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e;
1246
115k
         ++i) {
1247
115k
      unsigned Reg =
1248
115k
        MCOperand_getReg(MCInst_getOperand(MI, i));
1249
1250
115k
      ARM_check_safe_inc(MI);
1251
115k
      ARM_get_detail_op(MI, 0)->type = ARM_OP_REG;
1252
115k
      ARM_get_detail_op(MI, 0)->reg = Reg;
1253
115k
      ARM_get_detail_op(MI, 0)->access = access;
1254
115k
      ARM_inc_op_count(MI);
1255
115k
    }
1256
21.8k
    break;
1257
0
  }
1258
7.11k
  case ARM_OP_GROUP_ThumbITMask: {
1259
7.11k
    unsigned Mask = MCInst_getOpVal(MI, OpNum);
1260
7.11k
    unsigned Firstcond = MCInst_getOpVal(MI, OpNum - 1);
1261
7.11k
    unsigned CondBit0 = Firstcond & 1;
1262
7.11k
    unsigned NumTZ = CountTrailingZeros_32(Mask);
1263
7.11k
    unsigned Pos, e;
1264
7.11k
    ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid;
1265
1266
    // Check the documentation of ARM_PredBlockMask how the bits are set.
1267
26.7k
    for (Pos = 3, e = NumTZ; Pos > e; --Pos) {
1268
19.5k
      bool Then = ((Mask >> Pos) & 1) == CondBit0;
1269
19.5k
      if (Then)
1270
5.54k
        PredMask <<= 1;
1271
14.0k
      else {
1272
14.0k
        PredMask |= 1;
1273
14.0k
        PredMask <<= 1;
1274
14.0k
      }
1275
19.5k
    }
1276
7.11k
    PredMask |= 1;
1277
7.11k
    ARM_get_detail(MI)->pred_mask = PredMask;
1278
7.11k
    break;
1279
0
  }
1280
3.07k
  case ARM_OP_GROUP_VPTMask: {
1281
3.07k
    unsigned Mask = MCInst_getOpVal(MI, OpNum);
1282
3.07k
    unsigned NumTZ = CountTrailingZeros_32(Mask);
1283
3.07k
    ARM_PredBlockMask PredMask = ARM_PredBlockMaskInvalid;
1284
1285
    // Check the documentation of ARM_PredBlockMask how the bits are set.
1286
11.0k
    for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1287
7.93k
      bool T = ((Mask >> Pos) & 1) == 0;
1288
7.93k
      if (T)
1289
4.42k
        PredMask <<= 1;
1290
3.51k
      else {
1291
3.51k
        PredMask |= 1;
1292
3.51k
        PredMask <<= 1;
1293
3.51k
      }
1294
7.93k
    }
1295
3.07k
    PredMask |= 1;
1296
3.07k
    ARM_get_detail(MI)->pred_mask = PredMask;
1297
3.07k
    break;
1298
0
  }
1299
4.80k
  case ARM_OP_GROUP_MSRMaskOperand: {
1300
4.80k
    MCOperand *Op = MCInst_getOperand(MI, OpNum);
1301
4.80k
    unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;
1302
4.80k
    unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;
1303
4.80k
    bool IsOutReg = OpNum == 0;
1304
1305
4.80k
    if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
1306
3.83k
      const ARMSysReg_MClassSysReg *TheReg;
1307
3.83k
      unsigned SYSm = (unsigned)MCOperand_getImm(Op) &
1308
3.83k
          0xFFF; // 12-bit SYMm
1309
3.83k
      unsigned Opcode = MCInst_getOpcode(MI);
1310
1311
3.83k
      if (Opcode == ARM_t2MSR_M &&
1312
2.52k
          ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
1313
2.52k
        TheReg =
1314
2.52k
          ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(
1315
2.52k
            SYSm);
1316
2.52k
        if (TheReg && MClassSysReg_isInRequiredFeatures(
1317
563
                  TheReg, ARM_FeatureDSP)) {
1318
39
          ARM_set_detail_op_sysop(
1319
39
            MI, TheReg->sysreg.mclasssysreg,
1320
39
            ARM_OP_SYSREG, IsOutReg, Mask,
1321
39
            SYSm);
1322
39
          return;
1323
39
        }
1324
2.52k
      }
1325
1326
3.79k
      SYSm &= 0xff;
1327
3.79k
      if (Opcode == ARM_t2MSR_M &&
1328
2.48k
          ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
1329
2.48k
        TheReg =
1330
2.48k
          ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(
1331
2.48k
            SYSm);
1332
2.48k
        if (TheReg) {
1333
78
          ARM_set_detail_op_sysop(
1334
78
            MI, TheReg->sysreg.mclasssysreg,
1335
78
            ARM_OP_SYSREG, IsOutReg, Mask,
1336
78
            SYSm);
1337
78
          return;
1338
78
        }
1339
2.48k
      }
1340
1341
3.71k
      TheReg = ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(
1342
3.71k
        SYSm);
1343
3.71k
      if (TheReg) {
1344
2.99k
        ARM_set_detail_op_sysop(
1345
2.99k
          MI, TheReg->sysreg.mclasssysreg,
1346
2.99k
          ARM_OP_SYSREG, IsOutReg, Mask, SYSm);
1347
2.99k
        return;
1348
2.99k
      }
1349
1350
720
      if (detail_is_set(MI))
1351
720
        MCOperand_CreateImm0(MI, SYSm);
1352
1353
720
      ARM_set_detail_op_sysop(MI, SYSm, ARM_OP_SYSREG,
1354
720
            IsOutReg, Mask, SYSm);
1355
1356
720
      return;
1357
3.71k
    }
1358
1359
975
    if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
1360
677
      switch (Mask) {
1361
0
      default:
1362
0
        CS_ASSERT_RET(0 && "Unexpected mask value!");
1363
67
      case 4:
1364
67
        ARM_set_detail_op_sysop(MI,
1365
67
              ARM_MCLASSSYSREG_APSR_G,
1366
67
              ARM_OP_SYSREG, IsOutReg,
1367
67
              Mask, UINT16_MAX);
1368
67
        return;
1369
25
      case 8:
1370
25
        ARM_set_detail_op_sysop(
1371
25
          MI, ARM_MCLASSSYSREG_APSR_NZCVQ,
1372
25
          ARM_OP_SYSREG, IsOutReg, Mask,
1373
25
          UINT16_MAX);
1374
25
        return;
1375
585
      case 12:
1376
585
        ARM_set_detail_op_sysop(
1377
585
          MI, ARM_MCLASSSYSREG_APSR_NZCVQG,
1378
585
          ARM_OP_SYSREG, IsOutReg, Mask,
1379
585
          UINT16_MAX);
1380
585
        return;
1381
677
      }
1382
677
    }
1383
1384
298
    unsigned field = 0;
1385
298
    if (Mask) {
1386
288
      if (Mask & 8)
1387
236
        field += SpecRegRBit ? ARM_FIELD_SPSR_F :
1388
236
                   ARM_FIELD_CPSR_F;
1389
288
      if (Mask & 4)
1390
209
        field += SpecRegRBit ? ARM_FIELD_SPSR_S :
1391
209
                   ARM_FIELD_CPSR_S;
1392
288
      if (Mask & 2)
1393
122
        field += SpecRegRBit ? ARM_FIELD_SPSR_X :
1394
122
                   ARM_FIELD_CPSR_X;
1395
288
      if (Mask & 1)
1396
189
        field += SpecRegRBit ? ARM_FIELD_SPSR_C :
1397
189
                   ARM_FIELD_CPSR_C;
1398
1399
288
      ARM_set_detail_op_sysop(MI, field,
1400
288
            SpecRegRBit ? ARM_OP_SPSR :
1401
288
                    ARM_OP_CPSR,
1402
288
            IsOutReg, Mask, UINT16_MAX);
1403
288
    }
1404
298
    break;
1405
975
  }
1406
2.52k
  case ARM_OP_GROUP_SORegRegOperand: {
1407
2.52k
    int64_t imm =
1408
2.52k
      MCOperand_getImm(MCInst_getOperand(MI, OpNum + 2));
1409
2.52k
    ARM_get_detail_op(MI, 0)->shift.type =
1410
2.52k
      ARM_AM_getSORegShOp(imm) + ARM_SFT_REG;
1411
2.52k
    if (ARM_AM_getSORegShOp(imm) != ARM_AM_rrx)
1412
2.52k
      ARM_get_detail_op(MI, 0)->shift.value =
1413
2.52k
        MCInst_getOpVal(MI, OpNum + 1);
1414
1415
2.52k
    ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum));
1416
2.52k
    break;
1417
975
  }
1418
3.45k
  case ARM_OP_GROUP_ModImmOperand: {
1419
3.45k
    int64_t imm = MCInst_getOpVal(MI, OpNum);
1420
3.45k
    int32_t Rotated = t_mod_imm_rotate(imm);
1421
3.45k
    if (ARM_AM_getSOImmVal(Rotated) == imm) {
1422
2.53k
      ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1423
2.53k
                t_mod_imm_rotate(imm));
1424
2.53k
      return;
1425
2.53k
    }
1426
924
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1427
924
              t_mod_imm_bits(imm));
1428
924
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1429
924
              t_mod_imm_rot(imm));
1430
924
    break;
1431
3.45k
  }
1432
1.45k
  case ARM_OP_GROUP_VMOVModImmOperand:
1433
1.45k
    ARM_set_detail_op_imm(
1434
1.45k
      MI, OpNum, ARM_OP_IMM,
1435
1.45k
      t_vmov_mod_imm(MCInst_getOpVal(MI, OpNum)));
1436
1.45k
    break;
1437
479
  case ARM_OP_GROUP_FPImmOperand:
1438
479
    ARM_set_detail_op_float(MI, OpNum, MCInst_getOpVal(MI, OpNum));
1439
479
    break;
1440
375
  case ARM_OP_GROUP_ImmPlusOneOperand:
1441
375
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1442
375
              MCInst_getOpVal(MI, OpNum) + 1);
1443
375
    break;
1444
218
  case ARM_OP_GROUP_RotImmOperand: {
1445
218
    unsigned RotImm = MCInst_getOpVal(MI, OpNum);
1446
218
    if (RotImm == 0)
1447
77
      return;
1448
141
    ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ROR;
1449
141
    ARM_get_detail_op(MI, -1)->shift.value = RotImm * 8;
1450
141
    break;
1451
218
  }
1452
524
  case ARM_OP_GROUP_FBits16:
1453
524
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1454
524
              16 - MCInst_getOpVal(MI, OpNum));
1455
524
    break;
1456
133
  case ARM_OP_GROUP_FBits32:
1457
133
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1458
133
              32 - MCInst_getOpVal(MI, OpNum));
1459
133
    break;
1460
1.97k
  case ARM_OP_GROUP_T2SOOperand:
1461
6.55k
  case ARM_OP_GROUP_SORegImmOperand:
1462
6.55k
    ARM_set_detail_op_reg(MI, OpNum, MCInst_getOpVal(MI, OpNum));
1463
6.55k
    uint64_t imm = MCInst_getOpVal(MI, OpNum + 1);
1464
6.55k
    ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(imm);
1465
6.55k
    unsigned ShImm = ARM_AM_getSORegOffset(imm);
1466
6.55k
    if (op_group == ARM_OP_GROUP_SORegImmOperand) {
1467
4.57k
      if (ShOpc == ARM_AM_no_shift ||
1468
4.57k
          (ShOpc == ARM_AM_lsl && !ShImm))
1469
0
        return;
1470
4.57k
    }
1471
6.55k
    add_cs_detail_RegImmShift(MI, ShOpc, ShImm);
1472
6.55k
    break;
1473
1.31k
  case ARM_OP_GROUP_PostIdxRegOperand: {
1474
1.31k
    bool sub = MCInst_getOpVal(MI, OpNum + 1) ? false : true;
1475
1.31k
    ARM_set_detail_op_mem_offset(MI, OpNum,
1476
1.31k
               MCInst_getOpVal(MI, OpNum), sub);
1477
1.31k
    ARM_get_detail(MI)->post_index = true;
1478
1.31k
    break;
1479
6.55k
  }
1480
483
  case ARM_OP_GROUP_PostIdxImm8Operand: {
1481
483
    unsigned Imm8 = MCInst_getOpVal(MI, OpNum);
1482
483
    bool sub = !(Imm8 & 256);
1483
483
    ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8 & 0xff), sub);
1484
483
    ARM_get_detail(MI)->post_index = true;
1485
483
    break;
1486
6.55k
  }
1487
4.48k
  case ARM_OP_GROUP_PostIdxImm8s4Operand: {
1488
4.48k
    unsigned Imm8s = MCInst_getOpVal(MI, OpNum);
1489
4.48k
    bool sub = !(Imm8s & 256);
1490
4.48k
    ARM_set_detail_op_mem_offset(MI, OpNum, (Imm8s & 0xff) << 2,
1491
4.48k
               sub);
1492
4.48k
    ARM_get_detail(MI)->post_index = true;
1493
4.48k
    break;
1494
6.55k
  }
1495
318
  case ARM_OP_GROUP_AddrModeTBB:
1496
699
  case ARM_OP_GROUP_AddrModeTBH:
1497
699
    ARM_set_mem_access(MI, true);
1498
699
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1499
699
              MCInst_getOpVal(MI, OpNum));
1500
699
    ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,
1501
699
              MCInst_getOpVal(MI, OpNum + 1));
1502
699
    if (op_group == ARM_OP_GROUP_AddrModeTBH) {
1503
381
      ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL;
1504
381
      ARM_get_detail_op(MI, 0)->shift.value = 1;
1505
381
    }
1506
699
    ARM_set_mem_access(MI, false);
1507
699
    break;
1508
2.42k
  case ARM_OP_GROUP_AddrMode2Operand: {
1509
2.42k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1510
2.42k
    if (!MCOperand_isReg(MO1))
1511
      // Handled in printOperand
1512
0
      break;
1513
1514
2.42k
    ARM_set_mem_access(MI, true);
1515
2.42k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1516
2.42k
              MCInst_getOpVal(MI, OpNum));
1517
2.42k
    unsigned int imm3 = MCInst_getOpVal(MI, OpNum + 2);
1518
2.42k
    unsigned ShOff = ARM_AM_getAM2Offset(imm3);
1519
2.42k
    ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm3);
1520
2.42k
    if (!MCOperand_getReg(MCInst_getOperand(MI, OpNum + 1)) &&
1521
0
        ShOff) {
1522
0
      ARM_get_detail_op(MI, 0)->shift.value = ShOff;
1523
0
      ARM_get_detail_op(MI, 0)->subtracted = subtracted ==
1524
0
                     ARM_AM_sub;
1525
0
      ARM_set_mem_access(MI, false);
1526
0
      break;
1527
0
    }
1528
2.42k
    ARM_set_detail_op_mem(MI, OpNum + 1, true,
1529
2.42k
              subtracted == ARM_AM_sub ? -1 : 1,
1530
2.42k
              MCInst_getOpVal(MI, OpNum + 1));
1531
2.42k
    add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm3),
1532
2.42k
            ARM_AM_getAM2Offset(imm3));
1533
2.42k
    ARM_set_mem_access(MI, false);
1534
2.42k
    break;
1535
2.42k
  }
1536
4.48k
  case ARM_OP_GROUP_AddrMode2OffsetOperand: {
1537
4.48k
    uint64_t imm2 = MCInst_getOpVal(MI, OpNum + 1);
1538
4.48k
    ARM_AM_AddrOpc subtracted = ARM_AM_getAM2Op(imm2);
1539
4.48k
    if (!MCInst_getOpVal(MI, OpNum)) {
1540
2.58k
      ARM_set_detail_op_mem_offset(MI, OpNum + 1,
1541
2.58k
                 ARM_AM_getAM2Offset(imm2),
1542
2.58k
                 subtracted == ARM_AM_sub);
1543
2.58k
      ARM_get_detail(MI)->post_index = true;
1544
2.58k
      return;
1545
2.58k
    }
1546
1.90k
    ARM_set_detail_op_mem_offset(MI, OpNum,
1547
1.90k
               MCInst_getOpVal(MI, OpNum),
1548
1.90k
               subtracted == ARM_AM_sub);
1549
1.90k
    ARM_get_detail(MI)->post_index = true;
1550
1.90k
    add_cs_detail_RegImmShift(MI, ARM_AM_getAM2ShiftOpc(imm2),
1551
1.90k
            ARM_AM_getAM2Offset(imm2));
1552
1.90k
    break;
1553
4.48k
  }
1554
2.38k
  case ARM_OP_GROUP_AddrMode3OffsetOperand: {
1555
2.38k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1556
2.38k
    MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1557
2.38k
    ARM_AM_AddrOpc subtracted =
1558
2.38k
      ARM_AM_getAM3Op(MCOperand_getImm(MO2));
1559
2.38k
    if (MCOperand_getReg(MO1)) {
1560
1.75k
      ARM_set_detail_op_mem_offset(MI, OpNum,
1561
1.75k
                 MCInst_getOpVal(MI, OpNum),
1562
1.75k
                 subtracted == ARM_AM_sub);
1563
1.75k
      ARM_get_detail(MI)->post_index = true;
1564
1.75k
      return;
1565
1.75k
    }
1566
627
    ARM_set_detail_op_mem_offset(
1567
627
      MI, OpNum + 1,
1568
627
      ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 1)),
1569
627
      subtracted == ARM_AM_sub);
1570
627
    ARM_get_detail(MI)->post_index = true;
1571
627
    break;
1572
2.38k
  }
1573
10.2k
  case ARM_OP_GROUP_ThumbAddrModeSPOperand:
1574
26.8k
  case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand:
1575
43.8k
  case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand:
1576
67.2k
  case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand: {
1577
67.2k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1578
67.2k
    if (!MCOperand_isReg(MO1))
1579
      // Handled in printOperand
1580
0
      break;
1581
1582
67.2k
    ARM_set_mem_access(MI, true);
1583
67.2k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1584
67.2k
              MCInst_getOpVal(MI, OpNum));
1585
67.2k
    unsigned ImmOffs = MCInst_getOpVal(MI, OpNum + 1);
1586
67.2k
    if (ImmOffs) {
1587
62.9k
      unsigned Scale = 0;
1588
62.9k
      switch (op_group) {
1589
0
      default:
1590
0
        CS_ASSERT_RET(
1591
0
          0 &&
1592
0
          "Cannot determine scale. Operand group not handled.");
1593
14.5k
      case ARM_OP_GROUP_ThumbAddrModeImm5S1Operand:
1594
14.5k
        Scale = 1;
1595
14.5k
        break;
1596
15.9k
      case ARM_OP_GROUP_ThumbAddrModeImm5S2Operand:
1597
15.9k
        Scale = 2;
1598
15.9k
        break;
1599
23.0k
      case ARM_OP_GROUP_ThumbAddrModeImm5S4Operand:
1600
32.4k
      case ARM_OP_GROUP_ThumbAddrModeSPOperand:
1601
32.4k
        Scale = 4;
1602
32.4k
        break;
1603
62.9k
      }
1604
62.9k
      ARM_set_detail_op_mem(MI, OpNum + 1, false, 0,
1605
62.9k
                ImmOffs * Scale);
1606
62.9k
    }
1607
67.2k
    ARM_set_mem_access(MI, false);
1608
67.2k
    break;
1609
67.2k
  }
1610
9.05k
  case ARM_OP_GROUP_ThumbAddrModeRROperand: {
1611
9.05k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1612
9.05k
    if (!MCOperand_isReg(MO1))
1613
      // Handled in printOperand
1614
0
      break;
1615
1616
9.05k
    ARM_set_mem_access(MI, true);
1617
9.05k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1618
9.05k
              MCInst_getOpVal(MI, OpNum));
1619
9.05k
    arm_reg RegNum = MCInst_getOpVal(MI, OpNum + 1);
1620
9.05k
    if (RegNum)
1621
9.05k
      ARM_set_detail_op_mem(MI, OpNum + 1, true, 1, RegNum);
1622
9.05k
    ARM_set_mem_access(MI, false);
1623
9.05k
    break;
1624
9.05k
  }
1625
1.04k
  case ARM_OP_GROUP_T2AddrModeImm8OffsetOperand:
1626
1.84k
  case ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand: {
1627
1.84k
    int32_t OffImm = MCInst_getOpVal(MI, OpNum);
1628
1.84k
    if (OffImm == INT32_MIN)
1629
388
      ARM_set_detail_op_mem_offset(MI, OpNum, 0, false);
1630
1.45k
    else {
1631
1.45k
      bool sub = OffImm < 0;
1632
1.45k
      OffImm = OffImm < 0 ? OffImm * -1 : OffImm;
1633
1.45k
      ARM_set_detail_op_mem_offset(MI, OpNum, OffImm, sub);
1634
1.45k
    }
1635
1.84k
    ARM_get_detail(MI)->post_index = true;
1636
1.84k
    break;
1637
1.04k
  }
1638
473
  case ARM_OP_GROUP_T2AddrModeSoRegOperand: {
1639
473
    if (!doing_mem(MI))
1640
473
      ARM_set_mem_access(MI, true);
1641
1642
473
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1643
473
              MCInst_getOpVal(MI, OpNum));
1644
473
    ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,
1645
473
              MCInst_getOpVal(MI, OpNum + 1));
1646
473
    unsigned ShAmt = MCInst_getOpVal(MI, OpNum + 2);
1647
473
    if (ShAmt) {
1648
126
      ARM_get_detail_op(MI, 0)->shift.type = ARM_SFT_LSL;
1649
126
      ARM_get_detail_op(MI, 0)->shift.value = ShAmt;
1650
126
    }
1651
473
    ARM_set_mem_access(MI, false);
1652
473
    break;
1653
1.04k
  }
1654
257
  case ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand:
1655
257
    ARM_set_mem_access(MI, true);
1656
257
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1657
257
              MCInst_getOpVal(MI, OpNum));
1658
257
    int64_t Imm0_1024s4 = MCInst_getOpVal(MI, OpNum + 1);
1659
257
    if (Imm0_1024s4)
1660
240
      ARM_set_detail_op_mem(MI, OpNum + 1, false, 0,
1661
240
                Imm0_1024s4 * 4);
1662
257
    ARM_set_mem_access(MI, false);
1663
257
    break;
1664
276
  case ARM_OP_GROUP_PKHLSLShiftImm: {
1665
276
    unsigned ShiftImm = MCInst_getOpVal(MI, OpNum);
1666
276
    if (ShiftImm == 0)
1667
169
      return;
1668
107
    ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL;
1669
107
    ARM_get_detail_op(MI, -1)->shift.value = ShiftImm;
1670
107
    break;
1671
276
  }
1672
97
  case ARM_OP_GROUP_PKHASRShiftImm: {
1673
97
    unsigned RShiftImm = MCInst_getOpVal(MI, OpNum);
1674
97
    if (RShiftImm == 0)
1675
33
      RShiftImm = 32;
1676
97
    ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR;
1677
97
    ARM_get_detail_op(MI, -1)->shift.value = RShiftImm;
1678
97
    break;
1679
276
  }
1680
7.41k
  case ARM_OP_GROUP_ThumbS4ImmOperand:
1681
7.41k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1682
7.41k
              MCInst_getOpVal(MI, OpNum) * 4);
1683
7.41k
    break;
1684
22.9k
  case ARM_OP_GROUP_ThumbSRImm: {
1685
22.9k
    unsigned SRImm = MCInst_getOpVal(MI, OpNum);
1686
22.9k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1687
22.9k
              SRImm == 0 ? 32 : SRImm);
1688
22.9k
    break;
1689
276
  }
1690
470
  case ARM_OP_GROUP_BitfieldInvMaskImmOperand: {
1691
470
    uint32_t v = ~MCInst_getOpVal(MI, OpNum);
1692
470
    int32_t lsb = CountTrailingZeros_32(v);
1693
470
    int32_t width = (32 - countLeadingZeros(v)) - lsb;
1694
470
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, lsb);
1695
470
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, width);
1696
470
    break;
1697
276
  }
1698
778
  case ARM_OP_GROUP_CPSIMod: {
1699
778
    unsigned Mode = MCInst_getOpVal(MI, OpNum);
1700
778
    ARM_get_detail(MI)->cps_mode = Mode;
1701
778
    break;
1702
276
  }
1703
778
  case ARM_OP_GROUP_CPSIFlag: {
1704
778
    unsigned IFlags = MCInst_getOpVal(MI, OpNum);
1705
778
    ARM_get_detail(MI)->cps_flag = IFlags == 0 ? ARM_CPSFLAG_NONE :
1706
778
                   IFlags;
1707
778
    break;
1708
276
  }
1709
434
  case ARM_OP_GROUP_GPRPairOperand: {
1710
434
    unsigned Reg = MCInst_getOpVal(MI, OpNum);
1711
434
    ARM_set_detail_op_reg(MI, OpNum,
1712
434
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1713
434
                     ARM_gsub_0));
1714
434
    ARM_set_detail_op_reg(MI, OpNum,
1715
434
              MCRegisterInfo_getSubReg(MI->MRI, Reg,
1716
434
                     ARM_gsub_1));
1717
434
    break;
1718
276
  }
1719
620
  case ARM_OP_GROUP_MemBOption:
1720
939
  case ARM_OP_GROUP_InstSyncBOption:
1721
939
  case ARM_OP_GROUP_TraceSyncBOption:
1722
939
    ARM_get_detail(MI)->mem_barrier = MCInst_getOpVal(MI, OpNum);
1723
939
    break;
1724
399
  case ARM_OP_GROUP_ShiftImmOperand: {
1725
399
    unsigned ShiftOp = MCInst_getOpVal(MI, OpNum);
1726
399
    bool isASR = (ShiftOp & (1 << 5)) != 0;
1727
399
    unsigned Amt = ShiftOp & 0x1f;
1728
399
    if (isASR) {
1729
94
      unsigned tmp = Amt == 0 ? 32 : Amt;
1730
94
      ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_ASR;
1731
94
      ARM_get_detail_op(MI, -1)->shift.value = tmp;
1732
305
    } else if (Amt) {
1733
230
      ARM_get_detail_op(MI, -1)->shift.type = ARM_SFT_LSL;
1734
230
      ARM_get_detail_op(MI, -1)->shift.value = Amt;
1735
230
    }
1736
399
    break;
1737
939
  }
1738
3.00k
  case ARM_OP_GROUP_VectorIndex:
1739
3.00k
    ARM_get_detail_op(MI, -1)->vector_index =
1740
3.00k
      MCInst_getOpVal(MI, OpNum);
1741
3.00k
    break;
1742
2.29k
  case ARM_OP_GROUP_CoprocOptionImm:
1743
2.29k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM,
1744
2.29k
              MCInst_getOpVal(MI, OpNum));
1745
2.29k
    break;
1746
13.2k
  case ARM_OP_GROUP_ThumbLdrLabelOperand: {
1747
13.2k
    int32_t OffImm = MCInst_getOpVal(MI, OpNum);
1748
13.2k
    if (OffImm == INT32_MIN)
1749
311
      OffImm = 0;
1750
13.2k
    ARM_check_safe_inc(MI);
1751
13.2k
    ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;
1752
13.2k
    ARM_get_detail_op(MI, 0)->mem.base = ARM_REG_PC;
1753
13.2k
    ARM_get_detail_op(MI, 0)->mem.index = ARM_REG_INVALID;
1754
13.2k
    ARM_get_detail_op(MI, 0)->mem.scale = 1;
1755
13.2k
    ARM_get_detail_op(MI, 0)->mem.disp = OffImm;
1756
13.2k
    ARM_get_detail_op(MI, 0)->access = CS_AC_READ;
1757
13.2k
    ARM_inc_op_count(MI);
1758
13.2k
    break;
1759
939
  }
1760
501
  case ARM_OP_GROUP_BankedRegOperand: {
1761
501
    uint32_t Banked = MCInst_getOpVal(MI, OpNum);
1762
501
    const ARMBankedReg_BankedReg *TheReg =
1763
501
      ARMBankedReg_lookupBankedRegByEncoding(Banked);
1764
501
    bool IsOutReg = OpNum == 0;
1765
501
    ARM_set_detail_op_sysop(MI, TheReg->sysreg.bankedreg,
1766
501
          ARM_OP_BANKEDREG, IsOutReg, UINT8_MAX,
1767
501
          TheReg->Encoding &
1768
501
            0xf); // Bit[4:0] are SYSm
1769
501
    break;
1770
939
  }
1771
232
  case ARM_OP_GROUP_SetendOperand: {
1772
232
    bool be = MCInst_getOpVal(MI, OpNum) != 0;
1773
232
    ARM_check_safe_inc(MI);
1774
232
    if (be) {
1775
173
      ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND;
1776
173
      ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_BE;
1777
173
    } else {
1778
59
      ARM_get_detail_op(MI, 0)->type = ARM_OP_SETEND;
1779
59
      ARM_get_detail_op(MI, 0)->setend = ARM_SETEND_LE;
1780
59
    }
1781
232
    ARM_inc_op_count(MI);
1782
232
    break;
1783
939
  }
1784
0
  case ARM_OP_GROUP_MveSaturateOp: {
1785
0
    uint32_t Val = MCInst_getOpVal(MI, OpNum);
1786
0
    Val = Val == 1 ? 48 : 64;
1787
0
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Val);
1788
0
    break;
1789
939
  }
1790
1.76M
  }
1791
1.76M
}
1792
1793
/// Fills cs_detail with the data of the operand.
1794
/// This function handles operands which original printer function is a template
1795
/// with one argument.
1796
static void add_cs_detail_template_1(MCInst *MI, arm_op_group op_group,
1797
             unsigned OpNum, uint64_t temp_arg_0)
1798
34.2k
{
1799
34.2k
  if (!detail_is_set(MI))
1800
0
    return;
1801
34.2k
  switch (op_group) {
1802
0
  default:
1803
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1804
0
    CS_ASSERT_RET(0);
1805
1.70k
  case ARM_OP_GROUP_AddrModeImm12Operand_0:
1806
2.48k
  case ARM_OP_GROUP_AddrModeImm12Operand_1:
1807
3.22k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0:
1808
5.85k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1: {
1809
5.85k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1810
5.85k
    if (!MCOperand_isReg(MO1))
1811
      // Handled in printOperand
1812
0
      return;
1813
5.85k
  }
1814
  // fallthrough
1815
9.63k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_0:
1816
11.1k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_1: {
1817
11.1k
    bool AlwaysPrintImm0 = temp_arg_0;
1818
11.1k
    ARM_set_mem_access(MI, true);
1819
11.1k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1820
11.1k
              MCInst_getOpVal(MI, OpNum));
1821
11.1k
    int32_t Imm8 = MCInst_getOpVal(MI, OpNum + 1);
1822
11.1k
    if (Imm8 == INT32_MIN)
1823
1.91k
      Imm8 = 0;
1824
11.1k
    ARM_set_detail_op_mem(MI, OpNum + 1, false, 0, Imm8);
1825
11.1k
    if (AlwaysPrintImm0)
1826
4.93k
      map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));
1827
1828
11.1k
    ARM_set_mem_access(MI, false);
1829
11.1k
    break;
1830
9.63k
  }
1831
478
  case ARM_OP_GROUP_AdrLabelOperand_0:
1832
7.69k
  case ARM_OP_GROUP_AdrLabelOperand_2: {
1833
7.69k
    unsigned Scale = temp_arg_0;
1834
7.69k
    int32_t OffImm = MCInst_getOpVal(MI, OpNum) << Scale;
1835
7.69k
    if (OffImm == INT32_MIN)
1836
0
      OffImm = 0;
1837
7.69k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, OffImm);
1838
7.69k
    break;
1839
478
  }
1840
895
  case ARM_OP_GROUP_AddrMode3Operand_0:
1841
1.96k
  case ARM_OP_GROUP_AddrMode3Operand_1: {
1842
1.96k
    bool AlwaysPrintImm0 = temp_arg_0;
1843
1.96k
    MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1844
1.96k
    if (!MCOperand_isReg(MO1))
1845
      // Handled in printOperand
1846
0
      break;
1847
1848
1.96k
    ARM_set_mem_access(MI, true);
1849
1.96k
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1850
1.96k
              MCInst_getOpVal(MI, OpNum));
1851
1852
1.96k
    MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1853
1.96k
    ARM_AM_AddrOpc Sign =
1854
1.96k
      ARM_AM_getAM3Op(MCInst_getOpVal(MI, OpNum + 2));
1855
1856
1.96k
    if (MCOperand_getReg(MO2)) {
1857
1.44k
      ARM_set_detail_op_mem(MI, OpNum + 1, true,
1858
1.44k
                Sign == ARM_AM_sub ? -1 : 1,
1859
1.44k
                MCInst_getOpVal(MI, OpNum + 1));
1860
1.44k
      ARM_get_detail_op(MI, 0)->subtracted = Sign ==
1861
1.44k
                     ARM_AM_sub;
1862
1.44k
      ARM_set_mem_access(MI, false);
1863
1.44k
      break;
1864
1.44k
    }
1865
523
    unsigned ImmOffs =
1866
523
      ARM_AM_getAM3Offset(MCInst_getOpVal(MI, OpNum + 2));
1867
1868
523
    if (AlwaysPrintImm0 || ImmOffs || Sign == ARM_AM_sub) {
1869
507
      ARM_set_detail_op_mem(MI, OpNum + 2, false, 0, ImmOffs);
1870
507
      ARM_get_detail_op(MI, 0)->subtracted = Sign ==
1871
507
                     ARM_AM_sub;
1872
507
    }
1873
523
    ARM_set_mem_access(MI, false);
1874
523
    break;
1875
1.96k
  }
1876
4.78k
  case ARM_OP_GROUP_AddrMode5Operand_0:
1877
11.0k
  case ARM_OP_GROUP_AddrMode5Operand_1:
1878
11.2k
  case ARM_OP_GROUP_AddrMode5FP16Operand_0: {
1879
11.2k
    bool AlwaysPrintImm0 = temp_arg_0;
1880
1881
11.2k
    if (AlwaysPrintImm0) {
1882
6.25k
      get_detail(MI)->writeback = true;
1883
6.25k
      map_add_implicit_write(MI, MCInst_getOpVal(MI, OpNum));
1884
6.25k
    }
1885
1886
11.2k
    ARM_check_safe_inc(MI);
1887
11.2k
    cs_arm_op *Op = ARM_get_detail_op(MI, 0);
1888
11.2k
    Op->type = ARM_OP_MEM;
1889
11.2k
    Op->mem.base = MCInst_getOpVal(MI, OpNum);
1890
11.2k
    Op->mem.index = ARM_REG_INVALID;
1891
11.2k
    Op->mem.scale = 1;
1892
11.2k
    Op->mem.disp = 0;
1893
11.2k
    Op->access = CS_AC_READ;
1894
1895
11.2k
    ARM_AM_AddrOpc SubFlag =
1896
11.2k
      ARM_AM_getAM5Op(MCInst_getOpVal(MI, OpNum + 1));
1897
11.2k
    unsigned ImmOffs =
1898
11.2k
      ARM_AM_getAM5Offset(MCInst_getOpVal(MI, OpNum + 1));
1899
1900
11.2k
    if (AlwaysPrintImm0 || ImmOffs || SubFlag == ARM_AM_sub) {
1901
10.8k
      if (op_group == ARM_OP_GROUP_AddrMode5FP16Operand_0) {
1902
152
        Op->mem.disp = ImmOffs * 2;
1903
10.7k
      } else {
1904
10.7k
        Op->mem.disp = ImmOffs * 4;
1905
10.7k
      }
1906
10.8k
      Op->subtracted = SubFlag == ARM_AM_sub;
1907
10.8k
    }
1908
11.2k
    ARM_inc_op_count(MI);
1909
11.2k
    break;
1910
11.0k
  }
1911
80
  case ARM_OP_GROUP_MveAddrModeRQOperand_0:
1912
193
  case ARM_OP_GROUP_MveAddrModeRQOperand_1:
1913
206
  case ARM_OP_GROUP_MveAddrModeRQOperand_2:
1914
361
  case ARM_OP_GROUP_MveAddrModeRQOperand_3: {
1915
361
    unsigned Shift = temp_arg_0;
1916
361
    ARM_set_mem_access(MI, true);
1917
361
    ARM_set_detail_op_mem(MI, OpNum, false, 0,
1918
361
              MCInst_getOpVal(MI, OpNum));
1919
361
    ARM_set_detail_op_mem(MI, OpNum + 1, true, 1,
1920
361
              MCInst_getOpVal(MI, OpNum + 1));
1921
361
    if (Shift > 0) {
1922
281
      add_cs_detail_RegImmShift(MI, ARM_AM_uxtw, Shift);
1923
281
    }
1924
361
    ARM_set_mem_access(MI, false);
1925
361
    break;
1926
206
  }
1927
918
  case ARM_OP_GROUP_MVEVectorList_2:
1928
1.82k
  case ARM_OP_GROUP_MVEVectorList_4: {
1929
1.82k
    unsigned NumRegs = temp_arg_0;
1930
1.82k
    arm_reg Reg = MCInst_getOpVal(MI, OpNum);
1931
7.26k
    for (unsigned i = 0; i < NumRegs; ++i) {
1932
5.44k
      arm_reg SubReg = MCRegisterInfo_getSubReg(
1933
5.44k
        MI->MRI, Reg, ARM_qsub_0 + i);
1934
5.44k
      ARM_set_detail_op_reg(MI, OpNum, SubReg);
1935
5.44k
    }
1936
1.82k
    break;
1937
918
  }
1938
34.2k
  }
1939
34.2k
}
1940
1941
/// Fills cs_detail with the data of the operand.
1942
/// This function handles operands which's original printer function is a
1943
/// template with two arguments.
1944
static void add_cs_detail_template_2(MCInst *MI, arm_op_group op_group,
1945
             unsigned OpNum, uint64_t temp_arg_0,
1946
             uint64_t temp_arg_1)
1947
1.63k
{
1948
1.63k
  if (!detail_is_set(MI))
1949
0
    return;
1950
1.63k
  switch (op_group) {
1951
0
  default:
1952
0
    printf("ERROR: Operand group %d not handled!\n", op_group);
1953
0
    CS_ASSERT_RET(0);
1954
1.20k
  case ARM_OP_GROUP_ComplexRotationOp_90_0:
1955
1.63k
  case ARM_OP_GROUP_ComplexRotationOp_180_90: {
1956
1.63k
    unsigned Angle = temp_arg_0;
1957
1.63k
    unsigned Remainder = temp_arg_1;
1958
1.63k
    unsigned Rotation =
1959
1.63k
      (MCInst_getOpVal(MI, OpNum) * Angle) + Remainder;
1960
1.63k
    ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Rotation);
1961
1.63k
    break;
1962
1.20k
  }
1963
1.63k
  }
1964
1.63k
}
1965
1966
/// Fills cs_detail with the data of the operand.
1967
/// Calls to this function are should not be added by hand! Please checkout the
1968
/// patch `AddCSDetail` of the CppTranslator.
1969
static void ARM_add_cs_detail(MCInst *MI, int /* arm_op_group */ op_group,
1970
            size_t op_num, uint64_t templ_arg_0,
1971
            uint64_t templ_arg_1)
1972
1.80M
{
1973
1.80M
  if (!detail_is_set(MI) || !map_fill_detail_ops(MI))
1974
0
    return;
1975
1.80M
  switch (op_group) {
1976
11.1k
  case ARM_OP_GROUP_RegImmShift: {
1977
11.1k
    ARM_AM_ShiftOpc shift_opc = (ARM_AM_ShiftOpc)templ_arg_0;
1978
11.1k
    unsigned shift_imm = templ_arg_1;
1979
11.1k
    add_cs_detail_RegImmShift(MI, shift_opc, shift_imm);
1980
11.1k
    return;
1981
0
  }
1982
478
  case ARM_OP_GROUP_AdrLabelOperand_0:
1983
7.69k
  case ARM_OP_GROUP_AdrLabelOperand_2:
1984
8.58k
  case ARM_OP_GROUP_AddrMode3Operand_0:
1985
9.65k
  case ARM_OP_GROUP_AddrMode3Operand_1:
1986
14.4k
  case ARM_OP_GROUP_AddrMode5Operand_0:
1987
20.7k
  case ARM_OP_GROUP_AddrMode5Operand_1:
1988
22.4k
  case ARM_OP_GROUP_AddrModeImm12Operand_0:
1989
23.1k
  case ARM_OP_GROUP_AddrModeImm12Operand_1:
1990
26.9k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_0:
1991
28.5k
  case ARM_OP_GROUP_T2AddrModeImm8Operand_1:
1992
29.2k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_0:
1993
31.8k
  case ARM_OP_GROUP_T2AddrModeImm8s4Operand_1:
1994
32.7k
  case ARM_OP_GROUP_MVEVectorList_2:
1995
33.6k
  case ARM_OP_GROUP_MVEVectorList_4:
1996
33.9k
  case ARM_OP_GROUP_AddrMode5FP16Operand_0:
1997
33.9k
  case ARM_OP_GROUP_MveAddrModeRQOperand_0:
1998
34.1k
  case ARM_OP_GROUP_MveAddrModeRQOperand_3:
1999
34.2k
  case ARM_OP_GROUP_MveAddrModeRQOperand_1:
2000
34.2k
  case ARM_OP_GROUP_MveAddrModeRQOperand_2: {
2001
34.2k
    add_cs_detail_template_1(MI, op_group, op_num, templ_arg_0);
2002
34.2k
    return;
2003
34.2k
  }
2004
432
  case ARM_OP_GROUP_ComplexRotationOp_180_90:
2005
1.63k
  case ARM_OP_GROUP_ComplexRotationOp_90_0: {
2006
1.63k
    add_cs_detail_template_2(MI, op_group, op_num, templ_arg_0,
2007
1.63k
           templ_arg_1);
2008
1.63k
    return;
2009
432
  }
2010
1.80M
  }
2011
1.76M
  add_cs_detail_general(MI, op_group, op_num);
2012
1.76M
}
2013
2014
void ARM_add_cs_detail_0(MCInst *MI, int /* arm_op_group */ op_group,
2015
       size_t op_num)
2016
1.76M
{
2017
1.76M
  ARM_add_cs_detail(MI, op_group, op_num, 0, 0);
2018
1.76M
}
2019
2020
void ARM_add_cs_detail_1(MCInst *MI, int /* arm_op_group */ op_group,
2021
       size_t op_num, uint64_t templ_arg_0)
2022
34.2k
{
2023
34.2k
  ARM_add_cs_detail(MI, op_group, op_num, templ_arg_0, 0);
2024
34.2k
}
2025
2026
void ARM_add_cs_detail_2(MCInst *MI, int /* arm_op_group */ op_group,
2027
       size_t op_num, uint64_t templ_arg_0,
2028
       uint64_t templ_arg_1)
2029
12.8k
{
2030
12.8k
  ARM_add_cs_detail(MI, op_group, op_num, templ_arg_0, templ_arg_1);
2031
12.8k
}
2032
2033
static void insert_op(MCInst *MI, unsigned index, cs_arm_op op)
2034
9.44k
{
2035
9.44k
  if (!detail_is_set(MI)) {
2036
0
    return;
2037
0
  }
2038
9.44k
  ARM_check_safe_inc(MI);
2039
2040
9.44k
  cs_arm_op *ops = ARM_get_detail(MI)->operands;
2041
9.44k
  int i = ARM_get_detail(MI)->op_count;
2042
9.44k
  if (index == -1) {
2043
750
    ops[i] = op;
2044
750
    ARM_inc_op_count(MI);
2045
750
    return;
2046
750
  }
2047
10.1k
  for (; i > 0 && i > index; --i) {
2048
1.49k
    ops[i] = ops[i - 1];
2049
1.49k
  }
2050
8.69k
  ops[index] = op;
2051
8.69k
  ARM_inc_op_count(MI);
2052
8.69k
}
2053
2054
/// Inserts a register to the detail operands at @index.
2055
/// Already present operands are moved.
2056
/// If @index is -1 the operand is appended.
2057
void ARM_insert_detail_op_reg_at(MCInst *MI, unsigned index, arm_reg Reg,
2058
         cs_ac_type access)
2059
3.77k
{
2060
3.77k
  if (!detail_is_set(MI))
2061
0
    return;
2062
2063
3.77k
  cs_arm_op op;
2064
3.77k
  ARM_setup_op(&op);
2065
3.77k
  op.type = ARM_OP_REG;
2066
3.77k
  op.reg = Reg;
2067
3.77k
  op.access = access;
2068
3.77k
  insert_op(MI, index, op);
2069
3.77k
}
2070
2071
/// Inserts a immediate to the detail operands at @index.
2072
/// Already present operands are moved.
2073
/// If @index is -1 the operand is appended.
2074
void ARM_insert_detail_op_imm_at(MCInst *MI, unsigned index, int64_t Val,
2075
         cs_ac_type access)
2076
5.66k
{
2077
5.66k
  if (!detail_is_set(MI))
2078
0
    return;
2079
5.66k
  ARM_check_safe_inc(MI);
2080
2081
5.66k
  cs_arm_op op;
2082
5.66k
  ARM_setup_op(&op);
2083
5.66k
  op.type = ARM_OP_IMM;
2084
5.66k
  op.imm = Val;
2085
5.66k
  op.access = access;
2086
2087
5.66k
  insert_op(MI, index, op);
2088
5.66k
}
2089
2090
/// Adds a register ARM operand at position OpNum and increases the op_count by
2091
/// one.
2092
void ARM_set_detail_op_reg(MCInst *MI, unsigned OpNum, arm_reg Reg)
2093
690k
{
2094
690k
  if (!detail_is_set(MI))
2095
0
    return;
2096
690k
  ARM_check_safe_inc(MI);
2097
690k
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2098
690k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_REG);
2099
2100
690k
  ARM_get_detail_op(MI, 0)->type = ARM_OP_REG;
2101
690k
  ARM_get_detail_op(MI, 0)->reg = Reg;
2102
690k
  ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2103
690k
  ARM_inc_op_count(MI);
2104
690k
}
2105
2106
/// Adds an immediate ARM operand at position OpNum and increases the op_count
2107
/// by one.
2108
void ARM_set_detail_op_imm(MCInst *MI, unsigned OpNum, arm_op_type ImmType,
2109
         int64_t Imm)
2110
321k
{
2111
321k
  if (!detail_is_set(MI))
2112
0
    return;
2113
321k
  ARM_check_safe_inc(MI);
2114
321k
  CS_ASSERT_RET(!(map_get_op_type(MI, OpNum) & CS_OP_MEM));
2115
321k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);
2116
321k
  CS_ASSERT_RET(ImmType == ARM_OP_IMM || ImmType == ARM_OP_PIMM ||
2117
321k
          ImmType == ARM_OP_CIMM);
2118
2119
321k
  ARM_get_detail_op(MI, 0)->type = ImmType;
2120
321k
  ARM_get_detail_op(MI, 0)->imm = Imm;
2121
321k
  ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2122
321k
  ARM_inc_op_count(MI);
2123
321k
}
2124
2125
/// Adds the operand as to the previously added memory operand.
2126
void ARM_set_detail_op_mem_offset(MCInst *MI, unsigned OpNum, uint64_t Val,
2127
          bool subtracted)
2128
19.8k
{
2129
19.8k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM);
2130
2131
19.8k
  if (!doing_mem(MI)) {
2132
19.8k
    CS_ASSERT_RET((ARM_get_detail_op(MI, -1) != NULL) &&
2133
19.8k
            (ARM_get_detail_op(MI, -1)->type == ARM_OP_MEM));
2134
19.8k
    ARM_dec_op_count(MI);
2135
19.8k
  }
2136
2137
19.8k
  if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_IMM)
2138
10.0k
    ARM_set_detail_op_mem(MI, OpNum, false, 0, Val);
2139
9.80k
  else if ((map_get_op_type(MI, OpNum) & ~CS_OP_MEM) == CS_OP_REG)
2140
9.80k
    ARM_set_detail_op_mem(MI, OpNum, true, subtracted ? -1 : 1,
2141
9.80k
              Val);
2142
0
  else
2143
0
    CS_ASSERT_RET(0 && "Memory type incorrect.");
2144
19.8k
  ARM_get_detail_op(MI, 0)->subtracted = subtracted;
2145
2146
19.8k
  if (!doing_mem(MI))
2147
19.8k
    ARM_inc_op_count(MI);
2148
19.8k
}
2149
2150
/// Adds a memory ARM operand at position OpNum. op_count is *not* increased by
2151
/// one. This is done by ARM_set_mem_access().
2152
void ARM_set_detail_op_mem(MCInst *MI, unsigned OpNum, bool is_index_reg,
2153
         int scale, uint64_t Val)
2154
248k
{
2155
248k
  if (!detail_is_set(MI))
2156
0
    return;
2157
248k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) & CS_OP_MEM);
2158
248k
  cs_op_type secondary_type = map_get_op_type(MI, OpNum) & ~CS_OP_MEM;
2159
248k
  switch (secondary_type) {
2160
0
  default:
2161
0
    CS_ASSERT_RET(0 && "Secondary type not supported yet.");
2162
163k
  case CS_OP_REG: {
2163
163k
    CS_ASSERT_RET(secondary_type == CS_OP_REG);
2164
163k
    if (!is_index_reg) {
2165
139k
      ARM_get_detail_op(MI, 0)->mem.base = Val;
2166
139k
      if (MCInst_opIsTying(MI, OpNum) ||
2167
101k
          MCInst_opIsTied(MI, OpNum)) {
2168
        // Base registers can be writeback registers.
2169
        // For this they tie an MC operand which has write
2170
        // access. But this one is never processed in the printer
2171
        // (because it is never emitted). Therefor it is never
2172
        // added to the modified list.
2173
        // Here we check for this case and add the memory register
2174
        // to the modified list.
2175
37.9k
        map_add_implicit_write(
2176
37.9k
          MI, MCInst_getOpVal(MI, OpNum));
2177
37.9k
        MI->flat_insn->detail->writeback = true;
2178
101k
      } else {
2179
        // If the base register is not tied, set the writebak flag to false.
2180
        // Writeback for ARM only refers to the memory base register.
2181
        // But other registers might be marked as tied as well.
2182
101k
        MI->flat_insn->detail->writeback = false;
2183
101k
      }
2184
139k
    } else {
2185
24.2k
      ARM_get_detail_op(MI, 0)->mem.index = Val;
2186
24.2k
    }
2187
163k
    ARM_get_detail_op(MI, 0)->mem.scale = scale;
2188
2189
163k
    break;
2190
163k
  }
2191
84.8k
  case CS_OP_IMM: {
2192
84.8k
    CS_ASSERT_RET(secondary_type == CS_OP_IMM);
2193
84.8k
    if (((int32_t)Val) < 0)
2194
3.94k
      ARM_get_detail_op(MI, 0)->subtracted = true;
2195
84.8k
    ARM_get_detail_op(MI, 0)->mem.disp = ((int64_t)Val < 0) ? -Val :
2196
84.8k
                    Val;
2197
84.8k
    break;
2198
84.8k
  }
2199
248k
  }
2200
2201
248k
  ARM_get_detail_op(MI, 0)->type = ARM_OP_MEM;
2202
248k
  ARM_get_detail_op(MI, 0)->access = map_get_op_access(MI, OpNum);
2203
248k
}
2204
2205
/// Sets the neon_lane in the previous operand to the value of
2206
/// MI->operands[OpNum] Decrements op_count by 1.
2207
void ARM_set_detail_op_neon_lane(MCInst *MI, unsigned OpNum)
2208
16.8k
{
2209
16.8k
  if (!detail_is_set(MI))
2210
0
    return;
2211
16.8k
  CS_ASSERT_RET(map_get_op_type(MI, OpNum) == CS_OP_IMM);
2212
16.8k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2213
2214
16.8k
  ARM_get_detail_op(MI, -1)->neon_lane = Val;
2215
16.8k
}
2216
2217
/// Adds a System Register and increments op_count by one.
2218
/// @type ARM_OP_SYSREG, ARM_OP_BANKEDREG, ARM_OP_SYSM...
2219
/// @p Mask is the MSR mask or UINT8_MAX if not set.
2220
void ARM_set_detail_op_sysop(MCInst *MI, int Val, arm_op_type type,
2221
           bool IsOutReg, uint8_t Mask, uint16_t Sysm)
2222
5.29k
{
2223
5.29k
  if (!detail_is_set(MI))
2224
0
    return;
2225
5.29k
  ARM_check_safe_inc(MI);
2226
2227
5.29k
  ARM_get_detail_op(MI, 0)->type = type;
2228
5.29k
  switch (type) {
2229
0
  default:
2230
0
    CS_ASSERT_RET(0 && "Unknown system operand type.");
2231
4.50k
  case ARM_OP_SYSREG:
2232
    // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange)
2233
4.50k
    ARM_get_detail_op(MI, 0)->sysop.reg.mclasssysreg = Val;
2234
    // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange)
2235
4.50k
    break;
2236
501
  case ARM_OP_BANKEDREG:
2237
501
    ARM_get_detail_op(MI, 0)->sysop.reg.bankedreg = Val;
2238
501
    break;
2239
148
  case ARM_OP_SPSR:
2240
288
  case ARM_OP_CPSR:
2241
288
    ARM_get_detail_op(MI, 0)->reg =
2242
288
      type == ARM_OP_SPSR ? ARM_REG_SPSR : ARM_REG_CPSR;
2243
    // NOLINTBEGIN(clang-analyzer-optin.core.EnumCastOutOfRange)
2244
288
    ARM_get_detail_op(MI, 0)->sysop.psr_bits = Val;
2245
    // NOLINTEND(clang-analyzer-optin.core.EnumCastOutOfRange)
2246
288
    break;
2247
5.29k
  }
2248
5.29k
  ARM_get_detail_op(MI, 0)->sysop.sysm = Sysm;
2249
5.29k
  ARM_get_detail_op(MI, 0)->sysop.msr_mask = Mask;
2250
5.29k
  ARM_get_detail_op(MI, 0)->access = IsOutReg ? CS_AC_WRITE : CS_AC_READ;
2251
5.29k
  ARM_inc_op_count(MI);
2252
5.29k
}
2253
2254
/// Transforms the immediate of the operand to a float and stores it.
2255
/// Increments the op_counter by one.
2256
void ARM_set_detail_op_float(MCInst *MI, unsigned OpNum, uint64_t Imm)
2257
479
{
2258
479
  if (!detail_is_set(MI))
2259
0
    return;
2260
479
  ARM_check_safe_inc(MI);
2261
2262
479
  ARM_get_detail_op(MI, 0)->type = ARM_OP_FP;
2263
479
  ARM_get_detail_op(MI, 0)->fp = ARM_AM_getFPImmFloat(Imm);
2264
479
  ARM_inc_op_count(MI);
2265
479
}
2266
2267
#endif