Coverage Report

Created: 2026-03-03 06:14

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Mips/MipsInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an Mips MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "MipsMapping.h"
33
#include "MipsInstPrinter.h"
34
35
#define GET_SUBTARGETINFO_ENUM
36
#include "MipsGenSubtargetInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "MipsGenInstrInfo.inc"
40
41
#define GET_REGINFO_ENUM
42
#include "MipsGenRegisterInfo.inc"
43
44
7.01k
#define CONCAT(a, b) CONCAT_(a, b)
45
7.01k
#define CONCAT_(a, b) a##_##b
46
47
#define DEBUG_TYPE "asm-printer"
48
49
#define PRINT_ALIAS_INSTR
50
#include "MipsGenAsmWriter.inc"
51
52
static bool isReg(const MCInst *MI, unsigned OpNo, unsigned R)
53
2.18k
{
54
2.18k
  return MCOperand_getReg(MCInst_getOperand((MCInst *)MI, (OpNo))) == R;
55
2.18k
}
56
57
static const char *MipsFCCToString(Mips_CondCode CC)
58
0
{
59
0
  switch (CC) {
60
0
  case Mips_FCOND_F:
61
0
  case Mips_FCOND_T:
62
0
    return "f";
63
0
  case Mips_FCOND_UN:
64
0
  case Mips_FCOND_OR:
65
0
    return "un";
66
0
  case Mips_FCOND_OEQ:
67
0
  case Mips_FCOND_UNE:
68
0
    return "eq";
69
0
  case Mips_FCOND_UEQ:
70
0
  case Mips_FCOND_ONE:
71
0
    return "ueq";
72
0
  case Mips_FCOND_OLT:
73
0
  case Mips_FCOND_UGE:
74
0
    return "olt";
75
0
  case Mips_FCOND_ULT:
76
0
  case Mips_FCOND_OGE:
77
0
    return "ult";
78
0
  case Mips_FCOND_OLE:
79
0
  case Mips_FCOND_UGT:
80
0
    return "ole";
81
0
  case Mips_FCOND_ULE:
82
0
  case Mips_FCOND_OGT:
83
0
    return "ule";
84
0
  case Mips_FCOND_SF:
85
0
  case Mips_FCOND_ST:
86
0
    return "sf";
87
0
  case Mips_FCOND_NGLE:
88
0
  case Mips_FCOND_GLE:
89
0
    return "ngle";
90
0
  case Mips_FCOND_SEQ:
91
0
  case Mips_FCOND_SNE:
92
0
    return "seq";
93
0
  case Mips_FCOND_NGL:
94
0
  case Mips_FCOND_GL:
95
0
    return "ngl";
96
0
  case Mips_FCOND_LT:
97
0
  case Mips_FCOND_NLT:
98
0
    return "lt";
99
0
  case Mips_FCOND_NGE:
100
0
  case Mips_FCOND_GE:
101
0
    return "nge";
102
0
  case Mips_FCOND_LE:
103
0
  case Mips_FCOND_NLE:
104
0
    return "le";
105
0
  case Mips_FCOND_NGT:
106
0
  case Mips_FCOND_GT:
107
0
    return "ngt";
108
0
  }
109
0
  CS_ASSERT_RET_VAL(0 && "Impossible condition code!", NULL);
110
0
  return "";
111
0
}
112
113
const char *Mips_LLVM_getRegisterName(unsigned RegNo, bool noRegName);
114
115
static void printRegName(MCInst *MI, SStream *OS, MCRegister Reg)
116
84.5k
{
117
84.5k
  int syntax_opt = MI->csh->syntax;
118
84.5k
  if (!(syntax_opt & CS_OPT_SYNTAX_NO_DOLLAR)) {
119
84.5k
    SStream_concat1(OS, '$');
120
84.5k
  }
121
84.5k
  SStream_concat0(OS, Mips_LLVM_getRegisterName(
122
84.5k
            Reg, syntax_opt & CS_OPT_SYNTAX_NOREGNAME));
123
84.5k
}
124
125
static void patch_cs_printer(MCInst *MI, SStream *O)
126
46.4k
{
127
  // replace '# 16 bit inst' to empty.
128
46.4k
  SStream_replc(O, '#', 0);
129
46.4k
  SStream_trimls(O);
130
131
46.4k
  if (MI->csh->syntax & CS_OPT_SYNTAX_NO_DOLLAR) {
132
0
    char *dollar = strchr(O->buffer, '$');
133
0
    if (!dollar) {
134
0
      return;
135
0
    }
136
0
    size_t dollar_len = strlen(dollar + 1);
137
    // to include `\0`
138
0
    memmove(dollar, dollar + 1, dollar_len + 1);
139
0
  }
140
46.4k
}
141
142
static void patch_cs_detail_operand_reg(cs_mips_op *op, unsigned reg,
143
          unsigned access)
144
105
{
145
105
  op->type = MIPS_OP_REG;
146
105
  op->reg = reg;
147
105
  op->is_reglist = false;
148
105
  op->access = access;
149
105
}
150
151
static void patch_cs_details(MCInst *MI)
152
46.4k
{
153
46.4k
  if (!detail_is_set(MI))
154
0
    return;
155
156
46.4k
  cs_mips_op *op0 = NULL, *op1 = NULL, *op2 = NULL;
157
46.4k
  unsigned opcode = MCInst_getOpcode(MI);
158
46.4k
  unsigned n_ops = MCInst_getNumOperands(MI);
159
160
46.4k
  switch (opcode) {
161
  /* mips r2 to r5 only 64bit */
162
0
  case Mips_DSDIV: /// ddiv $$zero, $rs, $rt
163
    /* fall-thru */
164
70
  case Mips_DUDIV: /// ddivu $$zero, $rs, $rt
165
70
    if (n_ops != 2) {
166
0
      return;
167
0
    }
168
70
    Mips_inc_op_count(MI);
169
70
    op0 = Mips_get_detail_op(MI, -3);
170
70
    op1 = Mips_get_detail_op(MI, -2);
171
70
    op2 = Mips_get_detail_op(MI, -1);
172
    // move all details by one and add $zero reg
173
70
    *op2 = *op1;
174
70
    *op1 = *op0;
175
70
    patch_cs_detail_operand_reg(op0, MIPS_REG_ZERO_64, CS_AC_WRITE);
176
70
    return;
177
178
  /* mips r2 to r5 only */
179
20
  case Mips_SDIV: /// div $$zero, $rs, $rt
180
    /* fall-thru */
181
33
  case Mips_UDIV: /// divu $$zero, $rs, $rt
182
    /* fall-thru */
183
  /* microMIPS only */
184
35
  case Mips_SDIV_MM: /// div $$zero, $rs, $rt
185
    /* fall-thru */
186
35
  case Mips_UDIV_MM: /// divu $$zero, $rs, $rt
187
    /* fall-thru */
188
189
  /* MIPS16 only */
190
35
  case Mips_DivRxRy16: /// div $$zero, $rx, $ry
191
    /* fall-thru */
192
35
  case Mips_DivuRxRy16: /// divu $$zero, $rx, $ry
193
35
    if (n_ops != 2) {
194
0
      return;
195
0
    }
196
35
    Mips_inc_op_count(MI);
197
35
    op0 = Mips_get_detail_op(MI, -3);
198
35
    op1 = Mips_get_detail_op(MI, -2);
199
35
    op2 = Mips_get_detail_op(MI, -1);
200
    // move all details by one and add $zero reg
201
35
    *op2 = *op1;
202
35
    *op1 = *op0;
203
35
    patch_cs_detail_operand_reg(op0, MIPS_REG_ZERO, CS_AC_WRITE);
204
35
    return;
205
0
  case Mips_AddiuSpImm16: /// addiu $$sp, imm8
206
    /* fall-thru */
207
0
  case Mips_AddiuSpImmX16: /// addiu $$sp, imm8
208
0
    if (n_ops != 1) {
209
0
      return;
210
0
    }
211
0
    Mips_inc_op_count(MI);
212
0
    op0 = Mips_get_detail_op(MI, -2);
213
0
    op1 = Mips_get_detail_op(MI, -1);
214
    // move all details by one and add $sp reg
215
0
    *op1 = *op0;
216
0
    patch_cs_detail_operand_reg(op0, MIPS_REG_SP, CS_AC_READ_WRITE);
217
0
    return;
218
0
  case Mips_JrcRa16: /// jrc $ra
219
    /* fall-thru */
220
0
  case Mips_JrRa16: /// jr $ra
221
0
    if (n_ops > 0) {
222
0
      return;
223
0
    }
224
0
    Mips_inc_op_count(MI);
225
0
    op0 = Mips_get_detail_op(MI, -1);
226
0
    patch_cs_detail_operand_reg(op0, MIPS_REG_RA, CS_AC_READ);
227
0
    return;
228
46.3k
  default:
229
46.3k
    return;
230
46.4k
  }
231
46.4k
}
232
233
void Mips_LLVM_printInst(MCInst *MI, uint64_t Address, SStream *O)
234
46.4k
{
235
46.4k
  bool useAliasDetails = map_use_alias_details(MI);
236
46.4k
  if (!useAliasDetails) {
237
0
    SStream_Close(O);
238
0
    printInstruction(MI, Address, O);
239
0
    SStream_Open(O);
240
0
    map_set_fill_detail_ops(MI, false);
241
0
  }
242
243
46.4k
  if (printAliasInstr(MI, Address, O) || printAlias4(MI, Address, O)) {
244
2.11k
    MCInst_setIsAlias(MI, true);
245
44.3k
  } else {
246
44.3k
    printInstruction(MI, Address, O);
247
44.3k
  }
248
249
46.4k
  patch_cs_printer(MI, O);
250
46.4k
  patch_cs_details(MI);
251
252
46.4k
  if (!useAliasDetails) {
253
0
    map_set_fill_detail_ops(MI, true);
254
0
  }
255
46.4k
}
256
257
void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
258
106k
{
259
106k
  switch (MCInst_getOpcode(MI)) {
260
106k
  default:
261
106k
    break;
262
106k
  case Mips_AND16_NM:
263
0
  case Mips_XOR16_NM:
264
0
  case Mips_OR16_NM:
265
0
    if (MCInst_getNumOperands(MI) == 2 && OpNo == 2)
266
0
      OpNo = 0; // rt, rs -> rt, rs, rt
267
0
    break;
268
0
  case Mips_ADDu4x4_NM:
269
0
  case Mips_MUL4x4_NM:
270
0
    if (MCInst_getNumOperands(MI) == 2 && OpNo > 0)
271
0
      OpNo = OpNo - 1; // rt, rs -> rt, rt, rs
272
0
    break;
273
106k
  }
274
275
106k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
276
106k
  if (MCOperand_isReg(Op)) {
277
83.6k
    Mips_add_cs_detail_0(MI, Mips_OP_GROUP_Operand, OpNo);
278
83.6k
    printRegName(MI, O, MCOperand_getReg(Op));
279
83.6k
    return;
280
83.6k
  }
281
282
23.3k
  if (MCOperand_isImm(Op)) {
283
23.3k
    switch (MCInst_getOpcode(MI)) {
284
0
    case Mips_LI48_NM:
285
0
    case Mips_ANDI16_NM:
286
0
    case Mips_ANDI_NM:
287
0
    case Mips_ORI_NM:
288
0
    case Mips_XORI_NM:
289
0
    case Mips_TEQ_NM:
290
0
    case Mips_TNE_NM:
291
0
    case Mips_SIGRIE_NM:
292
0
    case Mips_SDBBP_NM:
293
0
    case Mips_SDBBP16_NM:
294
0
    case Mips_BREAK_NM:
295
0
    case Mips_BREAK16_NM:
296
0
    case Mips_SYSCALL_NM:
297
0
    case Mips_SYSCALL16_NM:
298
0
    case Mips_WAIT_NM:
299
0
      CONCAT(printUImm, CONCAT(32, 0))
300
0
      (MI, OpNo, O);
301
0
      break;
302
23.3k
    default:
303
23.3k
      Mips_add_cs_detail_0(MI, Mips_OP_GROUP_Operand, OpNo);
304
23.3k
      printInt64(O, MCOperand_getImm(Op));
305
23.3k
      break;
306
23.3k
    }
307
23.3k
    return;
308
23.3k
  }
309
23.3k
}
310
311
static void printJumpOperand(MCInst *MI, unsigned OpNo, SStream *O)
312
1.70k
{
313
1.70k
  Mips_add_cs_detail_0(MI, Mips_OP_GROUP_JumpOperand, OpNo);
314
1.70k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
315
1.70k
  if (MCOperand_isReg(Op))
316
0
    return printRegName(MI, O, MCOperand_getReg(Op));
317
318
  // only the upper bits are needed.
319
1.70k
  uint64_t Base = MI->address & ~0x0fffffffull;
320
1.70k
  uint64_t Target = MCOperand_getImm(Op);
321
1.70k
  printInt64(O, Base | Target);
322
1.70k
}
323
324
static void printBranchOperand(MCInst *MI, uint64_t Address, unsigned OpNo,
325
             SStream *O)
326
6.75k
{
327
6.75k
  Mips_add_cs_detail_0(MI, Mips_OP_GROUP_BranchOperand, OpNo);
328
6.75k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
329
6.75k
  if (MCOperand_isReg(Op))
330
78
    return printRegName(MI, O, MCOperand_getReg(Op));
331
332
6.67k
  uint64_t Target = Address + MCOperand_getImm(Op);
333
6.67k
  printInt64(O, Target);
334
6.67k
}
335
336
#define DEFINE_printUImm(Bits) \
337
  static void CONCAT(printUImm, CONCAT(Bits, 0))(MCInst * MI, int opNum, \
338
                   SStream *O) \
339
6.87k
  { \
340
6.87k
    Mips_add_cs_detail_0( \
341
6.87k
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
6.87k
      opNum); \
343
6.87k
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
6.87k
    if (MCOperand_isImm(MO)) { \
345
6.87k
      uint64_t Imm = MCOperand_getImm(MO); \
346
6.87k
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
6.87k
      printUInt64(O, Imm); \
348
6.87k
      return; \
349
6.87k
    } \
350
6.87k
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_10_0
Line
Count
Source
339
742
  { \
340
742
    Mips_add_cs_detail_0( \
341
742
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
742
      opNum); \
343
742
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
742
    if (MCOperand_isImm(MO)) { \
345
742
      uint64_t Imm = MCOperand_getImm(MO); \
346
742
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
742
      printUInt64(O, Imm); \
348
742
      return; \
349
742
    } \
350
742
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_4_0
Line
Count
Source
339
1.27k
  { \
340
1.27k
    Mips_add_cs_detail_0( \
341
1.27k
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
1.27k
      opNum); \
343
1.27k
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
1.27k
    if (MCOperand_isImm(MO)) { \
345
1.27k
      uint64_t Imm = MCOperand_getImm(MO); \
346
1.27k
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
1.27k
      printUInt64(O, Imm); \
348
1.27k
      return; \
349
1.27k
    } \
350
1.27k
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_5_0
Line
Count
Source
339
1.09k
  { \
340
1.09k
    Mips_add_cs_detail_0( \
341
1.09k
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
1.09k
      opNum); \
343
1.09k
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
1.09k
    if (MCOperand_isImm(MO)) { \
345
1.09k
      uint64_t Imm = MCOperand_getImm(MO); \
346
1.09k
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
1.09k
      printUInt64(O, Imm); \
348
1.09k
      return; \
349
1.09k
    } \
350
1.09k
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
Unexecuted instantiation: MipsInstPrinter.c:printUImm_26_0
MipsInstPrinter.c:printUImm_8_0
Line
Count
Source
339
153
  { \
340
153
    Mips_add_cs_detail_0( \
341
153
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
153
      opNum); \
343
153
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
153
    if (MCOperand_isImm(MO)) { \
345
153
      uint64_t Imm = MCOperand_getImm(MO); \
346
153
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
153
      printUInt64(O, Imm); \
348
153
      return; \
349
153
    } \
350
153
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
Unexecuted instantiation: MipsInstPrinter.c:printUImm_12_0
MipsInstPrinter.c:printUImm_20_0
Line
Count
Source
339
145
  { \
340
145
    Mips_add_cs_detail_0( \
341
145
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
145
      opNum); \
343
145
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
145
    if (MCOperand_isImm(MO)) { \
345
145
      uint64_t Imm = MCOperand_getImm(MO); \
346
145
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
145
      printUInt64(O, Imm); \
348
145
      return; \
349
145
    } \
350
145
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_16_0
Line
Count
Source
339
1.04k
  { \
340
1.04k
    Mips_add_cs_detail_0( \
341
1.04k
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
1.04k
      opNum); \
343
1.04k
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
1.04k
    if (MCOperand_isImm(MO)) { \
345
1.04k
      uint64_t Imm = MCOperand_getImm(MO); \
346
1.04k
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
1.04k
      printUInt64(O, Imm); \
348
1.04k
      return; \
349
1.04k
    } \
350
1.04k
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
Unexecuted instantiation: MipsInstPrinter.c:printUImm_32_0
MipsInstPrinter.c:printUImm_7_0
Line
Count
Source
339
124
  { \
340
124
    Mips_add_cs_detail_0( \
341
124
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
124
      opNum); \
343
124
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
124
    if (MCOperand_isImm(MO)) { \
345
124
      uint64_t Imm = MCOperand_getImm(MO); \
346
124
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
124
      printUInt64(O, Imm); \
348
124
      return; \
349
124
    } \
350
124
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_2_0
Line
Count
Source
339
627
  { \
340
627
    Mips_add_cs_detail_0( \
341
627
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
627
      opNum); \
343
627
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
627
    if (MCOperand_isImm(MO)) { \
345
627
      uint64_t Imm = MCOperand_getImm(MO); \
346
627
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
627
      printUInt64(O, Imm); \
348
627
      return; \
349
627
    } \
350
627
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_1_0
Line
Count
Source
339
473
  { \
340
473
    Mips_add_cs_detail_0( \
341
473
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
473
      opNum); \
343
473
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
473
    if (MCOperand_isImm(MO)) { \
345
473
      uint64_t Imm = MCOperand_getImm(MO); \
346
473
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
473
      printUInt64(O, Imm); \
348
473
      return; \
349
473
    } \
350
473
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_3_0
Line
Count
Source
339
844
  { \
340
844
    Mips_add_cs_detail_0( \
341
844
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
844
      opNum); \
343
844
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
844
    if (MCOperand_isImm(MO)) { \
345
844
      uint64_t Imm = MCOperand_getImm(MO); \
346
844
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
844
      printUInt64(O, Imm); \
348
844
      return; \
349
844
    } \
350
844
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_0_0
Line
Count
Source
339
252
  { \
340
252
    Mips_add_cs_detail_0( \
341
252
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
252
      opNum); \
343
252
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
252
    if (MCOperand_isImm(MO)) { \
345
252
      uint64_t Imm = MCOperand_getImm(MO); \
346
252
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
252
      printUInt64(O, Imm); \
348
252
      return; \
349
252
    } \
350
252
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
MipsInstPrinter.c:printUImm_6_0
Line
Count
Source
339
113
  { \
340
113
    Mips_add_cs_detail_0( \
341
113
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, 0)), \
342
113
      opNum); \
343
113
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
344
113
    if (MCOperand_isImm(MO)) { \
345
113
      uint64_t Imm = MCOperand_getImm(MO); \
346
113
      Imm &= (((uint64_t)1) << Bits) - 1; \
347
113
      printUInt64(O, Imm); \
348
113
      return; \
349
113
    } \
350
113
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
351
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
352
0
  }
353
354
#define DEFINE_printUImm_2(Bits, Offset) \
355
  static void CONCAT(printUImm, CONCAT(Bits, Offset))( \
356
    MCInst * MI, int opNum, SStream *O) \
357
139
  { \
358
139
    Mips_add_cs_detail_0( \
359
139
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, Offset)), \
360
139
      opNum); \
361
139
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
362
139
    if (MCOperand_isImm(MO)) { \
363
139
      uint64_t Imm = MCOperand_getImm(MO); \
364
139
      Imm -= Offset; \
365
139
      Imm &= (1 << Bits) - 1; \
366
139
      Imm += Offset; \
367
139
      printUInt64(O, Imm); \
368
139
      return; \
369
139
    } \
370
139
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
371
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
372
0
  }
MipsInstPrinter.c:printUImm_2_1
Line
Count
Source
357
48
  { \
358
48
    Mips_add_cs_detail_0( \
359
48
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, Offset)), \
360
48
      opNum); \
361
48
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
362
48
    if (MCOperand_isImm(MO)) { \
363
48
      uint64_t Imm = MCOperand_getImm(MO); \
364
48
      Imm -= Offset; \
365
48
      Imm &= (1 << Bits) - 1; \
366
48
      Imm += Offset; \
367
48
      printUInt64(O, Imm); \
368
48
      return; \
369
48
    } \
370
48
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
371
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
372
0
  }
Unexecuted instantiation: MipsInstPrinter.c:printUImm_5_32
MipsInstPrinter.c:printUImm_5_1
Line
Count
Source
357
91
  { \
358
91
    Mips_add_cs_detail_0( \
359
91
      MI, CONCAT(Mips_OP_GROUP_UImm, CONCAT(Bits, Offset)), \
360
91
      opNum); \
361
91
    MCOperand *MO = MCInst_getOperand(MI, (opNum)); \
362
91
    if (MCOperand_isImm(MO)) { \
363
91
      uint64_t Imm = MCOperand_getImm(MO); \
364
91
      Imm -= Offset; \
365
91
      Imm &= (1 << Bits) - 1; \
366
91
      Imm += Offset; \
367
91
      printUInt64(O, Imm); \
368
91
      return; \
369
91
    } \
370
91
    MCOperand *Op = MCInst_getOperand(MI, (opNum)); \
371
0
    printRegName(MI, O, MCOperand_getReg(Op)); \
372
0
  }
Unexecuted instantiation: MipsInstPrinter.c:printUImm_6_1
Unexecuted instantiation: MipsInstPrinter.c:printUImm_5_33
Unexecuted instantiation: MipsInstPrinter.c:printUImm_6_2
373
374
DEFINE_printUImm(0);
375
DEFINE_printUImm(1);
376
DEFINE_printUImm(10);
377
DEFINE_printUImm(12);
378
DEFINE_printUImm(16);
379
DEFINE_printUImm(2);
380
DEFINE_printUImm(20);
381
DEFINE_printUImm(26);
382
DEFINE_printUImm(3);
383
DEFINE_printUImm(32);
384
DEFINE_printUImm(4);
385
DEFINE_printUImm(5);
386
DEFINE_printUImm(6);
387
DEFINE_printUImm(7);
388
DEFINE_printUImm(8);
389
DEFINE_printUImm_2(2, 1);
390
DEFINE_printUImm_2(5, 1);
391
DEFINE_printUImm_2(5, 32);
392
DEFINE_printUImm_2(5, 33);
393
DEFINE_printUImm_2(6, 1);
394
DEFINE_printUImm_2(6, 2);
395
396
static void printMemOperand(MCInst *MI, int opNum, SStream *O)
397
15.9k
{
398
  // Load/Store memory operands -- imm($reg)
399
  // If PIC target the target is loaded as the
400
  // pattern lw $25,%call16($28)
401
402
  // opNum can be invalid if instruction had reglist as operand.
403
  // MemOperand is always last operand of instruction (base + offset).
404
15.9k
  switch (MCInst_getOpcode(MI)) {
405
15.6k
  default:
406
15.6k
    break;
407
15.6k
  case Mips_SWM32_MM:
408
71
  case Mips_LWM32_MM:
409
105
  case Mips_SWM16_MM:
410
118
  case Mips_SWM16_MMR6:
411
269
  case Mips_LWM16_MM:
412
284
  case Mips_LWM16_MMR6:
413
284
    opNum = MCInst_getNumOperands(MI) - 2;
414
284
    break;
415
15.9k
  }
416
417
15.9k
  set_mem_access(MI, true);
418
  // Index register is encoded as immediate value
419
  // in case of nanoMIPS indexed instructions
420
15.9k
  switch (MCInst_getOpcode(MI)) {
421
  // No offset needed for paired LL/SC
422
0
  case Mips_LLWP_NM:
423
0
  case Mips_SCWP_NM:
424
0
    break;
425
0
  case Mips_LWX_NM:
426
0
  case Mips_LWXS_NM:
427
0
  case Mips_LWXS16_NM:
428
0
  case Mips_LBX_NM:
429
0
  case Mips_LBUX_NM:
430
0
  case Mips_LHX_NM:
431
0
  case Mips_LHUX_NM:
432
0
  case Mips_LHXS_NM:
433
0
  case Mips_LHUXS_NM:
434
0
  case Mips_SWX_NM:
435
0
  case Mips_SWXS_NM:
436
0
  case Mips_SBX_NM:
437
0
  case Mips_SHX_NM:
438
0
  case Mips_SHXS_NM:
439
0
    if (!MCOperand_isReg(MCInst_getOperand(MI, (opNum + 1)))) {
440
0
      Mips_add_cs_detail_0(MI, Mips_OP_GROUP_MemOperand,
441
0
               (opNum + 1));
442
0
      printRegName(MI, O,
443
0
             MCOperand_getImm(MCInst_getOperand(
444
0
               MI, (opNum + 1))));
445
0
      break;
446
0
    }
447
    // Fall through
448
15.9k
  default:
449
15.9k
    printOperand((MCInst *)MI, opNum + 1, O);
450
15.9k
    break;
451
15.9k
  }
452
15.9k
  SStream_concat0(O, "(");
453
15.9k
  printOperand((MCInst *)MI, opNum, O);
454
15.9k
  SStream_concat0(O, ")");
455
15.9k
  set_mem_access(MI, false);
456
15.9k
}
457
458
static void printMemOperandEA(MCInst *MI, int opNum, SStream *O)
459
0
{
460
  // when using stack locations for not load/store instructions
461
  // print the same way as all normal 3 operand instructions.
462
0
  printOperand((MCInst *)MI, opNum, O);
463
0
  SStream_concat0(O, ", ");
464
0
  printOperand((MCInst *)MI, opNum + 1, O);
465
0
}
466
467
static void printFCCOperand(MCInst *MI, int opNum, SStream *O)
468
0
{
469
0
  MCOperand *MO = MCInst_getOperand(MI, (opNum));
470
0
  SStream_concat0(O,
471
0
      MipsFCCToString((Mips_CondCode)MCOperand_getImm(MO)));
472
0
}
473
474
static bool printAlias(const char *Str, const MCInst *MI, uint64_t Address,
475
           unsigned OpNo, SStream *OS, bool IsBranch)
476
289
{
477
289
  SStream_concat(OS, "%s%s", "\t", Str);
478
289
  SStream_concat0(OS, "\t");
479
289
  if (IsBranch)
480
105
    printBranchOperand((MCInst *)MI, Address, OpNo, OS);
481
184
  else
482
184
    printOperand((MCInst *)MI, OpNo, OS);
483
289
  return true;
484
289
}
485
486
static bool printAlias2(const char *Str, const MCInst *MI, uint64_t Address,
487
      unsigned OpNo0, unsigned OpNo1, SStream *OS,
488
      bool IsBranch)
489
136
{
490
136
  printAlias(Str, MI, Address, OpNo0, OS, IsBranch);
491
136
  SStream_concat0(OS, ", ");
492
136
  if (IsBranch)
493
78
    printBranchOperand((MCInst *)MI, Address, OpNo1, OS);
494
58
  else
495
58
    printOperand((MCInst *)MI, OpNo1, OS);
496
136
  return true;
497
136
}
498
499
static bool printAlias3(const char *Str, const MCInst *MI, uint64_t Address,
500
      unsigned OpNo0, unsigned OpNo1, unsigned OpNo2,
501
      SStream *OS)
502
0
{
503
0
  printAlias(Str, MI, Address, OpNo0, OS, false);
504
0
  SStream_concat0(OS, ", ");
505
0
  printOperand((MCInst *)MI, OpNo1, OS);
506
0
  SStream_concat0(OS, ", ");
507
0
  printOperand((MCInst *)MI, OpNo2, OS);
508
0
  return true;
509
0
}
510
511
static bool printAlias4(const MCInst *MI, uint64_t Address, SStream *OS)
512
44.6k
{
513
44.6k
  switch (MCInst_getOpcode(MI)) {
514
482
  case Mips_BEQ:
515
574
  case Mips_BEQ_MM:
516
    // beq $zero, $zero, $L2 => b $L2
517
    // beq $r0, $zero, $L2 => beqz $r0, $L2
518
574
    return (isReg(MI, 0, Mips_ZERO) && isReg(MI, 1, Mips_ZERO) &&
519
27
      printAlias("b", MI, Address, 2, OS, true)) ||
520
547
           (isReg(MI, 1, Mips_ZERO) &&
521
53
      printAlias2("beqz", MI, Address, 0, 2, OS, true));
522
0
  case Mips_BEQ64:
523
    // beq $r0, $zero, $L2 => beqz $r0, $L2
524
0
    return isReg(MI, 1, Mips_ZERO_64) &&
525
0
           printAlias2("beqz", MI, Address, 0, 2, OS, true);
526
478
  case Mips_BNE:
527
539
  case Mips_BNE_MM:
528
    // bne $r0, $zero, $L2 => bnez $r0, $L2
529
539
    return isReg(MI, 1, Mips_ZERO) &&
530
25
           printAlias2("bnez", MI, Address, 0, 2, OS, true);
531
0
  case Mips_BNE64:
532
    // bne $r0, $zero, $L2 => bnez $r0, $L2
533
0
    return isReg(MI, 1, Mips_ZERO_64) &&
534
0
           printAlias2("bnez", MI, Address, 0, 2, OS, true);
535
1
  case Mips_BGEZAL:
536
    // bgezal $zero, $L1 => bal $L1
537
1
    return isReg(MI, 0, Mips_ZERO) &&
538
0
           printAlias("bal", MI, Address, 1, OS, true);
539
4
  case Mips_BC1T:
540
    // bc1t $fcc0, $L1 => bc1t $L1
541
4
    return isReg(MI, 0, Mips_FCC0) &&
542
0
           printAlias("bc1t", MI, Address, 1, OS, true);
543
0
  case Mips_BC1F:
544
    // bc1f $fcc0, $L1 => bc1f $L1
545
0
    return isReg(MI, 0, Mips_FCC0) &&
546
0
           printAlias("bc1f", MI, Address, 1, OS, true);
547
136
  case Mips_JALR:
548
    // jalr $zero, $r1 => jr $r1
549
    // jalr $ra, $r1 => jalr $r1
550
136
    return (isReg(MI, 0, Mips_ZERO) &&
551
41
      printAlias("jr", MI, Address, 1, OS, false)) ||
552
95
           (isReg(MI, 0, Mips_RA) &&
553
85
      printAlias("jalr", MI, Address, 1, OS, false));
554
0
  case Mips_JALR64:
555
    // jalr $zero, $r1 => jr $r1
556
    // jalr $ra, $r1 => jalr $r1
557
0
    return (isReg(MI, 0, Mips_ZERO_64) &&
558
0
      printAlias("jr", MI, Address, 1, OS, false)) ||
559
0
           (isReg(MI, 0, Mips_RA_64) &&
560
0
      printAlias("jalr", MI, Address, 1, OS, false));
561
41
  case Mips_NOR:
562
41
  case Mips_NOR_MM:
563
49
  case Mips_NOR_MMR6:
564
    // nor $r0, $r1, $zero => not $r0, $r1
565
49
    return isReg(MI, 2, Mips_ZERO) &&
566
42
           printAlias2("not", MI, Address, 0, 1, OS, false);
567
0
  case Mips_NOR64:
568
    // nor $r0, $r1, $zero => not $r0, $r1
569
0
    return isReg(MI, 2, Mips_ZERO_64) &&
570
0
           printAlias2("not", MI, Address, 0, 1, OS, false);
571
5
  case Mips_OR:
572
139
  case Mips_ADDu:
573
    // or $r0, $r1, $zero => move $r0, $r1
574
    // addu $r0, $r1, $zero => move $r0, $r1
575
139
    return isReg(MI, 2, Mips_ZERO) &&
576
16
           printAlias2("move", MI, Address, 0, 1, OS, false);
577
0
  case Mips_LI48_NM:
578
0
  case Mips_LI16_NM:
579
    // li[16/48] $r0, imm => li $r0, imm
580
0
    return printAlias2("li", MI, Address, 0, 1, OS, false);
581
0
  case Mips_ADDIU_NM:
582
0
  case Mips_ADDIUNEG_NM:
583
0
    if (isReg(MI, 1, Mips_ZERO_NM))
584
0
      return printAlias2("li", MI, Address, 0, 2, OS, false);
585
0
    else
586
0
      return printAlias3("addiu", MI, Address, 0, 1, 2, OS);
587
0
  case Mips_ADDIU48_NM:
588
0
  case Mips_ADDIURS5_NM:
589
0
  case Mips_ADDIUR1SP_NM:
590
0
  case Mips_ADDIUR2_NM:
591
0
  case Mips_ADDIUGPB_NM:
592
0
  case Mips_ADDIUGPW_NM:
593
0
    return printAlias3("addiu", MI, Address, 0, 1, 2, OS);
594
0
  case Mips_ANDI16_NM:
595
0
  case Mips_ANDI_NM:
596
    // andi[16/32] $r0, $r1, imm => andi $r0, $r1, imm
597
0
    return printAlias3("andi", MI, Address, 0, 1, 2, OS);
598
43.1k
  default:
599
43.1k
    return false;
600
44.6k
  }
601
44.6k
}
602
603
static void printRegisterList(MCInst *MI, int opNum, SStream *O)
604
284
{
605
  // - 2 because register List is always first operand of instruction and it is
606
  // always followed by memory operand (base + offset).
607
284
  Mips_add_cs_detail_0(MI, Mips_OP_GROUP_RegisterList, opNum);
608
1.14k
  for (int i = opNum, e = MCInst_getNumOperands(MI) - 2; i != e; ++i) {
609
856
    if (i != opNum)
610
572
      SStream_concat0(O, ", ");
611
856
    printRegName(MI, O,
612
856
           MCOperand_getReg(MCInst_getOperand(MI, (i))));
613
856
  }
614
284
}
615
616
static void printNanoMipsRegisterList(MCInst *MI, int OpNum, SStream *O)
617
0
{
618
0
  Mips_add_cs_detail_0(MI, Mips_OP_GROUP_NanoMipsRegisterList, OpNum);
619
0
  for (unsigned I = OpNum; I < MCInst_getNumOperands(MI); I++) {
620
0
    SStream_concat0(O, ", ");
621
0
    printRegName(MI, O,
622
0
           MCOperand_getReg(MCInst_getOperand(MI, (I))));
623
0
  }
624
0
}
625
626
static void printHi20(MCInst *MI, int OpNum, SStream *O)
627
0
{
628
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
629
0
  if (MCOperand_isImm(MO)) {
630
0
    Mips_add_cs_detail_0(MI, Mips_OP_GROUP_Hi20, OpNum);
631
0
    SStream_concat0(O, "%hi(");
632
0
    printUInt64(O, MCOperand_getImm(MO));
633
0
    SStream_concat0(O, ")");
634
0
  } else
635
0
    printOperand(MI, OpNum, O);
636
0
}
637
638
static void printHi20PCRel(MCInst *MI, uint64_t Address, int OpNum, SStream *O)
639
0
{
640
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
641
0
  if (MCOperand_isImm(MO)) {
642
0
    Mips_add_cs_detail_0(MI, Mips_OP_GROUP_Hi20PCRel, OpNum);
643
0
    SStream_concat0(O, "%pcrel_hi(");
644
0
    printUInt64(O, MCOperand_getImm(MO) + Address);
645
0
    SStream_concat0(O, ")");
646
0
  } else
647
0
    printOperand(MI, OpNum, O);
648
0
}
649
650
static void printPCRel(MCInst *MI, uint64_t Address, int OpNum, SStream *O)
651
0
{
652
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
653
0
  if (MCOperand_isImm(MO)) {
654
0
    Mips_add_cs_detail_0(MI, Mips_OP_GROUP_PCRel, OpNum);
655
0
    printUInt64(O, MCOperand_getImm(MO) + Address);
656
0
  } else
657
0
    printOperand(MI, OpNum, O);
658
0
}
659
660
const char *Mips_LLVM_getRegisterName(unsigned RegNo, bool noRegName)
661
94.2k
{
662
94.2k
  if (!RegNo || RegNo >= MIPS_REG_ENDING) {
663
0
    return NULL;
664
0
  }
665
94.2k
  if (noRegName) {
666
0
    return getRegisterName(RegNo);
667
0
  }
668
94.2k
  switch (RegNo) {
669
8.72k
  case MIPS_REG_AT:
670
8.87k
  case MIPS_REG_AT_64:
671
8.87k
    return "at";
672
2.59k
  case MIPS_REG_A0:
673
2.64k
  case MIPS_REG_A0_64:
674
2.64k
    return "a0";
675
1.95k
  case MIPS_REG_A1:
676
2.06k
  case MIPS_REG_A1_64:
677
2.06k
    return "a1";
678
2.24k
  case MIPS_REG_A2:
679
2.30k
  case MIPS_REG_A2_64:
680
2.30k
    return "a2";
681
3.27k
  case MIPS_REG_A3:
682
4.33k
  case MIPS_REG_A3_64:
683
4.33k
    return "a3";
684
1.40k
  case MIPS_REG_K0:
685
1.41k
  case MIPS_REG_K0_64:
686
1.41k
    return "k0";
687
1.72k
  case MIPS_REG_K1:
688
2.98k
  case MIPS_REG_K1_64:
689
2.98k
    return "k1";
690
5.79k
  case MIPS_REG_S0:
691
6.13k
  case MIPS_REG_S0_64:
692
6.13k
    return "s0";
693
2.01k
  case MIPS_REG_S1:
694
2.06k
  case MIPS_REG_S1_64:
695
2.06k
    return "s1";
696
1.10k
  case MIPS_REG_S2:
697
1.12k
  case MIPS_REG_S2_64:
698
1.12k
    return "s2";
699
1.48k
  case MIPS_REG_S3:
700
1.61k
  case MIPS_REG_S3_64:
701
1.61k
    return "s3";
702
1.83k
  case MIPS_REG_S4:
703
1.94k
  case MIPS_REG_S4_64:
704
1.94k
    return "s4";
705
591
  case MIPS_REG_S5:
706
622
  case MIPS_REG_S5_64:
707
622
    return "s5";
708
714
  case MIPS_REG_S6:
709
727
  case MIPS_REG_S6_64:
710
727
    return "s6";
711
606
  case MIPS_REG_S7:
712
658
  case MIPS_REG_S7_64:
713
658
    return "s7";
714
2.44k
  case MIPS_REG_T0:
715
2.59k
  case MIPS_REG_T0_64:
716
2.59k
    return "t0";
717
690
  case MIPS_REG_T1:
718
698
  case MIPS_REG_T1_64:
719
698
    return "t1";
720
708
  case MIPS_REG_T2:
721
739
  case MIPS_REG_T2_64:
722
739
    return "t2";
723
578
  case MIPS_REG_T3:
724
729
  case MIPS_REG_T3_64:
725
729
    return "t3";
726
844
  case MIPS_REG_T4:
727
912
  case MIPS_REG_T4_64:
728
912
    return "t4";
729
1.48k
  case MIPS_REG_T5:
730
1.50k
  case MIPS_REG_T5_64:
731
1.50k
    return "t5";
732
1.06k
  case MIPS_REG_T6:
733
1.21k
  case MIPS_REG_T6_64:
734
1.21k
    return "t6";
735
1.70k
  case MIPS_REG_T7:
736
1.71k
  case MIPS_REG_T7_64:
737
1.71k
    return "t7";
738
1.53k
  case MIPS_REG_T8:
739
1.61k
  case MIPS_REG_T8_64:
740
1.61k
    return "t8";
741
1.36k
  case MIPS_REG_T9:
742
1.69k
  case MIPS_REG_T9_64:
743
1.69k
    return "t9";
744
4.48k
  case MIPS_REG_V0:
745
4.60k
  case MIPS_REG_V0_64:
746
4.60k
    return "v0";
747
2.10k
  case MIPS_REG_V1:
748
2.37k
  case MIPS_REG_V1_64:
749
2.37k
    return "v1";
750
34.3k
  default:
751
34.3k
    return getRegisterName(RegNo);
752
94.2k
  }
753
94.2k
}