Coverage Report

Created: 2026-03-03 06:14

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
49.8k
{
67
49.8k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
49.8k
  MI->csh->doing_mem = status;
71
49.8k
  if (!status)
72
    // done, create the next operand slot
73
24.9k
    MI->flat_insn->detail->x86.op_count++;
74
49.8k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
3.84k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
3.84k
  switch (MI->flat_insn->id) {
81
1.27k
  default:
82
1.27k
    SStream_concat0(O, "ptr ");
83
1.27k
    break;
84
557
  case X86_INS_SGDT:
85
818
  case X86_INS_SIDT:
86
1.17k
  case X86_INS_LGDT:
87
1.82k
  case X86_INS_LIDT:
88
1.82k
  case X86_INS_FXRSTOR:
89
1.85k
  case X86_INS_FXSAVE:
90
2.21k
  case X86_INS_LJMP:
91
2.57k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
2.57k
    break;
94
3.84k
  }
95
96
3.84k
  switch (MI->csh->mode) {
97
1.19k
  case CS_MODE_16:
98
1.19k
    switch (MI->flat_insn->id) {
99
207
    default:
100
207
      MI->x86opsize = 2;
101
207
      break;
102
150
    case X86_INS_LJMP:
103
381
    case X86_INS_LCALL:
104
381
      MI->x86opsize = 4;
105
381
      break;
106
222
    case X86_INS_SGDT:
107
421
    case X86_INS_SIDT:
108
491
    case X86_INS_LGDT:
109
604
    case X86_INS_LIDT:
110
604
      MI->x86opsize = 6;
111
604
      break;
112
1.19k
    }
113
1.19k
    break;
114
1.55k
  case CS_MODE_32:
115
1.55k
    switch (MI->flat_insn->id) {
116
607
    default:
117
607
      MI->x86opsize = 4;
118
607
      break;
119
165
    case X86_INS_LJMP:
120
459
    case X86_INS_JMP:
121
521
    case X86_INS_LCALL:
122
649
    case X86_INS_SGDT:
123
681
    case X86_INS_SIDT:
124
738
    case X86_INS_LGDT:
125
944
    case X86_INS_LIDT:
126
944
      MI->x86opsize = 6;
127
944
      break;
128
1.55k
    }
129
1.55k
    break;
130
1.55k
  case CS_MODE_64:
131
1.10k
    switch (MI->flat_insn->id) {
132
189
    default:
133
189
      MI->x86opsize = 8;
134
189
      break;
135
42
    case X86_INS_LJMP:
136
114
    case X86_INS_LCALL:
137
321
    case X86_INS_SGDT:
138
351
    case X86_INS_SIDT:
139
580
    case X86_INS_LGDT:
140
915
    case X86_INS_LIDT:
141
915
      MI->x86opsize = 10;
142
915
      break;
143
1.10k
    }
144
1.10k
    break;
145
1.10k
  default: // never reach
146
0
    break;
147
3.84k
  }
148
149
3.84k
  printMemReference(MI, OpNo, O);
150
3.84k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
42.4k
{
154
42.4k
  SStream_concat0(O, "byte ptr ");
155
42.4k
  MI->x86opsize = 1;
156
42.4k
  printMemReference(MI, OpNo, O);
157
42.4k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
7.79k
{
161
7.79k
  MI->x86opsize = 2;
162
7.79k
  SStream_concat0(O, "word ptr ");
163
7.79k
  printMemReference(MI, OpNo, O);
164
7.79k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
22.6k
{
168
22.6k
  MI->x86opsize = 4;
169
22.6k
  SStream_concat0(O, "dword ptr ");
170
22.6k
  printMemReference(MI, OpNo, O);
171
22.6k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
6.26k
{
175
6.26k
  SStream_concat0(O, "qword ptr ");
176
6.26k
  MI->x86opsize = 8;
177
6.26k
  printMemReference(MI, OpNo, O);
178
6.26k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
2.39k
{
182
2.39k
  SStream_concat0(O, "xmmword ptr ");
183
2.39k
  MI->x86opsize = 16;
184
2.39k
  printMemReference(MI, OpNo, O);
185
2.39k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
1.11k
{
189
1.11k
  SStream_concat0(O, "zmmword ptr ");
190
1.11k
  MI->x86opsize = 64;
191
1.11k
  printMemReference(MI, OpNo, O);
192
1.11k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
1.33k
{
197
1.33k
  SStream_concat0(O, "ymmword ptr ");
198
1.33k
  MI->x86opsize = 32;
199
1.33k
  printMemReference(MI, OpNo, O);
200
1.33k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
2.11k
{
204
2.11k
  switch (MCInst_getOpcode(MI)) {
205
1.34k
  default:
206
1.34k
    SStream_concat0(O, "dword ptr ");
207
1.34k
    MI->x86opsize = 4;
208
1.34k
    break;
209
298
  case X86_FSTENVm:
210
765
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
765
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
43
    case CS_MODE_16:
216
43
      MI->x86opsize = 14;
217
43
      break;
218
686
    case CS_MODE_32:
219
722
    case CS_MODE_64:
220
722
      MI->x86opsize = 28;
221
722
      break;
222
765
    }
223
765
    break;
224
2.11k
  }
225
226
2.11k
  printMemReference(MI, OpNo, O);
227
2.11k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
1.58k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
1.58k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
938
    switch (MCInst_getOpcode(MI)) {
235
938
    default:
236
938
      SStream_concat0(O, "qword ptr ");
237
938
      MI->x86opsize = 8;
238
938
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
938
    }
244
938
  } else {
245
648
    SStream_concat0(O, "qword ptr ");
246
648
    MI->x86opsize = 8;
247
648
  }
248
249
1.58k
  printMemReference(MI, OpNo, O);
250
1.58k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
176
{
254
176
  switch (MCInst_getOpcode(MI)) {
255
157
  default:
256
157
    SStream_concat0(O, "xword ptr ");
257
157
    break;
258
11
  case X86_FBLDm:
259
19
  case X86_FBSTPm:
260
19
    break;
261
176
  }
262
263
176
  MI->x86opsize = 10;
264
176
  printMemReference(MI, OpNo, O);
265
176
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
1.36k
{
269
1.36k
  SStream_concat0(O, "xmmword ptr ");
270
1.36k
  MI->x86opsize = 16;
271
1.36k
  printMemReference(MI, OpNo, O);
272
1.36k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
1.17k
{
276
1.17k
  SStream_concat0(O, "ymmword ptr ");
277
1.17k
  MI->x86opsize = 32;
278
1.17k
  printMemReference(MI, OpNo, O);
279
1.17k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
793
{
283
793
  SStream_concat0(O, "zmmword ptr ");
284
793
  MI->x86opsize = 64;
285
793
  printMemReference(MI, OpNo, O);
286
793
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
334k
{
292
334k
  SStream_concat0(OS, getRegisterName(RegNo));
293
334k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
92.5k
{
311
92.5k
  if (positive) {
312
    // always print this number in positive form
313
77.1k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
77.1k
    } else { // Intel syntax
350
77.1k
      if (imm < 0) {
351
588
        if (MI->op1_size) {
352
147
          switch (MI->op1_size) {
353
147
          default:
354
147
            break;
355
147
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
147
          }
365
147
        }
366
367
588
        SStream_concat(O, "0x%" PRIx64, imm);
368
76.5k
      } else {
369
76.5k
        if (imm > HEX_THRESHOLD)
370
72.6k
          SStream_concat(O, "0x%" PRIx64, imm);
371
3.90k
        else
372
3.90k
          SStream_concat(O, "%" PRIu64, imm);
373
76.5k
      }
374
77.1k
    }
375
77.1k
  } else {
376
15.4k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
15.4k
    } else { // Intel syntax
404
15.4k
      if (imm < 0) {
405
2.11k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
2.11k
        else if (imm < -HEX_THRESHOLD)
409
1.74k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
375
        else
411
375
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
13.3k
      } else {
414
13.3k
        if (imm > HEX_THRESHOLD)
415
10.6k
          SStream_concat(O, "0x%" PRIx64, imm);
416
2.68k
        else
417
2.68k
          SStream_concat(O, "%" PRIu64, imm);
418
13.3k
      }
419
15.4k
    }
420
15.4k
  }
421
92.5k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
117k
{
426
117k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
117k
  if (MCOperand_isReg(Op)) {
428
117k
    printRegName(O, MCOperand_getReg(Op));
429
117k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
117k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
633k
{
440
633k
#ifndef CAPSTONE_DIET
441
633k
  uint8_t i;
442
633k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
633k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
633k
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
1.78M
  for (i = 0; arr[i]; i++) {
454
1.15M
    if (arr[i] != CS_AC_IGNORE)
455
965k
      access[i] = arr[i];
456
189k
    else
457
189k
      access[i] = 0;
458
1.15M
  }
459
460
  // mark the end of array
461
633k
  access[i] = 0;
462
633k
#endif
463
633k
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
11.4k
{
468
11.4k
  MCOperand *SegReg;
469
11.4k
  int reg;
470
471
11.4k
  if (MI->csh->detail_opt) {
472
11.4k
#ifndef CAPSTONE_DIET
473
11.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
11.4k
#endif
475
476
11.4k
    MI->flat_insn->detail->x86
477
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
478
11.4k
      .type = X86_OP_MEM;
479
11.4k
    MI->flat_insn->detail->x86
480
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
481
11.4k
      .size = MI->x86opsize;
482
11.4k
    MI->flat_insn->detail->x86
483
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
484
11.4k
      .mem.segment = X86_REG_INVALID;
485
11.4k
    MI->flat_insn->detail->x86
486
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
487
11.4k
      .mem.base = X86_REG_INVALID;
488
11.4k
    MI->flat_insn->detail->x86
489
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
490
11.4k
      .mem.index = X86_REG_INVALID;
491
11.4k
    MI->flat_insn->detail->x86
492
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
493
11.4k
      .mem.scale = 1;
494
11.4k
    MI->flat_insn->detail->x86
495
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
496
11.4k
      .mem.disp = 0;
497
498
11.4k
#ifndef CAPSTONE_DIET
499
11.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
11.4k
            &MI->flat_insn->detail->x86.eflags);
501
11.4k
    MI->flat_insn->detail->x86
502
11.4k
      .operands[MI->flat_insn->detail->x86.op_count]
503
11.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
11.4k
#endif
505
11.4k
  }
506
507
11.4k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
11.4k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
11.4k
  if (reg) {
512
393
    _printOperand(MI, Op + 1, O);
513
393
    if (MI->csh->detail_opt) {
514
393
      MI->flat_insn->detail->x86
515
393
        .operands[MI->flat_insn->detail->x86.op_count]
516
393
        .mem.segment = X86_register_map(reg);
517
393
    }
518
393
    SStream_concat0(O, ":");
519
393
  }
520
521
11.4k
  SStream_concat0(O, "[");
522
11.4k
  set_mem_access(MI, true);
523
11.4k
  printOperand(MI, Op, O);
524
11.4k
  SStream_concat0(O, "]");
525
11.4k
  set_mem_access(MI, false);
526
11.4k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
13.4k
{
530
13.4k
  if (MI->csh->detail_opt) {
531
13.4k
#ifndef CAPSTONE_DIET
532
13.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
13.4k
#endif
534
535
13.4k
    MI->flat_insn->detail->x86
536
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
537
13.4k
      .type = X86_OP_MEM;
538
13.4k
    MI->flat_insn->detail->x86
539
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
540
13.4k
      .size = MI->x86opsize;
541
13.4k
    MI->flat_insn->detail->x86
542
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
543
13.4k
      .mem.segment = X86_REG_INVALID;
544
13.4k
    MI->flat_insn->detail->x86
545
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
546
13.4k
      .mem.base = X86_REG_INVALID;
547
13.4k
    MI->flat_insn->detail->x86
548
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
549
13.4k
      .mem.index = X86_REG_INVALID;
550
13.4k
    MI->flat_insn->detail->x86
551
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
552
13.4k
      .mem.scale = 1;
553
13.4k
    MI->flat_insn->detail->x86
554
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
555
13.4k
      .mem.disp = 0;
556
557
13.4k
#ifndef CAPSTONE_DIET
558
13.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
13.4k
            &MI->flat_insn->detail->x86.eflags);
560
13.4k
    MI->flat_insn->detail->x86
561
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
562
13.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
13.4k
#endif
564
13.4k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
13.4k
  if (MI->csh->mode != CS_MODE_64) {
568
8.50k
    SStream_concat0(O, "es:[");
569
8.50k
    if (MI->csh->detail_opt) {
570
8.50k
      MI->flat_insn->detail->x86
571
8.50k
        .operands[MI->flat_insn->detail->x86.op_count]
572
8.50k
        .mem.segment = X86_REG_ES;
573
8.50k
    }
574
8.50k
  } else
575
4.91k
    SStream_concat0(O, "[");
576
577
13.4k
  set_mem_access(MI, true);
578
13.4k
  printOperand(MI, Op, O);
579
13.4k
  SStream_concat0(O, "]");
580
13.4k
  set_mem_access(MI, false);
581
13.4k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
4.20k
{
585
4.20k
  SStream_concat0(O, "byte ptr ");
586
4.20k
  MI->x86opsize = 1;
587
4.20k
  printSrcIdx(MI, OpNo, O);
588
4.20k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
2.44k
{
592
2.44k
  SStream_concat0(O, "word ptr ");
593
2.44k
  MI->x86opsize = 2;
594
2.44k
  printSrcIdx(MI, OpNo, O);
595
2.44k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
4.13k
{
599
4.13k
  SStream_concat0(O, "dword ptr ");
600
4.13k
  MI->x86opsize = 4;
601
4.13k
  printSrcIdx(MI, OpNo, O);
602
4.13k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
704
{
606
704
  SStream_concat0(O, "qword ptr ");
607
704
  MI->x86opsize = 8;
608
704
  printSrcIdx(MI, OpNo, O);
609
704
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
4.75k
{
613
4.75k
  SStream_concat0(O, "byte ptr ");
614
4.75k
  MI->x86opsize = 1;
615
4.75k
  printDstIdx(MI, OpNo, O);
616
4.75k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
2.34k
{
620
2.34k
  SStream_concat0(O, "word ptr ");
621
2.34k
  MI->x86opsize = 2;
622
2.34k
  printDstIdx(MI, OpNo, O);
623
2.34k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
4.90k
{
627
4.90k
  SStream_concat0(O, "dword ptr ");
628
4.90k
  MI->x86opsize = 4;
629
4.90k
  printDstIdx(MI, OpNo, O);
630
4.90k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
1.41k
{
634
1.41k
  SStream_concat0(O, "qword ptr ");
635
1.41k
  MI->x86opsize = 8;
636
1.41k
  printDstIdx(MI, OpNo, O);
637
1.41k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
2.94k
{
641
2.94k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
2.94k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
2.94k
  int reg;
644
645
2.94k
  if (MI->csh->detail_opt) {
646
2.94k
#ifndef CAPSTONE_DIET
647
2.94k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
2.94k
#endif
649
650
2.94k
    MI->flat_insn->detail->x86
651
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
652
2.94k
      .type = X86_OP_MEM;
653
2.94k
    MI->flat_insn->detail->x86
654
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
655
2.94k
      .size = MI->x86opsize;
656
2.94k
    MI->flat_insn->detail->x86
657
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
658
2.94k
      .mem.segment = X86_REG_INVALID;
659
2.94k
    MI->flat_insn->detail->x86
660
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
661
2.94k
      .mem.base = X86_REG_INVALID;
662
2.94k
    MI->flat_insn->detail->x86
663
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
664
2.94k
      .mem.index = X86_REG_INVALID;
665
2.94k
    MI->flat_insn->detail->x86
666
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
667
2.94k
      .mem.scale = 1;
668
2.94k
    MI->flat_insn->detail->x86
669
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
670
2.94k
      .mem.disp = 0;
671
672
2.94k
#ifndef CAPSTONE_DIET
673
2.94k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
2.94k
            &MI->flat_insn->detail->x86.eflags);
675
2.94k
    MI->flat_insn->detail->x86
676
2.94k
      .operands[MI->flat_insn->detail->x86.op_count]
677
2.94k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
2.94k
#endif
679
2.94k
  }
680
681
  // If this has a segment register, print it.
682
2.94k
  reg = MCOperand_getReg(SegReg);
683
2.94k
  if (reg) {
684
133
    _printOperand(MI, Op + 1, O);
685
133
    SStream_concat0(O, ":");
686
133
    if (MI->csh->detail_opt) {
687
133
      MI->flat_insn->detail->x86
688
133
        .operands[MI->flat_insn->detail->x86.op_count]
689
133
        .mem.segment = X86_register_map(reg);
690
133
    }
691
133
  }
692
693
2.94k
  SStream_concat0(O, "[");
694
695
2.94k
  if (MCOperand_isImm(DispSpec)) {
696
2.94k
    int64_t imm = MCOperand_getImm(DispSpec);
697
2.94k
    if (MI->csh->detail_opt)
698
2.94k
      MI->flat_insn->detail->x86
699
2.94k
        .operands[MI->flat_insn->detail->x86.op_count]
700
2.94k
        .mem.disp = imm;
701
702
2.94k
    if (imm < 0)
703
318
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
2.62k
    else
705
2.62k
      printImm(MI, O, imm, true);
706
2.94k
  }
707
708
2.94k
  SStream_concat0(O, "]");
709
710
2.94k
  if (MI->csh->detail_opt)
711
2.94k
    MI->flat_insn->detail->x86.op_count++;
712
713
2.94k
  if (MI->op1_size == 0)
714
2.94k
    MI->op1_size = MI->x86opsize;
715
2.94k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
12.5k
{
719
12.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
12.5k
  printImm(MI, O, val, true);
722
723
12.5k
  if (MI->csh->detail_opt) {
724
12.5k
#ifndef CAPSTONE_DIET
725
12.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
12.5k
#endif
727
728
12.5k
    MI->flat_insn->detail->x86
729
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
730
12.5k
      .type = X86_OP_IMM;
731
12.5k
    MI->flat_insn->detail->x86
732
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
733
12.5k
      .imm = val;
734
12.5k
    MI->flat_insn->detail->x86
735
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
736
12.5k
      .size = 1;
737
738
12.5k
#ifndef CAPSTONE_DIET
739
12.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
12.5k
            &MI->flat_insn->detail->x86.eflags);
741
12.5k
    MI->flat_insn->detail->x86
742
12.5k
      .operands[MI->flat_insn->detail->x86.op_count]
743
12.5k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
12.5k
#endif
745
746
12.5k
    MI->flat_insn->detail->x86.op_count++;
747
12.5k
  }
748
12.5k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
1.86k
{
752
1.86k
  SStream_concat0(O, "byte ptr ");
753
1.86k
  MI->x86opsize = 1;
754
1.86k
  printMemOffset(MI, OpNo, O);
755
1.86k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
282
{
759
282
  SStream_concat0(O, "word ptr ");
760
282
  MI->x86opsize = 2;
761
282
  printMemOffset(MI, OpNo, O);
762
282
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
564
{
766
564
  SStream_concat0(O, "dword ptr ");
767
564
  MI->x86opsize = 4;
768
564
  printMemOffset(MI, OpNo, O);
769
564
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
232
{
773
232
  SStream_concat0(O, "qword ptr ");
774
232
  MI->x86opsize = 8;
775
232
  printMemOffset(MI, OpNo, O);
776
232
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
253k
{
782
253k
  x86_reg reg, reg2;
783
253k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
253k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
253k
  X86_lockrep(MI, O);
794
253k
  printInstruction(MI, O);
795
796
253k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
253k
  if (MI->csh->detail_opt) {
798
253k
#ifndef CAPSTONE_DIET
799
253k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
253k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
253k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
25.2k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
25.2k
        &(MI->flat_insn->detail->x86.operands[0]),
808
25.2k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
25.2k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
25.2k
                .operands) -
811
25.2k
           1));
812
25.2k
      MI->flat_insn->detail->x86.operands[0].type =
813
25.2k
        X86_OP_REG;
814
25.2k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
25.2k
      MI->flat_insn->detail->x86.operands[0].size =
816
25.2k
        MI->csh->regsize_map[reg];
817
25.2k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
25.2k
      MI->flat_insn->detail->x86.op_count++;
819
227k
    } else {
820
227k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
227k
            &access1, &reg2, &access2)) {
822
5.38k
        MI->flat_insn->detail->x86.operands[0].type =
823
5.38k
          X86_OP_REG;
824
5.38k
        MI->flat_insn->detail->x86.operands[0].reg =
825
5.38k
          reg;
826
5.38k
        MI->flat_insn->detail->x86.operands[0].size =
827
5.38k
          MI->csh->regsize_map[reg];
828
5.38k
        MI->flat_insn->detail->x86.operands[0].access =
829
5.38k
          access1;
830
5.38k
        MI->flat_insn->detail->x86.operands[1].type =
831
5.38k
          X86_OP_REG;
832
5.38k
        MI->flat_insn->detail->x86.operands[1].reg =
833
5.38k
          reg2;
834
5.38k
        MI->flat_insn->detail->x86.operands[1].size =
835
5.38k
          MI->csh->regsize_map[reg2];
836
5.38k
        MI->flat_insn->detail->x86.operands[1].access =
837
5.38k
          access2;
838
5.38k
        MI->flat_insn->detail->x86.op_count = 2;
839
5.38k
      }
840
227k
    }
841
842
253k
#ifndef CAPSTONE_DIET
843
253k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
253k
            &MI->flat_insn->detail->x86.eflags);
845
253k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
253k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
253k
#endif
848
253k
  }
849
850
253k
  if (MI->op1_size == 0 && reg)
851
21.6k
    MI->op1_size = MI->csh->regsize_map[reg];
852
253k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
15.9k
{
858
15.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
15.9k
  if (MCOperand_isImm(Op)) {
860
15.9k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
15.9k
            MI->address;
862
15.9k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
15.9k
    if (MI->csh->mode != CS_MODE_64) {
866
11.4k
      imm = imm & 0xffffffff;
867
11.4k
    }
868
869
15.9k
    printImm(MI, O, imm, true);
870
871
15.9k
    if (MI->csh->detail_opt) {
872
15.9k
#ifndef CAPSTONE_DIET
873
15.9k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
15.9k
#endif
875
876
15.9k
      MI->flat_insn->detail->x86
877
15.9k
        .operands[MI->flat_insn->detail->x86.op_count]
878
15.9k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
15.9k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
15.9k
      else if (opsize > 0)
888
502
        MI->flat_insn->detail->x86
889
502
          .operands[MI->flat_insn->detail->x86
890
502
                .op_count]
891
502
          .size = opsize;
892
15.4k
      else
893
15.4k
        MI->flat_insn->detail->x86
894
15.4k
          .operands[MI->flat_insn->detail->x86
895
15.4k
                .op_count]
896
15.4k
          .size = MI->imm_size;
897
15.9k
      MI->flat_insn->detail->x86
898
15.9k
        .operands[MI->flat_insn->detail->x86.op_count]
899
15.9k
        .imm = imm;
900
901
15.9k
#ifndef CAPSTONE_DIET
902
15.9k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
15.9k
              &MI->flat_insn->detail->x86.eflags);
904
15.9k
      MI->flat_insn->detail->x86
905
15.9k
        .operands[MI->flat_insn->detail->x86.op_count]
906
15.9k
        .access =
907
15.9k
        access[MI->flat_insn->detail->x86.op_count];
908
15.9k
#endif
909
910
15.9k
      MI->flat_insn->detail->x86.op_count++;
911
15.9k
    }
912
913
15.9k
    if (MI->op1_size == 0)
914
15.9k
      MI->op1_size = MI->imm_size;
915
15.9k
  }
916
15.9k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
250k
{
920
250k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
250k
  if (MCOperand_isReg(Op)) {
923
216k
    unsigned int reg = MCOperand_getReg(Op);
924
925
216k
    printRegName(O, reg);
926
216k
    if (MI->csh->detail_opt) {
927
216k
      if (MI->csh->doing_mem) {
928
24.9k
        MI->flat_insn->detail->x86
929
24.9k
          .operands[MI->flat_insn->detail->x86
930
24.9k
                .op_count]
931
24.9k
          .mem.base = X86_register_map(reg);
932
191k
      } else {
933
191k
#ifndef CAPSTONE_DIET
934
191k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
191k
#endif
936
937
191k
        MI->flat_insn->detail->x86
938
191k
          .operands[MI->flat_insn->detail->x86
939
191k
                .op_count]
940
191k
          .type = X86_OP_REG;
941
191k
        MI->flat_insn->detail->x86
942
191k
          .operands[MI->flat_insn->detail->x86
943
191k
                .op_count]
944
191k
          .reg = X86_register_map(reg);
945
191k
        MI->flat_insn->detail->x86
946
191k
          .operands[MI->flat_insn->detail->x86
947
191k
                .op_count]
948
191k
          .size =
949
191k
          MI->csh->regsize_map[X86_register_map(
950
191k
            reg)];
951
952
191k
#ifndef CAPSTONE_DIET
953
191k
        get_op_access(
954
191k
          MI->csh, MCInst_getOpcode(MI), access,
955
191k
          &MI->flat_insn->detail->x86.eflags);
956
191k
        MI->flat_insn->detail->x86
957
191k
          .operands[MI->flat_insn->detail->x86
958
191k
                .op_count]
959
191k
          .access =
960
191k
          access[MI->flat_insn->detail->x86
961
191k
                   .op_count];
962
191k
#endif
963
964
191k
        MI->flat_insn->detail->x86.op_count++;
965
191k
      }
966
216k
    }
967
968
216k
    if (MI->op1_size == 0)
969
112k
      MI->op1_size =
970
112k
        MI->csh->regsize_map[X86_register_map(reg)];
971
216k
  } else if (MCOperand_isImm(Op)) {
972
34.1k
    uint8_t encsize;
973
34.1k
    int64_t imm = MCOperand_getImm(Op);
974
34.1k
    uint8_t opsize =
975
34.1k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
34.1k
    if (opsize == 1) // print 1 byte immediate in positive form
978
16.2k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
34.1k
    switch (MI->flat_insn->id) {
982
15.4k
    default:
983
15.4k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
15.4k
      break;
985
986
70
    case X86_INS_MOVABS:
987
5.76k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
5.76k
      printImm(MI, O, imm, true);
990
5.76k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
560
    case X86_INS_LCALL:
1001
1.30k
    case X86_INS_LJMP:
1002
1.30k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
1.30k
      if (OpNo == 1) { // ptr16 part
1005
651
        imm = imm & 0xffff;
1006
651
        opsize = 2;
1007
651
      } else
1008
651
        opsize = 4;
1009
1.30k
      printImm(MI, O, imm, true);
1010
1.30k
      break;
1011
1012
2.26k
    case X86_INS_AND:
1013
5.51k
    case X86_INS_OR:
1014
7.90k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
7.90k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
779
        printImm(MI, O, imm, true);
1018
7.12k
      else {
1019
7.12k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
7.12k
              imm;
1021
7.12k
        printImm(MI, O, imm, true);
1022
7.12k
      }
1023
7.90k
      break;
1024
1025
2.34k
    case X86_INS_RET:
1026
3.78k
    case X86_INS_RETF:
1027
      // RET imm16
1028
3.78k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
98
        printImm(MI, O, imm, true);
1030
3.68k
      else {
1031
3.68k
        imm = 0xffff & imm;
1032
3.68k
        printImm(MI, O, imm, true);
1033
3.68k
      }
1034
3.78k
      break;
1035
34.1k
    }
1036
1037
34.1k
    if (MI->csh->detail_opt) {
1038
34.1k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
34.1k
      } else {
1044
34.1k
#ifndef CAPSTONE_DIET
1045
34.1k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
34.1k
#endif
1047
1048
34.1k
        MI->flat_insn->detail->x86
1049
34.1k
          .operands[MI->flat_insn->detail->x86
1050
34.1k
                .op_count]
1051
34.1k
          .type = X86_OP_IMM;
1052
34.1k
        if (opsize > 0) {
1053
28.1k
          MI->flat_insn->detail->x86
1054
28.1k
            .operands[MI->flat_insn->detail
1055
28.1k
                  ->x86.op_count]
1056
28.1k
            .size = opsize;
1057
28.1k
          MI->flat_insn->detail->x86.encoding
1058
28.1k
            .imm_size = encsize;
1059
28.1k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
6.05k
             0) {
1061
1.37k
          if (MI->flat_insn->id !=
1062
1.37k
                X86_INS_LCALL &&
1063
1.37k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
1.37k
            MI->flat_insn->detail->x86
1065
1.37k
              .operands[MI->flat_insn
1066
1.37k
                    ->detail
1067
1.37k
                    ->x86
1068
1.37k
                    .op_count]
1069
1.37k
              .size =
1070
1.37k
              MI->flat_insn->detail
1071
1.37k
                ->x86
1072
1.37k
                .operands[0]
1073
1.37k
                .size;
1074
1.37k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
1.37k
        } else
1082
4.67k
          MI->flat_insn->detail->x86
1083
4.67k
            .operands[MI->flat_insn->detail
1084
4.67k
                  ->x86.op_count]
1085
4.67k
            .size = MI->imm_size;
1086
34.1k
        MI->flat_insn->detail->x86
1087
34.1k
          .operands[MI->flat_insn->detail->x86
1088
34.1k
                .op_count]
1089
34.1k
          .imm = imm;
1090
1091
34.1k
#ifndef CAPSTONE_DIET
1092
34.1k
        get_op_access(
1093
34.1k
          MI->csh, MCInst_getOpcode(MI), access,
1094
34.1k
          &MI->flat_insn->detail->x86.eflags);
1095
34.1k
        MI->flat_insn->detail->x86
1096
34.1k
          .operands[MI->flat_insn->detail->x86
1097
34.1k
                .op_count]
1098
34.1k
          .access =
1099
34.1k
          access[MI->flat_insn->detail->x86
1100
34.1k
                   .op_count];
1101
34.1k
#endif
1102
1103
34.1k
        MI->flat_insn->detail->x86.op_count++;
1104
34.1k
      }
1105
34.1k
    }
1106
34.1k
  }
1107
250k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
98.5k
{
1111
98.5k
  bool NeedPlus = false;
1112
98.5k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
98.5k
  uint64_t ScaleVal =
1114
98.5k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
98.5k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
98.5k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
98.5k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
98.5k
  int reg;
1119
1120
98.5k
  if (MI->csh->detail_opt) {
1121
98.5k
#ifndef CAPSTONE_DIET
1122
98.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
98.5k
#endif
1124
1125
98.5k
    MI->flat_insn->detail->x86
1126
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
98.5k
      .type = X86_OP_MEM;
1128
98.5k
    MI->flat_insn->detail->x86
1129
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
98.5k
      .size = MI->x86opsize;
1131
98.5k
    MI->flat_insn->detail->x86
1132
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
98.5k
      .mem.segment = X86_REG_INVALID;
1134
98.5k
    MI->flat_insn->detail->x86
1135
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
98.5k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
98.5k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
97.9k
      MI->flat_insn->detail->x86
1139
97.9k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
97.9k
        .mem.index =
1141
97.9k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
97.9k
    }
1143
98.5k
    MI->flat_insn->detail->x86
1144
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
98.5k
      .mem.scale = (int)ScaleVal;
1146
98.5k
    MI->flat_insn->detail->x86
1147
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
98.5k
      .mem.disp = 0;
1149
1150
98.5k
#ifndef CAPSTONE_DIET
1151
98.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
98.5k
            &MI->flat_insn->detail->x86.eflags);
1153
98.5k
    MI->flat_insn->detail->x86
1154
98.5k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
98.5k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
98.5k
#endif
1157
98.5k
  }
1158
1159
  // If this has a segment register, print it.
1160
98.5k
  reg = MCOperand_getReg(SegReg);
1161
98.5k
  if (reg) {
1162
2.98k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
2.98k
    if (MI->csh->detail_opt) {
1164
2.98k
      MI->flat_insn->detail->x86
1165
2.98k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
2.98k
        .mem.segment = X86_register_map(reg);
1167
2.98k
    }
1168
2.98k
    SStream_concat0(O, ":");
1169
2.98k
  }
1170
1171
98.5k
  SStream_concat0(O, "[");
1172
1173
98.5k
  if (MCOperand_getReg(BaseReg)) {
1174
96.2k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
96.2k
    NeedPlus = true;
1176
96.2k
  }
1177
1178
98.5k
  if (MCOperand_getReg(IndexReg) &&
1179
18.0k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
17.5k
    if (NeedPlus)
1181
17.1k
      SStream_concat0(O, " + ");
1182
17.5k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
17.5k
    if (ScaleVal != 1)
1184
4.02k
      SStream_concat(O, "*%" PRIu64, ScaleVal);
1185
17.5k
    NeedPlus = true;
1186
17.5k
  }
1187
1188
98.5k
  if (MCOperand_isImm(DispSpec)) {
1189
98.5k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
98.5k
    if (MI->csh->detail_opt)
1191
98.5k
      MI->flat_insn->detail->x86
1192
98.5k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
98.5k
        .mem.disp = DispVal;
1194
98.5k
    if (DispVal) {
1195
26.9k
      if (NeedPlus) {
1196
25.1k
        if (DispVal < 0) {
1197
10.9k
          SStream_concat0(O, " - ");
1198
10.9k
          printImm(MI, O, -DispVal, true);
1199
14.2k
        } else {
1200
14.2k
          SStream_concat0(O, " + ");
1201
14.2k
          printImm(MI, O, DispVal, true);
1202
14.2k
        }
1203
25.1k
      } else {
1204
        // memory reference to an immediate address
1205
1.78k
        if (MI->csh->mode == CS_MODE_64)
1206
150
          MI->op1_size = 8;
1207
1.78k
        if (DispVal < 0) {
1208
799
          printImm(MI, O,
1209
799
             arch_masks[MI->csh->mode] &
1210
799
               DispVal,
1211
799
             true);
1212
987
        } else {
1213
987
          printImm(MI, O, DispVal, true);
1214
987
        }
1215
1.78k
      }
1216
1217
71.5k
    } else {
1218
      // DispVal = 0
1219
71.5k
      if (!NeedPlus) // [0]
1220
89
        SStream_concat0(O, "0");
1221
71.5k
    }
1222
98.5k
  }
1223
1224
98.5k
  SStream_concat0(O, "]");
1225
1226
98.5k
  if (MI->csh->detail_opt)
1227
98.5k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
98.5k
  if (MI->op1_size == 0)
1230
67.5k
    MI->op1_size = MI->x86opsize;
1231
98.5k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
3.41k
{
1235
3.41k
  switch (MI->Opcode) {
1236
263
  default:
1237
263
    break;
1238
451
  case X86_LEA16r:
1239
451
    MI->x86opsize = 2;
1240
451
    break;
1241
791
  case X86_LEA32r:
1242
1.11k
  case X86_LEA64_32r:
1243
1.11k
    MI->x86opsize = 4;
1244
1.11k
    break;
1245
293
  case X86_LEA64r:
1246
293
    MI->x86opsize = 8;
1247
293
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
237
  case X86_BNDCL32rm:
1250
501
  case X86_BNDCN32rm:
1251
698
  case X86_BNDCU32rm:
1252
798
  case X86_BNDSTXmr:
1253
977
  case X86_BNDLDXrm:
1254
1.14k
  case X86_BNDCL64rm:
1255
1.21k
  case X86_BNDCN64rm:
1256
1.29k
  case X86_BNDCU64rm:
1257
1.29k
    MI->x86opsize = 16;
1258
1.29k
    break;
1259
3.41k
#endif
1260
3.41k
  }
1261
1262
3.41k
  printMemReference(MI, OpNo, O);
1263
3.41k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif