Coverage Report

Created: 2026-03-03 06:14

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86Mapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
4
#ifdef CAPSTONE_HAS_X86
5
6
#if defined(CAPSTONE_HAS_OSXKERNEL)
7
#include <Availability.h>
8
#endif
9
10
#include <string.h>
11
#ifndef CAPSTONE_HAS_OSXKERNEL
12
#include <stdlib.h>
13
#endif
14
15
#include "../../Mapping.h"
16
#include "../../MCInstPrinter.h"
17
#include "X86Mapping.h"
18
#include "X86DisassemblerDecoder.h"
19
20
#include "../../utils.h"
21
22
const uint64_t arch_masks[9] = {
23
  0,
24
  0xff,
25
  0xffff, // 16bit
26
  0,
27
  0xffffffff, // 32bit
28
  0,
29
  0,
30
  0,
31
  0xffffffffffffffffLL // 64bit
32
};
33
34
static const x86_reg sib_base_map[] = { X86_REG_INVALID,
35
#define ENTRY(x) X86_REG_##x,
36
          ALL_SIB_BASES
37
#undef ENTRY
38
};
39
40
// Fill-ins to make the compiler happy.  These constants are never actually
41
// assigned; they are just filler to make an automatically-generated switch
42
// statement work.
43
enum {
44
  X86_REG_BX_SI = 500,
45
  X86_REG_BX_DI = 501,
46
  X86_REG_BP_SI = 502,
47
  X86_REG_BP_DI = 503,
48
  X86_REG_sib = 504,
49
  X86_REG_sib64 = 505
50
};
51
52
static const x86_reg sib_index_map[] = { X86_REG_INVALID,
53
#define ENTRY(x) X86_REG_##x,
54
           ALL_EA_BASES REGS_XMM REGS_YMM REGS_ZMM
55
#undef ENTRY
56
};
57
58
static const x86_reg segment_map[] = {
59
  X86_REG_INVALID, X86_REG_CS, X86_REG_SS, X86_REG_DS,
60
  X86_REG_ES,  X86_REG_FS, X86_REG_GS,
61
};
62
63
x86_reg x86_map_sib_base(int r)
64
322k
{
65
322k
  return sib_base_map[r];
66
322k
}
67
68
x86_reg x86_map_sib_index(int r)
69
322k
{
70
322k
  return sib_index_map[r];
71
322k
}
72
73
x86_reg x86_map_segment(int r)
74
0
{
75
0
  return segment_map[r];
76
0
}
77
78
#ifndef CAPSTONE_DIET
79
static const name_map reg_name_maps[] = {
80
  { X86_REG_INVALID, NULL },
81
82
  { X86_REG_AH, "ah" },      { X86_REG_AL, "al" },
83
  { X86_REG_AX, "ax" },      { X86_REG_BH, "bh" },
84
  { X86_REG_BL, "bl" },      { X86_REG_BP, "bp" },
85
  { X86_REG_BPL, "bpl" },      { X86_REG_BX, "bx" },
86
  { X86_REG_CH, "ch" },      { X86_REG_CL, "cl" },
87
  { X86_REG_CS, "cs" },      { X86_REG_CX, "cx" },
88
  { X86_REG_DH, "dh" },      { X86_REG_DI, "di" },
89
  { X86_REG_DIL, "dil" },      { X86_REG_DL, "dl" },
90
  { X86_REG_DS, "ds" },      { X86_REG_DX, "dx" },
91
  { X86_REG_EAX, "eax" },      { X86_REG_EBP, "ebp" },
92
  { X86_REG_EBX, "ebx" },      { X86_REG_ECX, "ecx" },
93
  { X86_REG_EDI, "edi" },      { X86_REG_EDX, "edx" },
94
  { X86_REG_EFLAGS, "flags" }, { X86_REG_EIP, "eip" },
95
  { X86_REG_EIZ, "eiz" },      { X86_REG_ES, "es" },
96
  { X86_REG_ESI, "esi" },      { X86_REG_ESP, "esp" },
97
  { X86_REG_FPSW, "fpsw" },    { X86_REG_FS, "fs" },
98
  { X86_REG_GS, "gs" },      { X86_REG_IP, "ip" },
99
  { X86_REG_RAX, "rax" },      { X86_REG_RBP, "rbp" },
100
  { X86_REG_RBX, "rbx" },      { X86_REG_RCX, "rcx" },
101
  { X86_REG_RDI, "rdi" },      { X86_REG_RDX, "rdx" },
102
  { X86_REG_RIP, "rip" },      { X86_REG_RIZ, "riz" },
103
  { X86_REG_RSI, "rsi" },      { X86_REG_RSP, "rsp" },
104
  { X86_REG_SI, "si" },      { X86_REG_SIL, "sil" },
105
  { X86_REG_SP, "sp" },      { X86_REG_SPL, "spl" },
106
  { X86_REG_SS, "ss" },      { X86_REG_CR0, "cr0" },
107
  { X86_REG_CR1, "cr1" },      { X86_REG_CR2, "cr2" },
108
  { X86_REG_CR3, "cr3" },      { X86_REG_CR4, "cr4" },
109
  { X86_REG_CR5, "cr5" },      { X86_REG_CR6, "cr6" },
110
  { X86_REG_CR7, "cr7" },      { X86_REG_CR8, "cr8" },
111
  { X86_REG_CR9, "cr9" },      { X86_REG_CR10, "cr10" },
112
  { X86_REG_CR11, "cr11" },    { X86_REG_CR12, "cr12" },
113
  { X86_REG_CR13, "cr13" },    { X86_REG_CR14, "cr14" },
114
  { X86_REG_CR15, "cr15" },    { X86_REG_DR0, "dr0" },
115
  { X86_REG_DR1, "dr1" },      { X86_REG_DR2, "dr2" },
116
  { X86_REG_DR3, "dr3" },      { X86_REG_DR4, "dr4" },
117
  { X86_REG_DR5, "dr5" },      { X86_REG_DR6, "dr6" },
118
  { X86_REG_DR7, "dr7" },      { X86_REG_DR8, "dr8" },
119
  { X86_REG_DR9, "dr9" },      { X86_REG_DR10, "dr10" },
120
  { X86_REG_DR11, "dr11" },    { X86_REG_DR12, "dr12" },
121
  { X86_REG_DR13, "dr13" },    { X86_REG_DR14, "dr14" },
122
  { X86_REG_DR15, "dr15" },    { X86_REG_FP0, "fp0" },
123
  { X86_REG_FP1, "fp1" },      { X86_REG_FP2, "fp2" },
124
  { X86_REG_FP3, "fp3" },      { X86_REG_FP4, "fp4" },
125
  { X86_REG_FP5, "fp5" },      { X86_REG_FP6, "fp6" },
126
  { X86_REG_FP7, "fp7" },      { X86_REG_K0, "k0" },
127
  { X86_REG_K1, "k1" },      { X86_REG_K2, "k2" },
128
  { X86_REG_K3, "k3" },      { X86_REG_K4, "k4" },
129
  { X86_REG_K5, "k5" },      { X86_REG_K6, "k6" },
130
  { X86_REG_K7, "k7" },      { X86_REG_MM0, "mm0" },
131
  { X86_REG_MM1, "mm1" },      { X86_REG_MM2, "mm2" },
132
  { X86_REG_MM3, "mm3" },      { X86_REG_MM4, "mm4" },
133
  { X86_REG_MM5, "mm5" },      { X86_REG_MM6, "mm6" },
134
  { X86_REG_MM7, "mm7" },      { X86_REG_R8, "r8" },
135
  { X86_REG_R9, "r9" },      { X86_REG_R10, "r10" },
136
  { X86_REG_R11, "r11" },      { X86_REG_R12, "r12" },
137
  { X86_REG_R13, "r13" },      { X86_REG_R14, "r14" },
138
  { X86_REG_R15, "r15" },      { X86_REG_ST0, "st(0)" },
139
  { X86_REG_ST1, "st(1)" },    { X86_REG_ST2, "st(2)" },
140
  { X86_REG_ST3, "st(3)" },    { X86_REG_ST4, "st(4)" },
141
  { X86_REG_ST5, "st(5)" },    { X86_REG_ST6, "st(6)" },
142
  { X86_REG_ST7, "st(7)" },    { X86_REG_XMM0, "xmm0" },
143
  { X86_REG_XMM1, "xmm1" },    { X86_REG_XMM2, "xmm2" },
144
  { X86_REG_XMM3, "xmm3" },    { X86_REG_XMM4, "xmm4" },
145
  { X86_REG_XMM5, "xmm5" },    { X86_REG_XMM6, "xmm6" },
146
  { X86_REG_XMM7, "xmm7" },    { X86_REG_XMM8, "xmm8" },
147
  { X86_REG_XMM9, "xmm9" },    { X86_REG_XMM10, "xmm10" },
148
  { X86_REG_XMM11, "xmm11" },  { X86_REG_XMM12, "xmm12" },
149
  { X86_REG_XMM13, "xmm13" },  { X86_REG_XMM14, "xmm14" },
150
  { X86_REG_XMM15, "xmm15" },  { X86_REG_XMM16, "xmm16" },
151
  { X86_REG_XMM17, "xmm17" },  { X86_REG_XMM18, "xmm18" },
152
  { X86_REG_XMM19, "xmm19" },  { X86_REG_XMM20, "xmm20" },
153
  { X86_REG_XMM21, "xmm21" },  { X86_REG_XMM22, "xmm22" },
154
  { X86_REG_XMM23, "xmm23" },  { X86_REG_XMM24, "xmm24" },
155
  { X86_REG_XMM25, "xmm25" },  { X86_REG_XMM26, "xmm26" },
156
  { X86_REG_XMM27, "xmm27" },  { X86_REG_XMM28, "xmm28" },
157
  { X86_REG_XMM29, "xmm29" },  { X86_REG_XMM30, "xmm30" },
158
  { X86_REG_XMM31, "xmm31" },  { X86_REG_YMM0, "ymm0" },
159
  { X86_REG_YMM1, "ymm1" },    { X86_REG_YMM2, "ymm2" },
160
  { X86_REG_YMM3, "ymm3" },    { X86_REG_YMM4, "ymm4" },
161
  { X86_REG_YMM5, "ymm5" },    { X86_REG_YMM6, "ymm6" },
162
  { X86_REG_YMM7, "ymm7" },    { X86_REG_YMM8, "ymm8" },
163
  { X86_REG_YMM9, "ymm9" },    { X86_REG_YMM10, "ymm10" },
164
  { X86_REG_YMM11, "ymm11" },  { X86_REG_YMM12, "ymm12" },
165
  { X86_REG_YMM13, "ymm13" },  { X86_REG_YMM14, "ymm14" },
166
  { X86_REG_YMM15, "ymm15" },  { X86_REG_YMM16, "ymm16" },
167
  { X86_REG_YMM17, "ymm17" },  { X86_REG_YMM18, "ymm18" },
168
  { X86_REG_YMM19, "ymm19" },  { X86_REG_YMM20, "ymm20" },
169
  { X86_REG_YMM21, "ymm21" },  { X86_REG_YMM22, "ymm22" },
170
  { X86_REG_YMM23, "ymm23" },  { X86_REG_YMM24, "ymm24" },
171
  { X86_REG_YMM25, "ymm25" },  { X86_REG_YMM26, "ymm26" },
172
  { X86_REG_YMM27, "ymm27" },  { X86_REG_YMM28, "ymm28" },
173
  { X86_REG_YMM29, "ymm29" },  { X86_REG_YMM30, "ymm30" },
174
  { X86_REG_YMM31, "ymm31" },  { X86_REG_ZMM0, "zmm0" },
175
  { X86_REG_ZMM1, "zmm1" },    { X86_REG_ZMM2, "zmm2" },
176
  { X86_REG_ZMM3, "zmm3" },    { X86_REG_ZMM4, "zmm4" },
177
  { X86_REG_ZMM5, "zmm5" },    { X86_REG_ZMM6, "zmm6" },
178
  { X86_REG_ZMM7, "zmm7" },    { X86_REG_ZMM8, "zmm8" },
179
  { X86_REG_ZMM9, "zmm9" },    { X86_REG_ZMM10, "zmm10" },
180
  { X86_REG_ZMM11, "zmm11" },  { X86_REG_ZMM12, "zmm12" },
181
  { X86_REG_ZMM13, "zmm13" },  { X86_REG_ZMM14, "zmm14" },
182
  { X86_REG_ZMM15, "zmm15" },  { X86_REG_ZMM16, "zmm16" },
183
  { X86_REG_ZMM17, "zmm17" },  { X86_REG_ZMM18, "zmm18" },
184
  { X86_REG_ZMM19, "zmm19" },  { X86_REG_ZMM20, "zmm20" },
185
  { X86_REG_ZMM21, "zmm21" },  { X86_REG_ZMM22, "zmm22" },
186
  { X86_REG_ZMM23, "zmm23" },  { X86_REG_ZMM24, "zmm24" },
187
  { X86_REG_ZMM25, "zmm25" },  { X86_REG_ZMM26, "zmm26" },
188
  { X86_REG_ZMM27, "zmm27" },  { X86_REG_ZMM28, "zmm28" },
189
  { X86_REG_ZMM29, "zmm29" },  { X86_REG_ZMM30, "zmm30" },
190
  { X86_REG_ZMM31, "zmm31" },  { X86_REG_R8B, "r8b" },
191
  { X86_REG_R9B, "r9b" },      { X86_REG_R10B, "r10b" },
192
  { X86_REG_R11B, "r11b" },    { X86_REG_R12B, "r12b" },
193
  { X86_REG_R13B, "r13b" },    { X86_REG_R14B, "r14b" },
194
  { X86_REG_R15B, "r15b" },    { X86_REG_R8D, "r8d" },
195
  { X86_REG_R9D, "r9d" },      { X86_REG_R10D, "r10d" },
196
  { X86_REG_R11D, "r11d" },    { X86_REG_R12D, "r12d" },
197
  { X86_REG_R13D, "r13d" },    { X86_REG_R14D, "r14d" },
198
  { X86_REG_R15D, "r15d" },    { X86_REG_R8W, "r8w" },
199
  { X86_REG_R9W, "r9w" },      { X86_REG_R10W, "r10w" },
200
  { X86_REG_R11W, "r11w" },    { X86_REG_R12W, "r12w" },
201
  { X86_REG_R13W, "r13w" },    { X86_REG_R14W, "r14w" },
202
  { X86_REG_R15W, "r15w" },
203
204
  { X86_REG_BND0, "bnd0" },    { X86_REG_BND1, "bnd1" },
205
  { X86_REG_BND2, "bnd2" },    { X86_REG_BND3, "bnd3" },
206
};
207
#endif
208
209
// register size in non-64bit mode
210
const uint8_t regsize_map_32[] = {
211
  0, //   { X86_REG_INVALID, NULL },
212
  1, // { X86_REG_AH, "ah" },
213
  1, // { X86_REG_AL, "al" },
214
  2, // { X86_REG_AX, "ax" },
215
  1, // { X86_REG_BH, "bh" },
216
  1, // { X86_REG_BL, "bl" },
217
  2, // { X86_REG_BP, "bp" },
218
  1, // { X86_REG_BPL, "bpl" },
219
  2, // { X86_REG_BX, "bx" },
220
  1, // { X86_REG_CH, "ch" },
221
  1, // { X86_REG_CL, "cl" },
222
  2, // { X86_REG_CS, "cs" },
223
  2, // { X86_REG_CX, "cx" },
224
  1, // { X86_REG_DH, "dh" },
225
  2, // { X86_REG_DI, "di" },
226
  1, // { X86_REG_DIL, "dil" },
227
  1, // { X86_REG_DL, "dl" },
228
  2, // { X86_REG_DS, "ds" },
229
  2, // { X86_REG_DX, "dx" },
230
  4, // { X86_REG_EAX, "eax" },
231
  4, // { X86_REG_EBP, "ebp" },
232
  4, // { X86_REG_EBX, "ebx" },
233
  4, // { X86_REG_ECX, "ecx" },
234
  4, // { X86_REG_EDI, "edi" },
235
  4, // { X86_REG_EDX, "edx" },
236
  4, // { X86_REG_EFLAGS, "flags" },
237
  4, // { X86_REG_EIP, "eip" },
238
  4, // { X86_REG_EIZ, "eiz" },
239
  2, // { X86_REG_ES, "es" },
240
  4, // { X86_REG_ESI, "esi" },
241
  4, // { X86_REG_ESP, "esp" },
242
  10, // { X86_REG_FPSW, "fpsw" },
243
  2, // { X86_REG_FS, "fs" },
244
  2, // { X86_REG_GS, "gs" },
245
  2, // { X86_REG_IP, "ip" },
246
  8, // { X86_REG_RAX, "rax" },
247
  8, // { X86_REG_RBP, "rbp" },
248
  8, // { X86_REG_RBX, "rbx" },
249
  8, // { X86_REG_RCX, "rcx" },
250
  8, // { X86_REG_RDI, "rdi" },
251
  8, // { X86_REG_RDX, "rdx" },
252
  8, // { X86_REG_RIP, "rip" },
253
  8, // { X86_REG_RIZ, "riz" },
254
  8, // { X86_REG_RSI, "rsi" },
255
  8, // { X86_REG_RSP, "rsp" },
256
  2, // { X86_REG_SI, "si" },
257
  1, // { X86_REG_SIL, "sil" },
258
  2, // { X86_REG_SP, "sp" },
259
  1, // { X86_REG_SPL, "spl" },
260
  2, // { X86_REG_SS, "ss" },
261
  4, // { X86_REG_CR0, "cr0" },
262
  4, // { X86_REG_CR1, "cr1" },
263
  4, // { X86_REG_CR2, "cr2" },
264
  4, // { X86_REG_CR3, "cr3" },
265
  4, // { X86_REG_CR4, "cr4" },
266
  8, // { X86_REG_CR5, "cr5" },
267
  8, // { X86_REG_CR6, "cr6" },
268
  8, // { X86_REG_CR7, "cr7" },
269
  8, // { X86_REG_CR8, "cr8" },
270
  8, // { X86_REG_CR9, "cr9" },
271
  8, // { X86_REG_CR10, "cr10" },
272
  8, // { X86_REG_CR11, "cr11" },
273
  8, // { X86_REG_CR12, "cr12" },
274
  8, // { X86_REG_CR13, "cr13" },
275
  8, // { X86_REG_CR14, "cr14" },
276
  8, // { X86_REG_CR15, "cr15" },
277
  4, // { X86_REG_DR0, "dr0" },
278
  4, // { X86_REG_DR1, "dr1" },
279
  4, // { X86_REG_DR2, "dr2" },
280
  4, // { X86_REG_DR3, "dr3" },
281
  4, // { X86_REG_DR4, "dr4" },
282
  4, // { X86_REG_DR5, "dr5" },
283
  4, // { X86_REG_DR6, "dr6" },
284
  4, // { X86_REG_DR7, "dr7" },
285
  4, // { X86_REG_DR8, "dr8" },
286
  4, // { X86_REG_DR9, "dr9" },
287
  4, // { X86_REG_DR10, "dr10" },
288
  4, // { X86_REG_DR11, "dr11" },
289
  4, // { X86_REG_DR12, "dr12" },
290
  4, // { X86_REG_DR13, "dr13" },
291
  4, // { X86_REG_DR14, "dr14" },
292
  4, // { X86_REG_DR15, "dr15" },
293
  10, // { X86_REG_FP0, "fp0" },
294
  10, // { X86_REG_FP1, "fp1" },
295
  10, // { X86_REG_FP2, "fp2" },
296
  10, // { X86_REG_FP3, "fp3" },
297
  10, // { X86_REG_FP4, "fp4" },
298
  10, // { X86_REG_FP5, "fp5" },
299
  10, // { X86_REG_FP6, "fp6" },
300
  10, // { X86_REG_FP7, "fp7" },
301
  2, // { X86_REG_K0, "k0" },
302
  2, // { X86_REG_K1, "k1" },
303
  2, // { X86_REG_K2, "k2" },
304
  2, // { X86_REG_K3, "k3" },
305
  2, // { X86_REG_K4, "k4" },
306
  2, // { X86_REG_K5, "k5" },
307
  2, // { X86_REG_K6, "k6" },
308
  2, // { X86_REG_K7, "k7" },
309
  8, // { X86_REG_MM0, "mm0" },
310
  8, // { X86_REG_MM1, "mm1" },
311
  8, // { X86_REG_MM2, "mm2" },
312
  8, // { X86_REG_MM3, "mm3" },
313
  8, // { X86_REG_MM4, "mm4" },
314
  8, // { X86_REG_MM5, "mm5" },
315
  8, // { X86_REG_MM6, "mm6" },
316
  8, // { X86_REG_MM7, "mm7" },
317
  8, // { X86_REG_R8, "r8" },
318
  8, // { X86_REG_R9, "r9" },
319
  8, // { X86_REG_R10, "r10" },
320
  8, // { X86_REG_R11, "r11" },
321
  8, // { X86_REG_R12, "r12" },
322
  8, // { X86_REG_R13, "r13" },
323
  8, // { X86_REG_R14, "r14" },
324
  8, // { X86_REG_R15, "r15" },
325
  10, // { X86_REG_ST0, "st0" },
326
  10, // { X86_REG_ST1, "st1" },
327
  10, // { X86_REG_ST2, "st2" },
328
  10, // { X86_REG_ST3, "st3" },
329
  10, // { X86_REG_ST4, "st4" },
330
  10, // { X86_REG_ST5, "st5" },
331
  10, // { X86_REG_ST6, "st6" },
332
  10, // { X86_REG_ST7, "st7" },
333
  16, // { X86_REG_XMM0, "xmm0" },
334
  16, // { X86_REG_XMM1, "xmm1" },
335
  16, // { X86_REG_XMM2, "xmm2" },
336
  16, // { X86_REG_XMM3, "xmm3" },
337
  16, // { X86_REG_XMM4, "xmm4" },
338
  16, // { X86_REG_XMM5, "xmm5" },
339
  16, // { X86_REG_XMM6, "xmm6" },
340
  16, // { X86_REG_XMM7, "xmm7" },
341
  16, // { X86_REG_XMM8, "xmm8" },
342
  16, // { X86_REG_XMM9, "xmm9" },
343
  16, // { X86_REG_XMM10, "xmm10" },
344
  16, // { X86_REG_XMM11, "xmm11" },
345
  16, // { X86_REG_XMM12, "xmm12" },
346
  16, // { X86_REG_XMM13, "xmm13" },
347
  16, // { X86_REG_XMM14, "xmm14" },
348
  16, // { X86_REG_XMM15, "xmm15" },
349
  16, // { X86_REG_XMM16, "xmm16" },
350
  16, // { X86_REG_XMM17, "xmm17" },
351
  16, // { X86_REG_XMM18, "xmm18" },
352
  16, // { X86_REG_XMM19, "xmm19" },
353
  16, // { X86_REG_XMM20, "xmm20" },
354
  16, // { X86_REG_XMM21, "xmm21" },
355
  16, // { X86_REG_XMM22, "xmm22" },
356
  16, // { X86_REG_XMM23, "xmm23" },
357
  16, // { X86_REG_XMM24, "xmm24" },
358
  16, // { X86_REG_XMM25, "xmm25" },
359
  16, // { X86_REG_XMM26, "xmm26" },
360
  16, // { X86_REG_XMM27, "xmm27" },
361
  16, // { X86_REG_XMM28, "xmm28" },
362
  16, // { X86_REG_XMM29, "xmm29" },
363
  16, // { X86_REG_XMM30, "xmm30" },
364
  16, // { X86_REG_XMM31, "xmm31" },
365
  32, // { X86_REG_YMM0, "ymm0" },
366
  32, // { X86_REG_YMM1, "ymm1" },
367
  32, // { X86_REG_YMM2, "ymm2" },
368
  32, // { X86_REG_YMM3, "ymm3" },
369
  32, // { X86_REG_YMM4, "ymm4" },
370
  32, // { X86_REG_YMM5, "ymm5" },
371
  32, // { X86_REG_YMM6, "ymm6" },
372
  32, // { X86_REG_YMM7, "ymm7" },
373
  32, // { X86_REG_YMM8, "ymm8" },
374
  32, // { X86_REG_YMM9, "ymm9" },
375
  32, // { X86_REG_YMM10, "ymm10" },
376
  32, // { X86_REG_YMM11, "ymm11" },
377
  32, // { X86_REG_YMM12, "ymm12" },
378
  32, // { X86_REG_YMM13, "ymm13" },
379
  32, // { X86_REG_YMM14, "ymm14" },
380
  32, // { X86_REG_YMM15, "ymm15" },
381
  32, // { X86_REG_YMM16, "ymm16" },
382
  32, // { X86_REG_YMM17, "ymm17" },
383
  32, // { X86_REG_YMM18, "ymm18" },
384
  32, // { X86_REG_YMM19, "ymm19" },
385
  32, // { X86_REG_YMM20, "ymm20" },
386
  32, // { X86_REG_YMM21, "ymm21" },
387
  32, // { X86_REG_YMM22, "ymm22" },
388
  32, // { X86_REG_YMM23, "ymm23" },
389
  32, // { X86_REG_YMM24, "ymm24" },
390
  32, // { X86_REG_YMM25, "ymm25" },
391
  32, // { X86_REG_YMM26, "ymm26" },
392
  32, // { X86_REG_YMM27, "ymm27" },
393
  32, // { X86_REG_YMM28, "ymm28" },
394
  32, // { X86_REG_YMM29, "ymm29" },
395
  32, // { X86_REG_YMM30, "ymm30" },
396
  32, // { X86_REG_YMM31, "ymm31" },
397
  64, // { X86_REG_ZMM0, "zmm0" },
398
  64, // { X86_REG_ZMM1, "zmm1" },
399
  64, // { X86_REG_ZMM2, "zmm2" },
400
  64, // { X86_REG_ZMM3, "zmm3" },
401
  64, // { X86_REG_ZMM4, "zmm4" },
402
  64, // { X86_REG_ZMM5, "zmm5" },
403
  64, // { X86_REG_ZMM6, "zmm6" },
404
  64, // { X86_REG_ZMM7, "zmm7" },
405
  64, // { X86_REG_ZMM8, "zmm8" },
406
  64, // { X86_REG_ZMM9, "zmm9" },
407
  64, // { X86_REG_ZMM10, "zmm10" },
408
  64, // { X86_REG_ZMM11, "zmm11" },
409
  64, // { X86_REG_ZMM12, "zmm12" },
410
  64, // { X86_REG_ZMM13, "zmm13" },
411
  64, // { X86_REG_ZMM14, "zmm14" },
412
  64, // { X86_REG_ZMM15, "zmm15" },
413
  64, // { X86_REG_ZMM16, "zmm16" },
414
  64, // { X86_REG_ZMM17, "zmm17" },
415
  64, // { X86_REG_ZMM18, "zmm18" },
416
  64, // { X86_REG_ZMM19, "zmm19" },
417
  64, // { X86_REG_ZMM20, "zmm20" },
418
  64, // { X86_REG_ZMM21, "zmm21" },
419
  64, // { X86_REG_ZMM22, "zmm22" },
420
  64, // { X86_REG_ZMM23, "zmm23" },
421
  64, // { X86_REG_ZMM24, "zmm24" },
422
  64, // { X86_REG_ZMM25, "zmm25" },
423
  64, // { X86_REG_ZMM26, "zmm26" },
424
  64, // { X86_REG_ZMM27, "zmm27" },
425
  64, // { X86_REG_ZMM28, "zmm28" },
426
  64, // { X86_REG_ZMM29, "zmm29" },
427
  64, // { X86_REG_ZMM30, "zmm30" },
428
  64, // { X86_REG_ZMM31, "zmm31" },
429
  1, // { X86_REG_R8B, "r8b" },
430
  1, // { X86_REG_R9B, "r9b" },
431
  1, // { X86_REG_R10B, "r10b" },
432
  1, // { X86_REG_R11B, "r11b" },
433
  1, // { X86_REG_R12B, "r12b" },
434
  1, // { X86_REG_R13B, "r13b" },
435
  1, // { X86_REG_R14B, "r14b" },
436
  1, // { X86_REG_R15B, "r15b" },
437
  4, // { X86_REG_R8D, "r8d" },
438
  4, // { X86_REG_R9D, "r9d" },
439
  4, // { X86_REG_R10D, "r10d" },
440
  4, // { X86_REG_R11D, "r11d" },
441
  4, // { X86_REG_R12D, "r12d" },
442
  4, // { X86_REG_R13D, "r13d" },
443
  4, // { X86_REG_R14D, "r14d" },
444
  4, // { X86_REG_R15D, "r15d" },
445
  2, // { X86_REG_R8W, "r8w" },
446
  2, // { X86_REG_R9W, "r9w" },
447
  2, // { X86_REG_R10W, "r10w" },
448
  2, // { X86_REG_R11W, "r11w" },
449
  2, // { X86_REG_R12W, "r12w" },
450
  2, // { X86_REG_R13W, "r13w" },
451
  2, // { X86_REG_R14W, "r14w" },
452
  2, // { X86_REG_R15W, "r15w" },
453
  16, // { X86_REG_BND0, "bnd0" },
454
  16, // { X86_REG_BND1, "bnd0" },
455
  16, // { X86_REG_BND2, "bnd0" },
456
  16, // { X86_REG_BND3, "bnd0" },
457
};
458
459
// register size in 64bit mode
460
const uint8_t regsize_map_64[] = {
461
  0, //   { X86_REG_INVALID, NULL },
462
  1, // { X86_REG_AH, "ah" },
463
  1, // { X86_REG_AL, "al" },
464
  2, // { X86_REG_AX, "ax" },
465
  1, // { X86_REG_BH, "bh" },
466
  1, // { X86_REG_BL, "bl" },
467
  2, // { X86_REG_BP, "bp" },
468
  1, // { X86_REG_BPL, "bpl" },
469
  2, // { X86_REG_BX, "bx" },
470
  1, // { X86_REG_CH, "ch" },
471
  1, // { X86_REG_CL, "cl" },
472
  2, // { X86_REG_CS, "cs" },
473
  2, // { X86_REG_CX, "cx" },
474
  1, // { X86_REG_DH, "dh" },
475
  2, // { X86_REG_DI, "di" },
476
  1, // { X86_REG_DIL, "dil" },
477
  1, // { X86_REG_DL, "dl" },
478
  2, // { X86_REG_DS, "ds" },
479
  2, // { X86_REG_DX, "dx" },
480
  4, // { X86_REG_EAX, "eax" },
481
  4, // { X86_REG_EBP, "ebp" },
482
  4, // { X86_REG_EBX, "ebx" },
483
  4, // { X86_REG_ECX, "ecx" },
484
  4, // { X86_REG_EDI, "edi" },
485
  4, // { X86_REG_EDX, "edx" },
486
  8, // { X86_REG_EFLAGS, "flags" },
487
  4, // { X86_REG_EIP, "eip" },
488
  4, // { X86_REG_EIZ, "eiz" },
489
  2, // { X86_REG_ES, "es" },
490
  4, // { X86_REG_ESI, "esi" },
491
  4, // { X86_REG_ESP, "esp" },
492
  10, // { X86_REG_FPSW, "fpsw" },
493
  2, // { X86_REG_FS, "fs" },
494
  2, // { X86_REG_GS, "gs" },
495
  2, // { X86_REG_IP, "ip" },
496
  8, // { X86_REG_RAX, "rax" },
497
  8, // { X86_REG_RBP, "rbp" },
498
  8, // { X86_REG_RBX, "rbx" },
499
  8, // { X86_REG_RCX, "rcx" },
500
  8, // { X86_REG_RDI, "rdi" },
501
  8, // { X86_REG_RDX, "rdx" },
502
  8, // { X86_REG_RIP, "rip" },
503
  8, // { X86_REG_RIZ, "riz" },
504
  8, // { X86_REG_RSI, "rsi" },
505
  8, // { X86_REG_RSP, "rsp" },
506
  2, // { X86_REG_SI, "si" },
507
  1, // { X86_REG_SIL, "sil" },
508
  2, // { X86_REG_SP, "sp" },
509
  1, // { X86_REG_SPL, "spl" },
510
  2, // { X86_REG_SS, "ss" },
511
  8, // { X86_REG_CR0, "cr0" },
512
  8, // { X86_REG_CR1, "cr1" },
513
  8, // { X86_REG_CR2, "cr2" },
514
  8, // { X86_REG_CR3, "cr3" },
515
  8, // { X86_REG_CR4, "cr4" },
516
  8, // { X86_REG_CR5, "cr5" },
517
  8, // { X86_REG_CR6, "cr6" },
518
  8, // { X86_REG_CR7, "cr7" },
519
  8, // { X86_REG_CR8, "cr8" },
520
  8, // { X86_REG_CR9, "cr9" },
521
  8, // { X86_REG_CR10, "cr10" },
522
  8, // { X86_REG_CR11, "cr11" },
523
  8, // { X86_REG_CR12, "cr12" },
524
  8, // { X86_REG_CR13, "cr13" },
525
  8, // { X86_REG_CR14, "cr14" },
526
  8, // { X86_REG_CR15, "cr15" },
527
  8, // { X86_REG_DR0, "dr0" },
528
  8, // { X86_REG_DR1, "dr1" },
529
  8, // { X86_REG_DR2, "dr2" },
530
  8, // { X86_REG_DR3, "dr3" },
531
  8, // { X86_REG_DR4, "dr4" },
532
  8, // { X86_REG_DR5, "dr5" },
533
  8, // { X86_REG_DR6, "dr6" },
534
  8, // { X86_REG_DR7, "dr7" },
535
  8, // { X86_REG_DR8, "dr8" },
536
  8, // { X86_REG_DR9, "dr9" },
537
  8, // { X86_REG_DR10, "dr10" },
538
  8, // { X86_REG_DR11, "dr11" },
539
  8, // { X86_REG_DR12, "dr12" },
540
  8, // { X86_REG_DR13, "dr13" },
541
  8, // { X86_REG_DR14, "dr14" },
542
  8, // { X86_REG_DR15, "dr15" },
543
  10, // { X86_REG_FP0, "fp0" },
544
  10, // { X86_REG_FP1, "fp1" },
545
  10, // { X86_REG_FP2, "fp2" },
546
  10, // { X86_REG_FP3, "fp3" },
547
  10, // { X86_REG_FP4, "fp4" },
548
  10, // { X86_REG_FP5, "fp5" },
549
  10, // { X86_REG_FP6, "fp6" },
550
  10, // { X86_REG_FP7, "fp7" },
551
  2, // { X86_REG_K0, "k0" },
552
  2, // { X86_REG_K1, "k1" },
553
  2, // { X86_REG_K2, "k2" },
554
  2, // { X86_REG_K3, "k3" },
555
  2, // { X86_REG_K4, "k4" },
556
  2, // { X86_REG_K5, "k5" },
557
  2, // { X86_REG_K6, "k6" },
558
  2, // { X86_REG_K7, "k7" },
559
  8, // { X86_REG_MM0, "mm0" },
560
  8, // { X86_REG_MM1, "mm1" },
561
  8, // { X86_REG_MM2, "mm2" },
562
  8, // { X86_REG_MM3, "mm3" },
563
  8, // { X86_REG_MM4, "mm4" },
564
  8, // { X86_REG_MM5, "mm5" },
565
  8, // { X86_REG_MM6, "mm6" },
566
  8, // { X86_REG_MM7, "mm7" },
567
  8, // { X86_REG_R8, "r8" },
568
  8, // { X86_REG_R9, "r9" },
569
  8, // { X86_REG_R10, "r10" },
570
  8, // { X86_REG_R11, "r11" },
571
  8, // { X86_REG_R12, "r12" },
572
  8, // { X86_REG_R13, "r13" },
573
  8, // { X86_REG_R14, "r14" },
574
  8, // { X86_REG_R15, "r15" },
575
  10, // { X86_REG_ST0, "st0" },
576
  10, // { X86_REG_ST1, "st1" },
577
  10, // { X86_REG_ST2, "st2" },
578
  10, // { X86_REG_ST3, "st3" },
579
  10, // { X86_REG_ST4, "st4" },
580
  10, // { X86_REG_ST5, "st5" },
581
  10, // { X86_REG_ST6, "st6" },
582
  10, // { X86_REG_ST7, "st7" },
583
  16, // { X86_REG_XMM0, "xmm0" },
584
  16, // { X86_REG_XMM1, "xmm1" },
585
  16, // { X86_REG_XMM2, "xmm2" },
586
  16, // { X86_REG_XMM3, "xmm3" },
587
  16, // { X86_REG_XMM4, "xmm4" },
588
  16, // { X86_REG_XMM5, "xmm5" },
589
  16, // { X86_REG_XMM6, "xmm6" },
590
  16, // { X86_REG_XMM7, "xmm7" },
591
  16, // { X86_REG_XMM8, "xmm8" },
592
  16, // { X86_REG_XMM9, "xmm9" },
593
  16, // { X86_REG_XMM10, "xmm10" },
594
  16, // { X86_REG_XMM11, "xmm11" },
595
  16, // { X86_REG_XMM12, "xmm12" },
596
  16, // { X86_REG_XMM13, "xmm13" },
597
  16, // { X86_REG_XMM14, "xmm14" },
598
  16, // { X86_REG_XMM15, "xmm15" },
599
  16, // { X86_REG_XMM16, "xmm16" },
600
  16, // { X86_REG_XMM17, "xmm17" },
601
  16, // { X86_REG_XMM18, "xmm18" },
602
  16, // { X86_REG_XMM19, "xmm19" },
603
  16, // { X86_REG_XMM20, "xmm20" },
604
  16, // { X86_REG_XMM21, "xmm21" },
605
  16, // { X86_REG_XMM22, "xmm22" },
606
  16, // { X86_REG_XMM23, "xmm23" },
607
  16, // { X86_REG_XMM24, "xmm24" },
608
  16, // { X86_REG_XMM25, "xmm25" },
609
  16, // { X86_REG_XMM26, "xmm26" },
610
  16, // { X86_REG_XMM27, "xmm27" },
611
  16, // { X86_REG_XMM28, "xmm28" },
612
  16, // { X86_REG_XMM29, "xmm29" },
613
  16, // { X86_REG_XMM30, "xmm30" },
614
  16, // { X86_REG_XMM31, "xmm31" },
615
  32, // { X86_REG_YMM0, "ymm0" },
616
  32, // { X86_REG_YMM1, "ymm1" },
617
  32, // { X86_REG_YMM2, "ymm2" },
618
  32, // { X86_REG_YMM3, "ymm3" },
619
  32, // { X86_REG_YMM4, "ymm4" },
620
  32, // { X86_REG_YMM5, "ymm5" },
621
  32, // { X86_REG_YMM6, "ymm6" },
622
  32, // { X86_REG_YMM7, "ymm7" },
623
  32, // { X86_REG_YMM8, "ymm8" },
624
  32, // { X86_REG_YMM9, "ymm9" },
625
  32, // { X86_REG_YMM10, "ymm10" },
626
  32, // { X86_REG_YMM11, "ymm11" },
627
  32, // { X86_REG_YMM12, "ymm12" },
628
  32, // { X86_REG_YMM13, "ymm13" },
629
  32, // { X86_REG_YMM14, "ymm14" },
630
  32, // { X86_REG_YMM15, "ymm15" },
631
  32, // { X86_REG_YMM16, "ymm16" },
632
  32, // { X86_REG_YMM17, "ymm17" },
633
  32, // { X86_REG_YMM18, "ymm18" },
634
  32, // { X86_REG_YMM19, "ymm19" },
635
  32, // { X86_REG_YMM20, "ymm20" },
636
  32, // { X86_REG_YMM21, "ymm21" },
637
  32, // { X86_REG_YMM22, "ymm22" },
638
  32, // { X86_REG_YMM23, "ymm23" },
639
  32, // { X86_REG_YMM24, "ymm24" },
640
  32, // { X86_REG_YMM25, "ymm25" },
641
  32, // { X86_REG_YMM26, "ymm26" },
642
  32, // { X86_REG_YMM27, "ymm27" },
643
  32, // { X86_REG_YMM28, "ymm28" },
644
  32, // { X86_REG_YMM29, "ymm29" },
645
  32, // { X86_REG_YMM30, "ymm30" },
646
  32, // { X86_REG_YMM31, "ymm31" },
647
  64, // { X86_REG_ZMM0, "zmm0" },
648
  64, // { X86_REG_ZMM1, "zmm1" },
649
  64, // { X86_REG_ZMM2, "zmm2" },
650
  64, // { X86_REG_ZMM3, "zmm3" },
651
  64, // { X86_REG_ZMM4, "zmm4" },
652
  64, // { X86_REG_ZMM5, "zmm5" },
653
  64, // { X86_REG_ZMM6, "zmm6" },
654
  64, // { X86_REG_ZMM7, "zmm7" },
655
  64, // { X86_REG_ZMM8, "zmm8" },
656
  64, // { X86_REG_ZMM9, "zmm9" },
657
  64, // { X86_REG_ZMM10, "zmm10" },
658
  64, // { X86_REG_ZMM11, "zmm11" },
659
  64, // { X86_REG_ZMM12, "zmm12" },
660
  64, // { X86_REG_ZMM13, "zmm13" },
661
  64, // { X86_REG_ZMM14, "zmm14" },
662
  64, // { X86_REG_ZMM15, "zmm15" },
663
  64, // { X86_REG_ZMM16, "zmm16" },
664
  64, // { X86_REG_ZMM17, "zmm17" },
665
  64, // { X86_REG_ZMM18, "zmm18" },
666
  64, // { X86_REG_ZMM19, "zmm19" },
667
  64, // { X86_REG_ZMM20, "zmm20" },
668
  64, // { X86_REG_ZMM21, "zmm21" },
669
  64, // { X86_REG_ZMM22, "zmm22" },
670
  64, // { X86_REG_ZMM23, "zmm23" },
671
  64, // { X86_REG_ZMM24, "zmm24" },
672
  64, // { X86_REG_ZMM25, "zmm25" },
673
  64, // { X86_REG_ZMM26, "zmm26" },
674
  64, // { X86_REG_ZMM27, "zmm27" },
675
  64, // { X86_REG_ZMM28, "zmm28" },
676
  64, // { X86_REG_ZMM29, "zmm29" },
677
  64, // { X86_REG_ZMM30, "zmm30" },
678
  64, // { X86_REG_ZMM31, "zmm31" },
679
  1, // { X86_REG_R8B, "r8b" },
680
  1, // { X86_REG_R9B, "r9b" },
681
  1, // { X86_REG_R10B, "r10b" },
682
  1, // { X86_REG_R11B, "r11b" },
683
  1, // { X86_REG_R12B, "r12b" },
684
  1, // { X86_REG_R13B, "r13b" },
685
  1, // { X86_REG_R14B, "r14b" },
686
  1, // { X86_REG_R15B, "r15b" },
687
  4, // { X86_REG_R8D, "r8d" },
688
  4, // { X86_REG_R9D, "r9d" },
689
  4, // { X86_REG_R10D, "r10d" },
690
  4, // { X86_REG_R11D, "r11d" },
691
  4, // { X86_REG_R12D, "r12d" },
692
  4, // { X86_REG_R13D, "r13d" },
693
  4, // { X86_REG_R14D, "r14d" },
694
  4, // { X86_REG_R15D, "r15d" },
695
  2, // { X86_REG_R8W, "r8w" },
696
  2, // { X86_REG_R9W, "r9w" },
697
  2, // { X86_REG_R10W, "r10w" },
698
  2, // { X86_REG_R11W, "r11w" },
699
  2, // { X86_REG_R12W, "r12w" },
700
  2, // { X86_REG_R13W, "r13w" },
701
  2, // { X86_REG_R14W, "r14w" },
702
  2, // { X86_REG_R15W, "r15w" },
703
  16, // { X86_REG_BND0, "bnd0" },
704
  16, // { X86_REG_BND1, "bnd0" },
705
  16, // { X86_REG_BND2, "bnd0" },
706
  16, // { X86_REG_BND3, "bnd0" },
707
};
708
709
const char *X86_reg_name(csh handle, unsigned int reg)
710
513k
{
711
513k
#ifndef CAPSTONE_DIET
712
513k
  cs_struct *ud = (cs_struct *)handle;
713
714
513k
  if (reg >= ARR_SIZE(reg_name_maps))
715
0
    return NULL;
716
717
513k
  if (reg == X86_REG_EFLAGS) {
718
212k
    if (ud->mode & CS_MODE_32)
719
94.6k
      return "eflags";
720
118k
    if (ud->mode & CS_MODE_64)
721
66.5k
      return "rflags";
722
118k
  }
723
724
351k
  return reg_name_maps[reg].name;
725
#else
726
  return NULL;
727
#endif
728
513k
}
729
730
#ifndef CAPSTONE_DIET
731
static const char *const insn_name_maps[] = {
732
  NULL, // X86_INS_INVALID
733
#ifndef CAPSTONE_X86_REDUCE
734
#include "X86MappingInsnName.inc"
735
#else
736
#include "X86MappingInsnName_reduce.inc"
737
#endif
738
};
739
#endif
740
741
// NOTE: insn_name_maps[] is sorted in order
742
const char *X86_insn_name(csh handle, unsigned int id)
743
322k
{
744
322k
#ifndef CAPSTONE_DIET
745
322k
  if (id >= ARR_SIZE(insn_name_maps))
746
0
    return NULL;
747
748
322k
  return insn_name_maps[id];
749
#else
750
  return NULL;
751
#endif
752
322k
}
753
754
#ifndef CAPSTONE_DIET
755
static const name_map group_name_maps[] = {
756
  // generic groups
757
  { X86_GRP_INVALID, NULL },
758
  { X86_GRP_JUMP, "jump" },
759
  { X86_GRP_CALL, "call" },
760
  { X86_GRP_RET, "ret" },
761
  { X86_GRP_INT, "int" },
762
  { X86_GRP_IRET, "iret" },
763
  { X86_GRP_PRIVILEGE, "privilege" },
764
  { X86_GRP_BRANCH_RELATIVE, "branch_relative" },
765
766
  // architecture-specific groups
767
  { X86_GRP_VM, "vm" },
768
  { X86_GRP_3DNOW, "3dnow" },
769
  { X86_GRP_AES, "aes" },
770
  { X86_GRP_ADX, "adx" },
771
  { X86_GRP_AVX, "avx" },
772
  { X86_GRP_AVX2, "avx2" },
773
  { X86_GRP_AVX512, "avx512" },
774
  { X86_GRP_BMI, "bmi" },
775
  { X86_GRP_BMI2, "bmi2" },
776
  { X86_GRP_CMOV, "cmov" },
777
  { X86_GRP_F16C, "fc16" },
778
  { X86_GRP_FMA, "fma" },
779
  { X86_GRP_FMA4, "fma4" },
780
  { X86_GRP_FSGSBASE, "fsgsbase" },
781
  { X86_GRP_HLE, "hle" },
782
  { X86_GRP_MMX, "mmx" },
783
  { X86_GRP_MODE32, "mode32" },
784
  { X86_GRP_MODE64, "mode64" },
785
  { X86_GRP_RTM, "rtm" },
786
  { X86_GRP_SHA, "sha" },
787
  { X86_GRP_SSE1, "sse1" },
788
  { X86_GRP_SSE2, "sse2" },
789
  { X86_GRP_SSE3, "sse3" },
790
  { X86_GRP_SSE41, "sse41" },
791
  { X86_GRP_SSE42, "sse42" },
792
  { X86_GRP_SSE4A, "sse4a" },
793
  { X86_GRP_SSSE3, "ssse3" },
794
  { X86_GRP_PCLMUL, "pclmul" },
795
  { X86_GRP_XOP, "xop" },
796
  { X86_GRP_CDI, "cdi" },
797
  { X86_GRP_ERI, "eri" },
798
  { X86_GRP_TBM, "tbm" },
799
  { X86_GRP_16BITMODE, "16bitmode" },
800
  { X86_GRP_NOT64BITMODE, "not64bitmode" },
801
  { X86_GRP_SGX, "sgx" },
802
  { X86_GRP_DQI, "dqi" },
803
  { X86_GRP_BWI, "bwi" },
804
  { X86_GRP_PFI, "pfi" },
805
  { X86_GRP_VLX, "vlx" },
806
  { X86_GRP_SMAP, "smap" },
807
  { X86_GRP_NOVLX, "novlx" },
808
  { X86_GRP_FPU, "fpu" },
809
};
810
#endif
811
812
const char *X86_group_name(csh handle, unsigned int id)
813
143k
{
814
143k
#ifndef CAPSTONE_DIET
815
143k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
816
#else
817
  return NULL;
818
#endif
819
143k
}
820
821
#define GET_INSTRINFO_ENUM
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenInstrInfo_reduce.inc"
824
825
/// reduce x86 instructions
826
const insn_map_x86 insns[] = {
827
#include "X86MappingInsn_reduce.inc"
828
};
829
#else
830
#include "X86GenInstrInfo.inc"
831
832
/// full x86 instructions
833
const insn_map_x86 insns[] = {
834
#include "X86MappingInsn.inc"
835
};
836
#endif
837
838
#ifndef CAPSTONE_DIET
839
// in arr, replace r1 = r2
840
static void arr_replace(uint16_t *arr, uint8_t max, x86_reg r1, x86_reg r2)
841
76.2k
{
842
76.2k
  uint8_t i;
843
844
123k
  for (i = 0; i < max; i++) {
845
108k
    if (arr[i] == r1) {
846
61.3k
      arr[i] = r2;
847
61.3k
      break;
848
61.3k
    }
849
108k
  }
850
76.2k
}
851
#endif
852
853
// look for @id in @insns
854
// return -1 if not found
855
unsigned int find_insn(unsigned int id)
856
1.15M
{
857
  // binary searching since the IDs are sorted in order
858
1.15M
  unsigned int left, right, m;
859
1.15M
  unsigned int max = ARR_SIZE(insns);
860
861
1.15M
  right = max - 1;
862
863
1.15M
  if (id < insns[0].id || id > insns[right].id)
864
    // not found
865
35
    return -1;
866
867
1.15M
  left = 0;
868
869
15.0M
  while (left <= right) {
870
15.0M
    m = (left + right) / 2;
871
15.0M
    if (id == insns[m].id) {
872
1.15M
      return m;
873
1.15M
    }
874
875
13.9M
    if (id < insns[m].id)
876
8.29M
      right = m - 1;
877
5.61M
    else
878
5.61M
      left = m + 1;
879
13.9M
  }
880
881
  // not found
882
  // printf("NOT FOUNDDDDDDDDDDDDDDD id = %u\n", id);
883
0
  return -1;
884
1.15M
}
885
886
// given internal insn id, return public instruction info
887
void X86_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
888
322k
{
889
322k
  unsigned int i = find_insn(id);
890
322k
  if (i != -1) {
891
322k
    insn->id = insns[i].mapid;
892
893
322k
    if (h->detail_opt) {
894
322k
#ifndef CAPSTONE_DIET
895
322k
      memcpy(insn->detail->regs_read, insns[i].regs_use,
896
322k
             sizeof(insns[i].regs_use));
897
322k
      insn->detail->regs_read_count =
898
322k
        (uint8_t)count_positive(insns[i].regs_use);
899
900
      // special cases when regs_write[] depends on arch
901
322k
      switch (id) {
902
321k
      default:
903
321k
        memcpy(insn->detail->regs_write,
904
321k
               insns[i].regs_mod,
905
321k
               sizeof(insns[i].regs_mod));
906
321k
        insn->detail->regs_write_count =
907
321k
          (uint8_t)count_positive(
908
321k
            insns[i].regs_mod);
909
321k
        break;
910
226
      case X86_RDTSC:
911
226
        if (h->mode == CS_MODE_64) {
912
145
          memcpy(insn->detail->regs_write,
913
145
                 insns[i].regs_mod,
914
145
                 sizeof(insns[i].regs_mod));
915
145
          insn->detail->regs_write_count =
916
145
            (uint8_t)count_positive(
917
145
              insns[i].regs_mod);
918
145
        } else {
919
81
          insn->detail->regs_write[0] =
920
81
            X86_REG_EAX;
921
81
          insn->detail->regs_write[1] =
922
81
            X86_REG_EDX;
923
81
          insn->detail->regs_write_count = 2;
924
81
        }
925
226
        break;
926
102
      case X86_RDTSCP:
927
102
        if (h->mode == CS_MODE_64) {
928
71
          memcpy(insn->detail->regs_write,
929
71
                 insns[i].regs_mod,
930
71
                 sizeof(insns[i].regs_mod));
931
71
          insn->detail->regs_write_count =
932
71
            (uint8_t)count_positive(
933
71
              insns[i].regs_mod);
934
71
        } else {
935
31
          insn->detail->regs_write[0] =
936
31
            X86_REG_EAX;
937
31
          insn->detail->regs_write[1] =
938
31
            X86_REG_ECX;
939
31
          insn->detail->regs_write[2] =
940
31
            X86_REG_EDX;
941
31
          insn->detail->regs_write_count = 3;
942
31
        }
943
102
        break;
944
322k
      }
945
322k
      switch (insn->id) {
946
319k
      default:
947
319k
        break;
948
949
319k
      case X86_INS_LOOP:
950
1.83k
      case X86_INS_LOOPE:
951
2.64k
      case X86_INS_LOOPNE:
952
2.64k
        switch (h->mode) {
953
1.08k
        default:
954
1.08k
          break;
955
1.08k
        case CS_MODE_16:
956
912
          arr_replace(
957
912
            insn->detail->regs_read,
958
912
            insn->detail->regs_read_count,
959
912
            X86_REG_EIP, X86_REG_IP);
960
912
          arr_replace(
961
912
            insn->detail->regs_write,
962
912
            insn->detail->regs_write_count,
963
912
            X86_REG_EIP, X86_REG_IP);
964
912
          arr_replace(
965
912
            insn->detail->regs_read,
966
912
            insn->detail->regs_read_count,
967
912
            X86_REG_ECX, X86_REG_CX);
968
912
          arr_replace(
969
912
            insn->detail->regs_write,
970
912
            insn->detail->regs_write_count,
971
912
            X86_REG_ECX, X86_REG_CX);
972
912
          break;
973
645
        case CS_MODE_64:
974
645
          arr_replace(
975
645
            insn->detail->regs_read,
976
645
            insn->detail->regs_read_count,
977
645
            X86_REG_EIP, X86_REG_RIP);
978
645
          arr_replace(
979
645
            insn->detail->regs_write,
980
645
            insn->detail->regs_write_count,
981
645
            X86_REG_EIP, X86_REG_RIP);
982
645
          arr_replace(
983
645
            insn->detail->regs_read,
984
645
            insn->detail->regs_read_count,
985
645
            X86_REG_ECX, X86_REG_RCX);
986
645
          arr_replace(
987
645
            insn->detail->regs_write,
988
645
            insn->detail->regs_write_count,
989
645
            X86_REG_ECX, X86_REG_RCX);
990
645
          break;
991
2.64k
        }
992
322k
      }
993
994
322k
      switch (insn->id) {
995
296k
      default:
996
296k
        break;
997
296k
      case X86_INS_LODSB:
998
2.36k
      case X86_INS_LODSD:
999
2.53k
      case X86_INS_LODSQ:
1000
3.14k
      case X86_INS_LODSW:
1001
3.14k
        switch (h->mode) {
1002
1.49k
        default:
1003
1.49k
          break;
1004
1.49k
        case CS_MODE_16:
1005
704
          arr_replace(
1006
704
            insn->detail->regs_read,
1007
704
            insn->detail->regs_read_count,
1008
704
            X86_REG_ESI, X86_REG_SI);
1009
704
          arr_replace(
1010
704
            insn->detail->regs_write,
1011
704
            insn->detail->regs_write_count,
1012
704
            X86_REG_ESI, X86_REG_SI);
1013
704
          break;
1014
945
        case CS_MODE_64:
1015
945
          arr_replace(
1016
945
            insn->detail->regs_read,
1017
945
            insn->detail->regs_read_count,
1018
945
            X86_REG_ESI, X86_REG_RSI);
1019
945
          arr_replace(
1020
945
            insn->detail->regs_write,
1021
945
            insn->detail->regs_write_count,
1022
945
            X86_REG_ESI, X86_REG_RSI);
1023
945
          break;
1024
3.14k
        }
1025
3.14k
        break;
1026
1027
3.14k
      case X86_INS_SCASB:
1028
1.27k
      case X86_INS_SCASD:
1029
1.46k
      case X86_INS_SCASW:
1030
1.71k
      case X86_INS_SCASQ:
1031
2.27k
      case X86_INS_STOSB:
1032
3.39k
      case X86_INS_STOSD:
1033
4.05k
      case X86_INS_STOSQ:
1034
4.27k
      case X86_INS_STOSW:
1035
4.27k
        switch (h->mode) {
1036
1.37k
        default:
1037
1.37k
          break;
1038
1.37k
        case CS_MODE_16:
1039
646
          arr_replace(
1040
646
            insn->detail->regs_read,
1041
646
            insn->detail->regs_read_count,
1042
646
            X86_REG_EDI, X86_REG_DI);
1043
646
          arr_replace(
1044
646
            insn->detail->regs_write,
1045
646
            insn->detail->regs_write_count,
1046
646
            X86_REG_EDI, X86_REG_DI);
1047
646
          break;
1048
2.25k
        case CS_MODE_64:
1049
2.25k
          arr_replace(
1050
2.25k
            insn->detail->regs_read,
1051
2.25k
            insn->detail->regs_read_count,
1052
2.25k
            X86_REG_EDI, X86_REG_RDI);
1053
2.25k
          arr_replace(
1054
2.25k
            insn->detail->regs_write,
1055
2.25k
            insn->detail->regs_write_count,
1056
2.25k
            X86_REG_EDI, X86_REG_RDI);
1057
2.25k
          break;
1058
4.27k
        }
1059
4.27k
        break;
1060
1061
4.27k
      case X86_INS_CMPSB:
1062
2.76k
      case X86_INS_CMPSD:
1063
3.03k
      case X86_INS_CMPSQ:
1064
4.00k
      case X86_INS_CMPSW:
1065
5.65k
      case X86_INS_MOVSB:
1066
6.97k
      case X86_INS_MOVSW:
1067
8.44k
      case X86_INS_MOVSD:
1068
8.76k
      case X86_INS_MOVSQ:
1069
8.76k
        switch (h->mode) {
1070
3.70k
        default:
1071
3.70k
          break;
1072
3.70k
        case CS_MODE_16:
1073
3.13k
          arr_replace(
1074
3.13k
            insn->detail->regs_read,
1075
3.13k
            insn->detail->regs_read_count,
1076
3.13k
            X86_REG_EDI, X86_REG_DI);
1077
3.13k
          arr_replace(
1078
3.13k
            insn->detail->regs_write,
1079
3.13k
            insn->detail->regs_write_count,
1080
3.13k
            X86_REG_EDI, X86_REG_DI);
1081
3.13k
          arr_replace(
1082
3.13k
            insn->detail->regs_read,
1083
3.13k
            insn->detail->regs_read_count,
1084
3.13k
            X86_REG_ESI, X86_REG_SI);
1085
3.13k
          arr_replace(
1086
3.13k
            insn->detail->regs_write,
1087
3.13k
            insn->detail->regs_write_count,
1088
3.13k
            X86_REG_ESI, X86_REG_SI);
1089
3.13k
          break;
1090
1.92k
        case CS_MODE_64:
1091
1.92k
          arr_replace(
1092
1.92k
            insn->detail->regs_read,
1093
1.92k
            insn->detail->regs_read_count,
1094
1.92k
            X86_REG_EDI, X86_REG_RDI);
1095
1.92k
          arr_replace(
1096
1.92k
            insn->detail->regs_write,
1097
1.92k
            insn->detail->regs_write_count,
1098
1.92k
            X86_REG_EDI, X86_REG_RDI);
1099
1.92k
          arr_replace(
1100
1.92k
            insn->detail->regs_read,
1101
1.92k
            insn->detail->regs_read_count,
1102
1.92k
            X86_REG_ESI, X86_REG_RSI);
1103
1.92k
          arr_replace(
1104
1.92k
            insn->detail->regs_write,
1105
1.92k
            insn->detail->regs_write_count,
1106
1.92k
            X86_REG_ESI, X86_REG_RSI);
1107
1.92k
          break;
1108
8.76k
        }
1109
8.76k
        break;
1110
1111
8.76k
      case X86_INS_ENTER:
1112
3.12k
      case X86_INS_LEAVE:
1113
3.12k
        switch (h->mode) {
1114
1.00k
        default:
1115
1.00k
          break;
1116
1.00k
        case CS_MODE_16:
1117
550
          arr_replace(
1118
550
            insn->detail->regs_read,
1119
550
            insn->detail->regs_read_count,
1120
550
            X86_REG_EBP, X86_REG_BP);
1121
550
          arr_replace(
1122
550
            insn->detail->regs_read,
1123
550
            insn->detail->regs_read_count,
1124
550
            X86_REG_ESP, X86_REG_SP);
1125
550
          arr_replace(
1126
550
            insn->detail->regs_write,
1127
550
            insn->detail->regs_write_count,
1128
550
            X86_REG_EBP, X86_REG_BP);
1129
550
          arr_replace(
1130
550
            insn->detail->regs_write,
1131
550
            insn->detail->regs_write_count,
1132
550
            X86_REG_ESP, X86_REG_SP);
1133
550
          break;
1134
1.57k
        case CS_MODE_64:
1135
1.57k
          arr_replace(
1136
1.57k
            insn->detail->regs_read,
1137
1.57k
            insn->detail->regs_read_count,
1138
1.57k
            X86_REG_EBP, X86_REG_RBP);
1139
1.57k
          arr_replace(
1140
1.57k
            insn->detail->regs_read,
1141
1.57k
            insn->detail->regs_read_count,
1142
1.57k
            X86_REG_ESP, X86_REG_RSP);
1143
1.57k
          arr_replace(
1144
1.57k
            insn->detail->regs_write,
1145
1.57k
            insn->detail->regs_write_count,
1146
1.57k
            X86_REG_EBP, X86_REG_RBP);
1147
1.57k
          arr_replace(
1148
1.57k
            insn->detail->regs_write,
1149
1.57k
            insn->detail->regs_write_count,
1150
1.57k
            X86_REG_ESP, X86_REG_RSP);
1151
3.12k
        }
1152
3.12k
        break;
1153
1154
3.12k
      case X86_INS_INSB:
1155
2.48k
      case X86_INS_INSW:
1156
3.88k
      case X86_INS_INSD:
1157
3.88k
        switch (h->mode) {
1158
1.48k
        default:
1159
1.48k
          break;
1160
1.48k
        case CS_MODE_16:
1161
944
          arr_replace(
1162
944
            insn->detail->regs_read,
1163
944
            insn->detail->regs_read_count,
1164
944
            X86_REG_EDI, X86_REG_DI);
1165
944
          arr_replace(
1166
944
            insn->detail->regs_write,
1167
944
            insn->detail->regs_write_count,
1168
944
            X86_REG_EDI, X86_REG_DI);
1169
944
          break;
1170
1.45k
        case CS_MODE_64:
1171
1.45k
          arr_replace(
1172
1.45k
            insn->detail->regs_read,
1173
1.45k
            insn->detail->regs_read_count,
1174
1.45k
            X86_REG_EDI, X86_REG_RDI);
1175
1.45k
          arr_replace(
1176
1.45k
            insn->detail->regs_write,
1177
1.45k
            insn->detail->regs_write_count,
1178
1.45k
            X86_REG_EDI, X86_REG_RDI);
1179
1.45k
          break;
1180
3.88k
        }
1181
3.88k
        break;
1182
1183
3.88k
      case X86_INS_OUTSB:
1184
1.87k
      case X86_INS_OUTSW:
1185
2.74k
      case X86_INS_OUTSD:
1186
2.74k
        switch (h->mode) {
1187
1.36k
        default:
1188
1.36k
          break;
1189
1.36k
        case CS_MODE_64:
1190
724
          arr_replace(
1191
724
            insn->detail->regs_read,
1192
724
            insn->detail->regs_read_count,
1193
724
            X86_REG_ESI, X86_REG_RSI);
1194
724
          arr_replace(
1195
724
            insn->detail->regs_write,
1196
724
            insn->detail->regs_write_count,
1197
724
            X86_REG_ESI, X86_REG_RSI);
1198
724
          break;
1199
656
        case CS_MODE_16:
1200
656
          arr_replace(
1201
656
            insn->detail->regs_read,
1202
656
            insn->detail->regs_read_count,
1203
656
            X86_REG_ESI, X86_REG_SI);
1204
656
          arr_replace(
1205
656
            insn->detail->regs_write,
1206
656
            insn->detail->regs_write_count,
1207
656
            X86_REG_ESI, X86_REG_SI);
1208
656
          break;
1209
2.74k
        }
1210
2.74k
        break;
1211
322k
      }
1212
1213
322k
      switch (insn->id) {
1214
303k
      default:
1215
303k
        break;
1216
303k
      case X86_INS_LODSB:
1217
2.36k
      case X86_INS_LODSD:
1218
2.97k
      case X86_INS_LODSW:
1219
4.21k
      case X86_INS_CMPSB:
1220
5.74k
      case X86_INS_CMPSD:
1221
6.71k
      case X86_INS_CMPSW:
1222
8.36k
      case X86_INS_MOVSB:
1223
9.68k
      case X86_INS_MOVSW:
1224
11.1k
      case X86_INS_MOVSD:
1225
12.6k
      case X86_INS_OUTSB:
1226
13.0k
      case X86_INS_OUTSW:
1227
13.8k
      case X86_INS_OUTSD:
1228
13.8k
        switch (h->mode) {
1229
2.84k
        default:
1230
2.84k
          break;
1231
4.49k
        case CS_MODE_16:
1232
11.0k
        case CS_MODE_32: {
1233
11.0k
          int pos = insn->detail->regs_read_count;
1234
11.0k
          insn->detail->regs_read[pos] =
1235
11.0k
            X86_REG_DS;
1236
11.0k
          insn->detail->regs_read_count += 1;
1237
11.0k
        } break;
1238
13.8k
        }
1239
13.8k
        break;
1240
1241
13.8k
      case X86_INS_JMP:
1242
4.13k
      case X86_INS_LJMP:
1243
4.13k
        switch (h->mode) {
1244
1.73k
        default:
1245
1.73k
          break;
1246
1.73k
        case CS_MODE_16:
1247
1.38k
          arr_replace(
1248
1.38k
            insn->detail->regs_read,
1249
1.38k
            insn->detail->regs_read_count,
1250
1.38k
            X86_REG_EIP, X86_REG_IP);
1251
1.38k
          arr_replace(
1252
1.38k
            insn->detail->regs_write,
1253
1.38k
            insn->detail->regs_write_count,
1254
1.38k
            X86_REG_EIP, X86_REG_IP);
1255
1.38k
          break;
1256
1.01k
        case CS_MODE_64:
1257
1.01k
          arr_replace(
1258
1.01k
            insn->detail->regs_read,
1259
1.01k
            insn->detail->regs_read_count,
1260
1.01k
            X86_REG_EIP, X86_REG_RIP);
1261
1.01k
          arr_replace(
1262
1.01k
            insn->detail->regs_write,
1263
1.01k
            insn->detail->regs_write_count,
1264
1.01k
            X86_REG_EIP, X86_REG_RIP);
1265
1.01k
          break;
1266
4.13k
        }
1267
4.13k
        break;
1268
1269
4.13k
      case X86_INS_SYSENTER: {
1270
304
        switch (h->mode) {
1271
257
        default:
1272
257
          break;
1273
257
        case CS_MODE_16:
1274
17
          arr_replace(
1275
17
            insn->detail->regs_write,
1276
17
            insn->detail->regs_write_count,
1277
17
            X86_REG_EIP, X86_REG_IP);
1278
17
          arr_replace(
1279
17
            insn->detail->regs_write,
1280
17
            insn->detail->regs_write_count,
1281
17
            X86_REG_ESP, X86_REG_SP);
1282
17
          break;
1283
30
        case CS_MODE_64:
1284
30
          arr_replace(
1285
30
            insn->detail->regs_write,
1286
30
            insn->detail->regs_write_count,
1287
30
            X86_REG_EIP, X86_REG_RIP);
1288
30
          arr_replace(
1289
30
            insn->detail->regs_write,
1290
30
            insn->detail->regs_write_count,
1291
30
            X86_REG_ESP, X86_REG_RSP);
1292
30
          break;
1293
304
        }
1294
304
        break;
1295
304
      } break;
1296
304
      case X86_INS_SYSEXIT: {
1297
253
        switch (h->mode) {
1298
173
        default:
1299
173
          break;
1300
173
        case CS_MODE_16:
1301
19
          arr_replace(
1302
19
            insn->detail->regs_read,
1303
19
            insn->detail->regs_read_count,
1304
19
            X86_REG_ECX, X86_REG_CX);
1305
19
          arr_replace(
1306
19
            insn->detail->regs_read,
1307
19
            insn->detail->regs_read_count,
1308
19
            X86_REG_EDX, X86_REG_DX);
1309
19
          arr_replace(
1310
19
            insn->detail->regs_write,
1311
19
            insn->detail->regs_write_count,
1312
19
            X86_REG_EIP, X86_REG_IP);
1313
19
          arr_replace(
1314
19
            insn->detail->regs_write,
1315
19
            insn->detail->regs_write_count,
1316
19
            X86_REG_ESP, X86_REG_SP);
1317
19
          break;
1318
61
        case CS_MODE_64:
1319
61
          arr_replace(
1320
61
            insn->detail->regs_read,
1321
61
            insn->detail->regs_read_count,
1322
61
            X86_REG_ECX, X86_REG_RCX);
1323
61
          arr_replace(
1324
61
            insn->detail->regs_read,
1325
61
            insn->detail->regs_read_count,
1326
61
            X86_REG_EDX, X86_REG_RDX);
1327
61
          arr_replace(
1328
61
            insn->detail->regs_write,
1329
61
            insn->detail->regs_write_count,
1330
61
            X86_REG_EIP, X86_REG_RIP);
1331
61
          arr_replace(
1332
61
            insn->detail->regs_write,
1333
61
            insn->detail->regs_write_count,
1334
61
            X86_REG_ESP, X86_REG_RSP);
1335
61
          break;
1336
253
        }
1337
253
        break;
1338
253
      } break;
1339
322k
      }
1340
1341
322k
      memcpy(insn->detail->groups, insns[i].groups,
1342
322k
             sizeof(insns[i].groups));
1343
322k
      insn->detail->groups_count =
1344
322k
        (uint8_t)count_positive8(insns[i].groups);
1345
1346
322k
      if (insns[i].branch || insns[i].indirect_branch) {
1347
        // this insn also belongs to JUMP group. add JUMP group
1348
18.5k
        insn->detail
1349
18.5k
          ->groups[insn->detail->groups_count] =
1350
18.5k
          X86_GRP_JUMP;
1351
18.5k
        insn->detail->groups_count++;
1352
1353
18.5k
        switch (h->mode) {
1354
8.87k
        default:
1355
8.87k
          break;
1356
8.87k
        case CS_MODE_16:
1357
4.52k
          arr_replace(
1358
4.52k
            insn->detail->regs_read,
1359
4.52k
            insn->detail->regs_read_count,
1360
4.52k
            X86_REG_EIP, X86_REG_IP);
1361
4.52k
          arr_replace(
1362
4.52k
            insn->detail->regs_write,
1363
4.52k
            insn->detail->regs_write_count,
1364
4.52k
            X86_REG_EIP, X86_REG_IP);
1365
4.52k
          break;
1366
5.15k
        case CS_MODE_64:
1367
5.15k
          arr_replace(
1368
5.15k
            insn->detail->regs_read,
1369
5.15k
            insn->detail->regs_read_count,
1370
5.15k
            X86_REG_EIP, X86_REG_RIP);
1371
5.15k
          arr_replace(
1372
5.15k
            insn->detail->regs_write,
1373
5.15k
            insn->detail->regs_write_count,
1374
5.15k
            X86_REG_EIP, X86_REG_RIP);
1375
5.15k
          break;
1376
18.5k
        }
1377
18.5k
      }
1378
1379
322k
      switch (insns[i].id) {
1380
343
      case X86_OUT8ir:
1381
443
      case X86_OUT16ir:
1382
810
      case X86_OUT32ir:
1383
810
        if (insn->detail->x86.operands[0].imm == -78) {
1384
          // Writing to port 0xb2 causes an SMI on most platforms
1385
          // See: http://cs.gmu.edu/~tr-admin/papers/GMU-CS-TR-2011-8.pdf
1386
0
          insn->detail->groups
1387
0
            [insn->detail->groups_count] =
1388
0
            X86_GRP_INT;
1389
0
          insn->detail->groups_count++;
1390
0
        }
1391
810
        break;
1392
1393
321k
      default:
1394
321k
        break;
1395
322k
      }
1396
322k
#endif
1397
322k
    }
1398
322k
  }
1399
322k
}
1400
1401
// map special instructions with accumulate registers.
1402
// this is needed because LLVM embeds these register names into AsmStrs[],
1403
// but not separately in operands
1404
struct insn_reg {
1405
  uint16_t insn;
1406
  x86_reg reg;
1407
  enum cs_ac_type access;
1408
};
1409
1410
struct insn_reg2 {
1411
  uint16_t insn;
1412
  x86_reg reg1, reg2;
1413
  enum cs_ac_type access1, access2;
1414
};
1415
1416
static const struct insn_reg insn_regs_att[] = {
1417
  { X86_INSB, X86_REG_DX, CS_AC_READ },
1418
  { X86_INSL, X86_REG_DX, CS_AC_READ },
1419
  { X86_INSW, X86_REG_DX, CS_AC_READ },
1420
  { X86_MOV16o16a, X86_REG_AX, CS_AC_READ },
1421
  { X86_MOV16o32a, X86_REG_AX, CS_AC_READ },
1422
  { X86_MOV16o64a, X86_REG_AX, CS_AC_READ },
1423
  { X86_MOV32o16a, X86_REG_EAX, CS_AC_READ },
1424
  { X86_MOV32o32a, X86_REG_EAX, CS_AC_READ },
1425
  { X86_MOV32o64a, X86_REG_EAX, CS_AC_READ },
1426
  { X86_MOV64o32a, X86_REG_RAX, CS_AC_READ },
1427
  { X86_MOV64o64a, X86_REG_RAX, CS_AC_READ },
1428
  { X86_MOV8o16a, X86_REG_AL, CS_AC_READ },
1429
  { X86_MOV8o32a, X86_REG_AL, CS_AC_READ },
1430
  { X86_MOV8o64a, X86_REG_AL, CS_AC_READ },
1431
  { X86_OUT16ir, X86_REG_AX, CS_AC_READ },
1432
  { X86_OUT32ir, X86_REG_EAX, CS_AC_READ },
1433
  { X86_OUT8ir, X86_REG_AL, CS_AC_READ },
1434
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1435
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1436
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1437
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1438
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1439
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1440
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1441
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1442
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1443
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1444
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1445
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1446
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1447
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1448
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1449
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1450
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1451
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1452
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1453
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1454
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1455
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1456
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1457
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1458
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1459
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1460
  { X86_RCL16rCL, X86_REG_CL, CS_AC_READ },
1461
  { X86_RCL32rCL, X86_REG_CL, CS_AC_READ },
1462
  { X86_RCL64rCL, X86_REG_CL, CS_AC_READ },
1463
  { X86_RCL8rCL, X86_REG_CL, CS_AC_READ },
1464
  { X86_RCR16rCL, X86_REG_CL, CS_AC_READ },
1465
  { X86_RCR32rCL, X86_REG_CL, CS_AC_READ },
1466
  { X86_RCR64rCL, X86_REG_CL, CS_AC_READ },
1467
  { X86_RCR8rCL, X86_REG_CL, CS_AC_READ },
1468
  { X86_ROL16rCL, X86_REG_CL, CS_AC_READ },
1469
  { X86_ROL32rCL, X86_REG_CL, CS_AC_READ },
1470
  { X86_ROL64rCL, X86_REG_CL, CS_AC_READ },
1471
  { X86_ROL8rCL, X86_REG_CL, CS_AC_READ },
1472
  { X86_ROR16rCL, X86_REG_CL, CS_AC_READ },
1473
  { X86_ROR32rCL, X86_REG_CL, CS_AC_READ },
1474
  { X86_ROR64rCL, X86_REG_CL, CS_AC_READ },
1475
  { X86_ROR8rCL, X86_REG_CL, CS_AC_READ },
1476
  { X86_SAL16rCL, X86_REG_CL, CS_AC_READ },
1477
  { X86_SAL32rCL, X86_REG_CL, CS_AC_READ },
1478
  { X86_SAL64rCL, X86_REG_CL, CS_AC_READ },
1479
  { X86_SAL8rCL, X86_REG_CL, CS_AC_READ },
1480
  { X86_SAR16rCL, X86_REG_CL, CS_AC_READ },
1481
  { X86_SAR32rCL, X86_REG_CL, CS_AC_READ },
1482
  { X86_SAR64rCL, X86_REG_CL, CS_AC_READ },
1483
  { X86_SAR8rCL, X86_REG_CL, CS_AC_READ },
1484
  { X86_SHL16rCL, X86_REG_CL, CS_AC_READ },
1485
  { X86_SHL32rCL, X86_REG_CL, CS_AC_READ },
1486
  { X86_SHL64rCL, X86_REG_CL, CS_AC_READ },
1487
  { X86_SHL8rCL, X86_REG_CL, CS_AC_READ },
1488
  { X86_SHLD16mrCL, X86_REG_CL, CS_AC_READ },
1489
  { X86_SHLD16rrCL, X86_REG_CL, CS_AC_READ },
1490
  { X86_SHLD32mrCL, X86_REG_CL, CS_AC_READ },
1491
  { X86_SHLD32rrCL, X86_REG_CL, CS_AC_READ },
1492
  { X86_SHLD64mrCL, X86_REG_CL, CS_AC_READ },
1493
  { X86_SHLD64rrCL, X86_REG_CL, CS_AC_READ },
1494
  { X86_SHR16rCL, X86_REG_CL, CS_AC_READ },
1495
  { X86_SHR32rCL, X86_REG_CL, CS_AC_READ },
1496
  { X86_SHR64rCL, X86_REG_CL, CS_AC_READ },
1497
  { X86_SHR8rCL, X86_REG_CL, CS_AC_READ },
1498
  { X86_SHRD16mrCL, X86_REG_CL, CS_AC_READ },
1499
  { X86_SHRD16rrCL, X86_REG_CL, CS_AC_READ },
1500
  { X86_SHRD32mrCL, X86_REG_CL, CS_AC_READ },
1501
  { X86_SHRD32rrCL, X86_REG_CL, CS_AC_READ },
1502
  { X86_SHRD64mrCL, X86_REG_CL, CS_AC_READ },
1503
  { X86_SHRD64rrCL, X86_REG_CL, CS_AC_READ },
1504
  { X86_XCHG16ar, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1505
  { X86_XCHG32ar, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1506
  { X86_XCHG64ar, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1507
};
1508
1509
static const struct insn_reg insn_regs_att_extra[] = {
1510
  // dummy entry, to avoid empty array
1511
  { 0, 0 },
1512
#ifndef CAPSTONE_X86_REDUCE
1513
  { X86_ADD_FrST0, X86_REG_ST0, CS_AC_READ },
1514
  { X86_DIVR_FrST0, X86_REG_ST0, CS_AC_READ },
1515
  { X86_DIV_FrST0, X86_REG_ST0, CS_AC_READ },
1516
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_READ },
1517
  { X86_MUL_FrST0, X86_REG_ST0, CS_AC_READ },
1518
  { X86_SKINIT, X86_REG_EAX, CS_AC_READ },
1519
  { X86_SUBR_FrST0, X86_REG_ST0, CS_AC_READ },
1520
  { X86_SUB_FrST0, X86_REG_ST0, CS_AC_READ },
1521
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_READ },
1522
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_READ },
1523
  { X86_VMRUN32, X86_REG_EAX, CS_AC_READ },
1524
  { X86_VMRUN64, X86_REG_RAX, CS_AC_READ },
1525
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1526
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1527
#endif
1528
};
1529
1530
static const struct insn_reg insn_regs_intel[] = {
1531
  { X86_ADC16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1532
  { X86_ADC32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1533
  { X86_ADC64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1534
  { X86_ADC8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1535
  { X86_ADD16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1536
  { X86_ADD32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1537
  { X86_ADD64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1538
  { X86_ADD8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1539
  { X86_AND16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1540
  { X86_AND32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1541
  { X86_AND64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1542
  { X86_AND8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1543
  { X86_CMP16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1544
  { X86_CMP32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1545
  { X86_CMP64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1546
  { X86_CMP8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1547
  { X86_IN16ri, X86_REG_AX, CS_AC_WRITE },
1548
  { X86_IN32ri, X86_REG_EAX, CS_AC_WRITE },
1549
  { X86_IN8ri, X86_REG_AL, CS_AC_WRITE },
1550
  { X86_LODSB, X86_REG_AL, CS_AC_WRITE },
1551
  { X86_LODSL, X86_REG_EAX, CS_AC_WRITE },
1552
  { X86_LODSQ, X86_REG_RAX, CS_AC_WRITE },
1553
  { X86_LODSW, X86_REG_AX, CS_AC_WRITE },
1554
  { X86_MOV16ao16, X86_REG_AX,
1555
    CS_AC_WRITE }, // 16-bit A1 1020                  // mov     ax, word ptr [0x2010]
1556
  { X86_MOV16ao32, X86_REG_AX,
1557
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     ax, word ptr [0x40302010]
1558
  { X86_MOV16ao64, X86_REG_AX,
1559
    CS_AC_WRITE }, // 64-bit 66 A1 1020304050607080   // movabs  ax, word ptr [0x8070605040302010]
1560
  { X86_MOV32ao16, X86_REG_EAX,
1561
    CS_AC_WRITE }, // 32-bit 67 A1 1020               // mov     eax, dword ptr [0x2010]
1562
  { X86_MOV32ao32, X86_REG_EAX,
1563
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     eax, dword ptr [0x40302010]
1564
  { X86_MOV32ao64, X86_REG_EAX,
1565
    CS_AC_WRITE }, // 64-bit A1 1020304050607080      // movabs  eax, dword ptr [0x8070605040302010]
1566
  { X86_MOV64ao32, X86_REG_RAX,
1567
    CS_AC_WRITE }, // 64-bit 48 8B04 10203040         // mov     rax, qword ptr [0x40302010]
1568
  { X86_MOV64ao64, X86_REG_RAX,
1569
    CS_AC_WRITE }, // 64-bit 48 A1 1020304050607080   // movabs  rax, qword ptr [0x8070605040302010]
1570
  { X86_MOV8ao16, X86_REG_AL,
1571
    CS_AC_WRITE }, // 16-bit A0 1020                  // mov     al, byte ptr [0x2010]
1572
  { X86_MOV8ao32, X86_REG_AL,
1573
    CS_AC_WRITE }, // 32-bit A0 10203040              // mov     al, byte ptr [0x40302010]
1574
  { X86_MOV8ao64, X86_REG_AL,
1575
    CS_AC_WRITE }, // 64-bit 66 A0 1020304050607080   // movabs  al, byte ptr [0x8070605040302010]
1576
  { X86_OR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1577
  { X86_OR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1578
  { X86_OR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1579
  { X86_OR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1580
  { X86_OUTSB, X86_REG_DX, CS_AC_WRITE },
1581
  { X86_OUTSL, X86_REG_DX, CS_AC_WRITE },
1582
  { X86_OUTSW, X86_REG_DX, CS_AC_WRITE },
1583
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1584
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1585
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1586
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1587
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1588
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1589
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1590
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1591
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1592
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1593
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1594
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1595
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1596
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1597
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1598
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1599
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1600
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1601
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1602
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1603
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1604
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1605
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1606
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1607
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1608
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1609
  { X86_SBB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1610
  { X86_SBB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1611
  { X86_SBB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1612
  { X86_SBB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1613
  { X86_SCASB, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1614
  { X86_SCASL, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1615
  { X86_SCASQ, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1616
  { X86_SCASW, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1617
  { X86_SUB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1618
  { X86_SUB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1619
  { X86_SUB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1620
  { X86_SUB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1621
  { X86_TEST16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1622
  { X86_TEST32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1623
  { X86_TEST64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1624
  { X86_TEST8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1625
  { X86_XOR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1626
  { X86_XOR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1627
  { X86_XOR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1628
  { X86_XOR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1629
};
1630
1631
static const struct insn_reg insn_regs_intel_extra[] = {
1632
  // dummy entry, to avoid empty array
1633
  { 0, 0, 0 },
1634
#ifndef CAPSTONE_X86_REDUCE
1635
  { X86_CMOVBE_F, X86_REG_ST0, CS_AC_WRITE },
1636
  { X86_CMOVB_F, X86_REG_ST0, CS_AC_WRITE },
1637
  { X86_CMOVE_F, X86_REG_ST0, CS_AC_WRITE },
1638
  { X86_CMOVNBE_F, X86_REG_ST0, CS_AC_WRITE },
1639
  { X86_CMOVNB_F, X86_REG_ST0, CS_AC_WRITE },
1640
  { X86_CMOVNE_F, X86_REG_ST0, CS_AC_WRITE },
1641
  { X86_CMOVNP_F, X86_REG_ST0, CS_AC_WRITE },
1642
  { X86_CMOVP_F, X86_REG_ST0, CS_AC_WRITE },
1643
  // { X86_COMP_FST0r, X86_REG_ST0, CS_AC_WRITE },
1644
  // { X86_COM_FST0r, X86_REG_ST0, CS_AC_WRITE },
1645
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_WRITE },
1646
  { X86_SKINIT, X86_REG_EAX, CS_AC_WRITE },
1647
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_WRITE },
1648
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_WRITE },
1649
  { X86_VMRUN32, X86_REG_EAX, CS_AC_WRITE },
1650
  { X86_VMRUN64, X86_REG_RAX, CS_AC_WRITE },
1651
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1652
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1653
  { X86_XCH_F, X86_REG_ST0, CS_AC_WRITE },
1654
#endif
1655
};
1656
1657
static const struct insn_reg2 insn_regs_intel2[] = {
1658
  { X86_IN16rr, X86_REG_AX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1659
  { X86_IN32rr, X86_REG_EAX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1660
  { X86_IN8rr, X86_REG_AL, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1661
  { X86_INVLPGA32, X86_REG_EAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1662
  { X86_INVLPGA64, X86_REG_RAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1663
  { X86_OUT16rr, X86_REG_DX, X86_REG_AX, CS_AC_READ, CS_AC_READ },
1664
  { X86_OUT32rr, X86_REG_DX, X86_REG_EAX, CS_AC_READ, CS_AC_READ },
1665
  { X86_OUT8rr, X86_REG_DX, X86_REG_AL, CS_AC_READ, CS_AC_READ },
1666
};
1667
1668
static int binary_search1(const struct insn_reg *insns, unsigned int max,
1669
        unsigned int id)
1670
615k
{
1671
615k
  unsigned int first, last, mid;
1672
1673
615k
  first = 0;
1674
615k
  last = max - 1;
1675
1676
615k
  if (insns[0].insn > id || insns[last].insn < id) {
1677
    // not found
1678
51.0k
    return -1;
1679
51.0k
  }
1680
1681
3.46M
  while (first <= last) {
1682
2.92M
    mid = (first + last) / 2;
1683
2.92M
    if (insns[mid].insn < id) {
1684
1.38M
      first = mid + 1;
1685
1.54M
    } else if (insns[mid].insn == id) {
1686
29.1k
      return mid;
1687
1.51M
    } else {
1688
1.51M
      if (mid == 0)
1689
0
        break;
1690
1.51M
      last = mid - 1;
1691
1.51M
    }
1692
2.92M
  }
1693
1694
  // not found
1695
535k
  return -1;
1696
564k
}
1697
1698
static int binary_search2(const struct insn_reg2 *insns, unsigned int max,
1699
        unsigned int id)
1700
293k
{
1701
293k
  unsigned int first, last, mid;
1702
1703
293k
  first = 0;
1704
293k
  last = max - 1;
1705
1706
293k
  if (insns[0].insn > id || insns[last].insn < id) {
1707
    // not found
1708
208k
    return -1;
1709
208k
  }
1710
1711
327k
  while (first <= last) {
1712
250k
    mid = (first + last) / 2;
1713
250k
    if (insns[mid].insn < id) {
1714
160k
      first = mid + 1;
1715
160k
    } else if (insns[mid].insn == id) {
1716
7.07k
      return mid;
1717
82.9k
    } else {
1718
82.9k
      if (mid == 0)
1719
0
        break;
1720
82.9k
      last = mid - 1;
1721
82.9k
    }
1722
250k
  }
1723
1724
  // not found
1725
77.0k
  return -1;
1726
84.1k
}
1727
1728
// return register of given instruction id
1729
// return 0 if not found
1730
// this is to handle instructions embedding accumulate registers into AsmStrs[]
1731
x86_reg X86_insn_reg_intel(unsigned int id, enum cs_ac_type *access)
1732
253k
{
1733
253k
  int i;
1734
1735
253k
  i = binary_search1(insn_regs_intel, ARR_SIZE(insn_regs_intel), id);
1736
253k
  if (i != -1) {
1737
25.1k
    if (access) {
1738
25.1k
      *access = insn_regs_intel[i].access;
1739
25.1k
    }
1740
25.1k
    return insn_regs_intel[i].reg;
1741
25.1k
  }
1742
1743
227k
  i = binary_search1(insn_regs_intel_extra,
1744
227k
         ARR_SIZE(insn_regs_intel_extra), id);
1745
227k
  if (i != -1) {
1746
154
    if (access) {
1747
154
      *access = insn_regs_intel_extra[i].access;
1748
154
    }
1749
154
    return insn_regs_intel_extra[i].reg;
1750
154
  }
1751
1752
  // not found
1753
227k
  return 0;
1754
227k
}
1755
1756
bool X86_insn_reg_intel2(unsigned int id, x86_reg *reg1,
1757
       enum cs_ac_type *access1, x86_reg *reg2,
1758
       enum cs_ac_type *access2)
1759
227k
{
1760
227k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1761
227k
             id);
1762
227k
  if (i != -1) {
1763
5.38k
    *reg1 = insn_regs_intel2[i].reg1;
1764
5.38k
    *reg2 = insn_regs_intel2[i].reg2;
1765
5.38k
    if (access1)
1766
5.38k
      *access1 = insn_regs_intel2[i].access1;
1767
5.38k
    if (access2)
1768
5.38k
      *access2 = insn_regs_intel2[i].access2;
1769
5.38k
    return true;
1770
5.38k
  }
1771
1772
  // not found
1773
222k
  return false;
1774
227k
}
1775
1776
x86_reg X86_insn_reg_att(unsigned int id, enum cs_ac_type *access)
1777
69.1k
{
1778
69.1k
  int i;
1779
1780
69.1k
  i = binary_search1(insn_regs_att, ARR_SIZE(insn_regs_att), id);
1781
69.1k
  if (i != -1) {
1782
3.79k
    if (access)
1783
3.79k
      *access = insn_regs_att[i].access;
1784
3.79k
    return insn_regs_att[i].reg;
1785
3.79k
  }
1786
1787
65.3k
  i = binary_search1(insn_regs_att_extra, ARR_SIZE(insn_regs_att_extra),
1788
65.3k
         id);
1789
65.3k
  if (i != -1) {
1790
50
    if (access)
1791
50
      *access = insn_regs_att_extra[i].access;
1792
50
    return insn_regs_att_extra[i].reg;
1793
50
  }
1794
1795
  // not found
1796
65.2k
  return 0;
1797
65.3k
}
1798
1799
// ATT just reuses Intel data, but with the order of registers reversed
1800
bool X86_insn_reg_att2(unsigned int id, x86_reg *reg1, enum cs_ac_type *access1,
1801
           x86_reg *reg2, enum cs_ac_type *access2)
1802
65.2k
{
1803
65.2k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1804
65.2k
             id);
1805
65.2k
  if (i != -1) {
1806
1.68k
    *reg1 = insn_regs_intel2[i].reg2;
1807
1.68k
    *reg2 = insn_regs_intel2[i].reg1;
1808
1.68k
    if (access1)
1809
1.68k
      *access1 = insn_regs_intel2[i].access2;
1810
1.68k
    if (access2)
1811
1.68k
      *access2 = insn_regs_intel2[i].access1;
1812
1.68k
    return true;
1813
1.68k
  }
1814
1815
  // not found
1816
63.5k
  return false;
1817
65.2k
}
1818
1819
// given MCInst's id, find out if this insn is valid for REPNE prefix
1820
static bool valid_repne(cs_struct *h, unsigned int opcode)
1821
9.71k
{
1822
9.71k
  unsigned int id;
1823
9.71k
  unsigned int i = find_insn(opcode);
1824
9.71k
  if (i != -1) {
1825
9.71k
    id = insns[i].mapid;
1826
9.71k
    switch (id) {
1827
6.30k
    default:
1828
6.30k
      return false;
1829
1830
112
    case X86_INS_CMPSB:
1831
112
    case X86_INS_CMPSS:
1832
204
    case X86_INS_CMPSW:
1833
225
    case X86_INS_CMPSQ:
1834
1835
302
    case X86_INS_SCASB:
1836
378
    case X86_INS_SCASW:
1837
410
    case X86_INS_SCASQ:
1838
1839
531
    case X86_INS_MOVSB:
1840
531
    case X86_INS_MOVSS:
1841
1.18k
    case X86_INS_MOVSW:
1842
1.29k
    case X86_INS_MOVSQ:
1843
1844
1.37k
    case X86_INS_LODSB:
1845
1.44k
    case X86_INS_LODSW:
1846
1.78k
    case X86_INS_LODSD:
1847
1.80k
    case X86_INS_LODSQ:
1848
1849
1.85k
    case X86_INS_STOSB:
1850
1.92k
    case X86_INS_STOSW:
1851
1.95k
    case X86_INS_STOSD:
1852
2.20k
    case X86_INS_STOSQ:
1853
1854
2.23k
    case X86_INS_INSB:
1855
2.26k
    case X86_INS_INSW:
1856
2.32k
    case X86_INS_INSD:
1857
1858
2.54k
    case X86_INS_OUTSB:
1859
2.58k
    case X86_INS_OUTSW:
1860
2.60k
    case X86_INS_OUTSD:
1861
1862
2.60k
      return true;
1863
1864
392
    case X86_INS_MOVSD:
1865
392
      if (opcode == X86_MOVSW) // REP MOVSB
1866
0
        return true;
1867
392
      else if (opcode == X86_MOVSL) // REP MOVSD
1868
230
        return true;
1869
162
      return false;
1870
1871
329
    case X86_INS_CMPSD:
1872
329
      if (opcode == X86_CMPSL) // REP CMPSD
1873
122
        return true;
1874
207
      return false;
1875
1876
91
    case X86_INS_SCASD:
1877
91
      if (opcode == X86_SCASL) // REP SCASD
1878
91
        return true;
1879
0
      return false;
1880
9.71k
    }
1881
9.71k
  }
1882
1883
  // not found
1884
0
  return false;
1885
9.71k
}
1886
1887
// given MCInst's id, find out if this insn is valid for BND prefix
1888
// BND prefix is valid for CALL/JMP/RET
1889
#ifndef CAPSTONE_DIET
1890
static bool valid_bnd(cs_struct *h, unsigned int opcode)
1891
6.67k
{
1892
6.67k
  unsigned int id;
1893
6.67k
  unsigned int i = find_insn(opcode);
1894
6.67k
  if (i != -1) {
1895
6.67k
    id = insns[i].mapid;
1896
6.67k
    switch (id) {
1897
4.61k
    default:
1898
4.61k
      return false;
1899
1900
21
    case X86_INS_JAE:
1901
71
    case X86_INS_JA:
1902
102
    case X86_INS_JBE:
1903
285
    case X86_INS_JB:
1904
311
    case X86_INS_JCXZ:
1905
349
    case X86_INS_JECXZ:
1906
404
    case X86_INS_JE:
1907
454
    case X86_INS_JGE:
1908
522
    case X86_INS_JG:
1909
617
    case X86_INS_JLE:
1910
798
    case X86_INS_JL:
1911
983
    case X86_INS_JMP:
1912
1.06k
    case X86_INS_JNE:
1913
1.11k
    case X86_INS_JNO:
1914
1.16k
    case X86_INS_JNP:
1915
1.19k
    case X86_INS_JNS:
1916
1.21k
    case X86_INS_JO:
1917
1.23k
    case X86_INS_JP:
1918
1.29k
    case X86_INS_JRCXZ:
1919
1.52k
    case X86_INS_JS:
1920
1921
1.59k
    case X86_INS_CALL:
1922
1.72k
    case X86_INS_RET:
1923
1.79k
    case X86_INS_RETF:
1924
2.05k
    case X86_INS_RETFQ:
1925
2.05k
      return true;
1926
6.67k
    }
1927
6.67k
  }
1928
1929
  // not found
1930
0
  return false;
1931
6.67k
}
1932
1933
// return true if the opcode is XCHG [mem]
1934
static bool xchg_mem(unsigned int opcode)
1935
18.6k
{
1936
18.6k
  switch (opcode) {
1937
18.1k
  default:
1938
18.1k
    return false;
1939
66
  case X86_XCHG8rm:
1940
180
  case X86_XCHG16rm:
1941
435
  case X86_XCHG32rm:
1942
561
  case X86_XCHG64rm:
1943
561
    return true;
1944
18.6k
  }
1945
18.6k
}
1946
#endif
1947
1948
// given MCInst's id, find out if this insn is valid for REP prefix
1949
static bool valid_rep(cs_struct *h, unsigned int opcode)
1950
8.62k
{
1951
8.62k
  unsigned int id;
1952
8.62k
  unsigned int i = find_insn(opcode);
1953
8.62k
  if (i != -1) {
1954
8.62k
    id = insns[i].mapid;
1955
8.62k
    switch (id) {
1956
6.62k
    default:
1957
6.62k
      return false;
1958
1959
73
    case X86_INS_MOVSB:
1960
97
    case X86_INS_MOVSW:
1961
194
    case X86_INS_MOVSQ:
1962
1963
345
    case X86_INS_LODSB:
1964
456
    case X86_INS_LODSW:
1965
548
    case X86_INS_LODSQ:
1966
1967
724
    case X86_INS_STOSB:
1968
787
    case X86_INS_STOSW:
1969
1.10k
    case X86_INS_STOSQ:
1970
1971
1.20k
    case X86_INS_INSB:
1972
1.36k
    case X86_INS_INSW:
1973
1.43k
    case X86_INS_INSD:
1974
1975
1.51k
    case X86_INS_OUTSB:
1976
1.60k
    case X86_INS_OUTSW:
1977
1.76k
    case X86_INS_OUTSD:
1978
1.76k
      return true;
1979
1980
    // following are some confused instructions, which have the same
1981
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
1982
79
    case X86_INS_MOVSD:
1983
79
      if (opcode == X86_MOVSL) // REP MOVSD
1984
79
        return true;
1985
0
      return false;
1986
1987
99
    case X86_INS_LODSD:
1988
99
      if (opcode == X86_LODSL) // REP LODSD
1989
99
        return true;
1990
0
      return false;
1991
1992
53
    case X86_INS_STOSD:
1993
53
      if (opcode == X86_STOSL) // REP STOSD
1994
53
        return true;
1995
0
      return false;
1996
8.62k
    }
1997
8.62k
  }
1998
1999
  // not found
2000
0
  return false;
2001
8.62k
}
2002
2003
#ifndef CAPSTONE_DIET
2004
// given MCInst's id, find if this is a "repz ret" instruction
2005
// gcc generates "repz ret" (f3 c3) instructions in some cases as an
2006
// optimization for AMD platforms, see:
2007
// https://gcc.gnu.org/legacy-ml/gcc-patches/2003-05/msg02117.html
2008
static bool valid_ret_repz(cs_struct *h, unsigned int opcode)
2009
5.70k
{
2010
5.70k
  unsigned int id;
2011
5.70k
  unsigned int i = find_insn(opcode);
2012
2013
5.70k
  if (i != -1) {
2014
5.70k
    id = insns[i].mapid;
2015
5.70k
    return id == X86_INS_RET;
2016
5.70k
  }
2017
2018
  // not found
2019
0
  return false;
2020
5.70k
}
2021
#endif
2022
2023
// given MCInst's id, find out if this insn is valid for REPE prefix
2024
static bool valid_repe(cs_struct *h, unsigned int opcode)
2025
6.62k
{
2026
6.62k
  unsigned int id;
2027
6.62k
  unsigned int i = find_insn(opcode);
2028
6.62k
  if (i != -1) {
2029
6.62k
    id = insns[i].mapid;
2030
6.62k
    switch (id) {
2031
5.70k
    default:
2032
5.70k
      return false;
2033
2034
295
    case X86_INS_CMPSB:
2035
309
    case X86_INS_CMPSW:
2036
452
    case X86_INS_CMPSQ:
2037
2038
567
    case X86_INS_SCASB:
2039
567
    case X86_INS_SCASW:
2040
737
    case X86_INS_SCASQ:
2041
737
      return true;
2042
2043
    // following are some confused instructions, which have the same
2044
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
2045
110
    case X86_INS_CMPSD:
2046
110
      if (opcode == X86_CMPSL) // REP CMPSD
2047
110
        return true;
2048
0
      return false;
2049
2050
78
    case X86_INS_SCASD:
2051
78
      if (opcode == X86_SCASL) // REP SCASD
2052
78
        return true;
2053
0
      return false;
2054
6.62k
    }
2055
6.62k
  }
2056
2057
  // not found
2058
0
  return false;
2059
6.62k
}
2060
2061
// Given MCInst's id, find out if this insn is valid for NOTRACK prefix.
2062
// NOTRACK prefix is valid for CALL/JMP.
2063
static bool valid_notrack(cs_struct *h, unsigned int opcode)
2064
1.15k
{
2065
1.15k
  unsigned int id;
2066
1.15k
  unsigned int i = find_insn(opcode);
2067
1.15k
  if (i != -1) {
2068
1.15k
    id = insns[i].mapid;
2069
1.15k
    switch (id) {
2070
811
    default:
2071
811
      return false;
2072
154
    case X86_INS_CALL:
2073
339
    case X86_INS_JMP:
2074
339
      return true;
2075
1.15k
    }
2076
1.15k
  }
2077
2078
  // not found
2079
0
  return false;
2080
1.15k
}
2081
2082
#ifndef CAPSTONE_DIET
2083
// add *CX register to regs_read[] & regs_write[]
2084
static void add_cx(MCInst *MI)
2085
5.96k
{
2086
5.96k
  if (MI->csh->detail_opt) {
2087
5.96k
    x86_reg cx;
2088
2089
5.96k
    if (MI->csh->mode & CS_MODE_16)
2090
1.67k
      cx = X86_REG_CX;
2091
4.29k
    else if (MI->csh->mode & CS_MODE_32)
2092
2.17k
      cx = X86_REG_ECX;
2093
2.12k
    else // 64-bit
2094
2.12k
      cx = X86_REG_RCX;
2095
2096
5.96k
    MI->flat_insn->detail
2097
5.96k
      ->regs_read[MI->flat_insn->detail->regs_read_count] =
2098
5.96k
      cx;
2099
5.96k
    MI->flat_insn->detail->regs_read_count++;
2100
2101
5.96k
    MI->flat_insn->detail
2102
5.96k
      ->regs_write[MI->flat_insn->detail->regs_write_count] =
2103
5.96k
      cx;
2104
5.96k
    MI->flat_insn->detail->regs_write_count++;
2105
5.96k
  }
2106
5.96k
}
2107
#endif
2108
2109
// return true if we patch the mnemonic
2110
bool X86_lockrep(MCInst *MI, SStream *O)
2111
322k
{
2112
322k
  unsigned int opcode;
2113
322k
  bool res = false;
2114
2115
322k
  switch (MI->x86_prefix[0]) {
2116
292k
  default:
2117
292k
    break;
2118
292k
  case 0xf0:
2119
11.4k
#ifndef CAPSTONE_DIET
2120
11.4k
    if (MI->xAcquireRelease == 0xf2)
2121
309
      SStream_concat(O, "xacquire|lock|");
2122
11.1k
    else if (MI->xAcquireRelease == 0xf3)
2123
98
      SStream_concat(O, "xrelease|lock|");
2124
11.0k
    else
2125
11.0k
      SStream_concat(O, "lock|");
2126
11.4k
#endif
2127
11.4k
    break;
2128
9.79k
  case 0xf2: // repne
2129
9.79k
    opcode = MCInst_getOpcode(MI);
2130
2131
9.79k
#ifndef CAPSTONE_DIET // only care about memonic in standard (non-diet) mode
2132
9.79k
    if (xchg_mem(opcode) && MI->xAcquireRelease) {
2133
77
      SStream_concat(O, "xacquire|");
2134
9.71k
    } else if (valid_repne(MI->csh, opcode)) {
2135
3.04k
      SStream_concat(O, "repne|");
2136
3.04k
      add_cx(MI);
2137
6.67k
    } else if (valid_bnd(MI->csh, opcode)) {
2138
2.05k
      SStream_concat(O, "bnd|");
2139
4.61k
    } else {
2140
      // invalid prefix
2141
4.61k
      MI->x86_prefix[0] = 0;
2142
2143
      // handle special cases
2144
4.61k
#ifndef CAPSTONE_X86_REDUCE
2145
#if 0
2146
        if (opcode == X86_MULPDrr) {
2147
          MCInst_setOpcode(MI, X86_MULSDrr);
2148
          SStream_concat0(O, "mulsd\t");
2149
          res = true;
2150
        }
2151
#endif
2152
4.61k
#endif
2153
4.61k
    }
2154
#else // diet mode -> only patch opcode in special cases
2155
    if (!valid_repne(MI->csh, opcode)) {
2156
      MI->x86_prefix[0] = 0;
2157
    }
2158
#ifndef CAPSTONE_X86_REDUCE
2159
#if 0
2160
      // handle special cases
2161
      if (opcode == X86_MULPDrr) {
2162
        MCInst_setOpcode(MI, X86_MULSDrr);
2163
      }
2164
#endif
2165
#endif
2166
#endif
2167
9.79k
    break;
2168
2169
8.89k
  case 0xf3:
2170
8.89k
    opcode = MCInst_getOpcode(MI);
2171
2172
8.89k
#ifndef CAPSTONE_DIET // only care about memonic in standard (non-diet) mode
2173
8.89k
    if (xchg_mem(opcode) && MI->xAcquireRelease) {
2174
276
      SStream_concat(O, "xrelease|");
2175
8.62k
    } else if (valid_rep(MI->csh, opcode)) {
2176
1.99k
      SStream_concat(O, "rep|");
2177
1.99k
      add_cx(MI);
2178
6.62k
    } else if (valid_repe(MI->csh, opcode)) {
2179
925
      SStream_concat(O, "repe|");
2180
925
      add_cx(MI);
2181
5.70k
    } else if (valid_ret_repz(MI->csh, opcode)) {
2182
98
      SStream_concat(O, "repz|");
2183
5.60k
    } else {
2184
      // invalid prefix
2185
5.60k
      MI->x86_prefix[0] = 0;
2186
2187
      // handle special cases
2188
5.60k
#ifndef CAPSTONE_X86_REDUCE
2189
#if 0
2190
        // FIXME: remove this special case?
2191
        if (opcode == X86_MULPDrr) {
2192
          MCInst_setOpcode(MI, X86_MULSSrr);
2193
          SStream_concat0(O, "mulss\t");
2194
          res = true;
2195
        }
2196
#endif
2197
5.60k
#endif
2198
5.60k
    }
2199
#else // diet mode -> only patch opcode in special cases
2200
    if (!valid_rep(MI->csh, opcode) &&
2201
        !valid_repe(MI->csh, opcode)) {
2202
      MI->x86_prefix[0] = 0;
2203
    }
2204
#ifndef CAPSTONE_X86_REDUCE
2205
#if 0
2206
      // handle special cases
2207
      // FIXME: remove this special case?
2208
      if (opcode == X86_MULPDrr) {
2209
        MCInst_setOpcode(MI, X86_MULSSrr);
2210
      }
2211
#endif
2212
#endif
2213
#endif
2214
8.89k
    break;
2215
322k
  }
2216
2217
322k
  switch (MI->x86_prefix[1]) {
2218
321k
  default:
2219
321k
    break;
2220
321k
  case 0x3e:
2221
1.15k
    opcode = MCInst_getOpcode(MI);
2222
1.15k
    if (valid_notrack(MI->csh, opcode)) {
2223
339
      SStream_concat(O, "notrack|");
2224
339
    }
2225
1.15k
    break;
2226
322k
  }
2227
2228
  // copy normalized prefix[] back to x86.prefix[]
2229
322k
  if (MI->csh->detail_opt)
2230
322k
    memcpy(MI->flat_insn->detail->x86.prefix, MI->x86_prefix,
2231
322k
           ARR_SIZE(MI->x86_prefix));
2232
2233
322k
  return res;
2234
322k
}
2235
2236
void op_addReg(MCInst *MI, int reg)
2237
17.7k
{
2238
17.7k
  if (MI->csh->detail_opt) {
2239
17.7k
    MI->flat_insn->detail->x86
2240
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
2241
17.7k
      .type = X86_OP_REG;
2242
17.7k
    MI->flat_insn->detail->x86
2243
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
2244
17.7k
      .reg = reg;
2245
17.7k
    MI->flat_insn->detail->x86
2246
17.7k
      .operands[MI->flat_insn->detail->x86.op_count]
2247
17.7k
      .size = MI->csh->regsize_map[reg];
2248
17.7k
    MI->flat_insn->detail->x86.op_count++;
2249
17.7k
  }
2250
2251
17.7k
  if (MI->op1_size == 0)
2252
5.51k
    MI->op1_size = MI->csh->regsize_map[reg];
2253
17.7k
}
2254
2255
void op_addImm(MCInst *MI, int v)
2256
5.36k
{
2257
5.36k
  if (MI->csh->detail_opt) {
2258
5.36k
    MI->flat_insn->detail->x86
2259
5.36k
      .operands[MI->flat_insn->detail->x86.op_count]
2260
5.36k
      .type = X86_OP_IMM;
2261
5.36k
    MI->flat_insn->detail->x86
2262
5.36k
      .operands[MI->flat_insn->detail->x86.op_count]
2263
5.36k
      .imm = v;
2264
    // if op_count > 0, then this operand's size is taken from the destination op
2265
5.36k
    if (MI->csh->syntax != CS_OPT_SYNTAX_ATT) {
2266
5.36k
      if (MI->flat_insn->detail->x86.op_count > 0)
2267
5.36k
        MI->flat_insn->detail->x86
2268
5.36k
          .operands[MI->flat_insn->detail->x86
2269
5.36k
                .op_count]
2270
5.36k
          .size =
2271
5.36k
          MI->flat_insn->detail->x86.operands[0]
2272
5.36k
            .size;
2273
0
      else
2274
0
        MI->flat_insn->detail->x86
2275
0
          .operands[MI->flat_insn->detail->x86
2276
0
                .op_count]
2277
0
          .size = MI->imm_size;
2278
5.36k
    } else
2279
0
      MI->has_imm = true;
2280
5.36k
    MI->flat_insn->detail->x86.op_count++;
2281
5.36k
  }
2282
2283
5.36k
  if (MI->op1_size == 0)
2284
0
    MI->op1_size = MI->imm_size;
2285
5.36k
}
2286
2287
void op_addXopCC(MCInst *MI, int v)
2288
1.17k
{
2289
1.17k
  if (MI->csh->detail_opt) {
2290
1.17k
    MI->flat_insn->detail->x86.xop_cc = v;
2291
1.17k
  }
2292
1.17k
}
2293
2294
void op_addSseCC(MCInst *MI, int v)
2295
0
{
2296
0
  if (MI->csh->detail_opt) {
2297
0
    MI->flat_insn->detail->x86.sse_cc = v;
2298
0
  }
2299
0
}
2300
2301
void op_addAvxCC(MCInst *MI, int v)
2302
3.37k
{
2303
3.37k
  if (MI->csh->detail_opt) {
2304
3.37k
    MI->flat_insn->detail->x86.avx_cc = v;
2305
3.37k
  }
2306
3.37k
}
2307
2308
void op_addAvxRoundingMode(MCInst *MI, int v)
2309
1.09k
{
2310
1.09k
  if (MI->csh->detail_opt) {
2311
1.09k
    MI->flat_insn->detail->x86.avx_rm = v;
2312
1.09k
  }
2313
1.09k
}
2314
2315
// below functions supply details to X86GenAsmWriter*.inc
2316
void op_addAvxZeroOpmask(MCInst *MI)
2317
1.74k
{
2318
1.74k
  if (MI->csh->detail_opt) {
2319
    // link with the previous operand
2320
1.74k
    MI->flat_insn->detail->x86
2321
1.74k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2322
1.74k
      .avx_zero_opmask = true;
2323
1.74k
  }
2324
1.74k
}
2325
2326
void op_addAvxSae(MCInst *MI)
2327
2.51k
{
2328
2.51k
  if (MI->csh->detail_opt) {
2329
2.51k
    MI->flat_insn->detail->x86.avx_sae = true;
2330
2.51k
  }
2331
2.51k
}
2332
2333
void op_addAvxBroadcast(MCInst *MI, x86_avx_bcast v)
2334
2.15k
{
2335
2.15k
  if (MI->csh->detail_opt) {
2336
    // link with the previous operand
2337
2.15k
    MI->flat_insn->detail->x86
2338
2.15k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2339
2.15k
      .avx_bcast = v;
2340
2.15k
  }
2341
2.15k
}
2342
2343
#ifndef CAPSTONE_DIET
2344
// map instruction to its characteristics
2345
typedef struct insn_op {
2346
  uint64_t flags; // how this instruction update EFLAGS(arithmetic instructions) of FPU FLAGS(for FPU instructions)
2347
  uint8_t access[6];
2348
} insn_op;
2349
2350
static const insn_op insn_ops[] = {
2351
#ifdef CAPSTONE_X86_REDUCE
2352
#include "X86MappingInsnOp_reduce.inc"
2353
#else
2354
#include "X86MappingInsnOp.inc"
2355
#endif
2356
};
2357
2358
// given internal insn id, return operand access info
2359
const uint8_t *X86_get_op_access(cs_struct *h, unsigned int id,
2360
         uint64_t *eflags)
2361
785k
{
2362
785k
  unsigned int i = find_insn(id);
2363
785k
  if (i != -1) {
2364
785k
    *eflags = insn_ops[i].flags;
2365
785k
    return insn_ops[i].access;
2366
785k
  }
2367
2368
0
  return NULL;
2369
785k
}
2370
2371
void X86_reg_access(const cs_insn *insn, cs_regs regs_read,
2372
        uint8_t *regs_read_count, cs_regs regs_write,
2373
        uint8_t *regs_write_count)
2374
0
{
2375
0
  uint8_t i;
2376
0
  uint8_t read_count, write_count;
2377
0
  cs_x86 *x86 = &(insn->detail->x86);
2378
2379
0
  read_count = insn->detail->regs_read_count;
2380
0
  write_count = insn->detail->regs_write_count;
2381
2382
  // implicit registers
2383
0
  memcpy(regs_read, insn->detail->regs_read,
2384
0
         read_count * sizeof(insn->detail->regs_read[0]));
2385
0
  memcpy(regs_write, insn->detail->regs_write,
2386
0
         write_count * sizeof(insn->detail->regs_write[0]));
2387
2388
  // explicit registers
2389
0
  for (i = 0; i < x86->op_count; i++) {
2390
0
    cs_x86_op *op = &(x86->operands[i]);
2391
0
    switch ((int)op->type) {
2392
0
    case X86_OP_REG:
2393
0
      if ((op->access & CS_AC_READ) &&
2394
0
          !arr_exist(regs_read, read_count, op->reg)) {
2395
0
        regs_read[read_count] = op->reg;
2396
0
        read_count++;
2397
0
      }
2398
0
      if ((op->access & CS_AC_WRITE) &&
2399
0
          !arr_exist(regs_write, write_count, op->reg)) {
2400
0
        regs_write[write_count] = op->reg;
2401
0
        write_count++;
2402
0
      }
2403
0
      break;
2404
0
    case X86_OP_MEM:
2405
      // registers appeared in memory references always being read
2406
0
      if ((op->mem.segment != X86_REG_INVALID)) {
2407
0
        regs_read[read_count] = op->mem.segment;
2408
0
        read_count++;
2409
0
      }
2410
0
      if ((op->mem.base != X86_REG_INVALID) &&
2411
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
2412
0
        regs_read[read_count] = op->mem.base;
2413
0
        read_count++;
2414
0
      }
2415
0
      if ((op->mem.index != X86_REG_INVALID) &&
2416
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
2417
0
        regs_read[read_count] = op->mem.index;
2418
0
        read_count++;
2419
0
      }
2420
0
    default:
2421
0
      break;
2422
0
    }
2423
0
  }
2424
2425
0
  *regs_read_count = read_count;
2426
0
  *regs_write_count = write_count;
2427
0
}
2428
#endif
2429
2430
// map immediate size to instruction id
2431
// this array is sorted for binary searching
2432
static const struct size_id {
2433
  uint8_t enc_size;
2434
  uint8_t size;
2435
  uint16_t id;
2436
} x86_imm_size[] = {
2437
#include "X86ImmSize.inc"
2438
};
2439
2440
// given the instruction name, return the size of its immediate operand (or 0)
2441
uint8_t X86_immediate_size(unsigned int id, uint8_t *enc_size)
2442
59.7k
{
2443
  // binary searching since the IDs are sorted in order
2444
59.7k
  unsigned int left, right, m;
2445
2446
59.7k
  right = ARR_SIZE(x86_imm_size) - 1;
2447
2448
59.7k
  if (id < x86_imm_size[0].id || id > x86_imm_size[right].id)
2449
    // not found
2450
0
    return 0;
2451
2452
59.7k
  left = 0;
2453
2454
469k
  while (left <= right) {
2455
445k
    m = (left + right) / 2;
2456
445k
    if (id == x86_imm_size[m].id) {
2457
35.3k
      if (enc_size != NULL)
2458
34.7k
        *enc_size = x86_imm_size[m].enc_size;
2459
2460
35.3k
      return x86_imm_size[m].size;
2461
35.3k
    }
2462
2463
409k
    if (id > x86_imm_size[m].id)
2464
193k
      left = m + 1;
2465
216k
    else {
2466
216k
      if (m == 0)
2467
0
        break;
2468
216k
      right = m - 1;
2469
216k
    }
2470
409k
  }
2471
2472
  // not found
2473
24.4k
  return 0;
2474
59.7k
}
2475
2476
#define GET_REGINFO_ENUM
2477
#include "X86GenRegisterInfo.inc"
2478
2479
// map internal register id to public register id
2480
static const struct register_map {
2481
  unsigned short id;
2482
  unsigned short pub_id;
2483
} reg_map[] = {
2484
  // first dummy map
2485
  { 0, 0 },
2486
#include "X86MappingReg.inc"
2487
};
2488
2489
// return 0 on invalid input, or public register ID otherwise
2490
// NOTE: reg_map is sorted in order of internal register
2491
unsigned short X86_register_map(unsigned short id)
2492
878k
{
2493
878k
  if (id < ARR_SIZE(reg_map))
2494
878k
    return reg_map[id].pub_id;
2495
2496
0
  return 0;
2497
878k
}
2498
2499
/// The post-printer function. Used to fixup flaws in the disassembly information
2500
/// of certain instructions.
2501
void X86_postprinter(csh handle, cs_insn *insn, SStream *mnem, MCInst *mci)
2502
322k
{
2503
322k
  if (!insn || !insn->detail) {
2504
0
    return;
2505
0
  }
2506
322k
  switch (insn->id) {
2507
319k
  default:
2508
319k
    break;
2509
319k
  case X86_INS_RCL:
2510
    // Addmissing 1 immediate
2511
3.03k
    if (insn->detail->x86.op_count > 1) {
2512
2.80k
      return;
2513
2.80k
    }
2514
223
    insn->detail->x86.operands[1].imm = 1;
2515
223
    insn->detail->x86.operands[1].type = X86_OP_IMM;
2516
223
    insn->detail->x86.operands[1].access = CS_AC_READ;
2517
223
    insn->detail->x86.op_count++;
2518
223
    break;
2519
322k
  }
2520
322k
}
2521
2522
#endif