Coverage Report

Created: 2026-03-13 06:50

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  srt_hid,
75
  tny_hid,
76
  dirdir_hid,
77
  immdir_hid,
78
  HANDLER_ID_ENDING,
79
} insn_hdlr_id;
80
81
// Access modes for the first 4 operands. If there are more than
82
// four operands they use the same access mode as the 4th operand.
83
//
84
// u: unchanged
85
// r: (r)read access
86
// w: (w)write access
87
// m: (m)odify access (= read + write)
88
//
89
typedef enum e_access_mode {
90
91
  uuuu,
92
  rrrr,
93
  wwww,
94
  rwww,
95
  rrrm,
96
  rmmm,
97
  wrrr,
98
  mrrr,
99
  mwww,
100
  mmmm,
101
  mwrr,
102
  mmrr,
103
  wmmm,
104
  rruu,
105
  muuu,
106
  ACCESS_MODE_ENDING,
107
} e_access_mode;
108
109
// Access type values are compatible with enum cs_ac_type:
110
typedef cs_ac_type e_access;
111
0
#define UNCHANGED CS_AC_INVALID
112
190k
#define READ CS_AC_READ
113
243k
#define WRITE CS_AC_WRITE
114
295k
#define MODIFY CS_AC_READ_WRITE
115
116
/* Properties of one instruction in PAGE1 (without prefix) */
117
typedef struct inst_page1 {
118
  unsigned insn : 9; // A value of type m680x_insn
119
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
120
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
121
} inst_page1;
122
123
/* Properties of one instruction in any other PAGE X */
124
typedef struct inst_pageX {
125
  unsigned opcode : 8; // The opcode byte
126
  unsigned insn : 9; // A value of type m680x_insn
127
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
128
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
129
} inst_pageX;
130
131
typedef struct insn_props {
132
  unsigned group : 4;
133
  unsigned access_mode : 5; // A value of type e_access_mode
134
  unsigned reg0 : 5; // A value of type m680x_reg
135
  unsigned reg1 : 5; // A value of type m680x_reg
136
  bool cc_modified : 1;
137
  bool update_reg_access : 1;
138
} insn_props;
139
140
#include "m6800.inc"
141
#include "m6801.inc"
142
#include "hd6301.inc"
143
#include "m6811.inc"
144
#include "cpu12.inc"
145
#include "m6805.inc"
146
#include "m6808.inc"
147
#include "hcs08.inc"
148
#include "m6809.inc"
149
#include "hd6309.inc"
150
#include "rs08.inc"
151
152
#include "insn_props.inc"
153
154
//////////////////////////////////////////////////////////////////////////////
155
156
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
157
// A reader is needed to read a byte or word from a given memory address.
158
// See also X86 reader(...)
159
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
160
429k
{
161
429k
  if (address < info->offset ||
162
429k
      (uint32_t)(address - info->offset) >= info->size)
163
    // out of code buffer range
164
683
    return false;
165
166
428k
  *byte = info->code[address - info->offset];
167
168
428k
  return true;
169
429k
}
170
171
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
172
            uint16_t address)
173
32.7k
{
174
32.7k
  if (address < info->offset ||
175
32.7k
      (uint32_t)(address - info->offset) >= info->size)
176
    // out of code buffer range
177
0
    return false;
178
179
32.7k
  *word = (int16_t)info->code[address - info->offset];
180
181
32.7k
  if (*word & 0x80)
182
13.8k
    *word |= 0xFF00;
183
184
32.7k
  return true;
185
32.7k
}
186
187
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
188
34.5k
{
189
34.5k
  if (address < info->offset ||
190
34.5k
      (uint32_t)(address + 1 - info->offset) >= info->size)
191
    // out of code buffer range
192
2
    return false;
193
194
34.5k
  *word = (uint16_t)info->code[address - info->offset] << 8;
195
34.5k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
196
197
34.5k
  return true;
198
34.5k
}
199
200
static bool read_sdword(const m680x_info *info, int32_t *sdword,
201
      uint16_t address)
202
119
{
203
119
  if (address < info->offset ||
204
119
      (uint32_t)(address + 3 - info->offset) >= info->size)
205
    // out of code buffer range
206
0
    return false;
207
208
119
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
209
119
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
210
119
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
211
119
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
212
213
119
  return true;
214
119
}
215
216
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
217
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
218
// used which contains the opcode. Using a binary search for the right opcode
219
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
220
static int binary_search(const inst_pageX *const inst_pageX_table,
221
       size_t table_size, unsigned int opcode)
222
49.8k
{
223
  // As part of the algorithm last may get negative.
224
  // => signed integer has to be used.
225
49.8k
  int first = 0;
226
49.8k
  int last = (int)table_size - 1;
227
49.8k
  int middle = (first + last) / 2;
228
229
249k
  while (first <= last) {
230
229k
    if (inst_pageX_table[middle].opcode < opcode) {
231
74.1k
      first = middle + 1;
232
155k
    } else if (inst_pageX_table[middle].opcode == opcode) {
233
30.5k
      return middle; /* item found */
234
30.5k
    } else
235
125k
      last = middle - 1;
236
237
199k
    middle = (first + last) / 2;
238
199k
  }
239
240
19.3k
  if (first > last)
241
19.3k
    return -1; /* item not found */
242
243
0
  return -2;
244
19.3k
}
245
246
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
247
181k
{
248
181k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
249
181k
  const cpu_tables *cpu = info->cpu;
250
181k
  uint8_t insn_prefix = (id >> 8) & 0xff;
251
  // opcode is the first instruction byte without the prefix.
252
181k
  uint8_t opcode = id & 0xff;
253
181k
  int index;
254
181k
  int i;
255
256
181k
  insn->id = M680X_INS_ILLGL;
257
258
425k
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
259
419k
    if (cpu->pageX_table_size[i] == 0 ||
260
255k
        (cpu->inst_pageX_table[i] == NULL))
261
164k
      break;
262
263
255k
    if (cpu->pageX_prefix[i] == insn_prefix) {
264
11.2k
      index = binary_search(cpu->inst_pageX_table[i],
265
11.2k
                cpu->pageX_table_size[i], opcode);
266
11.2k
      insn->id =
267
11.2k
        (index >= 0) ?
268
8.32k
          cpu->inst_pageX_table[i][index].insn :
269
11.2k
          M680X_INS_ILLGL;
270
11.2k
      return;
271
11.2k
    }
272
255k
  }
273
274
170k
  if (insn_prefix != 0)
275
0
    return;
276
277
170k
  insn->id = cpu->inst_page1_table[id].insn;
278
279
170k
  if (insn->id != M680X_INS_ILLGL)
280
157k
    return;
281
282
  // Check if opcode byte is present in an overlay table
283
20.1k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
284
18.8k
    if (cpu->overlay_table_size[i] == 0 ||
285
13.6k
        (cpu->inst_overlay_table[i] == NULL))
286
5.21k
      break;
287
288
13.6k
    if ((index = binary_search(cpu->inst_overlay_table[i],
289
13.6k
             cpu->overlay_table_size[i],
290
13.6k
             opcode)) >= 0) {
291
6.94k
      insn->id = cpu->inst_overlay_table[i][index].insn;
292
6.94k
      return;
293
6.94k
    }
294
13.6k
  }
295
13.4k
}
296
297
static void add_insn_group(cs_detail *detail, m680x_group_type group)
298
184k
{
299
184k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
300
46.0k
      (group != M680X_GRP_ENDING))
301
46.0k
    detail->groups[detail->groups_count++] = (uint8_t)group;
302
184k
}
303
304
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
305
531k
{
306
531k
  uint8_t i;
307
308
872k
  for (i = 0; i < count; ++i) {
309
357k
    if (regs[i] == (uint16_t)reg)
310
16.3k
      return true;
311
357k
  }
312
313
515k
  return false;
314
531k
}
315
316
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
317
349k
{
318
349k
  cs_detail *detail = MI->flat_insn->detail;
319
320
349k
  if (detail == NULL || (reg == M680X_REG_INVALID))
321
0
    return;
322
323
349k
  switch (access) {
324
182k
  case MODIFY:
325
182k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
326
182k
             reg))
327
177k
      detail->regs_read[detail->regs_read_count++] =
328
177k
        (uint16_t)reg;
329
330
    // intentionally fall through
331
332
232k
  case WRITE:
333
232k
    if (!exists_reg_list(detail->regs_write,
334
232k
             detail->regs_write_count, reg))
335
228k
      detail->regs_write[detail->regs_write_count++] =
336
228k
        (uint16_t)reg;
337
338
232k
    break;
339
340
116k
  case READ:
341
116k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
342
116k
             reg))
343
109k
      detail->regs_read[detail->regs_read_count++] =
344
109k
        (uint16_t)reg;
345
346
116k
    break;
347
348
0
  case UNCHANGED:
349
0
  default:
350
0
    break;
351
349k
  }
352
349k
}
353
354
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
355
             e_access access)
356
259k
{
357
259k
  if (MI->flat_insn->detail == NULL)
358
0
    return;
359
360
259k
  switch (op->type) {
361
112k
  case M680X_OP_REGISTER:
362
112k
    add_reg_to_rw_list(MI, op->reg, access);
363
112k
    break;
364
365
46.4k
  case M680X_OP_INDEXED:
366
46.4k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
367
368
46.4k
    if (op->idx.base_reg == M680X_REG_X &&
369
23.0k
        info->cpu->reg_byte_size[M680X_REG_H])
370
8.89k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
371
372
46.4k
    if (op->idx.offset_reg != M680X_REG_INVALID)
373
4.31k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
374
375
46.4k
    if (op->idx.inc_dec) {
376
9.58k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
377
378
9.58k
      if (op->idx.base_reg == M680X_REG_X &&
379
3.49k
          info->cpu->reg_byte_size[M680X_REG_H])
380
657
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
381
9.58k
    }
382
383
46.4k
    break;
384
385
100k
  default:
386
100k
    break;
387
259k
  }
388
259k
}
389
390
static const e_access g_access_mode_to_access[4][15] = {
391
  {
392
    UNCHANGED,
393
    READ,
394
    WRITE,
395
    READ,
396
    READ,
397
    READ,
398
    WRITE,
399
    MODIFY,
400
    MODIFY,
401
    MODIFY,
402
    MODIFY,
403
    MODIFY,
404
    WRITE,
405
    READ,
406
    MODIFY,
407
  },
408
  {
409
    UNCHANGED,
410
    READ,
411
    WRITE,
412
    WRITE,
413
    READ,
414
    MODIFY,
415
    READ,
416
    READ,
417
    WRITE,
418
    MODIFY,
419
    WRITE,
420
    MODIFY,
421
    MODIFY,
422
    READ,
423
    UNCHANGED,
424
  },
425
  {
426
    UNCHANGED,
427
    READ,
428
    WRITE,
429
    WRITE,
430
    READ,
431
    MODIFY,
432
    READ,
433
    READ,
434
    WRITE,
435
    MODIFY,
436
    READ,
437
    READ,
438
    MODIFY,
439
    UNCHANGED,
440
    UNCHANGED,
441
  },
442
  {
443
    UNCHANGED,
444
    READ,
445
    WRITE,
446
    WRITE,
447
    MODIFY,
448
    MODIFY,
449
    READ,
450
    READ,
451
    WRITE,
452
    MODIFY,
453
    READ,
454
    READ,
455
    MODIFY,
456
    UNCHANGED,
457
    UNCHANGED,
458
  },
459
};
460
461
static e_access get_access(int operator_index, e_access_mode access_mode)
462
538k
{
463
538k
  int idx = (operator_index > 3) ? 3 : operator_index;
464
465
538k
  return g_access_mode_to_access[idx][access_mode];
466
538k
}
467
468
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
469
           e_access_mode access_mode)
470
165k
{
471
165k
  cs_m680x *m680x = &info->m680x;
472
165k
  int i;
473
474
165k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
475
15.3k
    return;
476
477
409k
  for (i = 0; i < m680x->op_count; ++i) {
478
259k
    e_access access = get_access(i, access_mode);
479
259k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
480
259k
  }
481
150k
}
482
483
static void add_operators_access(MCInst *MI, m680x_info *info,
484
         e_access_mode access_mode)
485
165k
{
486
165k
  cs_m680x *m680x = &info->m680x;
487
165k
  int offset = 0;
488
165k
  int i;
489
490
165k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
491
150k
      (access_mode == uuuu))
492
33.7k
    return;
493
494
372k
  for (i = 0; i < m680x->op_count; ++i) {
495
240k
    e_access access;
496
497
    // Ugly fix: MULD has a register operand, an immediate operand
498
    // AND an implicitly changed register W
499
240k
    if (info->insn == M680X_INS_MULD && (i == 1))
500
113
      offset = 1;
501
502
240k
    access = get_access(i + offset, access_mode);
503
240k
    m680x->operands[i].access = access;
504
240k
  }
505
132k
}
506
507
typedef struct insn_to_changed_regs {
508
  m680x_insn insn;
509
  e_access_mode access_mode;
510
  m680x_reg regs[10];
511
} insn_to_changed_regs;
512
513
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
514
15.4k
{
515
  //TABLE
516
844k
#define EOL M680X_REG_INVALID
517
15.4k
  static const insn_to_changed_regs changed_regs[] = {
518
15.4k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
519
15.4k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
520
15.4k
    {
521
15.4k
      M680X_INS_CWAI,
522
15.4k
      mrrr,
523
15.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
524
15.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
525
15.4k
        EOL },
526
15.4k
    },
527
15.4k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
528
15.4k
    { M680X_INS_DIV,
529
15.4k
      mmrr,
530
15.4k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
531
15.4k
    { M680X_INS_EDIV,
532
15.4k
      mmrr,
533
15.4k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
534
15.4k
    { M680X_INS_EDIVS,
535
15.4k
      mmrr,
536
15.4k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
537
15.4k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
538
15.4k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
539
15.4k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
540
15.4k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
541
15.4k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
542
15.4k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
543
15.4k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
544
15.4k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
545
15.4k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
546
15.4k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
547
15.4k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
548
15.4k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
549
15.4k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
550
15.4k
    { M680X_INS_MEM,
551
15.4k
      mmrr,
552
15.4k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
553
15.4k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
554
15.4k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
555
15.4k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
556
15.4k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
557
15.4k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
558
15.4k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
559
15.4k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
560
15.4k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
561
15.4k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
562
15.4k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
563
15.4k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
564
15.4k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
565
15.4k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
566
15.4k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
567
15.4k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
568
15.4k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
569
15.4k
    { M680X_INS_REV,
570
15.4k
      mmrr,
571
15.4k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
572
15.4k
    { M680X_INS_REVW,
573
15.4k
      mmmm,
574
15.4k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
575
15.4k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
576
15.4k
    {
577
15.4k
      M680X_INS_RTI,
578
15.4k
      mwww,
579
15.4k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
580
15.4k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
581
15.4k
        M680X_REG_PC, EOL },
582
15.4k
    },
583
15.4k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
584
15.4k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
585
15.4k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
586
15.4k
    { M680X_INS_SWI,
587
15.4k
      mmrr,
588
15.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
589
15.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
590
15.4k
        M680X_REG_CC, EOL } },
591
15.4k
    {
592
15.4k
      M680X_INS_SWI2,
593
15.4k
      mmrr,
594
15.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
595
15.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
596
15.4k
        M680X_REG_CC, EOL },
597
15.4k
    },
598
15.4k
    {
599
15.4k
      M680X_INS_SWI3,
600
15.4k
      mmrr,
601
15.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
602
15.4k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
603
15.4k
        M680X_REG_CC, EOL },
604
15.4k
    },
605
15.4k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
606
15.4k
    { M680X_INS_WAI,
607
15.4k
      mrrr,
608
15.4k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
609
15.4k
        M680X_REG_B, M680X_REG_CC, EOL } },
610
15.4k
    { M680X_INS_WAV,
611
15.4k
      rmmm,
612
15.4k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
613
15.4k
    { M680X_INS_WAVR,
614
15.4k
      rmmm,
615
15.4k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
616
15.4k
  };
617
618
15.4k
  int i, j;
619
620
15.4k
  if (MI->flat_insn->detail == NULL)
621
0
    return;
622
623
804k
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
624
788k
    if (info->insn == changed_regs[i].insn) {
625
15.4k
      e_access_mode access_mode = changed_regs[i].access_mode;
626
627
55.7k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
628
40.3k
        e_access access;
629
630
40.3k
        m680x_reg reg = changed_regs[i].regs[j];
631
632
40.3k
        if (!info->cpu->reg_byte_size[reg]) {
633
1.77k
          if (info->insn != M680X_INS_MUL)
634
1.52k
            continue;
635
636
          // Hack for M68HC05: MUL uses reg. A,X
637
243
          reg = M680X_REG_X;
638
243
        }
639
640
38.7k
        access = get_access(j, access_mode);
641
38.7k
        add_reg_to_rw_list(MI, reg, access);
642
38.7k
      }
643
15.4k
    }
644
788k
  }
645
646
15.4k
#undef EOL
647
15.4k
}
648
649
typedef struct insn_desc {
650
  uint32_t opcode;
651
  m680x_insn insn;
652
  insn_hdlr_id hid[2];
653
  uint16_t insn_size;
654
} insn_desc;
655
656
// If successful return the additional byte size needed for M6809
657
// indexed addressing mode (including the indexed addressing post_byte).
658
// On error return -1.
659
static int get_indexed09_post_byte_size(const m680x_info *info,
660
          uint16_t address)
661
21.5k
{
662
21.5k
  uint8_t ir = 0;
663
21.5k
  uint8_t post_byte;
664
665
  // Read the indexed addressing post byte.
666
21.5k
  if (!read_byte(info, &post_byte, address))
667
66
    return -1;
668
669
  // Depending on the indexed addressing mode more bytes have to be read.
670
21.5k
  switch (post_byte & 0x9F) {
671
1.01k
  case 0x87:
672
1.37k
  case 0x8A:
673
2.28k
  case 0x8E:
674
2.46k
  case 0x8F:
675
2.87k
  case 0x90:
676
2.95k
  case 0x92:
677
3.14k
  case 0x97:
678
3.46k
  case 0x9A:
679
3.61k
  case 0x9E:
680
3.61k
    return -1; // illegal indexed post bytes
681
682
501
  case 0x88: // n8,R
683
912
  case 0x8C: // n8,PCR
684
1.05k
  case 0x98: // [n8,R]
685
1.14k
  case 0x9C: // [n8,PCR]
686
1.14k
    if (!read_byte(info, &ir, address + 1))
687
2
      return -1;
688
1.14k
    return 2;
689
690
254
  case 0x89: // n16,R
691
794
  case 0x8D: // n16,PCR
692
1.22k
  case 0x99: // [n16,R]
693
1.60k
  case 0x9D: // [n16,PCR]
694
1.60k
    if (!read_byte(info, &ir, address + 2))
695
10
      return -1;
696
1.59k
    return 3;
697
698
691
  case 0x9F: // [n]
699
691
    if ((post_byte & 0x60) != 0 ||
700
255
        !read_byte(info, &ir, address + 2))
701
444
      return -1;
702
247
    return 3;
703
21.5k
  }
704
705
  // Any other indexed post byte is valid and
706
  // no additional bytes have to be read.
707
14.4k
  return 1;
708
21.5k
}
709
710
// If successful return the additional byte size needed for CPU12
711
// indexed addressing mode (including the indexed addressing post_byte).
712
// On error return -1.
713
static int get_indexed12_post_byte_size(const m680x_info *info,
714
          uint16_t address, bool is_subset)
715
15.9k
{
716
15.9k
  uint8_t ir;
717
15.9k
  uint8_t post_byte;
718
719
  // Read the indexed addressing post byte.
720
15.9k
  if (!read_byte(info, &post_byte, address))
721
54
    return -1;
722
723
  // Depending on the indexed addressing mode more bytes have to be read.
724
15.8k
  if (!(post_byte & 0x20)) // n5,R
725
6.08k
    return 1;
726
727
9.78k
  switch (post_byte & 0xe7) {
728
916
  case 0xe0:
729
1.90k
  case 0xe1: // n9,R
730
1.90k
    if (is_subset)
731
7
      return -1;
732
733
1.89k
    if (!read_byte(info, &ir, address))
734
0
      return -1;
735
1.89k
    return 2;
736
737
933
  case 0xe2: // n16,R
738
1.52k
  case 0xe3: // [n16,R]
739
1.52k
    if (is_subset)
740
338
      return -1;
741
742
1.19k
    if (!read_byte(info, &ir, address + 1))
743
20
      return -1;
744
1.17k
    return 3;
745
746
314
  case 0xe4: // A,R
747
701
  case 0xe5: // B,R
748
1.04k
  case 0xe6: // D,R
749
1.75k
  case 0xe7: // [D,R]
750
6.35k
  default: // n,-r n,+r n,r- n,r+
751
6.35k
    break;
752
9.78k
  }
753
754
6.35k
  return 1;
755
9.78k
}
756
757
// Check for M6809/HD6309 TFR/EXG instruction for valid register
758
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
759
2.95k
{
760
2.95k
  if (info->cpu->tfr_reg_valid != NULL)
761
1.21k
    return info->cpu->tfr_reg_valid[reg_nibble];
762
763
1.74k
  return true; // e.g. for the M6309 all registers are valid
764
2.95k
}
765
766
// Check for CPU12 TFR/EXG instruction for valid register
767
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
768
           uint8_t post_byte)
769
629
{
770
629
  return !(post_byte & 0x08);
771
629
}
772
773
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
774
2.27k
{
775
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
776
2.27k
  return reg_nibble <= 4;
777
2.27k
}
778
779
// If successful return the additional byte size needed for CPU12
780
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
781
// On error return -1.
782
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
783
1.22k
{
784
1.22k
  uint8_t post_byte;
785
1.22k
  uint8_t rr;
786
787
1.22k
  if (!read_byte(info, &post_byte, address))
788
1
    return -1;
789
790
  // According to documentation bit 3 is don't care and not checked here.
791
1.22k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
792
849
      ((post_byte & 0x07) == 3))
793
395
    return -1;
794
795
826
  if (!read_byte(info, &rr, address + 1))
796
12
    return -1;
797
798
814
  return 2;
799
826
}
800
801
// If successful return the additional byte size needed for HD6309
802
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
803
// (including the post byte).
804
// On error return -1.
805
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
806
212
{
807
212
  uint8_t post_byte;
808
212
  uint8_t rr;
809
810
212
  if (!read_byte(info, &post_byte, address))
811
3
    return -1;
812
813
209
  if ((post_byte & 0xc0) == 0xc0)
814
41
    return -1; // Invalid register specified
815
168
  else {
816
168
    if (!read_byte(info, &rr, address + 1))
817
1
      return -1;
818
168
  }
819
820
167
  return 2;
821
209
}
822
823
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
824
            insn_desc *insn_description)
825
172k
{
826
172k
  int i;
827
172k
  bool retval = true;
828
172k
  uint16_t size = 0;
829
172k
  int sz;
830
831
504k
  for (i = 0; i < 2; i++) {
832
338k
    uint8_t ir = 0;
833
338k
    bool is_subset = false;
834
835
338k
    switch (insn_description->hid[i]) {
836
130
    case imm32_hid:
837
130
      if ((retval = read_byte(info, &ir, address + size + 3)))
838
119
        size += 4;
839
130
      break;
840
841
24.3k
    case ext_hid:
842
26.8k
    case imm16_hid:
843
28.4k
    case rel16_hid:
844
29.5k
    case imm8rel_hid:
845
32.8k
    case opidxdr_hid:
846
34.5k
    case idxX16_hid:
847
34.5k
    case idxS16_hid:
848
35.2k
    case dirdir_hid:
849
36.0k
    case immdir_hid:
850
36.0k
      if ((retval = read_byte(info, &ir, address + size + 1)))
851
35.8k
        size += 2;
852
36.0k
      break;
853
854
11.4k
    case rel8_hid:
855
33.1k
    case dir_hid:
856
35.8k
    case rbits_hid:
857
49.9k
    case imm8_hid:
858
54.8k
    case idxX_hid:
859
55.1k
    case idxXp_hid:
860
55.4k
    case idxY_hid:
861
55.7k
    case idxS_hid:
862
56.0k
    case index_hid:
863
56.0k
      if ((retval = read_byte(info, &ir, address + size)))
864
55.7k
        size++;
865
56.0k
      break;
866
867
0
    case illgl_hid:
868
193k
    case inh_hid:
869
197k
    case idxX0_hid:
870
198k
    case idxX0p_hid:
871
199k
    case opidx_hid:
872
202k
    case srt_hid:
873
203k
    case tny_hid:
874
203k
      retval = true;
875
203k
      break;
876
877
21.5k
    case idx09_hid:
878
21.5k
      sz = get_indexed09_post_byte_size(info, address + size);
879
21.5k
      if (sz >= 0)
880
17.4k
        size += sz;
881
4.13k
      else
882
4.13k
        retval = false;
883
21.5k
      break;
884
885
667
    case idx12s_hid:
886
667
      is_subset = true;
887
888
      // intentionally fall through
889
890
13.2k
    case idx12_hid:
891
13.2k
      sz = get_indexed12_post_byte_size(info, address + size,
892
13.2k
                is_subset);
893
13.2k
      if (sz >= 0)
894
12.8k
        size += sz;
895
410
      else
896
410
        retval = false;
897
13.2k
      break;
898
899
865
    case exti12x_hid:
900
1.53k
    case imm16i12x_hid:
901
1.53k
      sz = get_indexed12_post_byte_size(info, address + size,
902
1.53k
                false);
903
1.53k
      if (sz >= 0) {
904
1.52k
        size += sz;
905
1.52k
        if ((retval = read_byte(info, &ir,
906
1.52k
              address + size + 1)))
907
1.51k
          size += 2;
908
1.52k
      } else
909
5
        retval = false;
910
1.53k
      break;
911
912
1.14k
    case imm8i12x_hid:
913
1.14k
      sz = get_indexed12_post_byte_size(info, address + size,
914
1.14k
                false);
915
1.14k
      if (sz >= 0) {
916
1.13k
        size += sz;
917
1.13k
        if ((retval = read_byte(info, &ir,
918
1.13k
              address + size)))
919
1.12k
          size++;
920
1.13k
      } else
921
4
        retval = false;
922
1.14k
      break;
923
924
1.28k
    case tfm_hid:
925
1.28k
      if ((retval = read_byte(info, &ir, address + size))) {
926
1.28k
        size++;
927
1.28k
        retval = is_tfm_reg_valid(info,
928
1.28k
                (ir >> 4) & 0x0F) &&
929
991
           is_tfm_reg_valid(info, ir & 0x0F);
930
1.28k
      }
931
1.28k
      break;
932
933
1.63k
    case rr09_hid:
934
1.63k
      if ((retval = read_byte(info, &ir, address + size))) {
935
1.62k
        size++;
936
1.62k
        retval = is_tfr09_reg_valid(info,
937
1.62k
                  (ir >> 4) & 0x0F) &&
938
1.33k
           is_tfr09_reg_valid(info, ir & 0x0F);
939
1.62k
      }
940
1.63k
      break;
941
942
630
    case rr12_hid:
943
630
      if ((retval = read_byte(info, &ir, address + size))) {
944
629
        size++;
945
629
        retval = is_exg_tfr12_post_byte_valid(info, ir);
946
629
      }
947
630
      break;
948
949
212
    case bitmv_hid:
950
212
      sz = get_bitmv_post_byte_size(info, address + size);
951
212
      if (sz >= 0)
952
167
        size += sz;
953
45
      else
954
45
        retval = false;
955
212
      break;
956
957
1.22k
    case loop_hid:
958
1.22k
      sz = get_loop_post_byte_size(info, address + size);
959
1.22k
      if (sz >= 0)
960
814
        size += sz;
961
408
      else
962
408
        retval = false;
963
1.22k
      break;
964
965
0
    default:
966
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
967
0
      retval = false;
968
0
      break;
969
338k
    }
970
971
338k
    if (!retval)
972
6.56k
      return false;
973
338k
  }
974
975
165k
  insn_description->insn_size += size;
976
977
165k
  return retval;
978
172k
}
979
980
// Check for a valid M680X instruction AND for enough bytes in the code buffer
981
// Return an instruction description in insn_desc.
982
static bool decode_insn(const m680x_info *info, uint16_t address,
983
      insn_desc *insn_description)
984
181k
{
985
181k
  const inst_pageX *inst_table = NULL;
986
181k
  const cpu_tables *cpu = info->cpu;
987
181k
  size_t table_size = 0;
988
181k
  uint16_t base_address = address;
989
181k
  uint8_t ir; // instruction register
990
181k
  int i;
991
181k
  int index;
992
993
181k
  if (!read_byte(info, &ir, address++))
994
0
    return false;
995
996
181k
  insn_description->insn = M680X_INS_ILLGL;
997
181k
  insn_description->opcode = ir;
998
999
  // Check if a page prefix byte is present
1000
425k
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
1001
419k
    if (cpu->pageX_table_size[i] == 0 ||
1002
255k
        (cpu->inst_pageX_table[i] == NULL))
1003
164k
      break;
1004
1005
255k
    if ((cpu->pageX_prefix[i] == ir)) {
1006
      // Get pageX instruction and handler id.
1007
      // Abort for illegal instr.
1008
11.2k
      inst_table = cpu->inst_pageX_table[i];
1009
11.2k
      table_size = cpu->pageX_table_size[i];
1010
1011
11.2k
      if (!read_byte(info, &ir, address++))
1012
15
        return false;
1013
1014
11.2k
      insn_description->opcode =
1015
11.2k
        (insn_description->opcode << 8) | ir;
1016
1017
11.2k
      if ((index = binary_search(inst_table, table_size,
1018
11.2k
               ir)) < 0)
1019
2.93k
        return false;
1020
1021
8.32k
      insn_description->hid[0] =
1022
8.32k
        inst_table[index].handler_id1;
1023
8.32k
      insn_description->hid[1] =
1024
8.32k
        inst_table[index].handler_id2;
1025
8.32k
      insn_description->insn = inst_table[index].insn;
1026
8.32k
      break;
1027
11.2k
    }
1028
255k
  }
1029
1030
178k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Get page1 insn description
1032
170k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1033
170k
    insn_description->hid[0] =
1034
170k
      cpu->inst_page1_table[ir].handler_id1;
1035
170k
    insn_description->hid[1] =
1036
170k
      cpu->inst_page1_table[ir].handler_id2;
1037
170k
  }
1038
1039
178k
  if (insn_description->insn == M680X_INS_ILLGL) {
1040
    // Check if opcode byte is present in an overlay table
1041
20.1k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1042
18.8k
      if (cpu->overlay_table_size[i] == 0 ||
1043
13.6k
          (cpu->inst_overlay_table[i] == NULL))
1044
5.19k
        break;
1045
1046
13.6k
      inst_table = cpu->inst_overlay_table[i];
1047
13.6k
      table_size = cpu->overlay_table_size[i];
1048
1049
13.6k
      if ((index = binary_search(inst_table, table_size,
1050
13.6k
               ir)) >= 0) {
1051
6.94k
        insn_description->hid[0] =
1052
6.94k
          inst_table[index].handler_id1;
1053
6.94k
        insn_description->hid[1] =
1054
6.94k
          inst_table[index].handler_id2;
1055
6.94k
        insn_description->insn = inst_table[index].insn;
1056
6.94k
        break;
1057
6.94k
      }
1058
13.6k
    }
1059
13.3k
  }
1060
1061
178k
  insn_description->insn_size = address - base_address;
1062
1063
178k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1064
172k
         (insn_description->insn != M680X_INS_INVLD) &&
1065
172k
         is_sufficient_code_size(info, address, insn_description);
1066
181k
}
1067
1068
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1069
15.9k
{
1070
15.9k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1071
15.9k
  uint8_t temp8 = 0;
1072
1073
15.9k
  info->insn = M680X_INS_ILLGL;
1074
15.9k
  read_byte(info, &temp8, (*address)++);
1075
15.9k
  op0->imm = (int32_t)temp8 & 0xff;
1076
15.9k
  op0->type = M680X_OP_IMMEDIATE;
1077
15.9k
  op0->size = 1;
1078
15.9k
}
1079
1080
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1081
193k
{
1082
  // There is nothing to do here :-)
1083
193k
}
1084
1085
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1086
112k
{
1087
112k
  cs_m680x *m680x = &info->m680x;
1088
112k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1089
1090
112k
  op->type = M680X_OP_REGISTER;
1091
112k
  op->reg = reg;
1092
112k
  op->size = info->cpu->reg_byte_size[reg];
1093
112k
}
1094
1095
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1096
           uint8_t default_size)
1097
119k
{
1098
119k
  cs_m680x *m680x = &info->m680x;
1099
1100
119k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1101
5.93k
    op->size = 0;
1102
113k
  else if (info->insn == M680X_INS_DIVD ||
1103
112k
     ((info->insn == M680X_INS_AIS ||
1104
112k
       info->insn == M680X_INS_AIX) &&
1105
442
      op->type != M680X_OP_REGISTER))
1106
754
    op->size = 1;
1107
112k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1108
4.19k
    op->size = 2;
1109
108k
  else if (info->insn == M680X_INS_EMACS)
1110
97
    op->size = 4;
1111
108k
  else if ((m680x->op_count > 0) &&
1112
108k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1113
69.1k
    op->size = m680x->operands[0].size;
1114
39.0k
  else
1115
39.0k
    op->size = default_size;
1116
119k
}
1117
1118
static const m680x_reg reg_s_reg_ids[] = {
1119
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1120
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1121
};
1122
1123
static const m680x_reg reg_u_reg_ids[] = {
1124
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1125
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1126
};
1127
1128
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1129
2.71k
{
1130
2.71k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1131
2.71k
  uint8_t reg_bits = 0;
1132
2.71k
  uint16_t bit_index;
1133
2.71k
  const m680x_reg *reg_to_reg_ids = NULL;
1134
1135
2.71k
  read_byte(info, &reg_bits, (*address)++);
1136
1137
2.71k
  switch (op0->reg) {
1138
1.76k
  case M680X_REG_U:
1139
1.76k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1140
1.76k
    break;
1141
1142
947
  case M680X_REG_S:
1143
947
    reg_to_reg_ids = &reg_s_reg_ids[0];
1144
947
    break;
1145
1146
0
  default:
1147
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1148
0
    break;
1149
2.71k
  }
1150
1151
2.71k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1152
1.70k
      ((reg_bits & 0x80) != 0))
1153
    // PULS xxx,PC or PULU xxx,PC which is like return from
1154
    // subroutine (RTS)
1155
438
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1156
1157
24.3k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1158
21.6k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1159
11.3k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1160
21.6k
  }
1161
2.71k
}
1162
1163
static const m680x_reg g_tfr_exg_reg_ids[] = {
1164
  /* 16-bit registers */
1165
  M680X_REG_D,
1166
  M680X_REG_X,
1167
  M680X_REG_Y,
1168
  M680X_REG_U,
1169
  M680X_REG_S,
1170
  M680X_REG_PC,
1171
  M680X_REG_W,
1172
  M680X_REG_V,
1173
  /* 8-bit registers */
1174
  M680X_REG_A,
1175
  M680X_REG_B,
1176
  M680X_REG_CC,
1177
  M680X_REG_DP,
1178
  M680X_REG_0,
1179
  M680X_REG_0,
1180
  M680X_REG_E,
1181
  M680X_REG_F,
1182
};
1183
1184
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1185
982
{
1186
982
  uint8_t regs = 0;
1187
1188
982
  read_byte(info, &regs, (*address)++);
1189
1190
982
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1191
982
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1192
1193
982
  if ((regs & 0x0f) == 0x05) {
1194
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1195
306
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1196
306
  }
1197
982
}
1198
1199
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1200
597
{
1201
597
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1202
597
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1203
597
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1204
597
  };
1205
597
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1206
597
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1207
597
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1208
597
  };
1209
597
  uint8_t regs = 0;
1210
1211
597
  read_byte(info, &regs, (*address)++);
1212
1213
  // The opcode of this instruction depends on
1214
  // the msb of its post byte.
1215
597
  if (regs & 0x80)
1216
512
    info->insn = M680X_INS_EXG;
1217
85
  else
1218
85
    info->insn = M680X_INS_TFR;
1219
1220
597
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1221
597
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1222
597
}
1223
1224
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1225
17.2k
{
1226
17.2k
  cs_m680x *m680x = &info->m680x;
1227
17.2k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1228
1229
17.2k
  op->type = M680X_OP_RELATIVE;
1230
17.2k
  op->size = 0;
1231
17.2k
  op->rel.offset = offset;
1232
17.2k
  op->rel.address = address;
1233
17.2k
}
1234
1235
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1236
15.7k
{
1237
15.7k
  int16_t offset = 0;
1238
1239
15.7k
  read_byte_sign_extended(info, &offset, (*address)++);
1240
15.7k
  add_rel_operand(info, offset, *address + offset);
1241
15.7k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1242
1243
15.7k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1244
13.9k
      (info->insn != M680X_INS_BRN))
1245
13.3k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1246
15.7k
}
1247
1248
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1249
1.52k
{
1250
1.52k
  uint16_t offset = 0;
1251
1252
1.52k
  read_word(info, &offset, *address);
1253
1.52k
  *address += 2;
1254
1.52k
  add_rel_operand(info, (int16_t)offset, *address + offset);
1255
1.52k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1256
1257
1.52k
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1258
121
      (info->insn != M680X_INS_LBRN))
1259
82
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1260
1.52k
}
1261
1262
static const m680x_reg g_rr5_to_reg_ids[] = {
1263
  M680X_REG_X,
1264
  M680X_REG_Y,
1265
  M680X_REG_U,
1266
  M680X_REG_S,
1267
};
1268
1269
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1270
        bool post_inc_dec, uint8_t inc_dec,
1271
        uint8_t offset_bits, uint16_t offset,
1272
        bool no_comma)
1273
13.7k
{
1274
13.7k
  cs_m680x *m680x = &info->m680x;
1275
13.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1276
1277
13.7k
  op->type = M680X_OP_INDEXED;
1278
13.7k
  set_operand_size(info, op, 1);
1279
13.7k
  op->idx.base_reg = base_reg;
1280
13.7k
  op->idx.offset_reg = M680X_REG_INVALID;
1281
13.7k
  op->idx.inc_dec = inc_dec;
1282
1283
13.7k
  if (inc_dec && post_inc_dec)
1284
1.77k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1285
1286
13.7k
  if (offset_bits != M680X_OFFSET_NONE) {
1287
7.49k
    op->idx.offset = offset;
1288
7.49k
    op->idx.offset_addr = 0;
1289
7.49k
  }
1290
1291
13.7k
  op->idx.offset_bits = offset_bits;
1292
13.7k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1293
13.7k
}
1294
1295
// M6800/1/2/3 indexed mode handler
1296
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1297
4.83k
{
1298
4.83k
  uint8_t offset = 0;
1299
1300
4.83k
  read_byte(info, &offset, (*address)++);
1301
1302
4.83k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1303
4.83k
          (uint16_t)offset, false);
1304
4.83k
}
1305
1306
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1307
295
{
1308
295
  uint8_t offset = 0;
1309
1310
295
  read_byte(info, &offset, (*address)++);
1311
1312
295
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1313
295
          (uint16_t)offset, false);
1314
295
}
1315
1316
// M6809/M6309 indexed mode handler
1317
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1318
17.4k
{
1319
17.4k
  cs_m680x *m680x = &info->m680x;
1320
17.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1321
17.4k
  uint8_t post_byte = 0;
1322
17.4k
  uint16_t offset = 0;
1323
17.4k
  int16_t soffset = 0;
1324
1325
17.4k
  read_byte(info, &post_byte, (*address)++);
1326
1327
17.4k
  op->type = M680X_OP_INDEXED;
1328
17.4k
  set_operand_size(info, op, 1);
1329
17.4k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1330
17.4k
  op->idx.offset_reg = M680X_REG_INVALID;
1331
1332
17.4k
  if (!(post_byte & 0x80)) {
1333
    // n5,R
1334
7.88k
    if ((post_byte & 0x10) == 0x10)
1335
4.30k
      op->idx.offset = post_byte | 0xfff0;
1336
3.57k
    else
1337
3.57k
      op->idx.offset = post_byte & 0x0f;
1338
1339
7.88k
    op->idx.offset_addr = op->idx.offset + *address;
1340
7.88k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1341
9.58k
  } else {
1342
9.58k
    if ((post_byte & 0x10) == 0x10)
1343
2.72k
      op->idx.flags |= M680X_IDX_INDIRECT;
1344
1345
    // indexed addressing
1346
9.58k
    switch (post_byte & 0x1f) {
1347
1.02k
    case 0x00: // ,R+
1348
1.02k
      op->idx.inc_dec = 1;
1349
1.02k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1350
1.02k
      break;
1351
1352
121
    case 0x11: // [,R++]
1353
792
    case 0x01: // ,R++
1354
792
      op->idx.inc_dec = 2;
1355
792
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1356
792
      break;
1357
1358
966
    case 0x02: // ,-R
1359
966
      op->idx.inc_dec = -1;
1360
966
      break;
1361
1362
269
    case 0x13: // [,--R]
1363
435
    case 0x03: // ,--R
1364
435
      op->idx.inc_dec = -2;
1365
435
      break;
1366
1367
147
    case 0x14: // [,R]
1368
816
    case 0x04: // ,R
1369
816
      break;
1370
1371
138
    case 0x15: // [B,R]
1372
936
    case 0x05: // B,R
1373
936
      op->idx.offset_reg = M680X_REG_B;
1374
936
      break;
1375
1376
489
    case 0x16: // [A,R]
1377
847
    case 0x06: // A,R
1378
847
      op->idx.offset_reg = M680X_REG_A;
1379
847
      break;
1380
1381
95
    case 0x1c: // [n8,PCR]
1382
506
    case 0x0c: // n8,PCR
1383
506
      op->idx.base_reg = M680X_REG_PC;
1384
506
      read_byte_sign_extended(info, &soffset, (*address)++);
1385
506
      op->idx.offset_addr = offset + *address;
1386
506
      op->idx.offset = soffset;
1387
506
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1388
506
      break;
1389
1390
141
    case 0x18: // [n8,R]
1391
641
    case 0x08: // n8,R
1392
641
      read_byte_sign_extended(info, &soffset, (*address)++);
1393
641
      op->idx.offset = soffset;
1394
641
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1395
641
      break;
1396
1397
376
    case 0x1d: // [n16,PCR]
1398
912
    case 0x0d: // n16,PCR
1399
912
      op->idx.base_reg = M680X_REG_PC;
1400
912
      read_word(info, &offset, *address);
1401
912
      *address += 2;
1402
912
      op->idx.offset_addr = offset + *address;
1403
912
      op->idx.offset = (int16_t)offset;
1404
912
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1405
912
      break;
1406
1407
429
    case 0x19: // [n16,R]
1408
680
    case 0x09: // n16,R
1409
680
      read_word(info, &offset, *address);
1410
680
      *address += 2;
1411
680
      op->idx.offset = (int16_t)offset;
1412
680
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1413
680
      break;
1414
1415
268
    case 0x1b: // [D,R]
1416
777
    case 0x0b: // D,R
1417
777
      op->idx.offset_reg = M680X_REG_D;
1418
777
      break;
1419
1420
247
    case 0x1f: // [n16]
1421
247
      op->type = M680X_OP_EXTENDED;
1422
247
      op->ext.indirect = true;
1423
247
      read_word(info, &op->ext.address, *address);
1424
247
      *address += 2;
1425
247
      break;
1426
1427
0
    default:
1428
0
      op->idx.base_reg = M680X_REG_INVALID;
1429
0
      break;
1430
9.58k
    }
1431
9.58k
  }
1432
1433
17.4k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1434
15.9k
       (info->insn == M680X_INS_LEAX) ||
1435
14.6k
       (info->insn == M680X_INS_LEAY)) &&
1436
3.32k
      (m680x->operands[0].reg == M680X_REG_X ||
1437
2.00k
       (m680x->operands[0].reg == M680X_REG_Y)))
1438
    // Only LEAX and LEAY modify CC register
1439
1.83k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1440
17.4k
}
1441
1442
static const m680x_reg g_idx12_to_reg_ids[4] = {
1443
  M680X_REG_X,
1444
  M680X_REG_Y,
1445
  M680X_REG_S,
1446
  M680X_REG_PC,
1447
};
1448
1449
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1450
            M680X_REG_D };
1451
1452
// CPU12 indexed mode handler
1453
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1454
15.4k
{
1455
15.4k
  cs_m680x *m680x = &info->m680x;
1456
15.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1457
15.4k
  uint8_t post_byte = 0;
1458
15.4k
  uint8_t offset8 = 0;
1459
1460
15.4k
  read_byte(info, &post_byte, (*address)++);
1461
1462
15.4k
  op->type = M680X_OP_INDEXED;
1463
15.4k
  set_operand_size(info, op, 1);
1464
15.4k
  op->idx.offset_reg = M680X_REG_INVALID;
1465
1466
15.4k
  if (!(post_byte & 0x20)) {
1467
    // n5,R      n5 is a 5-bit signed offset
1468
6.07k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1469
1470
6.07k
    if ((post_byte & 0x10) == 0x10)
1471
3.30k
      op->idx.offset = post_byte | 0xfff0;
1472
2.77k
    else
1473
2.77k
      op->idx.offset = post_byte & 0x0f;
1474
1475
6.07k
    op->idx.offset_addr = op->idx.offset + *address;
1476
6.07k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1477
9.40k
  } else {
1478
9.40k
    if ((post_byte & 0xe0) == 0xe0)
1479
4.80k
      op->idx.base_reg =
1480
4.80k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1481
1482
9.40k
    switch (post_byte & 0xe7) {
1483
911
    case 0xe0:
1484
1.88k
    case 0xe1: // n9,R
1485
1.88k
      read_byte(info, &offset8, (*address)++);
1486
1.88k
      op->idx.offset = offset8;
1487
1488
1.88k
      if (post_byte & 0x01) // sign extension
1489
973
        op->idx.offset |= 0xff00;
1490
1491
1.88k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1492
1493
1.88k
      if (op->idx.base_reg == M680X_REG_PC)
1494
231
        op->idx.offset_addr = op->idx.offset + *address;
1495
1496
1.88k
      break;
1497
1498
585
    case 0xe3: // [n16,R]
1499
585
      op->idx.flags |= M680X_IDX_INDIRECT;
1500
1501
    // intentionally fall through
1502
1.16k
    case 0xe2: // n16,R
1503
1.16k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1504
1.16k
      (*address) += 2;
1505
1.16k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1506
1507
1.16k
      if (op->idx.base_reg == M680X_REG_PC)
1508
53
        op->idx.offset_addr = op->idx.offset + *address;
1509
1510
1.16k
      break;
1511
1512
314
    case 0xe4: // A,R
1513
701
    case 0xe5: // B,R
1514
1.04k
    case 0xe6: // D,R
1515
1.04k
      op->idx.offset_reg =
1516
1.04k
        g_or12_to_reg_ids[post_byte & 0x03];
1517
1.04k
      break;
1518
1519
712
    case 0xe7: // [D,R]
1520
712
      op->idx.offset_reg = M680X_REG_D;
1521
712
      op->idx.flags |= M680X_IDX_INDIRECT;
1522
712
      break;
1523
1524
4.59k
    default: // n,-r n,+r n,r- n,r+
1525
      // PC is not allowed in this mode
1526
4.59k
      op->idx.base_reg =
1527
4.59k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1528
4.59k
      op->idx.inc_dec = post_byte & 0x0f;
1529
1530
4.59k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1531
2.26k
        op->idx.inc_dec |= 0xf0;
1532
1533
4.59k
      if (op->idx.inc_dec >= 0)
1534
2.33k
        op->idx.inc_dec++;
1535
1536
4.59k
      if (post_byte & 0x10)
1537
832
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1538
1539
4.59k
      break;
1540
9.40k
    }
1541
9.40k
  }
1542
15.4k
}
1543
1544
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
247
{
1546
247
  cs_m680x *m680x = &info->m680x;
1547
247
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
247
  op->type = M680X_OP_CONSTANT;
1550
247
  read_byte(info, &op->const_val, (*address)++);
1551
247
};
1552
1553
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1554
27.1k
{
1555
27.1k
  cs_m680x *m680x = &info->m680x;
1556
27.1k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1557
1558
27.1k
  op->type = M680X_OP_DIRECT;
1559
27.1k
  set_operand_size(info, op, 1);
1560
27.1k
  read_byte(info, &op->direct_addr, (*address)++);
1561
27.1k
};
1562
1563
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1564
24.2k
{
1565
24.2k
  cs_m680x *m680x = &info->m680x;
1566
24.2k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1567
1568
24.2k
  op->type = M680X_OP_EXTENDED;
1569
24.2k
  set_operand_size(info, op, 1);
1570
24.2k
  read_word(info, &op->ext.address, *address);
1571
24.2k
  *address += 2;
1572
24.2k
}
1573
1574
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1575
18.4k
{
1576
18.4k
  cs_m680x *m680x = &info->m680x;
1577
18.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1578
18.4k
  uint16_t word = 0;
1579
18.4k
  int16_t sword = 0;
1580
1581
18.4k
  op->type = M680X_OP_IMMEDIATE;
1582
18.4k
  set_operand_size(info, op, 1);
1583
1584
18.4k
  switch (op->size) {
1585
15.8k
  case 1:
1586
15.8k
    read_byte_sign_extended(info, &sword, *address);
1587
15.8k
    op->imm = sword;
1588
15.8k
    break;
1589
1590
2.50k
  case 2:
1591
2.50k
    read_word(info, &word, *address);
1592
2.50k
    op->imm = (int16_t)word;
1593
2.50k
    break;
1594
1595
119
  case 4:
1596
119
    read_sdword(info, &op->imm, *address);
1597
119
    break;
1598
1599
0
  default:
1600
0
    op->imm = 0;
1601
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1602
18.4k
  }
1603
1604
18.4k
  *address += op->size;
1605
18.4k
}
1606
1607
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1608
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1609
167
{
1610
167
  static const m680x_reg m680x_reg[] = {
1611
167
    M680X_REG_CC,
1612
167
    M680X_REG_A,
1613
167
    M680X_REG_B,
1614
167
    M680X_REG_INVALID,
1615
167
  };
1616
1617
167
  uint8_t post_byte = 0;
1618
167
  cs_m680x *m680x = &info->m680x;
1619
167
  cs_m680x_op *op;
1620
1621
167
  read_byte(info, &post_byte, *address);
1622
167
  (*address)++;
1623
1624
  // operand[0] = register
1625
167
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1626
1627
  // operand[1] = bit index in source operand
1628
167
  op = &m680x->operands[m680x->op_count++];
1629
167
  op->type = M680X_OP_CONSTANT;
1630
167
  op->const_val = (post_byte >> 3) & 0x07;
1631
1632
  // operand[2] = bit index in destination operand
1633
167
  op = &m680x->operands[m680x->op_count++];
1634
167
  op->type = M680X_OP_CONSTANT;
1635
167
  op->const_val = post_byte & 0x07;
1636
1637
167
  direct_hdlr(MI, info, address);
1638
167
}
1639
1640
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1641
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1642
886
{
1643
886
  static const uint8_t inc_dec_r0[] = {
1644
886
    1,
1645
886
    -1,
1646
886
    1,
1647
886
    0,
1648
886
  };
1649
886
  static const uint8_t inc_dec_r1[] = {
1650
886
    1,
1651
886
    -1,
1652
886
    0,
1653
886
    1,
1654
886
  };
1655
886
  uint8_t regs = 0;
1656
886
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1657
1658
886
  read_byte(info, &regs, *address);
1659
1660
886
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1661
886
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1662
886
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1663
886
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1664
1665
886
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1666
886
}
1667
1668
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1669
1.75k
{
1670
1.75k
  cs_m680x *m680x = &info->m680x;
1671
1.75k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1672
1673
  // bit index is coded in Opcode
1674
1.75k
  op->type = M680X_OP_CONSTANT;
1675
1.75k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1676
1.75k
}
1677
1678
// handler for bit test and branch instruction. Used by M6805.
1679
// The bit index is part of the opcode.
1680
// Example: BRSET 3,<$40,LOOP
1681
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1682
3.26k
{
1683
3.26k
  cs_m680x *m680x = &info->m680x;
1684
3.26k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1685
1686
  // bit index is coded in Opcode
1687
3.26k
  op->type = M680X_OP_CONSTANT;
1688
3.26k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1689
3.26k
  direct_hdlr(MI, info, address);
1690
3.26k
  relative8_hdlr(MI, info, address);
1691
1692
3.26k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1693
3.26k
}
1694
1695
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1696
4.10k
{
1697
4.10k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1698
4.10k
          false);
1699
4.10k
}
1700
1701
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1702
1.70k
{
1703
1.70k
  uint16_t offset = 0;
1704
1705
1.70k
  read_word(info, &offset, *address);
1706
1.70k
  *address += 2;
1707
1.70k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1708
1.70k
          offset, false);
1709
1.70k
}
1710
1711
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1712
1.10k
{
1713
1.10k
  immediate_hdlr(MI, info, address);
1714
1.10k
  relative8_hdlr(MI, info, address);
1715
1.10k
}
1716
1717
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1718
330
{
1719
330
  uint8_t offset = 0;
1720
1721
330
  read_byte(info, &offset, (*address)++);
1722
1723
330
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1724
330
          (uint16_t)offset, false);
1725
330
}
1726
1727
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1728
53
{
1729
53
  uint16_t offset = 0;
1730
1731
53
  read_word(info, &offset, *address);
1732
53
  *address += 2;
1733
1734
53
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1735
53
          offset, false);
1736
53
}
1737
1738
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1739
387
{
1740
387
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1741
387
          true);
1742
387
}
1743
1744
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1745
270
{
1746
270
  uint8_t offset = 0;
1747
1748
270
  read_byte(info, &offset, (*address)++);
1749
1750
270
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1751
270
          (uint16_t)offset, false);
1752
270
}
1753
1754
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1755
1.78k
{
1756
1.78k
  cs_m680x *m680x = &info->m680x;
1757
1.78k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1758
1759
1.78k
  indexed12_hdlr(MI, info, address);
1760
1.78k
  op->type = M680X_OP_IMMEDIATE;
1761
1762
1.78k
  if (info->insn == M680X_INS_MOVW) {
1763
661
    uint16_t imm16 = 0;
1764
1765
661
    read_word(info, &imm16, *address);
1766
661
    op->imm = (int16_t)imm16;
1767
661
    op->size = 2;
1768
1.12k
  } else {
1769
1.12k
    uint8_t imm8 = 0;
1770
1771
1.12k
    read_byte(info, &imm8, *address);
1772
1.12k
    op->imm = (int8_t)imm8;
1773
1.12k
    op->size = 1;
1774
1.12k
  }
1775
1776
1.78k
  set_operand_size(info, op, 1);
1777
1.78k
}
1778
1779
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1780
858
{
1781
858
  cs_m680x *m680x = &info->m680x;
1782
858
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1783
858
  uint16_t imm16 = 0;
1784
1785
858
  indexed12_hdlr(MI, info, address);
1786
858
  read_word(info, &imm16, *address);
1787
858
  op0->type = M680X_OP_EXTENDED;
1788
858
  op0->ext.address = (int16_t)imm16;
1789
858
  set_operand_size(info, op0, 1);
1790
858
}
1791
1792
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1793
// Example: DBNE X,$1000
1794
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1795
814
{
1796
814
  static const m680x_reg index_to_reg_id[] = {
1797
814
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1798
814
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1799
814
  };
1800
814
  static const m680x_insn index_to_insn_id[] = {
1801
814
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1802
814
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1803
814
  };
1804
814
  cs_m680x *m680x = &info->m680x;
1805
814
  uint8_t post_byte = 0;
1806
814
  uint8_t rel = 0;
1807
814
  cs_m680x_op *op;
1808
1809
814
  read_byte(info, &post_byte, (*address)++);
1810
1811
814
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1812
1813
814
  if (info->insn == M680X_INS_ILLGL) {
1814
0
    illegal_hdlr(MI, info, address);
1815
0
  };
1816
1817
814
  read_byte(info, &rel, (*address)++);
1818
1819
814
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1820
1821
814
  op = &m680x->operands[m680x->op_count++];
1822
1823
814
  op->type = M680X_OP_RELATIVE;
1824
1825
814
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1826
1827
814
  op->rel.address = *address + op->rel.offset;
1828
1829
814
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1830
814
}
1831
1832
// handler for RS08 specific TNY instruction
1833
// The operand address is embedded in the the least 4 significant bits of the opcode
1834
static void tny_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1835
1.31k
{
1836
1.31k
  cs_m680x *m680x = &info->m680x;
1837
1.31k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1838
1839
1.31k
  op->type = M680X_OP_DIRECT;
1840
1.31k
  op->direct_addr = (uint8_t)(MI->Opcode & 0x0F);
1841
1.31k
  op->size = 1;
1842
1.31k
}
1843
1844
// handler for RS08 specific SRT instruction
1845
// The operand address is embedded in the the least 5 significant bits of the opcode
1846
static void srt_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1847
2.42k
{
1848
2.42k
  cs_m680x *m680x = &info->m680x;
1849
2.42k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1850
1851
2.42k
  op->type = M680X_OP_DIRECT;
1852
2.42k
  op->direct_addr = (uint8_t)(MI->Opcode & 0x1F);
1853
2.42k
  op->size = 1;
1854
2.42k
}
1855
1856
static void dirdir_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1857
608
{
1858
608
  direct_hdlr(MI, info, address);
1859
608
  direct_hdlr(MI, info, address);
1860
608
}
1861
1862
static void immdir_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1863
856
{
1864
856
  immediate_hdlr(MI, info, address);
1865
856
  direct_hdlr(MI, info, address);
1866
856
}
1867
1868
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1869
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1870
  immediate_hdlr, // 8-bit
1871
  immediate_hdlr, // 16-bit
1872
  immediate_hdlr, // 32-bit
1873
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1874
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1875
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1876
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1877
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1878
  indexed12_hdlr, // subset of indexed12
1879
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1880
  imm_idx12_x_hdlr, ext_idx12_x_hdlr, srt_hdlr,      tny_hdlr,
1881
  dirdir_hdlr,    immdir_hdlr
1882
}; /* handler function pointers */
1883
1884
/* Disasemble one instruction at address and store in str_buff */
1885
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1886
              uint16_t address)
1887
181k
{
1888
181k
  cs_m680x *m680x = &info->m680x;
1889
181k
  cs_detail *detail = MI->flat_insn->detail;
1890
181k
  uint16_t base_address = address;
1891
181k
  insn_desc insn_description;
1892
181k
  e_access_mode access_mode;
1893
1894
181k
  if (detail != NULL) {
1895
181k
    memset(detail, 0,
1896
181k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1897
181k
  }
1898
1899
181k
  memset(&insn_description, 0, sizeof(insn_description));
1900
181k
  memset(m680x, 0, sizeof(*m680x));
1901
181k
  info->insn_size = 1;
1902
1903
181k
  if (decode_insn(info, address, &insn_description)) {
1904
165k
    m680x_reg reg;
1905
1906
165k
    if (insn_description.opcode > 0xff)
1907
7.47k
      address += 2; // 8-bit opcode + page prefix
1908
158k
    else
1909
158k
      address++; // 8-bit opcode only
1910
1911
165k
    info->insn = insn_description.insn;
1912
1913
165k
    MCInst_setOpcode(MI, insn_description.opcode);
1914
1915
165k
    reg = g_insn_props[info->insn].reg0;
1916
1917
165k
    if (reg != M680X_REG_INVALID) {
1918
94.7k
      if (reg == M680X_REG_HX &&
1919
1.01k
          (!info->cpu->reg_byte_size[reg]))
1920
369
        reg = M680X_REG_X;
1921
1922
94.7k
      add_reg_operand(info, reg);
1923
      // First (or second) operand is a register which is
1924
      // part of the mnemonic
1925
94.7k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1926
94.7k
      reg = g_insn_props[info->insn].reg1;
1927
1928
94.7k
      if (reg != M680X_REG_INVALID) {
1929
2.30k
        if (reg == M680X_REG_HX &&
1930
532
            (!info->cpu->reg_byte_size[reg]))
1931
326
          reg = M680X_REG_X;
1932
1933
2.30k
        add_reg_operand(info, reg);
1934
2.30k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1935
2.30k
      }
1936
94.7k
    }
1937
1938
    // Call addressing mode specific instruction handler
1939
165k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1940
165k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1941
1942
165k
    add_insn_group(detail, g_insn_props[info->insn].group);
1943
1944
165k
    if (g_insn_props[info->insn].cc_modified &&
1945
110k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1946
109k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1947
108k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1948
1949
165k
    access_mode = g_insn_props[info->insn].access_mode;
1950
1951
    // Fix for M6805 BSET/BCLR. It has a different operand order
1952
    // in comparison to the M6811
1953
165k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1954
164k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1955
1.75k
      access_mode = rmmm;
1956
1957
165k
    build_regs_read_write_counts(MI, info, access_mode);
1958
165k
    add_operators_access(MI, info, access_mode);
1959
1960
165k
    if (g_insn_props[info->insn].update_reg_access)
1961
15.4k
      set_changed_regs_read_write_counts(MI, info);
1962
1963
165k
    info->insn_size = (uint8_t)insn_description.insn_size;
1964
1965
165k
    return info->insn_size;
1966
165k
  } else
1967
15.9k
    MCInst_setOpcode(MI, insn_description.opcode);
1968
1969
  // Illegal instruction
1970
15.9k
  address = base_address;
1971
15.9k
  illegal_hdlr(MI, info, &address);
1972
15.9k
  return 1;
1973
181k
}
1974
1975
// Tables to get the byte size of a register on the CPU
1976
// based on an enum m680x_reg value defined in m680x.h
1977
// Invalid registers return 0.
1978
static const uint8_t g_m6800_reg_byte_size[23] = {
1979
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
1980
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0, 0
1981
};
1982
1983
static const uint8_t g_m6805_reg_byte_size[23] = {
1984
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
1985
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0, 0
1986
};
1987
1988
static const uint8_t g_m6808_reg_byte_size[23] = {
1989
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
1990
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0, 0
1991
};
1992
1993
static const uint8_t g_m6801_reg_byte_size[23] = {
1994
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
1995
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0, 0
1996
};
1997
1998
static const uint8_t g_m6811_reg_byte_size[23] = {
1999
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
2000
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0, 0
2001
};
2002
2003
static const uint8_t g_cpu12_reg_byte_size[23] = {
2004
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
2005
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 2, 2
2006
};
2007
2008
static const uint8_t g_m6809_reg_byte_size[23] = {
2009
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
2010
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0, 0
2011
};
2012
2013
static const uint8_t g_hd6309_reg_byte_size[23] = {
2014
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
2015
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0, 0
2016
};
2017
2018
static const uint8_t g_rs08_reg_byte_size[23] = {
2019
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC SPC T2 T3
2020
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 2, 0, 0
2021
};
2022
2023
// Table to check for a valid register nibble on the M6809 CPU
2024
// used for TFR and EXG instruction.
2025
static const bool m6809_tfr_reg_valid[16] = {
2026
  true, true, true, true, true,  true,  false, false,
2027
  true, true, true, true, false, false, false, false,
2028
};
2029
2030
static const cpu_tables g_cpu_tables[] = {
2031
  { // M680X_CPU_TYPE_INVALID
2032
    NULL,
2033
    { NULL, NULL },
2034
    { 0, 0 },
2035
    { 0x00, 0x00, 0x00 },
2036
    { NULL, NULL, NULL },
2037
    { 0, 0, 0 },
2038
    NULL,
2039
    NULL,
2040
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2041
  { // M680X_CPU_TYPE_6301
2042
    &g_m6800_inst_page1_table[0],
2043
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
2044
    { ARR_SIZE(g_m6801_inst_overlay_table),
2045
      ARR_SIZE(g_hd6301_inst_overlay_table) },
2046
    { 0x00, 0x00, 0x00 },
2047
    { NULL, NULL, NULL },
2048
    { 0, 0, 0 },
2049
    &g_m6801_reg_byte_size[0],
2050
    NULL,
2051
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2052
  { // M680X_CPU_TYPE_6309
2053
    &g_m6809_inst_page1_table[0],
2054
    { &g_hd6309_inst_overlay_table[0], NULL },
2055
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2056
    { 0x10, 0x11, 0x00 },
2057
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2058
      NULL },
2059
    { ARR_SIZE(g_hd6309_inst_page2_table),
2060
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2061
    &g_hd6309_reg_byte_size[0],
2062
    NULL,
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6800
2065
    &g_m6800_inst_page1_table[0],
2066
    { NULL, NULL },
2067
    { 0, 0 },
2068
    { 0x00, 0x00, 0x00 },
2069
    { NULL, NULL, NULL },
2070
    { 0, 0, 0 },
2071
    &g_m6800_reg_byte_size[0],
2072
    NULL,
2073
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2074
  { // M680X_CPU_TYPE_6801
2075
    &g_m6800_inst_page1_table[0],
2076
    { &g_m6801_inst_overlay_table[0], NULL },
2077
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2078
    { 0x00, 0x00, 0x00 },
2079
    { NULL, NULL, NULL },
2080
    { 0, 0, 0 },
2081
    &g_m6801_reg_byte_size[0],
2082
    NULL,
2083
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2084
  { // M680X_CPU_TYPE_6805
2085
    &g_m6805_inst_page1_table[0],
2086
    { NULL, NULL },
2087
    { 0, 0 },
2088
    { 0x00, 0x00, 0x00 },
2089
    { NULL, NULL, NULL },
2090
    { 0, 0, 0 },
2091
    &g_m6805_reg_byte_size[0],
2092
    NULL,
2093
    { M680X_INS_BCLR, M680X_INS_BSET } },
2094
  { // M680X_CPU_TYPE_6808
2095
    &g_m6805_inst_page1_table[0],
2096
    { &g_m6808_inst_overlay_table[0], NULL },
2097
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2098
    { 0x9E, 0x00, 0x00 },
2099
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2100
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2101
    &g_m6808_reg_byte_size[0],
2102
    NULL,
2103
    { M680X_INS_BCLR, M680X_INS_BSET } },
2104
  { // M680X_CPU_TYPE_6809
2105
    &g_m6809_inst_page1_table[0],
2106
    { NULL, NULL },
2107
    { 0, 0 },
2108
    { 0x10, 0x11, 0x00 },
2109
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2110
    { ARR_SIZE(g_m6809_inst_page2_table),
2111
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2112
    &g_m6809_reg_byte_size[0],
2113
    &m6809_tfr_reg_valid[0],
2114
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2115
  { // M680X_CPU_TYPE_6811
2116
    &g_m6800_inst_page1_table[0],
2117
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2118
    { ARR_SIZE(g_m6801_inst_overlay_table),
2119
      ARR_SIZE(g_m6811_inst_overlay_table) },
2120
    { 0x18, 0x1A, 0xCD },
2121
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2122
      &g_m6811_inst_page4_table[0] },
2123
    { ARR_SIZE(g_m6811_inst_page2_table),
2124
      ARR_SIZE(g_m6811_inst_page3_table),
2125
      ARR_SIZE(g_m6811_inst_page4_table) },
2126
    &g_m6811_reg_byte_size[0],
2127
    NULL,
2128
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2129
  { // M680X_CPU_TYPE_CPU12
2130
    &g_cpu12_inst_page1_table[0],
2131
    { NULL, NULL },
2132
    { 0, 0 },
2133
    { 0x18, 0x00, 0x00 },
2134
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2135
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2136
    &g_cpu12_reg_byte_size[0],
2137
    NULL,
2138
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2139
  { // M680X_CPU_TYPE_HCS08
2140
    &g_m6805_inst_page1_table[0],
2141
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2142
    { ARR_SIZE(g_m6808_inst_overlay_table),
2143
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2144
    { 0x9E, 0x00, 0x00 },
2145
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2146
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2147
    &g_m6808_reg_byte_size[0],
2148
    NULL,
2149
    { M680X_INS_BCLR, M680X_INS_BSET } },
2150
  { // M680X_CPU_TYPE_RS08
2151
    &g_rs08_inst_page1_table[0],
2152
    { NULL, NULL },
2153
    { 0, 0 },
2154
    { 0x00, 0x00, 0x00 },
2155
    { NULL, NULL, NULL },
2156
    { 0, 0, 0 },
2157
    &g_rs08_reg_byte_size[0],
2158
    NULL,
2159
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2160
};
2161
2162
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2163
          uint16_t address, const uint8_t *code,
2164
          uint16_t code_len)
2165
181k
{
2166
181k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2167
0
    return false;
2168
0
  }
2169
2170
181k
  info->code = code;
2171
181k
  info->size = code_len;
2172
181k
  info->offset = address;
2173
181k
  info->cpu_type = cpu_type;
2174
2175
181k
  info->cpu = &g_cpu_tables[info->cpu_type];
2176
2177
181k
  return true;
2178
181k
}
2179
2180
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2181
        MCInst *MI, uint16_t *size, uint64_t address,
2182
        void *inst_info)
2183
181k
{
2184
181k
  unsigned int insn_size = 0;
2185
181k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2186
181k
  cs_struct *handle = (cs_struct *)ud;
2187
181k
  m680x_info *info = (m680x_info *)handle->printer_info;
2188
2189
181k
  MCInst_clear(MI);
2190
2191
181k
  if (handle->mode & CS_MODE_M680X_6800)
2192
239
    cpu_type = M680X_CPU_TYPE_6800;
2193
2194
181k
  else if (handle->mode & CS_MODE_M680X_6801)
2195
540
    cpu_type = M680X_CPU_TYPE_6801;
2196
2197
180k
  else if (handle->mode & CS_MODE_M680X_6805)
2198
1.98k
    cpu_type = M680X_CPU_TYPE_6805;
2199
2200
178k
  else if (handle->mode & CS_MODE_M680X_6808)
2201
15.1k
    cpu_type = M680X_CPU_TYPE_6808;
2202
2203
163k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2204
10.1k
    cpu_type = M680X_CPU_TYPE_HCS08;
2205
2206
153k
  else if (handle->mode & CS_MODE_M680X_6809)
2207
19.6k
    cpu_type = M680X_CPU_TYPE_6809;
2208
2209
134k
  else if (handle->mode & CS_MODE_M680X_6301)
2210
3.43k
    cpu_type = M680X_CPU_TYPE_6301;
2211
2212
130k
  else if (handle->mode & CS_MODE_M680X_6309)
2213
57.0k
    cpu_type = M680X_CPU_TYPE_6309;
2214
2215
73.5k
  else if (handle->mode & CS_MODE_M680X_6811)
2216
6.83k
    cpu_type = M680X_CPU_TYPE_6811;
2217
2218
66.7k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2219
58.5k
    cpu_type = M680X_CPU_TYPE_CPU12;
2220
2221
8.15k
  else if (handle->mode & CS_MODE_M680X_RS08)
2222
8.15k
    cpu_type = M680X_CPU_TYPE_RS08;
2223
2224
181k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2225
181k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2226
181k
          (uint16_t)code_len))
2227
181k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2228
2229
181k
  if (insn_size == 0) {
2230
0
    *size = 1;
2231
0
    return false;
2232
0
  }
2233
2234
  // Make sure we always stay within range
2235
181k
  if (insn_size > code_len) {
2236
6
    *size = (uint16_t)code_len;
2237
6
    return false;
2238
6
  } else
2239
181k
    *size = (uint16_t)insn_size;
2240
2241
181k
  return true;
2242
181k
}
2243
2244
cs_err M680X_disassembler_init(cs_struct *ud)
2245
1.16k
{
2246
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2247
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2248
2249
0
    return CS_ERR_MODE;
2250
0
  }
2251
2252
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2253
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2254
2255
0
    return CS_ERR_MODE;
2256
0
  }
2257
2258
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2259
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2260
2261
0
    return CS_ERR_MODE;
2262
0
  }
2263
2264
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2265
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2266
2267
0
    return CS_ERR_MODE;
2268
0
  }
2269
2270
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2271
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2272
2273
0
    return CS_ERR_MODE;
2274
0
  }
2275
2276
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2277
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2278
2279
0
    return CS_ERR_MODE;
2280
0
  }
2281
2282
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2283
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2284
2285
0
    return CS_ERR_MODE;
2286
0
  }
2287
2288
1.16k
  if (M680X_REG_ENDING != ARR_SIZE(g_rs08_reg_byte_size)) {
2289
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_rs08_reg_byte_size));
2290
2291
0
    return CS_ERR_MODE;
2292
0
  }
2293
2294
1.16k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2295
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2296
2297
0
    return CS_ERR_MODE;
2298
0
  }
2299
2300
1.16k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2301
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2302
2303
0
    return CS_ERR_MODE;
2304
0
  }
2305
2306
1.16k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2307
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2308
2309
0
    return CS_ERR_MODE;
2310
0
  }
2311
2312
1.16k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2313
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2314
0
        MATRIX_SIZE(g_access_mode_to_access));
2315
2316
0
    return CS_ERR_MODE;
2317
0
  }
2318
2319
1.16k
  return CS_ERR_OK;
2320
1.16k
}
2321
2322
#ifndef CAPSTONE_DIET
2323
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2324
          uint8_t *regs_read_count, cs_regs regs_write,
2325
          uint8_t *regs_write_count)
2326
0
{
2327
0
  if (insn->detail == NULL) {
2328
0
    *regs_read_count = 0;
2329
0
    *regs_write_count = 0;
2330
0
  } else {
2331
0
    *regs_read_count = insn->detail->regs_read_count;
2332
0
    *regs_write_count = insn->detail->regs_write_count;
2333
2334
0
    memcpy(regs_read, insn->detail->regs_read,
2335
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2336
0
    memcpy(regs_write, insn->detail->regs_write,
2337
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2338
0
  }
2339
0
}
2340
#endif
2341
2342
#endif