Coverage Report

Created: 2026-03-13 06:50

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
42.9k
{
67
42.9k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
42.9k
  MI->csh->doing_mem = status;
71
42.9k
  if (!status)
72
    // done, create the next operand slot
73
21.4k
    MI->flat_insn->detail->x86.op_count++;
74
42.9k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
4.36k
{
78
4.36k
  switch (MI->csh->mode) {
79
1.71k
  case CS_MODE_16:
80
1.71k
    switch (MI->flat_insn->id) {
81
320
    default:
82
320
      MI->x86opsize = 2;
83
320
      break;
84
143
    case X86_INS_LJMP:
85
628
    case X86_INS_LCALL:
86
628
      MI->x86opsize = 4;
87
628
      break;
88
127
    case X86_INS_SGDT:
89
490
    case X86_INS_SIDT:
90
734
    case X86_INS_LGDT:
91
769
    case X86_INS_LIDT:
92
769
      MI->x86opsize = 6;
93
769
      break;
94
1.71k
    }
95
1.71k
    break;
96
1.71k
  case CS_MODE_32:
97
1.68k
    switch (MI->flat_insn->id) {
98
576
    default:
99
576
      MI->x86opsize = 4;
100
576
      break;
101
343
    case X86_INS_LJMP:
102
531
    case X86_INS_JMP:
103
608
    case X86_INS_LCALL:
104
687
    case X86_INS_SGDT:
105
717
    case X86_INS_SIDT:
106
937
    case X86_INS_LGDT:
107
1.10k
    case X86_INS_LIDT:
108
1.10k
      MI->x86opsize = 6;
109
1.10k
      break;
110
1.68k
    }
111
1.68k
    break;
112
1.68k
  case CS_MODE_64:
113
967
    switch (MI->flat_insn->id) {
114
416
    default:
115
416
      MI->x86opsize = 8;
116
416
      break;
117
173
    case X86_INS_LJMP:
118
186
    case X86_INS_LCALL:
119
259
    case X86_INS_SGDT:
120
354
    case X86_INS_SIDT:
121
521
    case X86_INS_LGDT:
122
551
    case X86_INS_LIDT:
123
551
      MI->x86opsize = 10;
124
551
      break;
125
967
    }
126
967
    break;
127
967
  default: // never reach
128
0
    break;
129
4.36k
  }
130
131
4.36k
  printMemReference(MI, OpNo, O);
132
4.36k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
48.3k
{
136
48.3k
  MI->x86opsize = 1;
137
48.3k
  printMemReference(MI, OpNo, O);
138
48.3k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
16.3k
{
142
16.3k
  MI->x86opsize = 2;
143
144
16.3k
  printMemReference(MI, OpNo, O);
145
16.3k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
20.2k
{
149
20.2k
  MI->x86opsize = 4;
150
151
20.2k
  printMemReference(MI, OpNo, O);
152
20.2k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
7.47k
{
156
7.47k
  MI->x86opsize = 8;
157
7.47k
  printMemReference(MI, OpNo, O);
158
7.47k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
2.72k
{
162
2.72k
  MI->x86opsize = 16;
163
2.72k
  printMemReference(MI, OpNo, O);
164
2.72k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
1.43k
{
168
1.43k
  MI->x86opsize = 64;
169
1.43k
  printMemReference(MI, OpNo, O);
170
1.43k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
2.19k
{
175
2.19k
  MI->x86opsize = 32;
176
2.19k
  printMemReference(MI, OpNo, O);
177
2.19k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
2.24k
{
181
2.24k
  switch (MCInst_getOpcode(MI)) {
182
1.94k
  default:
183
1.94k
    MI->x86opsize = 4;
184
1.94k
    break;
185
77
  case X86_FSTENVm:
186
303
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
303
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
57
    case CS_MODE_16:
192
57
      MI->x86opsize = 14;
193
57
      break;
194
118
    case CS_MODE_32:
195
246
    case CS_MODE_64:
196
246
      MI->x86opsize = 28;
197
246
      break;
198
303
    }
199
303
    break;
200
2.24k
  }
201
202
2.24k
  printMemReference(MI, OpNo, O);
203
2.24k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
1.69k
{
207
1.69k
  MI->x86opsize = 8;
208
1.69k
  printMemReference(MI, OpNo, O);
209
1.69k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
636
{
213
636
  MI->x86opsize = 10;
214
636
  printMemReference(MI, OpNo, O);
215
636
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
1.63k
{
219
1.63k
  MI->x86opsize = 16;
220
1.63k
  printMemReference(MI, OpNo, O);
221
1.63k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
1.07k
{
225
1.07k
  MI->x86opsize = 32;
226
1.07k
  printMemReference(MI, OpNo, O);
227
1.07k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
909
{
231
909
  MI->x86opsize = 64;
232
909
  printMemReference(MI, OpNo, O);
233
909
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
151k
{
242
151k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
151k
  if (MCOperand_isReg(Op)) {
244
151k
    printRegName(O, MCOperand_getReg(Op));
245
151k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
151k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
646k
{
290
646k
  uint8_t count, i;
291
646k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
646k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
646k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
1.82M
  for (count = 0; arr[count]; count++)
301
1.18M
    ;
302
303
646k
  if (count == 0)
304
42.2k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
604k
  count--;
308
1.78M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.18M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.18M
       i++) {
311
1.18M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.00M
      access[i] = arr[count - i];
313
174k
    else
314
174k
      access[i] = 0;
315
1.18M
  }
316
604k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
10.2k
{
320
10.2k
  MCOperand *SegReg;
321
10.2k
  int reg;
322
323
10.2k
  if (MI->csh->detail_opt) {
324
10.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
10.2k
    MI->flat_insn->detail->x86
327
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
328
10.2k
      .type = X86_OP_MEM;
329
10.2k
    MI->flat_insn->detail->x86
330
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
331
10.2k
      .size = MI->x86opsize;
332
10.2k
    MI->flat_insn->detail->x86
333
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
334
10.2k
      .mem.segment = X86_REG_INVALID;
335
10.2k
    MI->flat_insn->detail->x86
336
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
337
10.2k
      .mem.base = X86_REG_INVALID;
338
10.2k
    MI->flat_insn->detail->x86
339
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
340
10.2k
      .mem.index = X86_REG_INVALID;
341
10.2k
    MI->flat_insn->detail->x86
342
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
343
10.2k
      .mem.scale = 1;
344
10.2k
    MI->flat_insn->detail->x86
345
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
346
10.2k
      .mem.disp = 0;
347
348
10.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
10.2k
            &MI->flat_insn->detail->x86.eflags);
350
10.2k
    MI->flat_insn->detail->x86
351
10.2k
      .operands[MI->flat_insn->detail->x86.op_count]
352
10.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
10.2k
  }
354
355
10.2k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
10.2k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
10.2k
  if (reg) {
359
66
    _printOperand(MI, Op + 1, O);
360
66
    SStream_concat0(O, ":");
361
362
66
    if (MI->csh->detail_opt) {
363
66
      MI->flat_insn->detail->x86
364
66
        .operands[MI->flat_insn->detail->x86.op_count]
365
66
        .mem.segment = X86_register_map(reg);
366
66
    }
367
66
  }
368
369
10.2k
  SStream_concat0(O, "(");
370
10.2k
  set_mem_access(MI, true);
371
372
10.2k
  printOperand(MI, Op, O);
373
374
10.2k
  SStream_concat0(O, ")");
375
10.2k
  set_mem_access(MI, false);
376
10.2k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
11.2k
{
380
11.2k
  if (MI->csh->detail_opt) {
381
11.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
11.2k
    MI->flat_insn->detail->x86
384
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
385
11.2k
      .type = X86_OP_MEM;
386
11.2k
    MI->flat_insn->detail->x86
387
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
388
11.2k
      .size = MI->x86opsize;
389
11.2k
    MI->flat_insn->detail->x86
390
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
391
11.2k
      .mem.segment = X86_REG_INVALID;
392
11.2k
    MI->flat_insn->detail->x86
393
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
394
11.2k
      .mem.base = X86_REG_INVALID;
395
11.2k
    MI->flat_insn->detail->x86
396
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
397
11.2k
      .mem.index = X86_REG_INVALID;
398
11.2k
    MI->flat_insn->detail->x86
399
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
400
11.2k
      .mem.scale = 1;
401
11.2k
    MI->flat_insn->detail->x86
402
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
403
11.2k
      .mem.disp = 0;
404
405
11.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
11.2k
            &MI->flat_insn->detail->x86.eflags);
407
11.2k
    MI->flat_insn->detail->x86
408
11.2k
      .operands[MI->flat_insn->detail->x86.op_count]
409
11.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
11.2k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
11.2k
  if (MI->csh->mode != CS_MODE_64) {
414
6.54k
    SStream_concat0(O, "%es:(");
415
6.54k
    if (MI->csh->detail_opt) {
416
6.54k
      MI->flat_insn->detail->x86
417
6.54k
        .operands[MI->flat_insn->detail->x86.op_count]
418
6.54k
        .mem.segment = X86_REG_ES;
419
6.54k
    }
420
6.54k
  } else
421
4.69k
    SStream_concat0(O, "(");
422
423
11.2k
  set_mem_access(MI, true);
424
425
11.2k
  printOperand(MI, Op, O);
426
427
11.2k
  SStream_concat0(O, ")");
428
11.2k
  set_mem_access(MI, false);
429
11.2k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
3.67k
{
433
3.67k
  MI->x86opsize = 1;
434
3.67k
  printSrcIdx(MI, OpNo, O);
435
3.67k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
2.85k
{
439
2.85k
  MI->x86opsize = 2;
440
2.85k
  printSrcIdx(MI, OpNo, O);
441
2.85k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
2.57k
{
445
2.57k
  MI->x86opsize = 4;
446
2.57k
  printSrcIdx(MI, OpNo, O);
447
2.57k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
1.11k
{
451
1.11k
  MI->x86opsize = 8;
452
1.11k
  printSrcIdx(MI, OpNo, O);
453
1.11k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
3.83k
{
457
3.83k
  MI->x86opsize = 1;
458
3.83k
  printDstIdx(MI, OpNo, O);
459
3.83k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
3.12k
{
463
3.12k
  MI->x86opsize = 2;
464
3.12k
  printDstIdx(MI, OpNo, O);
465
3.12k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
2.83k
{
469
2.83k
  MI->x86opsize = 4;
470
2.83k
  printDstIdx(MI, OpNo, O);
471
2.83k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
1.44k
{
475
1.44k
  MI->x86opsize = 8;
476
1.44k
  printDstIdx(MI, OpNo, O);
477
1.44k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
2.69k
{
481
2.69k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
2.69k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
2.69k
  int reg;
484
485
2.69k
  if (MI->csh->detail_opt) {
486
2.69k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
2.69k
    MI->flat_insn->detail->x86
489
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
490
2.69k
      .type = X86_OP_MEM;
491
2.69k
    MI->flat_insn->detail->x86
492
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
493
2.69k
      .size = MI->x86opsize;
494
2.69k
    MI->flat_insn->detail->x86
495
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
496
2.69k
      .mem.segment = X86_REG_INVALID;
497
2.69k
    MI->flat_insn->detail->x86
498
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
499
2.69k
      .mem.base = X86_REG_INVALID;
500
2.69k
    MI->flat_insn->detail->x86
501
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
502
2.69k
      .mem.index = X86_REG_INVALID;
503
2.69k
    MI->flat_insn->detail->x86
504
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
505
2.69k
      .mem.scale = 1;
506
2.69k
    MI->flat_insn->detail->x86
507
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
508
2.69k
      .mem.disp = 0;
509
510
2.69k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
2.69k
            &MI->flat_insn->detail->x86.eflags);
512
2.69k
    MI->flat_insn->detail->x86
513
2.69k
      .operands[MI->flat_insn->detail->x86.op_count]
514
2.69k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
2.69k
  }
516
517
  // If this has a segment register, print it.
518
2.69k
  reg = MCOperand_getReg(SegReg);
519
2.69k
  if (reg) {
520
109
    _printOperand(MI, Op + 1, O);
521
109
    SStream_concat0(O, ":");
522
523
109
    if (MI->csh->detail_opt) {
524
109
      MI->flat_insn->detail->x86
525
109
        .operands[MI->flat_insn->detail->x86.op_count]
526
109
        .mem.segment = X86_register_map(reg);
527
109
    }
528
109
  }
529
530
2.69k
  if (MCOperand_isImm(DispSpec)) {
531
2.69k
    int64_t imm = MCOperand_getImm(DispSpec);
532
2.69k
    if (MI->csh->detail_opt)
533
2.69k
      MI->flat_insn->detail->x86
534
2.69k
        .operands[MI->flat_insn->detail->x86.op_count]
535
2.69k
        .mem.disp = imm;
536
2.69k
    if (imm < 0) {
537
575
      SStream_concat(O, "0x%" PRIx64,
538
575
               arch_masks[MI->csh->mode] & imm);
539
2.12k
    } else {
540
2.12k
      if (imm > HEX_THRESHOLD)
541
1.90k
        SStream_concat(O, "0x%" PRIx64, imm);
542
221
      else
543
221
        SStream_concat(O, "%" PRIu64, imm);
544
2.12k
    }
545
2.69k
  }
546
547
2.69k
  if (MI->csh->detail_opt)
548
2.69k
    MI->flat_insn->detail->x86.op_count++;
549
2.69k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
13.4k
{
553
13.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
13.4k
  if (val > HEX_THRESHOLD)
556
11.8k
    SStream_concat(O, "$0x%x", val);
557
1.62k
  else
558
1.62k
    SStream_concat(O, "$%" PRIu8, val);
559
560
13.4k
  if (MI->csh->detail_opt) {
561
13.4k
    MI->flat_insn->detail->x86
562
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
563
13.4k
      .type = X86_OP_IMM;
564
13.4k
    MI->flat_insn->detail->x86
565
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
566
13.4k
      .imm = val;
567
13.4k
    MI->flat_insn->detail->x86
568
13.4k
      .operands[MI->flat_insn->detail->x86.op_count]
569
13.4k
      .size = 1;
570
13.4k
    MI->flat_insn->detail->x86.op_count++;
571
13.4k
  }
572
13.4k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
1.67k
{
576
1.67k
  MI->x86opsize = 1;
577
1.67k
  printMemOffset(MI, OpNo, O);
578
1.67k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
496
{
582
496
  MI->x86opsize = 2;
583
496
  printMemOffset(MI, OpNo, O);
584
496
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
461
{
588
461
  MI->x86opsize = 4;
589
461
  printMemOffset(MI, OpNo, O);
590
461
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
70
{
594
70
  MI->x86opsize = 8;
595
70
  printMemOffset(MI, OpNo, O);
596
70
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
18.0k
{
604
18.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
18.0k
  if (MCOperand_isImm(Op)) {
606
18.0k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
18.0k
            MI->address;
608
609
    // truncate imm for non-64bit
610
18.0k
    if (MI->csh->mode != CS_MODE_64) {
611
12.1k
      imm = imm & 0xffffffff;
612
12.1k
    }
613
614
18.0k
    if (imm < 0) {
615
629
      SStream_concat(O, "0x%" PRIx64, imm);
616
17.4k
    } else {
617
17.4k
      if (imm > HEX_THRESHOLD)
618
17.4k
        SStream_concat(O, "0x%" PRIx64, imm);
619
3
      else
620
3
        SStream_concat(O, "%" PRIu64, imm);
621
17.4k
    }
622
18.0k
    if (MI->csh->detail_opt) {
623
18.0k
      MI->flat_insn->detail->x86
624
18.0k
        .operands[MI->flat_insn->detail->x86.op_count]
625
18.0k
        .type = X86_OP_IMM;
626
18.0k
      MI->has_imm = true;
627
18.0k
      MI->flat_insn->detail->x86
628
18.0k
        .operands[MI->flat_insn->detail->x86.op_count]
629
18.0k
        .imm = imm;
630
18.0k
      MI->flat_insn->detail->x86.op_count++;
631
18.0k
    }
632
18.0k
  }
633
18.0k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
274k
{
637
274k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
274k
  if (MCOperand_isReg(Op)) {
639
232k
    unsigned int reg = MCOperand_getReg(Op);
640
232k
    printRegName(O, reg);
641
232k
    if (MI->csh->detail_opt) {
642
232k
      if (MI->csh->doing_mem) {
643
21.4k
        MI->flat_insn->detail->x86
644
21.4k
          .operands[MI->flat_insn->detail->x86
645
21.4k
                .op_count]
646
21.4k
          .mem.base = X86_register_map(reg);
647
210k
      } else {
648
210k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
210k
        MI->flat_insn->detail->x86
651
210k
          .operands[MI->flat_insn->detail->x86
652
210k
                .op_count]
653
210k
          .type = X86_OP_REG;
654
210k
        MI->flat_insn->detail->x86
655
210k
          .operands[MI->flat_insn->detail->x86
656
210k
                .op_count]
657
210k
          .reg = X86_register_map(reg);
658
210k
        MI->flat_insn->detail->x86
659
210k
          .operands[MI->flat_insn->detail->x86
660
210k
                .op_count]
661
210k
          .size =
662
210k
          MI->csh->regsize_map[X86_register_map(
663
210k
            reg)];
664
665
210k
        get_op_access(
666
210k
          MI->csh, MCInst_getOpcode(MI), access,
667
210k
          &MI->flat_insn->detail->x86.eflags);
668
210k
        MI->flat_insn->detail->x86
669
210k
          .operands[MI->flat_insn->detail->x86
670
210k
                .op_count]
671
210k
          .access =
672
210k
          access[MI->flat_insn->detail->x86
673
210k
                   .op_count];
674
675
210k
        MI->flat_insn->detail->x86.op_count++;
676
210k
      }
677
232k
    }
678
232k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
42.1k
    uint8_t encsize;
681
42.1k
    int64_t imm = MCOperand_getImm(Op);
682
42.1k
    uint8_t opsize =
683
42.1k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
42.1k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
19.8k
      imm = imm & 0xff;
687
19.8k
    }
688
689
42.1k
    switch (MI->flat_insn->id) {
690
18.1k
    default:
691
18.1k
      if (imm >= 0) {
692
16.3k
        if (imm > HEX_THRESHOLD)
693
13.7k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.65k
        else
695
2.65k
          SStream_concat(O, "$%" PRIu64, imm);
696
16.3k
      } else {
697
1.78k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
1.78k
        } else {
716
1.78k
          if (imm ==
717
1.78k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
1.78k
          else if (imm < -HEX_THRESHOLD)
722
1.72k
            SStream_concat(O,
723
1.72k
                     "$-0x%" PRIx64,
724
1.72k
                     -imm);
725
59
          else
726
59
            SStream_concat(O, "$-%" PRIu64,
727
59
                     -imm);
728
1.78k
        }
729
1.78k
      }
730
18.1k
      break;
731
732
18.1k
    case X86_INS_MOVABS:
733
9.66k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
      // Use unsigned comparison to handle values >= 2^63 correctly
736
9.66k
      if ((uint64_t)imm > HEX_THRESHOLD)
737
8.57k
        SStream_concat(O, "$0x%" PRIx64, imm);
738
1.09k
      else
739
1.09k
        SStream_concat(O, "$%" PRIu64, imm);
740
9.66k
      break;
741
742
0
    case X86_INS_IN:
743
0
    case X86_INS_OUT:
744
0
    case X86_INS_INT:
745
      // do not print number in negative form
746
0
      imm = imm & 0xff;
747
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
748
0
        SStream_concat(O, "$%" PRIu64, imm);
749
0
      else {
750
0
        SStream_concat(O, "$0x%x", imm);
751
0
      }
752
0
      break;
753
754
534
    case X86_INS_LCALL:
755
1.41k
    case X86_INS_LJMP:
756
1.41k
    case X86_INS_JMP:
757
      // always print address in positive form
758
1.41k
      if (OpNo == 1) { // selector is ptr16
759
709
        imm = imm & 0xffff;
760
709
        opsize = 2;
761
709
      } else
762
709
        opsize = 4;
763
1.41k
      SStream_concat(O, "$0x%" PRIx64, imm);
764
1.41k
      break;
765
766
3.15k
    case X86_INS_AND:
767
6.36k
    case X86_INS_OR:
768
8.59k
    case X86_INS_XOR:
769
      // do not print number in negative form
770
8.59k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
771
758
        SStream_concat(O, "$%" PRIu64, imm);
772
7.83k
      else {
773
7.83k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
774
7.83k
              imm;
775
7.83k
        SStream_concat(O, "$0x%" PRIx64, imm);
776
7.83k
      }
777
8.59k
      break;
778
779
2.64k
    case X86_INS_RET:
780
4.31k
    case X86_INS_RETF:
781
      // RET imm16
782
4.31k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
783
115
        SStream_concat(O, "$%" PRIu64, imm);
784
4.19k
      else {
785
4.19k
        imm = 0xffff & imm;
786
4.19k
        SStream_concat(O, "$0x%x", imm);
787
4.19k
      }
788
4.31k
      break;
789
42.1k
    }
790
791
42.1k
    if (MI->csh->detail_opt) {
792
42.1k
      if (MI->csh->doing_mem) {
793
0
        MI->flat_insn->detail->x86
794
0
          .operands[MI->flat_insn->detail->x86
795
0
                .op_count]
796
0
          .type = X86_OP_MEM;
797
0
        MI->flat_insn->detail->x86
798
0
          .operands[MI->flat_insn->detail->x86
799
0
                .op_count]
800
0
          .mem.disp = imm;
801
42.1k
      } else {
802
42.1k
        MI->flat_insn->detail->x86
803
42.1k
          .operands[MI->flat_insn->detail->x86
804
42.1k
                .op_count]
805
42.1k
          .type = X86_OP_IMM;
806
42.1k
        MI->has_imm = true;
807
42.1k
        MI->flat_insn->detail->x86
808
42.1k
          .operands[MI->flat_insn->detail->x86
809
42.1k
                .op_count]
810
42.1k
          .imm = imm;
811
812
42.1k
        if (opsize > 0) {
813
35.9k
          MI->flat_insn->detail->x86
814
35.9k
            .operands[MI->flat_insn->detail
815
35.9k
                  ->x86.op_count]
816
35.9k
            .size = opsize;
817
35.9k
          MI->flat_insn->detail->x86.encoding
818
35.9k
            .imm_size = encsize;
819
35.9k
        } else if (MI->op1_size > 0)
820
0
          MI->flat_insn->detail->x86
821
0
            .operands[MI->flat_insn->detail
822
0
                  ->x86.op_count]
823
0
            .size = MI->op1_size;
824
6.20k
        else
825
6.20k
          MI->flat_insn->detail->x86
826
6.20k
            .operands[MI->flat_insn->detail
827
6.20k
                  ->x86.op_count]
828
6.20k
            .size = MI->imm_size;
829
830
42.1k
        MI->flat_insn->detail->x86.op_count++;
831
42.1k
      }
832
42.1k
    }
833
42.1k
  }
834
274k
}
835
836
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
837
114k
{
838
114k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
839
114k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
840
114k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
841
114k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
842
114k
  uint64_t ScaleVal;
843
114k
  int segreg;
844
114k
  int64_t DispVal = 1;
845
846
114k
  if (MI->csh->detail_opt) {
847
114k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
848
849
114k
    MI->flat_insn->detail->x86
850
114k
      .operands[MI->flat_insn->detail->x86.op_count]
851
114k
      .type = X86_OP_MEM;
852
114k
    MI->flat_insn->detail->x86
853
114k
      .operands[MI->flat_insn->detail->x86.op_count]
854
114k
      .size = MI->x86opsize;
855
114k
    MI->flat_insn->detail->x86
856
114k
      .operands[MI->flat_insn->detail->x86.op_count]
857
114k
      .mem.segment = X86_REG_INVALID;
858
114k
    MI->flat_insn->detail->x86
859
114k
      .operands[MI->flat_insn->detail->x86.op_count]
860
114k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
861
114k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
862
113k
      MI->flat_insn->detail->x86
863
113k
        .operands[MI->flat_insn->detail->x86.op_count]
864
113k
        .mem.index =
865
113k
        X86_register_map(MCOperand_getReg(IndexReg));
866
113k
    }
867
114k
    MI->flat_insn->detail->x86
868
114k
      .operands[MI->flat_insn->detail->x86.op_count]
869
114k
      .mem.scale = 1;
870
114k
    MI->flat_insn->detail->x86
871
114k
      .operands[MI->flat_insn->detail->x86.op_count]
872
114k
      .mem.disp = 0;
873
874
114k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
875
114k
            &MI->flat_insn->detail->x86.eflags);
876
114k
    MI->flat_insn->detail->x86
877
114k
      .operands[MI->flat_insn->detail->x86.op_count]
878
114k
      .access = access[MI->flat_insn->detail->x86.op_count];
879
114k
  }
880
881
  // If this has a segment register, print it.
882
114k
  segreg = MCOperand_getReg(SegReg);
883
114k
  if (segreg) {
884
2.20k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
885
2.20k
    SStream_concat0(O, ":");
886
887
2.20k
    if (MI->csh->detail_opt) {
888
2.20k
      MI->flat_insn->detail->x86
889
2.20k
        .operands[MI->flat_insn->detail->x86.op_count]
890
2.20k
        .mem.segment = X86_register_map(segreg);
891
2.20k
    }
892
2.20k
  }
893
894
114k
  if (MCOperand_isImm(DispSpec)) {
895
114k
    DispVal = MCOperand_getImm(DispSpec);
896
114k
    if (MI->csh->detail_opt)
897
114k
      MI->flat_insn->detail->x86
898
114k
        .operands[MI->flat_insn->detail->x86.op_count]
899
114k
        .mem.disp = DispVal;
900
114k
    if (DispVal) {
901
37.2k
      if (MCOperand_getReg(IndexReg) ||
902
34.6k
          MCOperand_getReg(BaseReg)) {
903
34.6k
        printInt64(O, DispVal);
904
34.6k
      } else {
905
        // only immediate as address of memory
906
2.57k
        if (DispVal < 0) {
907
767
          SStream_concat(
908
767
            O, "0x%" PRIx64,
909
767
            arch_masks[MI->csh->mode] &
910
767
              DispVal);
911
1.80k
        } else {
912
1.80k
          if (DispVal > HEX_THRESHOLD)
913
1.75k
            SStream_concat(O, "0x%" PRIx64,
914
1.75k
                     DispVal);
915
57
          else
916
57
            SStream_concat(O, "%" PRIu64,
917
57
                     DispVal);
918
1.80k
        }
919
2.57k
      }
920
37.2k
    }
921
114k
  }
922
923
114k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
924
111k
    SStream_concat0(O, "(");
925
926
111k
    if (MCOperand_getReg(BaseReg))
927
110k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
928
929
111k
    if (MCOperand_getReg(IndexReg) &&
930
38.7k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
931
38.4k
      SStream_concat0(O, ", ");
932
38.4k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
933
38.4k
      ScaleVal = MCOperand_getImm(
934
38.4k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
38.4k
      if (MI->csh->detail_opt)
936
38.4k
        MI->flat_insn->detail->x86
937
38.4k
          .operands[MI->flat_insn->detail->x86
938
38.4k
                .op_count]
939
38.4k
          .mem.scale = (int)ScaleVal;
940
38.4k
      if (ScaleVal != 1) {
941
5.18k
        SStream_concat(O, ", %" PRIu64, ScaleVal);
942
5.18k
      }
943
38.4k
    }
944
945
111k
    SStream_concat0(O, ")");
946
111k
  } else {
947
2.79k
    if (!DispVal)
948
219
      SStream_concat0(O, "0");
949
2.79k
  }
950
951
114k
  if (MI->csh->detail_opt)
952
114k
    MI->flat_insn->detail->x86.op_count++;
953
114k
}
954
955
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
956
2.79k
{
957
2.79k
  switch (MI->Opcode) {
958
186
  default:
959
186
    break;
960
186
  case X86_LEA16r:
961
157
    MI->x86opsize = 2;
962
157
    break;
963
266
  case X86_LEA32r:
964
995
  case X86_LEA64_32r:
965
995
    MI->x86opsize = 4;
966
995
    break;
967
170
  case X86_LEA64r:
968
170
    MI->x86opsize = 8;
969
170
    break;
970
0
#ifndef CAPSTONE_X86_REDUCE
971
172
  case X86_BNDCL32rm:
972
270
  case X86_BNDCN32rm:
973
345
  case X86_BNDCU32rm:
974
488
  case X86_BNDSTXmr:
975
842
  case X86_BNDLDXrm:
976
1.10k
  case X86_BNDCL64rm:
977
1.18k
  case X86_BNDCN64rm:
978
1.28k
  case X86_BNDCU64rm:
979
1.28k
    MI->x86opsize = 16;
980
1.28k
    break;
981
2.79k
#endif
982
2.79k
  }
983
984
2.79k
  printMemReference(MI, OpNo, O);
985
2.79k
}
986
987
#include "X86InstPrinter.h"
988
989
// Include the auto-generated portion of the assembly writer.
990
#ifdef CAPSTONE_X86_REDUCE
991
#include "X86GenAsmWriter_reduce.inc"
992
#else
993
#include "X86GenAsmWriter.inc"
994
#endif
995
996
#include "X86GenRegisterName.inc"
997
998
static void printRegName(SStream *OS, unsigned RegNo)
999
383k
{
1000
383k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1001
383k
}
1002
1003
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1004
297k
{
1005
297k
  x86_reg reg, reg2;
1006
297k
  enum cs_ac_type access1, access2;
1007
297k
  int i;
1008
1009
  // perhaps this instruction does not need printer
1010
297k
  if (MI->assembly[0]) {
1011
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1012
0
    return;
1013
0
  }
1014
1015
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1016
  // In Intel annotation it's always emitted as "call".
1017
  //
1018
  // TODO: Probably this hack should be redesigned via InstAlias in
1019
  // InstrInfo.td as soon as Requires clause is supported properly
1020
  // for InstAlias.
1021
297k
  if (MI->csh->mode == CS_MODE_64 &&
1022
97.5k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1023
0
    SStream_concat0(OS, "callq\t");
1024
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1025
0
    printPCRelImm(MI, 0, OS);
1026
0
    return;
1027
0
  }
1028
1029
297k
  X86_lockrep(MI, OS);
1030
297k
  printInstruction(MI, OS);
1031
1032
297k
  if (MI->has_imm) {
1033
    // if op_count > 1, then this operand's size is taken from the destination op
1034
59.0k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1035
34.4k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1036
34.1k
          MI->flat_insn->id != X86_INS_LJMP &&
1037
33.7k
          MI->flat_insn->id != X86_INS_JMP) {
1038
33.7k
        for (i = 0;
1039
102k
             i < MI->flat_insn->detail->x86.op_count;
1040
68.6k
             i++) {
1041
68.6k
          if (MI->flat_insn->detail->x86
1042
68.6k
                .operands[i]
1043
68.6k
                .type == X86_OP_IMM)
1044
34.1k
            MI->flat_insn->detail->x86
1045
34.1k
              .operands[i]
1046
34.1k
              .size =
1047
34.1k
              MI->flat_insn->detail
1048
34.1k
                ->x86
1049
34.1k
                .operands
1050
34.1k
                  [MI->flat_insn
1051
34.1k
                     ->detail
1052
34.1k
                     ->x86
1053
34.1k
                     .op_count -
1054
34.1k
                   1]
1055
34.1k
                .size;
1056
68.6k
        }
1057
33.7k
      }
1058
34.4k
    } else
1059
24.6k
      MI->flat_insn->detail->x86.operands[0].size =
1060
24.6k
        MI->imm_size;
1061
59.0k
  }
1062
1063
297k
  if (MI->csh->detail_opt) {
1064
297k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1065
1066
    // some instructions need to supply immediate 1 in the first op
1067
297k
    switch (MCInst_getOpcode(MI)) {
1068
275k
    default:
1069
275k
      break;
1070
275k
    case X86_SHL8r1:
1071
452
    case X86_SHL16r1:
1072
801
    case X86_SHL32r1:
1073
1.41k
    case X86_SHL64r1:
1074
1.77k
    case X86_SAL8r1:
1075
1.92k
    case X86_SAL16r1:
1076
2.12k
    case X86_SAL32r1:
1077
2.48k
    case X86_SAL64r1:
1078
2.55k
    case X86_SHR8r1:
1079
2.80k
    case X86_SHR16r1:
1080
3.13k
    case X86_SHR32r1:
1081
3.71k
    case X86_SHR64r1:
1082
4.22k
    case X86_SAR8r1:
1083
4.30k
    case X86_SAR16r1:
1084
5.38k
    case X86_SAR32r1:
1085
5.43k
    case X86_SAR64r1:
1086
6.59k
    case X86_RCL8r1:
1087
7.17k
    case X86_RCL16r1:
1088
9.70k
    case X86_RCL32r1:
1089
10.0k
    case X86_RCL64r1:
1090
10.2k
    case X86_RCR8r1:
1091
10.2k
    case X86_RCR16r1:
1092
10.4k
    case X86_RCR32r1:
1093
10.7k
    case X86_RCR64r1:
1094
11.1k
    case X86_ROL8r1:
1095
11.3k
    case X86_ROL16r1:
1096
11.3k
    case X86_ROL32r1:
1097
11.4k
    case X86_ROL64r1:
1098
11.6k
    case X86_ROR8r1:
1099
11.8k
    case X86_ROR16r1:
1100
12.0k
    case X86_ROR32r1:
1101
12.9k
    case X86_ROR64r1:
1102
13.2k
    case X86_SHL8m1:
1103
13.7k
    case X86_SHL16m1:
1104
14.1k
    case X86_SHL32m1:
1105
14.3k
    case X86_SHL64m1:
1106
14.5k
    case X86_SAL8m1:
1107
14.9k
    case X86_SAL16m1:
1108
15.2k
    case X86_SAL32m1:
1109
15.3k
    case X86_SAL64m1:
1110
15.5k
    case X86_SHR8m1:
1111
15.9k
    case X86_SHR16m1:
1112
16.2k
    case X86_SHR32m1:
1113
16.8k
    case X86_SHR64m1:
1114
17.0k
    case X86_SAR8m1:
1115
17.3k
    case X86_SAR16m1:
1116
17.7k
    case X86_SAR32m1:
1117
18.0k
    case X86_SAR64m1:
1118
18.0k
    case X86_RCL8m1:
1119
18.4k
    case X86_RCL16m1:
1120
18.7k
    case X86_RCL32m1:
1121
18.8k
    case X86_RCL64m1:
1122
18.9k
    case X86_RCR8m1:
1123
19.2k
    case X86_RCR16m1:
1124
19.3k
    case X86_RCR32m1:
1125
19.5k
    case X86_RCR64m1:
1126
19.6k
    case X86_ROL8m1:
1127
19.9k
    case X86_ROL16m1:
1128
20.2k
    case X86_ROL32m1:
1129
20.4k
    case X86_ROL64m1:
1130
20.4k
    case X86_ROR8m1:
1131
20.8k
    case X86_ROR16m1:
1132
21.3k
    case X86_ROR32m1:
1133
21.5k
    case X86_ROR64m1:
1134
      // shift all the ops right to leave 1st slot for this new register op
1135
21.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1136
21.5k
        &(MI->flat_insn->detail->x86.operands[0]),
1137
21.5k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1138
21.5k
          (ARR_SIZE(MI->flat_insn->detail->x86
1139
21.5k
                .operands) -
1140
21.5k
           1));
1141
21.5k
      MI->flat_insn->detail->x86.operands[0].type =
1142
21.5k
        X86_OP_IMM;
1143
21.5k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1144
21.5k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1145
21.5k
      MI->flat_insn->detail->x86.op_count++;
1146
297k
    }
1147
1148
    // special instruction needs to supply register op
1149
    // first op can be embedded in the asm by llvm.
1150
    // so we have to add the missing register as the first operand
1151
1152
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1153
1154
297k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1155
297k
    if (reg) {
1156
      // shift all the ops right to leave 1st slot for this new register op
1157
14.2k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1158
14.2k
        &(MI->flat_insn->detail->x86.operands[0]),
1159
14.2k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1160
14.2k
          (ARR_SIZE(MI->flat_insn->detail->x86
1161
14.2k
                .operands) -
1162
14.2k
           1));
1163
14.2k
      MI->flat_insn->detail->x86.operands[0].type =
1164
14.2k
        X86_OP_REG;
1165
14.2k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1166
14.2k
      MI->flat_insn->detail->x86.operands[0].size =
1167
14.2k
        MI->csh->regsize_map[reg];
1168
14.2k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1169
1170
14.2k
      MI->flat_insn->detail->x86.op_count++;
1171
282k
    } else {
1172
282k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1173
282k
                &access1, &reg2, &access2)) {
1174
8.84k
        MI->flat_insn->detail->x86.operands[0].type =
1175
8.84k
          X86_OP_REG;
1176
8.84k
        MI->flat_insn->detail->x86.operands[0].reg =
1177
8.84k
          reg;
1178
8.84k
        MI->flat_insn->detail->x86.operands[0].size =
1179
8.84k
          MI->csh->regsize_map[reg];
1180
8.84k
        MI->flat_insn->detail->x86.operands[0].access =
1181
8.84k
          access1;
1182
8.84k
        MI->flat_insn->detail->x86.operands[1].type =
1183
8.84k
          X86_OP_REG;
1184
8.84k
        MI->flat_insn->detail->x86.operands[1].reg =
1185
8.84k
          reg2;
1186
8.84k
        MI->flat_insn->detail->x86.operands[1].size =
1187
8.84k
          MI->csh->regsize_map[reg2];
1188
8.84k
        MI->flat_insn->detail->x86.operands[1].access =
1189
8.84k
          access2;
1190
8.84k
        MI->flat_insn->detail->x86.op_count = 2;
1191
8.84k
      }
1192
282k
    }
1193
1194
297k
#ifndef CAPSTONE_DIET
1195
297k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1196
297k
            &MI->flat_insn->detail->x86.eflags);
1197
297k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1198
297k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1199
297k
#endif
1200
297k
  }
1201
297k
}
1202
1203
#endif