Coverage Report

Created: 2026-03-13 06:50

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
4.75k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.03k
#define BIT_5(A)  ((A) & 0x00000020)
61
7.27k
#define BIT_6(A)  ((A) & 0x00000040)
62
7.27k
#define BIT_7(A)  ((A) & 0x00000080)
63
16.5k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
512
#define BIT_A(A)  ((A) & 0x00000400)
66
17.9k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
20.7k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
804
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
66.7k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
166k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.30k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
16.5k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
7.27k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
7.27k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
13.7k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
22.7k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
13.7k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
13.7k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
7.27k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.18k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
7.27k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.34k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
14.3k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
14.3k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
559k
{
149
559k
  const uint16_t v0 = info->code[addr + 0];
150
559k
  const uint16_t v1 = info->code[addr + 1];
151
559k
  return (v0 << 8) | v1;
152
559k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
244k
{
156
244k
  const uint32_t v0 = info->code[addr + 0];
157
244k
  const uint32_t v1 = info->code[addr + 1];
158
244k
  const uint32_t v2 = info->code[addr + 2];
159
244k
  const uint32_t v3 = info->code[addr + 3];
160
244k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
244k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
106
{
165
106
  const uint64_t v0 = info->code[addr + 0];
166
106
  const uint64_t v1 = info->code[addr + 1];
167
106
  const uint64_t v2 = info->code[addr + 2];
168
106
  const uint64_t v3 = info->code[addr + 3];
169
106
  const uint64_t v4 = info->code[addr + 4];
170
106
  const uint64_t v5 = info->code[addr + 5];
171
106
  const uint64_t v6 = info->code[addr + 6];
172
106
  const uint64_t v7 = info->code[addr + 7];
173
106
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
106
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
560k
{
178
560k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
560k
  if (info->code_len < addr + 2) {
180
705
    return 0xaaaa;
181
705
  }
182
559k
  return m68k_read_disassembler_16(info, addr);
183
560k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
246k
{
187
246k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
246k
  if (info->code_len < addr + 4) {
189
2.08k
    return 0xaaaaaaaa;
190
2.08k
  }
191
244k
  return m68k_read_disassembler_32(info, addr);
192
246k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
110
{
196
110
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
110
  if (info->code_len < addr + 8) {
198
4
    return 0xaaaaaaaaaaaaaaaaLL;
199
4
  }
200
106
  return m68k_read_disassembler_64(info, addr);
201
110
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
51.0k
  do {           \
269
51.0k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
12.6k
      d68000_invalid(info);   \
271
12.6k
      return;       \
272
12.6k
    }          \
273
51.0k
  } while (0)
274
275
15.0k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
545k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
246k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
110
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
15.0k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
312k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
12.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
110
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
13.0k
{
302
13.0k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
13.0k
}
304
305
static int make_int_16(int value)
306
4.83k
{
307
4.83k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
4.83k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
16.5k
{
312
16.5k
  uint32_t extension = read_imm_16(info);
313
314
16.5k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
16.5k
  if (EXT_FULL(extension)) {
317
7.27k
    uint32_t preindex;
318
7.27k
    uint32_t postindex;
319
320
7.27k
    op->mem.base_reg = M68K_REG_INVALID;
321
7.27k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
7.27k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
7.27k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
7.27k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.82k
      if (is_pc) {
335
762
        op->mem.base_reg = M68K_REG_PC;
336
4.06k
      } else {
337
4.06k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
4.06k
      }
339
4.82k
    }
340
341
7.27k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.44k
      if (EXT_INDEX_AR(extension)) {
343
1.86k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.58k
      } else {
345
2.58k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.58k
      }
347
348
4.44k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.44k
      if (EXT_INDEX_SCALE(extension)) {
351
3.57k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.57k
      }
353
4.44k
    }
354
355
7.27k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
7.27k
    postindex = (extension & 7) > 4;
357
358
7.27k
    if (preindex) {
359
2.95k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
4.31k
    } else if (postindex) {
361
2.17k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.17k
    }
363
364
7.27k
    return;
365
7.27k
  }
366
367
9.30k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.30k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.30k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
875
    if (is_pc) {
372
328
      op->mem.base_reg = M68K_REG_PC;
373
328
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
547
    } else {
375
547
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
547
    }
377
8.43k
  } else {
378
8.43k
    if (is_pc) {
379
742
      op->mem.base_reg = M68K_REG_PC;
380
742
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.69k
    } else {
382
7.69k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.69k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.69k
    }
385
386
8.43k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.43k
  }
388
389
9.30k
  if (EXT_INDEX_SCALE(extension)) {
390
5.46k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.46k
  }
392
9.30k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
154k
{
397
  // default to memory
398
399
154k
  op->type = M68K_OP_MEM;
400
401
154k
  switch (instruction & 0x3f) {
402
45.2k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
45.2k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
45.2k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
45.2k
      op->type = M68K_OP_REG;
407
45.2k
      break;
408
409
5.70k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
5.70k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
5.70k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
5.70k
      op->type = M68K_OP_REG;
414
5.70k
      break;
415
416
20.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
20.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
20.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
20.2k
      break;
421
422
15.8k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
15.8k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
15.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
15.8k
      break;
427
428
28.4k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
28.4k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
28.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
28.4k
      break;
433
434
13.0k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
13.0k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
13.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
13.0k
      op->mem.disp = (int16_t)read_imm_16(info);
439
13.0k
      break;
440
441
14.6k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
14.6k
      get_with_index_address_mode(info, op, instruction, size, false);
444
14.6k
      break;
445
446
3.06k
    case 0x38:
447
      /* absolute short address */
448
3.06k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
3.06k
      op->imm = read_imm_16(info);
450
3.06k
      break;
451
452
1.67k
    case 0x39:
453
      /* absolute long address */
454
1.67k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.67k
      op->imm = read_imm_32(info);
456
1.67k
      break;
457
458
1.82k
    case 0x3a:
459
      /* program counter with displacement */
460
1.82k
      op->address_mode = M68K_AM_PCI_DISP;
461
1.82k
      op->mem.disp = (int16_t)read_imm_16(info);
462
1.82k
      break;
463
464
1.96k
    case 0x3b:
465
      /* program counter with index */
466
1.96k
      get_with_index_address_mode(info, op, instruction, size, true);
467
1.96k
      break;
468
469
2.74k
    case 0x3c:
470
2.74k
      op->address_mode = M68K_AM_IMMEDIATE;
471
2.74k
      op->type = M68K_OP_IMM;
472
473
2.74k
      if (size == 1)
474
225
        op->imm = read_imm_8(info) & 0xff;
475
2.52k
      else if (size == 2)
476
1.90k
        op->imm = read_imm_16(info) & 0xffff;
477
618
      else if (size == 4)
478
508
        op->imm = read_imm_32(info);
479
110
      else
480
110
        op->imm = read_imm_64(info);
481
482
2.74k
      break;
483
484
263
    default:
485
263
      break;
486
154k
  }
487
154k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
44.4k
{
491
44.4k
  info->groups[info->groups_count++] = (uint8_t)group;
492
44.4k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
223k
{
496
223k
  cs_m68k* ext;
497
498
223k
  MCInst_setOpcode(info->inst, opcode);
499
500
223k
  ext = &info->extension;
501
502
223k
  ext->op_count = (uint8_t)count;
503
223k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
223k
  ext->op_size.cpu_size = size;
505
506
223k
  return ext;
507
223k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
16.9k
{
511
16.9k
  cs_m68k_op* op0;
512
16.9k
  cs_m68k_op* op1;
513
16.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
16.9k
  op0 = &ext->operands[0];
516
16.9k
  op1 = &ext->operands[1];
517
518
16.9k
  if (isDreg) {
519
16.9k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
16.9k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
16.9k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
16.9k
  get_ea_mode_op(info, op1, info->ir, size);
527
16.9k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
16.9k
{
531
16.9k
  build_re_gen_1(info, true, opcode, size);
532
16.9k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
19.8k
{
536
19.8k
  cs_m68k_op* op0;
537
19.8k
  cs_m68k_op* op1;
538
19.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
19.8k
  op0 = &ext->operands[0];
541
19.8k
  op1 = &ext->operands[1];
542
543
19.8k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
19.8k
  if (isDreg) {
546
19.8k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
19.8k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
19.8k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
19.8k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
3.07k
{
556
3.07k
  cs_m68k_op* op0;
557
3.07k
  cs_m68k_op* op1;
558
3.07k
  cs_m68k_op* op2;
559
3.07k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
3.07k
  op0 = &ext->operands[0];
562
3.07k
  op1 = &ext->operands[1];
563
3.07k
  op2 = &ext->operands[2];
564
565
3.07k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
3.07k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
3.07k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
3.07k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
3.07k
  if (imm > 0) {
572
876
    ext->op_count = 3;
573
876
    op2->type = M68K_OP_IMM;
574
876
    op2->address_mode = M68K_AM_IMMEDIATE;
575
876
    op2->imm = imm;
576
876
  }
577
3.07k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
5.34k
{
581
5.34k
  cs_m68k_op* op0;
582
5.34k
  cs_m68k_op* op1;
583
5.34k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
5.34k
  op0 = &ext->operands[0];
586
5.34k
  op1 = &ext->operands[1];
587
588
5.34k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
5.34k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
5.34k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
5.34k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
5.34k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
20.4k
{
597
20.4k
  cs_m68k_op* op0;
598
20.4k
  cs_m68k_op* op1;
599
20.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
20.4k
  op0 = &ext->operands[0];
602
20.4k
  op1 = &ext->operands[1];
603
604
20.4k
  op0->type = M68K_OP_IMM;
605
20.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
20.4k
  op0->imm = imm;
607
608
20.4k
  get_ea_mode_op(info, op1, info->ir, size);
609
20.4k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
8.12k
{
613
8.12k
  cs_m68k_op* op0;
614
8.12k
  cs_m68k_op* op1;
615
8.12k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
8.12k
  op0 = &ext->operands[0];
618
8.12k
  op1 = &ext->operands[1];
619
620
8.12k
  op0->type = M68K_OP_IMM;
621
8.12k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
8.12k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
8.12k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
8.12k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
8.12k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
8.47k
{
630
8.47k
  cs_m68k_op* op0;
631
8.47k
  cs_m68k_op* op1;
632
8.47k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
8.47k
  op0 = &ext->operands[0];
635
8.47k
  op1 = &ext->operands[1];
636
637
8.47k
  op0->type = M68K_OP_IMM;
638
8.47k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
8.47k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
8.47k
  get_ea_mode_op(info, op1, info->ir, size);
642
8.47k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
4.44k
{
646
4.44k
  cs_m68k_op* op0;
647
4.44k
  cs_m68k_op* op1;
648
4.44k
  cs_m68k_op* op2;
649
4.44k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
4.44k
  op0 = &ext->operands[0];
652
4.44k
  op1 = &ext->operands[1];
653
4.44k
  op2 = &ext->operands[2];
654
655
4.44k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
4.44k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
4.44k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
4.44k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
4.44k
  if (imm > 0) {
662
2.06k
    ext->op_count = 3;
663
2.06k
    op2->type = M68K_OP_IMM;
664
2.06k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.06k
    op2->imm = imm;
666
2.06k
  }
667
4.44k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
13.3k
{
671
13.3k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
13.3k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
13.3k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
8.42k
{
677
8.42k
  cs_m68k_op* op0;
678
8.42k
  cs_m68k_op* op1;
679
8.42k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
8.42k
  op0 = &ext->operands[0];
682
8.42k
  op1 = &ext->operands[1];
683
684
8.42k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
8.42k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
8.42k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
8.42k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
23.5k
{
692
23.5k
  cs_m68k_op* op0;
693
23.5k
  cs_m68k_op* op1;
694
23.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
23.5k
  op0 = &ext->operands[0];
697
23.5k
  op1 = &ext->operands[1];
698
699
23.5k
  get_ea_mode_op(info, op0, info->ir, size);
700
23.5k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
23.5k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
856
{
705
856
  cs_m68k_op* op0;
706
856
  cs_m68k_op* op1;
707
856
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
856
  op0 = &ext->operands[0];
710
856
  op1 = &ext->operands[1];
711
712
856
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
856
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
856
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
856
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
856
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.06k
{
721
1.06k
  cs_m68k_op* op0;
722
1.06k
  cs_m68k_op* op1;
723
1.06k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.06k
  op0 = &ext->operands[0];
726
1.06k
  op1 = &ext->operands[1];
727
728
1.06k
  op0->type = M68K_OP_IMM;
729
1.06k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.06k
  op0->imm = imm;
731
732
1.06k
  op1->address_mode = M68K_AM_NONE;
733
1.06k
  op1->reg = reg;
734
1.06k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
15.2k
{
738
15.2k
  cs_m68k_op* op;
739
15.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
15.2k
  op = &ext->operands[0];
742
743
15.2k
  op->type = M68K_OP_BR_DISP;
744
15.2k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
15.2k
  op->br_disp.disp = displacement;
746
15.2k
  op->br_disp.disp_size = size;
747
748
15.2k
  set_insn_group(info, M68K_GRP_JUMP);
749
15.2k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
15.2k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.12k
{
754
2.12k
  cs_m68k_op* op;
755
2.12k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.12k
  op = &ext->operands[0];
758
759
2.12k
  op->type = M68K_OP_IMM;
760
2.12k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.12k
  op->imm = immediate;
762
763
2.12k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.12k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
11.7k
{
768
11.7k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
11.7k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
505
{
773
505
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
505
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.26k
{
778
1.26k
  cs_m68k_op* op0;
779
1.26k
  cs_m68k_op* op1;
780
1.26k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.26k
  op0 = &ext->operands[0];
783
1.26k
  op1 = &ext->operands[1];
784
785
1.26k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.26k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.26k
  op1->type = M68K_OP_BR_DISP;
789
1.26k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.26k
  op1->br_disp.disp = displacement;
791
1.26k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.26k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.26k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.26k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
842
{
799
842
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
842
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
182
{
804
182
  cs_m68k_op* op0;
805
182
  cs_m68k_op* op1;
806
182
  cs_m68k_op* op2;
807
182
  uint32_t extension = read_imm_16(info);
808
182
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
182
  op0 = &ext->operands[0];
811
182
  op1 = &ext->operands[1];
812
182
  op2 = &ext->operands[2];
813
814
182
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
182
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
182
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
182
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
182
  get_ea_mode_op(info, op2, info->ir, size);
821
182
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.03k
{
825
2.03k
  uint8_t offset;
826
2.03k
  uint8_t width;
827
2.03k
  cs_m68k_op* op_ea;
828
2.03k
  cs_m68k_op* op1;
829
2.03k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.03k
  uint32_t extension = read_imm_16(info);
831
832
2.03k
  op_ea = &ext->operands[0];
833
2.03k
  op1 = &ext->operands[1];
834
835
2.03k
  if (BIT_B(extension))
836
720
    offset = (extension >> 6) & 7;
837
1.31k
  else
838
1.31k
    offset = (extension >> 6) & 31;
839
840
2.03k
  if (BIT_5(extension))
841
490
    width = extension & 7;
842
1.54k
  else
843
1.54k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.03k
  if (has_d_arg) {
846
908
    ext->op_count = 2;
847
908
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
908
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
908
  }
850
851
2.03k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.03k
  op_ea->mem.bitfield = 1;
854
2.03k
  op_ea->mem.width = width;
855
2.03k
  op_ea->mem.offset = offset;
856
2.03k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
586
{
860
586
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
586
  cs_m68k_op* op;
862
863
586
  op = &ext->operands[0];
864
865
586
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
586
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
586
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
742
{
871
742
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
742
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
7.65k
  for (v >>= 1; v; v >>= 1) {
875
6.91k
    r <<= 1;
876
6.91k
    r |= v & 1;
877
6.91k
    s--;
878
6.91k
  }
879
880
742
  return r <<= s; // shift when v's highest bits are zero
881
742
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
541
{
885
541
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
541
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
3.03k
  for (v >>= 1; v; v >>= 1) {
889
2.49k
    r <<= 1;
890
2.49k
    r |= v & 1;
891
2.49k
    s--;
892
2.49k
  }
893
894
541
  return r <<= s; // shift when v's highest bits are zero
895
541
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
1.73k
{
900
1.73k
  cs_m68k_op* op0;
901
1.73k
  cs_m68k_op* op1;
902
1.73k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
1.73k
  op0 = &ext->operands[0];
905
1.73k
  op1 = &ext->operands[1];
906
907
1.73k
  op0->type = M68K_OP_REG_BITS;
908
1.73k
  op0->register_bits = read_imm_16(info);
909
910
1.73k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
1.73k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
742
    op0->register_bits = reverse_bits(op0->register_bits);
914
1.73k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
860
{
918
860
  cs_m68k_op* op0;
919
860
  cs_m68k_op* op1;
920
860
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
860
  op0 = &ext->operands[0];
923
860
  op1 = &ext->operands[1];
924
925
860
  op1->type = M68K_OP_REG_BITS;
926
860
  op1->register_bits = read_imm_16(info);
927
928
860
  get_ea_mode_op(info, op0, info->ir, size);
929
860
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
30.5k
{
933
30.5k
  cs_m68k_op* op;
934
30.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
30.5k
  MCInst_setOpcode(info->inst, opcode);
937
938
30.5k
  op = &ext->operands[0];
939
940
30.5k
  op->type = M68K_OP_IMM;
941
30.5k
  op->address_mode = M68K_AM_IMMEDIATE;
942
30.5k
  op->imm = data;
943
30.5k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
1.80k
{
947
1.80k
  build_imm(info, M68K_INS_ILLEGAL, data);
948
1.80k
}
949
950
static void build_invalid(m68k_info *info, int data)
951
28.7k
{
952
28.7k
  build_imm(info, M68K_INS_INVALID, data);
953
28.7k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
908
{
957
908
  uint32_t word3;
958
908
  uint32_t extension;
959
908
  cs_m68k_op* op0;
960
908
  cs_m68k_op* op1;
961
908
  cs_m68k_op* op2;
962
908
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
908
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
908
  word3 = peek_imm_32(info) & 0xffff;
967
908
  if (!instruction_is_valid(info, word3))
968
104
    return;
969
970
804
  op0 = &ext->operands[0];
971
804
  op1 = &ext->operands[1];
972
804
  op2 = &ext->operands[2];
973
974
804
  extension = read_imm_32(info);
975
976
804
  op0->address_mode = M68K_AM_NONE;
977
804
  op0->type = M68K_OP_REG_PAIR;
978
804
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
804
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
804
  op1->address_mode = M68K_AM_NONE;
982
804
  op1->type = M68K_OP_REG_PAIR;
983
804
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
804
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
804
  reg_0 = (extension >> 28) & 7;
987
804
  reg_1 = (extension >> 12) & 7;
988
989
804
  op2->address_mode = M68K_AM_NONE;
990
804
  op2->type = M68K_OP_REG_PAIR;
991
804
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
804
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
804
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
494
{
997
494
  cs_m68k_op* op0;
998
494
  cs_m68k_op* op1;
999
494
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
494
  uint32_t extension = read_imm_16(info);
1002
1003
494
  if (BIT_B(extension))
1004
82
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
412
  else
1006
412
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
494
  op0 = &ext->operands[0];
1009
494
  op1 = &ext->operands[1];
1010
1011
494
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
494
  op1->address_mode = M68K_AM_NONE;
1014
494
  op1->type = M68K_OP_REG;
1015
494
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
494
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
608
{
1020
608
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
608
  int i;
1022
1023
1.82k
  for (i = 0; i < 2; ++i) {
1024
1.21k
    cs_m68k_op* op = &ext->operands[i];
1025
1.21k
    const int d = data[i];
1026
1.21k
    const int m = modes[i];
1027
1028
1.21k
    op->type = M68K_OP_MEM;
1029
1030
1.21k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
725
      op->address_mode = m;
1032
725
      op->reg = M68K_REG_A0 + d;
1033
725
    } else {
1034
491
      op->address_mode = m;
1035
491
      op->imm = d;
1036
491
    }
1037
1.21k
  }
1038
608
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
209
{
1042
209
  cs_m68k_op* op0;
1043
209
  cs_m68k_op* op1;
1044
209
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
209
  op0 = &ext->operands[0];
1047
209
  op1 = &ext->operands[1];
1048
1049
209
  op0->address_mode = M68K_AM_NONE;
1050
209
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
209
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
209
  op1->type = M68K_OP_IMM;
1054
209
  op1->imm = disp;
1055
209
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.13k
{
1059
1.13k
  cs_m68k_op* op0;
1060
1.13k
  cs_m68k_op* op1;
1061
1.13k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.13k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
139
    case 0:
1066
139
      d68000_invalid(info);
1067
139
      return;
1068
      // Line
1069
262
    case 1:
1070
262
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
262
      break;
1072
      // Page
1073
406
    case 2:
1074
406
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
406
      break;
1076
      // All
1077
323
    case 3:
1078
323
      ext->op_count = 1;
1079
323
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
323
      break;
1081
1.13k
  }
1082
1083
991
  op0 = &ext->operands[0];
1084
991
  op1 = &ext->operands[1];
1085
1086
991
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
991
  op0->type = M68K_OP_IMM;
1088
991
  op0->imm = (info->ir >> 6) & 3;
1089
1090
991
  op1->type = M68K_OP_MEM;
1091
991
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
991
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
991
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
784
{
1097
784
  cs_m68k_op* op0;
1098
784
  cs_m68k_op* op1;
1099
784
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
784
  op0 = &ext->operands[0];
1102
784
  op1 = &ext->operands[1];
1103
1104
784
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
784
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
784
  op1->type = M68K_OP_MEM;
1108
784
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
784
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
784
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
1.52k
{
1114
1.52k
  cs_m68k_op* op0;
1115
1.52k
  cs_m68k_op* op1;
1116
1.52k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
1.52k
  op0 = &ext->operands[0];
1119
1.52k
  op1 = &ext->operands[1];
1120
1121
1.52k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
1.52k
  op0->type = M68K_OP_MEM;
1123
1.52k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
1.52k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
1.52k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
1.52k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
963
{
1131
963
  cs_m68k_op* op0;
1132
963
  cs_m68k_op* op1;
1133
963
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
963
  uint32_t extension = read_imm_16(info);
1135
1136
963
  op0 = &ext->operands[0];
1137
963
  op1 = &ext->operands[1];
1138
1139
963
  if (BIT_B(extension)) {
1140
244
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
244
    get_ea_mode_op(info, op1, info->ir, size);
1142
719
  } else {
1143
719
    get_ea_mode_op(info, op0, info->ir, size);
1144
719
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
719
  }
1146
963
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
19.8k
{
1150
19.8k
  build_er_gen_1(info, true, opcode, size);
1151
19.8k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
13.6k
{
1194
13.6k
  build_invalid(info, info->ir);
1195
13.6k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
1.80k
{
1199
1.80k
  build_illegal(info, info->ir);
1200
1.80k
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
7.15k
{
1204
7.15k
  build_invalid(info, info->ir);
1205
7.15k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
7.88k
{
1209
7.88k
  build_invalid(info, info->ir);
1210
7.88k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
211
{
1214
211
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
211
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
88
{
1219
88
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
88
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
420
{
1224
420
  build_er_1(info, M68K_INS_ADD, 1);
1225
420
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
529
{
1229
529
  build_er_1(info, M68K_INS_ADD, 2);
1230
529
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
395
{
1234
395
  build_er_1(info, M68K_INS_ADD, 4);
1235
395
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
432
{
1239
432
  build_re_1(info, M68K_INS_ADD, 1);
1240
432
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
404
{
1244
404
  build_re_1(info, M68K_INS_ADD, 2);
1245
404
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
466
{
1249
466
  build_re_1(info, M68K_INS_ADD, 4);
1250
466
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
1.19k
{
1254
1.19k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
1.19k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.30k
{
1259
2.30k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.30k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
429
{
1264
429
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
429
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
517
{
1269
517
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
517
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
44
{
1274
44
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
44
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.07k
{
1279
1.07k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.07k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.54k
{
1284
3.54k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.54k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
756
{
1289
756
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
756
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
456
{
1294
456
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
456
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
59
{
1299
59
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
59
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
231
{
1304
231
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
231
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
296
{
1309
296
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
296
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
586
{
1314
586
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
586
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
226
{
1319
226
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
226
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
763
{
1324
763
  build_er_1(info, M68K_INS_AND, 1);
1325
763
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
823
{
1329
823
  build_er_1(info, M68K_INS_AND, 2);
1330
823
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
517
{
1334
517
  build_er_1(info, M68K_INS_AND, 4);
1335
517
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
184
{
1339
184
  build_re_1(info, M68K_INS_AND, 1);
1340
184
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
761
{
1344
761
  build_re_1(info, M68K_INS_AND, 2);
1345
761
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
381
{
1349
381
  build_re_1(info, M68K_INS_AND, 4);
1350
381
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
528
{
1354
528
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
528
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
313
{
1359
313
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
313
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
79
{
1364
79
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
79
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
168
{
1369
168
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
168
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
180
{
1374
180
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
180
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
549
{
1379
549
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
549
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
332
{
1384
332
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
332
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
252
{
1389
252
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
252
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
316
{
1394
316
  build_r(info, M68K_INS_ASR, 1);
1395
316
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
151
{
1399
151
  build_r(info, M68K_INS_ASR, 2);
1400
151
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
296
{
1404
296
  build_r(info, M68K_INS_ASR, 4);
1405
296
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
567
{
1409
567
  build_ea(info, M68K_INS_ASR, 2);
1410
567
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
425
{
1414
425
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
425
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
285
{
1419
285
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
285
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
499
{
1424
499
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
499
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
286
{
1429
286
  build_r(info, M68K_INS_ASL, 1);
1430
286
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
170
{
1434
170
  build_r(info, M68K_INS_ASL, 2);
1435
170
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
293
{
1439
293
  build_r(info, M68K_INS_ASL, 4);
1440
293
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
222
{
1444
222
  build_ea(info, M68K_INS_ASL, 2);
1445
222
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
10.4k
{
1449
10.4k
  build_bcc(info, 1, make_int_8(info->ir));
1450
10.4k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.01k
{
1454
1.01k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.01k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
484
{
1459
484
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
306
  build_bcc(info, 4, read_imm_32(info));
1461
306
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
1.28k
{
1465
1.28k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
1.28k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
288
{
1470
288
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
288
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.12k
{
1475
1.12k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.12k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
96
{
1480
96
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
96
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
795
{
1485
795
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
487
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
487
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
303
{
1491
303
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
267
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
267
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
471
{
1498
471
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
430
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
430
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
449
{
1504
449
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
364
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
364
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
155
{
1510
155
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
116
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
116
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
247
{
1516
247
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
144
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
144
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
439
{
1522
439
  cs_m68k* ext = &info->extension;
1523
439
  cs_m68k_op temp;
1524
1525
439
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
284
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
284
  temp = ext->operands[0];
1531
284
  ext->operands[0] = ext->operands[1];
1532
284
  ext->operands[1] = temp;
1533
284
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
289
{
1537
289
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
165
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
165
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
264
{
1543
264
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
264
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
1.76k
{
1548
1.76k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
1.76k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
440
{
1553
440
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
440
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
121
{
1558
121
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
68
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
68
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
1.15k
{
1564
1.15k
  build_re_1(info, M68K_INS_BSET, 1);
1565
1.15k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
44
{
1569
44
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
44
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
847
{
1574
847
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
847
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
287
{
1579
287
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
287
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
331
{
1584
331
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
122
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
122
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
3.24k
{
1590
3.24k
  build_re_1(info, M68K_INS_BTST, 4);
1591
3.24k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
120
{
1595
120
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
120
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
46
{
1600
46
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
203
{
1606
203
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
77
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
77
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
317
{
1612
317
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
63
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
63
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
102
{
1618
102
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
42
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
42
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
69
{
1624
69
  build_cas2(info, 2);
1625
69
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
839
{
1629
839
  build_cas2(info, 4);
1630
839
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
348
{
1634
348
  build_er_1(info, M68K_INS_CHK, 2);
1635
348
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
767
{
1639
767
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
465
  build_er_1(info, M68K_INS_CHK, 4);
1641
465
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
581
{
1645
581
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
377
  build_chk2_cmp2(info, 1);
1647
377
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
105
{
1651
105
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
44
  build_chk2_cmp2(info, 2);
1653
44
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
144
{
1657
144
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
73
  build_chk2_cmp2(info, 4);
1659
73
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
681
{
1663
681
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
439
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
439
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
161
{
1669
161
  build_ea(info, M68K_INS_CLR, 1);
1670
161
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
434
{
1674
434
  build_ea(info, M68K_INS_CLR, 2);
1675
434
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
152
{
1679
152
  build_ea(info, M68K_INS_CLR, 4);
1680
152
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
327
{
1684
327
  build_er_1(info, M68K_INS_CMP, 1);
1685
327
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
751
{
1689
751
  build_er_1(info, M68K_INS_CMP, 2);
1690
751
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
1.36k
{
1694
1.36k
  build_er_1(info, M68K_INS_CMP, 4);
1695
1.36k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
275
{
1699
275
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
275
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
471
{
1704
471
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
471
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
454
{
1709
454
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
454
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
255
{
1714
255
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
82
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
82
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
318
{
1720
318
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
239
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
239
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
317
{
1726
317
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
317
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
81
{
1731
81
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
14
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
14
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
343
{
1737
343
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
273
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
273
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
97
{
1743
97
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
97
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
345
{
1748
345
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
265
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
265
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
139
{
1754
139
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
69
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
69
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
156
{
1760
156
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
156
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
402
{
1765
402
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
402
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
298
{
1770
298
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
298
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.73k
{
1775
3.73k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.73k
  op->type = M68K_OP_BR_DISP;
1777
3.73k
  op->br_disp.disp = displacement;
1778
3.73k
  op->br_disp.disp_size = size;
1779
3.73k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.47k
{
1783
1.47k
  cs_m68k_op* op0;
1784
1.47k
  cs_m68k* ext;
1785
1.47k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
968
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
152
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
152
    info->pc += 2;
1791
152
    return;
1792
152
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
816
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
816
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
816
  op0 = &ext->operands[0];
1799
1800
816
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
816
  set_insn_group(info, M68K_GRP_JUMP);
1803
816
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
816
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
2.44k
{
1808
2.44k
  cs_m68k* ext;
1809
2.44k
  cs_m68k_op* op0;
1810
1811
2.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.90k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.90k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.90k
  op0 = &ext->operands[0];
1818
1819
1.90k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.90k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.90k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.90k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.35k
{
1827
1.35k
  cs_m68k* ext;
1828
1.35k
  cs_m68k_op* op0;
1829
1.35k
  cs_m68k_op* op1;
1830
1.35k
  uint32_t ext1, ext2;
1831
1832
1.35k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.01k
  ext1 = read_imm_16(info);
1835
1.01k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.01k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.01k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.01k
  op0 = &ext->operands[0];
1842
1.01k
  op1 = &ext->operands[1];
1843
1844
1.01k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.01k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.01k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.01k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.01k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
965
{
1854
965
  cs_m68k_op* special;
1855
965
  cs_m68k_op* op_ea;
1856
1857
965
  int regsel = (extension >> 10) & 0x7;
1858
965
  int dir = (extension >> 13) & 0x1;
1859
1860
965
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
965
  special = &ext->operands[0];
1863
965
  op_ea = &ext->operands[1];
1864
1865
965
  if (!dir) {
1866
382
    cs_m68k_op* t = special;
1867
382
    special = op_ea;
1868
382
    op_ea = t;
1869
382
  }
1870
1871
965
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
965
  if (regsel & 4)
1874
452
    special->reg = M68K_REG_FPCR;
1875
513
  else if (regsel & 2)
1876
154
    special->reg = M68K_REG_FPSR;
1877
359
  else if (regsel & 1)
1878
281
    special->reg = M68K_REG_FPIAR;
1879
965
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
1.83k
{
1883
1.83k
  cs_m68k_op* op_reglist;
1884
1.83k
  cs_m68k_op* op_ea;
1885
1.83k
  int dir = (extension >> 13) & 0x1;
1886
1.83k
  int mode = (extension >> 11) & 0x3;
1887
1.83k
  uint32_t reglist = extension & 0xff;
1888
1.83k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
1.83k
  op_reglist = &ext->operands[0];
1891
1.83k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
1.83k
  if (!dir) {
1896
456
    cs_m68k_op* t = op_reglist;
1897
456
    op_reglist = op_ea;
1898
456
    op_ea = t;
1899
456
  }
1900
1901
1.83k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
1.83k
  switch (mode) {
1904
113
    case 1 : // Dynamic list in dn register
1905
113
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
113
      break;
1907
1908
627
    case 0 :
1909
627
      op_reglist->address_mode = M68K_AM_NONE;
1910
627
      op_reglist->type = M68K_OP_REG_BITS;
1911
627
      op_reglist->register_bits = reglist << 16;
1912
627
      break;
1913
1914
541
    case 2 : // Static list
1915
541
      op_reglist->address_mode = M68K_AM_NONE;
1916
541
      op_reglist->type = M68K_OP_REG_BITS;
1917
541
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
541
      break;
1919
1.83k
  }
1920
1.83k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
12.3k
{
1924
12.3k
  cs_m68k *ext;
1925
12.3k
  cs_m68k_op* op0;
1926
12.3k
  cs_m68k_op* op1;
1927
12.3k
  bool supports_single_op;
1928
12.3k
  uint32_t next;
1929
12.3k
  int rm, src, dst, opmode;
1930
1931
1932
12.3k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
11.7k
  supports_single_op = true;
1935
1936
11.7k
  next = read_imm_16(info);
1937
1938
11.7k
  rm = (next >> 14) & 0x1;
1939
11.7k
  src = (next >> 10) & 0x7;
1940
11.7k
  dst = (next >> 7) & 0x7;
1941
11.7k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
11.7k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
57
    cs_m68k_op* op0;
1947
57
    cs_m68k_op* op1;
1948
57
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
57
    op0 = &ext->operands[0];
1951
57
    op1 = &ext->operands[1];
1952
1953
57
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
57
    op0->type = M68K_OP_IMM;
1955
57
    op0->imm = next & 0x3f;
1956
1957
57
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
57
    return;
1960
57
  }
1961
1962
  // deal with extended move stuff
1963
1964
11.7k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
382
    case 0x4: // FMOVEM ea, FPCR
1967
965
    case 0x5: // FMOVEM FPCR, ea
1968
965
      fmove_fpcr(info, next);
1969
965
      return;
1970
1971
    // fmovem list
1972
456
    case 0x6:
1973
1.83k
    case 0x7:
1974
1.83k
      fmovem(info, next);
1975
1.83k
      return;
1976
11.7k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
8.90k
  if ((next >> 6) & 1)
1981
3.40k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
8.90k
  switch (opmode) {
1986
705
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
85
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
385
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
201
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
247
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
83
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
129
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
244
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
137
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
57
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
74
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
257
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
101
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
101
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
231
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
82
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
121
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
111
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
69
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
87
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
83
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
201
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
83
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
48
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
75
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
101
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
117
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
119
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
444
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
760
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
640
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
340
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
103
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
207
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
405
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
685
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
345
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
637
    default:
2024
637
      break;
2025
8.90k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
8.90k
  if ((next >> 6) & 1) {
2032
3.40k
    if ((next >> 2) & 1)
2033
1.46k
      info->inst->Opcode += 2;
2034
1.93k
    else
2035
1.93k
      info->inst->Opcode += 1;
2036
3.40k
  }
2037
2038
8.90k
  ext = &info->extension;
2039
2040
8.90k
  ext->op_count = 2;
2041
8.90k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
8.90k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
8.90k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
208
    op0 = &ext->operands[1];
2047
208
    op1 = &ext->operands[0];
2048
8.69k
  } else {
2049
8.69k
    op0 = &ext->operands[0];
2050
8.69k
    op1 = &ext->operands[1];
2051
8.69k
  }
2052
2053
8.90k
  if (rm == 0 && supports_single_op && src == dst) {
2054
566
    ext->op_count = 1;
2055
566
    op0->reg = M68K_REG_FP0 + dst;
2056
566
    return;
2057
566
  }
2058
2059
8.33k
  if (rm == 1) {
2060
4.25k
    switch (src) {
2061
1.19k
      case 0x00 :
2062
1.19k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.19k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.19k
        break;
2065
2066
143
      case 0x06 :
2067
143
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
143
        get_ea_mode_op(info, op0, info->ir, 1);
2069
143
        break;
2070
2071
1.32k
      case 0x04 :
2072
1.32k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.32k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.32k
        break;
2075
2076
455
      case 0x01 :
2077
455
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
455
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
455
        get_ea_mode_op(info, op0, info->ir, 4);
2080
455
        op0->type = M68K_OP_FP_SINGLE;
2081
455
        break;
2082
2083
530
      case 0x05:
2084
530
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
530
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
530
        get_ea_mode_op(info, op0, info->ir, 8);
2087
530
        op0->type = M68K_OP_FP_DOUBLE;
2088
530
        break;
2089
2090
599
      default :
2091
599
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
599
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
599
        break;
2094
4.25k
    }
2095
4.25k
  } else {
2096
4.08k
    op0->reg = M68K_REG_FP0 + src;
2097
4.08k
  }
2098
2099
8.33k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.33k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.45k
{
2104
1.45k
  cs_m68k* ext;
2105
1.45k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.25k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.25k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.25k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
829
{
2113
829
  cs_m68k* ext;
2114
2115
829
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
667
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
667
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
667
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
873
{
2123
873
  cs_m68k* ext;
2124
2125
873
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
580
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
580
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
580
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
580
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
184
{
2136
184
  uint32_t extension1;
2137
184
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
97
  extension1 = read_imm_16(info);
2140
2141
97
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
97
  info->inst->Opcode += (extension1 & 0x2f);
2145
97
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
428
{
2149
428
  uint32_t extension1, extension2;
2150
428
  cs_m68k_op* op0;
2151
428
  cs_m68k* ext;
2152
2153
428
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
232
  extension1 = read_imm_16(info);
2156
232
  extension2 = read_imm_16(info);
2157
2158
232
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
232
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
232
  op0 = &ext->operands[0];
2164
2165
232
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
232
  op0->type = M68K_OP_IMM;
2167
232
  op0->imm = extension2;
2168
232
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
97
{
2172
97
  uint32_t extension1, extension2;
2173
97
  cs_m68k* ext;
2174
97
  cs_m68k_op* op0;
2175
2176
97
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
27
  extension1 = read_imm_16(info);
2179
27
  extension2 = read_imm_32(info);
2180
2181
27
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
27
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
27
  op0 = &ext->operands[0];
2187
2188
27
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
27
  op0->type = M68K_OP_IMM;
2190
27
  op0->imm = extension2;
2191
27
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.01k
{
2195
1.01k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
691
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
691
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
419
{
2201
419
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
419
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
842
{
2206
842
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
842
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.32k
{
2211
1.32k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.32k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.49k
{
2216
1.49k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.49k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
657
{
2221
657
  uint32_t extension, insn_signed;
2222
657
  cs_m68k* ext;
2223
657
  cs_m68k_op* op0;
2224
657
  cs_m68k_op* op1;
2225
657
  uint32_t reg_0, reg_1;
2226
2227
657
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
425
  extension = read_imm_16(info);
2230
425
  insn_signed = 0;
2231
2232
425
  if (BIT_B((extension)))
2233
60
    insn_signed = 1;
2234
2235
425
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
425
  op0 = &ext->operands[0];
2238
425
  op1 = &ext->operands[1];
2239
2240
425
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
425
  reg_0 = extension & 7;
2243
425
  reg_1 = (extension >> 12) & 7;
2244
2245
425
  op1->address_mode = M68K_AM_NONE;
2246
425
  op1->type = M68K_OP_REG_PAIR;
2247
425
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
425
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
425
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
361
    op1->type = M68K_OP_REG;
2252
361
    op1->reg = M68K_REG_D0 + reg_1;
2253
361
  }
2254
425
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
327
{
2258
327
  build_re_1(info, M68K_INS_EOR, 1);
2259
327
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
392
{
2263
392
  build_re_1(info, M68K_INS_EOR, 2);
2264
392
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.43k
{
2268
1.43k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.43k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
380
{
2273
380
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
380
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
264
{
2278
264
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
264
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
266
{
2283
266
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
266
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
14
{
2288
14
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
14
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
136
{
2293
136
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
136
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
115
{
2298
115
  build_r(info, M68K_INS_EXG, 4);
2299
115
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
317
{
2303
317
  cs_m68k_op* op0;
2304
317
  cs_m68k_op* op1;
2305
317
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
317
  op0 = &ext->operands[0];
2308
317
  op1 = &ext->operands[1];
2309
2310
317
  op0->address_mode = M68K_AM_NONE;
2311
317
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
317
  op1->address_mode = M68K_AM_NONE;
2314
317
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
317
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
480
{
2319
480
  cs_m68k_op* op0;
2320
480
  cs_m68k_op* op1;
2321
480
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
480
  op0 = &ext->operands[0];
2324
480
  op1 = &ext->operands[1];
2325
2326
480
  op0->address_mode = M68K_AM_NONE;
2327
480
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
480
  op1->address_mode = M68K_AM_NONE;
2330
480
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
480
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
136
{
2335
136
  build_d(info, M68K_INS_EXT, 2);
2336
136
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
80
{
2340
80
  build_d(info, M68K_INS_EXT, 4);
2341
80
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
226
{
2345
226
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
149
  build_d(info, M68K_INS_EXTB, 4);
2347
149
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
333
{
2351
333
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
333
  set_insn_group(info, M68K_GRP_JUMP);
2353
333
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
333
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
641
{
2358
641
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
641
  set_insn_group(info, M68K_GRP_JUMP);
2360
641
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
641
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
678
{
2365
678
  build_ea_a(info, M68K_INS_LEA, 4);
2366
678
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
158
{
2370
158
  build_link(info, read_imm_16(info), 2);
2371
158
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
325
{
2375
325
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
51
  build_link(info, read_imm_32(info), 4);
2377
51
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
249
{
2381
249
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
249
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
231
{
2386
231
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
231
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
358
{
2391
358
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
358
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
124
{
2396
124
  build_r(info, M68K_INS_LSR, 1);
2397
124
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
91
{
2401
91
  build_r(info, M68K_INS_LSR, 2);
2402
91
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
222
{
2406
222
  build_r(info, M68K_INS_LSR, 4);
2407
222
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
407
{
2411
407
  build_ea(info, M68K_INS_LSR, 2);
2412
407
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
181
{
2416
181
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
181
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
396
{
2421
396
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
396
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
239
{
2426
239
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
239
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
199
{
2431
199
  build_r(info, M68K_INS_LSL, 1);
2432
199
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
643
{
2436
643
  build_r(info, M68K_INS_LSL, 2);
2437
643
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
305
{
2441
305
  build_r(info, M68K_INS_LSL, 4);
2442
305
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
186
{
2446
186
  build_ea(info, M68K_INS_LSL, 2);
2447
186
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
6.08k
{
2451
6.08k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
6.08k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
8.51k
{
2456
8.51k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
8.51k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
8.93k
{
2461
8.93k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
8.93k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.15k
{
2466
1.15k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.15k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
1.16k
{
2471
1.16k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
1.16k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
269
{
2476
269
  cs_m68k_op* op0;
2477
269
  cs_m68k_op* op1;
2478
269
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
269
  op0 = &ext->operands[0];
2481
269
  op1 = &ext->operands[1];
2482
2483
269
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
269
  op1->address_mode = M68K_AM_NONE;
2486
269
  op1->reg = M68K_REG_CCR;
2487
269
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
677
{
2491
677
  cs_m68k_op* op0;
2492
677
  cs_m68k_op* op1;
2493
677
  cs_m68k* ext;
2494
2495
677
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
527
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
527
  op0 = &ext->operands[0];
2500
527
  op1 = &ext->operands[1];
2501
2502
527
  op0->address_mode = M68K_AM_NONE;
2503
527
  op0->reg = M68K_REG_CCR;
2504
2505
527
  get_ea_mode_op(info, op1, info->ir, 1);
2506
527
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
402
{
2510
402
  cs_m68k_op* op0;
2511
402
  cs_m68k_op* op1;
2512
402
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
402
  op0 = &ext->operands[0];
2515
402
  op1 = &ext->operands[1];
2516
2517
402
  op0->address_mode = M68K_AM_NONE;
2518
402
  op0->reg = M68K_REG_SR;
2519
2520
402
  get_ea_mode_op(info, op1, info->ir, 2);
2521
402
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
191
{
2525
191
  cs_m68k_op* op0;
2526
191
  cs_m68k_op* op1;
2527
191
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
191
  op0 = &ext->operands[0];
2530
191
  op1 = &ext->operands[1];
2531
2532
191
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
191
  op1->address_mode = M68K_AM_NONE;
2535
191
  op1->reg = M68K_REG_SR;
2536
191
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
471
{
2540
471
  cs_m68k_op* op0;
2541
471
  cs_m68k_op* op1;
2542
471
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
471
  op0 = &ext->operands[0];
2545
471
  op1 = &ext->operands[1];
2546
2547
471
  op0->address_mode = M68K_AM_NONE;
2548
471
  op0->reg = M68K_REG_USP;
2549
2550
471
  op1->address_mode = M68K_AM_NONE;
2551
471
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
471
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
192
{
2556
192
  cs_m68k_op* op0;
2557
192
  cs_m68k_op* op1;
2558
192
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
192
  op0 = &ext->operands[0];
2561
192
  op1 = &ext->operands[1];
2562
2563
192
  op0->address_mode = M68K_AM_NONE;
2564
192
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
192
  op1->address_mode = M68K_AM_NONE;
2567
192
  op1->reg = M68K_REG_USP;
2568
192
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
4.95k
{
2572
4.95k
  uint32_t extension;
2573
4.95k
  m68k_reg reg;
2574
4.95k
  cs_m68k* ext;
2575
4.95k
  cs_m68k_op* op0;
2576
4.95k
  cs_m68k_op* op1;
2577
2578
2579
4.95k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
4.75k
  extension = read_imm_16(info);
2582
4.75k
  reg = M68K_REG_INVALID;
2583
2584
4.75k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
4.75k
  op0 = &ext->operands[0];
2587
4.75k
  op1 = &ext->operands[1];
2588
2589
4.75k
  switch (extension & 0xfff) {
2590
334
    case 0x000: reg = M68K_REG_SFC; break;
2591
61
    case 0x001: reg = M68K_REG_DFC; break;
2592
58
    case 0x800: reg = M68K_REG_USP; break;
2593
109
    case 0x801: reg = M68K_REG_VBR; break;
2594
71
    case 0x002: reg = M68K_REG_CACR; break;
2595
202
    case 0x802: reg = M68K_REG_CAAR; break;
2596
242
    case 0x803: reg = M68K_REG_MSP; break;
2597
44
    case 0x804: reg = M68K_REG_ISP; break;
2598
27
    case 0x003: reg = M68K_REG_TC; break;
2599
774
    case 0x004: reg = M68K_REG_ITT0; break;
2600
251
    case 0x005: reg = M68K_REG_ITT1; break;
2601
67
    case 0x006: reg = M68K_REG_DTT0; break;
2602
307
    case 0x007: reg = M68K_REG_DTT1; break;
2603
443
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
236
    case 0x806: reg = M68K_REG_URP; break;
2605
218
    case 0x807: reg = M68K_REG_SRP; break;
2606
4.75k
  }
2607
2608
4.75k
  if (BIT_0(info->ir)) {
2609
353
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
353
    op1->reg = reg;
2611
4.40k
  } else {
2612
4.40k
    op0->reg = reg;
2613
4.40k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
4.40k
  }
2615
4.75k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
381
{
2619
381
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
381
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
361
{
2624
361
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
361
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
301
{
2629
301
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
301
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
559
{
2634
559
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
559
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
624
{
2639
624
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
624
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
373
{
2644
373
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
373
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
375
{
2649
375
  build_movep_re(info, 2);
2650
375
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
409
{
2654
409
  build_movep_re(info, 4);
2655
409
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
641
{
2659
641
  build_movep_er(info, 2);
2660
641
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
888
{
2664
888
  build_movep_er(info, 4);
2665
888
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
375
{
2669
375
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
290
  build_moves(info, 1);
2671
290
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
289
{
2675
  //uint32_t extension;
2676
289
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
231
  build_moves(info, 2);
2678
231
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
526
{
2682
526
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
442
  build_moves(info, 4);
2684
442
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
7.45k
{
2688
7.45k
  cs_m68k_op* op0;
2689
7.45k
  cs_m68k_op* op1;
2690
2691
7.45k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
7.45k
  op0 = &ext->operands[0];
2694
7.45k
  op1 = &ext->operands[1];
2695
2696
7.45k
  op0->type = M68K_OP_IMM;
2697
7.45k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
7.45k
  op0->imm = (info->ir & 0xff);
2699
2700
7.45k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
7.45k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
7.45k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
217
{
2706
217
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
217
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
217
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
117
  build_move16(info, data, modes);
2712
117
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
316
{
2716
316
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
316
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
316
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
150
  build_move16(info, data, modes);
2722
150
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
302
{
2726
302
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
302
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
302
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
16
  build_move16(info, data, modes);
2732
16
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
364
{
2736
364
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
364
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
364
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
272
  build_move16(info, data, modes);
2742
272
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
130
{
2746
130
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
130
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
130
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
53
  build_move16(info, data, modes);
2752
53
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.05k
{
2756
1.05k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.05k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.29k
{
2761
1.29k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.29k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
492
{
2766
492
  uint32_t extension, insn_signed;
2767
492
  cs_m68k* ext;
2768
492
  cs_m68k_op* op0;
2769
492
  cs_m68k_op* op1;
2770
492
  uint32_t reg_0, reg_1;
2771
2772
492
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
308
  extension = read_imm_16(info);
2775
308
  insn_signed = 0;
2776
2777
308
  if (BIT_B((extension)))
2778
73
    insn_signed = 1;
2779
2780
308
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
308
  op0 = &ext->operands[0];
2783
308
  op1 = &ext->operands[1];
2784
2785
308
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
308
  reg_0 = extension & 7;
2788
308
  reg_1 = (extension >> 12) & 7;
2789
2790
308
  op1->address_mode = M68K_AM_NONE;
2791
308
  op1->type = M68K_OP_REG_PAIR;
2792
308
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
308
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
308
  if (!BIT_A(extension)) {
2796
229
    op1->type = M68K_OP_REG;
2797
229
    op1->reg = M68K_REG_D0 + reg_1;
2798
229
  }
2799
308
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
366
{
2803
366
  build_ea(info, M68K_INS_NBCD, 1);
2804
366
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
585
{
2808
585
  build_ea(info, M68K_INS_NEG, 1);
2809
585
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
475
{
2813
475
  build_ea(info, M68K_INS_NEG, 2);
2814
475
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
152
{
2818
152
  build_ea(info, M68K_INS_NEG, 4);
2819
152
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
396
{
2823
396
  build_ea(info, M68K_INS_NEGX, 1);
2824
396
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
360
{
2828
360
  build_ea(info, M68K_INS_NEGX, 2);
2829
360
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
506
{
2833
506
  build_ea(info, M68K_INS_NEGX, 4);
2834
506
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
109
{
2838
109
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
109
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
183
{
2843
183
  build_ea(info, M68K_INS_NOT, 1);
2844
183
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
834
{
2848
834
  build_ea(info, M68K_INS_NOT, 2);
2849
834
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
240
{
2853
240
  build_ea(info, M68K_INS_NOT, 4);
2854
240
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.28k
{
2858
1.28k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.28k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
567
{
2863
567
  build_er_1(info, M68K_INS_OR, 2);
2864
567
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.11k
{
2868
1.11k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.11k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
588
{
2873
588
  build_re_1(info, M68K_INS_OR, 1);
2874
588
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
856
{
2878
856
  build_re_1(info, M68K_INS_OR, 2);
2879
856
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
788
{
2883
788
  build_re_1(info, M68K_INS_OR, 4);
2884
788
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
11.5k
{
2888
11.5k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
11.5k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
1.53k
{
2893
1.53k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
1.53k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.18k
{
2898
1.18k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.18k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
75
{
2903
75
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
75
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
494
{
2908
494
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
494
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
684
{
2913
684
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
481
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
481
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.09k
{
2919
1.09k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
666
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
666
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
263
{
2925
263
  build_ea(info, M68K_INS_PEA, 4);
2926
263
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
200
{
2930
200
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
200
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
323
{
2935
323
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
323
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
89
{
2940
89
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
89
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
273
{
2945
273
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
273
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
284
{
2950
284
  build_r(info, M68K_INS_ROR, 1);
2951
284
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
90
{
2955
90
  build_r(info, M68K_INS_ROR, 2);
2956
90
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
394
{
2960
394
  build_r(info, M68K_INS_ROR, 4);
2961
394
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
506
{
2965
506
  build_ea(info, M68K_INS_ROR, 2);
2966
506
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
227
{
2970
227
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
227
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
724
{
2975
724
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
724
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
316
{
2980
316
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
316
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
204
{
2985
204
  build_r(info, M68K_INS_ROL, 1);
2986
204
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
127
{
2990
127
  build_r(info, M68K_INS_ROL, 2);
2991
127
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
85
{
2995
85
  build_r(info, M68K_INS_ROL, 4);
2996
85
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
258
{
3000
258
  build_ea(info, M68K_INS_ROL, 2);
3001
258
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
605
{
3005
605
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
605
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
104
{
3010
104
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
104
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
295
{
3015
295
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
295
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
161
{
3020
161
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
161
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
257
{
3025
257
  build_r(info, M68K_INS_ROXR, 2);
3026
257
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
245
{
3030
245
  build_r(info, M68K_INS_ROXR, 4);
3031
245
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.04k
{
3035
1.04k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.04k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
445
{
3040
445
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
445
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
430
{
3045
430
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
430
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
136
{
3050
136
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
136
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
102
{
3055
102
  build_r(info, M68K_INS_ROXL, 1);
3056
102
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
103
{
3060
103
  build_r(info, M68K_INS_ROXL, 2);
3061
103
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
245
{
3065
245
  build_r(info, M68K_INS_ROXL, 4);
3066
245
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
941
{
3070
941
  build_ea(info, M68K_INS_ROXL, 2);
3071
941
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
487
{
3075
487
  set_insn_group(info, M68K_GRP_RET);
3076
487
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
281
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
281
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
154
{
3082
154
  set_insn_group(info, M68K_GRP_IRET);
3083
154
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
154
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
75
{
3088
75
  cs_m68k* ext;
3089
75
  cs_m68k_op* op;
3090
3091
75
  set_insn_group(info, M68K_GRP_RET);
3092
3093
75
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
31
{
3112
31
  set_insn_group(info, M68K_GRP_RET);
3113
31
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
31
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
47
{
3118
47
  set_insn_group(info, M68K_GRP_RET);
3119
47
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
47
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
313
{
3124
313
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
313
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
494
{
3129
494
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
494
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
1.67k
{
3134
1.67k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
1.67k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
1.67k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
100
{
3140
100
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
100
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.23k
{
3145
1.23k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.23k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.01k
{
3150
1.01k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.01k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.80k
{
3155
2.80k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.80k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
388
{
3160
388
  build_re_1(info, M68K_INS_SUB, 1);
3161
388
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
551
{
3165
551
  build_re_1(info, M68K_INS_SUB, 2);
3166
551
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.16k
{
3170
2.16k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.16k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
526
{
3175
526
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
526
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
652
{
3180
652
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
652
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
361
{
3185
361
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
361
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
292
{
3190
292
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
292
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
339
{
3195
339
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
339
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
438
{
3200
438
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
438
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
2.28k
{
3205
2.28k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
2.28k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
374
{
3210
374
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
374
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
395
{
3215
395
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
395
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
83
{
3220
83
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
83
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
338
{
3225
338
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
338
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
505
{
3230
505
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
505
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
309
{
3235
309
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
309
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
77
{
3240
77
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
77
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
221
{
3245
221
  build_d(info, M68K_INS_SWAP, 0);
3246
221
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
506
{
3250
506
  build_ea(info, M68K_INS_TAS, 1);
3251
506
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
753
{
3255
753
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
753
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
244
{
3260
244
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
80
  build_trap(info, 0, 0);
3262
3263
80
  info->extension.op_count = 0;
3264
80
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
153
{
3268
153
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
95
  build_trap(info, 2, read_imm_16(info));
3270
95
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
364
{
3274
364
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
330
  build_trap(info, 4, read_imm_32(info));
3276
330
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
276
{
3280
276
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
276
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
412
{
3285
412
  build_ea(info, M68K_INS_TST, 1);
3286
412
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
237
{
3290
237
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
117
  build_ea(info, M68K_INS_TST, 1);
3292
117
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
166
{
3296
166
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
88
  build_ea(info, M68K_INS_TST, 1);
3298
88
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
210
{
3302
210
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
122
  build_ea(info, M68K_INS_TST, 1);
3304
122
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
376
{
3308
376
  build_ea(info, M68K_INS_TST, 2);
3309
376
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
828
{
3313
828
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
493
  build_ea(info, M68K_INS_TST, 2);
3315
493
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
232
{
3319
232
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
66
  build_ea(info, M68K_INS_TST, 2);
3321
66
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
260
{
3325
260
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
183
  build_ea(info, M68K_INS_TST, 2);
3327
183
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
373
{
3331
373
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
213
  build_ea(info, M68K_INS_TST, 2);
3333
213
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
307
{
3337
307
  build_ea(info, M68K_INS_TST, 4);
3338
307
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.01k
{
3342
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
692
  build_ea(info, M68K_INS_TST, 4);
3344
692
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
333
{
3348
333
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
77
  build_ea(info, M68K_INS_TST, 4);
3350
77
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
288
{
3354
288
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
231
  build_ea(info, M68K_INS_TST, 4);
3356
231
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
321
{
3360
321
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
202
  build_ea(info, M68K_INS_TST, 4);
3362
202
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
276
{
3366
276
  cs_m68k_op* op;
3367
276
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
276
  op = &ext->operands[0];
3370
3371
276
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
276
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
276
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
875
{
3377
875
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
503
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
503
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.88k
{
3383
1.88k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.19k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.19k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
233k
{
3392
233k
  const unsigned int instruction = info->ir;
3393
233k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
233k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
233k
    (i->instruction == d68000_invalid) ) {
3397
863
    d68000_invalid(info);
3398
863
    return 0;
3399
863
  }
3400
3401
233k
  return 1;
3402
233k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
297k
{
3406
297k
  uint8_t i;
3407
3408
438k
  for (i = 0; i < count; ++i) {
3409
144k
    if (regs[i] == (uint16_t)reg)
3410
3.97k
      return 1;
3411
144k
  }
3412
3413
293k
  return 0;
3414
297k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
320k
{
3418
320k
  if (reg == M68K_REG_INVALID)
3419
23.1k
    return;
3420
3421
297k
  if (write)
3422
173k
  {
3423
173k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
1.75k
      return;
3425
3426
171k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
171k
    info->regs_write_count++;
3428
171k
  }
3429
123k
  else
3430
123k
  {
3431
123k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.22k
      return;
3433
3434
121k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
121k
    info->regs_read_count++;
3436
121k
  }
3437
297k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
104k
{
3441
104k
  switch (op->address_mode) {
3442
993
    case M68K_AM_REG_DIRECT_ADDR:
3443
993
    case M68K_AM_REG_DIRECT_DATA:
3444
993
      add_reg_to_rw_list(info, op->reg, write);
3445
993
      break;
3446
3447
15.8k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
44.0k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
44.0k
      add_reg_to_rw_list(info, op->reg, 1);
3450
44.0k
      break;
3451
3452
20.1k
    case M68K_AM_REGI_ADDR:
3453
35.5k
    case M68K_AM_REGI_ADDR_DISP:
3454
35.5k
      add_reg_to_rw_list(info, op->reg, 0);
3455
35.5k
      break;
3456
3457
7.68k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
10.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
12.2k
    case M68K_AM_MEMI_POST_INDEX:
3460
14.7k
    case M68K_AM_MEMI_PRE_INDEX:
3461
15.5k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
15.8k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
16.2k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
16.5k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
16.5k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
16.5k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
16.5k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
7.23k
    default:
3471
7.23k
      break;
3472
104k
  }
3473
104k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
11.3k
{
3477
11.3k
  int i;
3478
3479
101k
  for (i = 0; i < 8; ++i) {
3480
90.4k
    if (bits & (1 << i)) {
3481
23.7k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
23.7k
    }
3483
90.4k
  }
3484
11.3k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
3.76k
{
3488
3.76k
  uint32_t bits = op->register_bits;
3489
3.76k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
3.76k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
3.76k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
3.76k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
394k
{
3496
394k
  switch ((int)op->type) {
3497
178k
    case M68K_OP_REG:
3498
178k
      add_reg_to_rw_list(info, op->reg, write);
3499
178k
      break;
3500
3501
104k
    case M68K_OP_MEM:
3502
104k
      update_am_reg_list(info, op, write);
3503
104k
      break;
3504
3505
3.76k
    case M68K_OP_REG_BITS:
3506
3.76k
      update_reg_list_regbits(info, op, write);
3507
3.76k
      break;
3508
3509
2.55k
    case M68K_OP_REG_PAIR:
3510
2.55k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
2.55k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
2.55k
      break;
3513
394k
  }
3514
394k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
232k
{
3518
232k
  int i;
3519
3520
232k
  if (!info->extension.op_count)
3521
1.14k
    return;
3522
3523
231k
  if (info->extension.op_count == 1) {
3524
71.4k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
159k
  } else {
3526
    // first operand is always read
3527
159k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
323k
    for (i = 1; i < info->extension.op_count; ++i)
3531
163k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
159k
  }
3533
231k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
232k
{
3537
232k
  info->inst = inst;
3538
232k
  info->pc = pc;
3539
232k
  info->ir = 0;
3540
232k
  info->type = cpu_type;
3541
232k
  info->address_mask = 0xffffffff;
3542
3543
232k
  switch(info->type) {
3544
66.7k
    case M68K_CPU_TYPE_68000:
3545
66.7k
      info->type = TYPE_68000;
3546
66.7k
      info->address_mask = 0x00ffffff;
3547
66.7k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
166k
    case M68K_CPU_TYPE_68040:
3565
166k
      info->type = TYPE_68040;
3566
166k
      info->address_mask = 0xffffffff;
3567
166k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
232k
  }
3572
232k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
232k
{
3581
232k
  MCInst *inst = info->inst;
3582
232k
  cs_m68k* ext = &info->extension;
3583
232k
  int i;
3584
232k
  unsigned int size;
3585
3586
232k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
232k
  memset(ext, 0, sizeof(cs_m68k));
3589
232k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.16M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
931k
    ext->operands[i].type = M68K_OP_REG;
3593
3594
232k
  info->ir = peek_imm_16(info);
3595
232k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
232k
    info->ir = read_imm_16(info);
3597
232k
    g_instruction_table[info->ir].instruction(info);
3598
232k
  }
3599
3600
232k
  size = info->pc - (unsigned int)pc;
3601
232k
  info->pc = (unsigned int)pc;
3602
3603
232k
  return size;
3604
232k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
233k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
233k
  int s;
3612
233k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
233k
  cs_struct* handle = instr->csh;
3614
233k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
233k
  if (code_len < 2) {
3619
678
    *size = 0;
3620
678
    return false;
3621
678
  }
3622
3623
232k
  if (instr->flat_insn->detail) {
3624
232k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
232k
  }
3626
3627
232k
  info->groups_count = 0;
3628
232k
  info->regs_read_count = 0;
3629
232k
  info->regs_write_count = 0;
3630
232k
  info->code = code;
3631
232k
  info->code_len = code_len;
3632
232k
  info->baseAddress = address;
3633
3634
232k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
232k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
232k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
232k
  if (handle->mode & CS_MODE_M68K_040)
3641
166k
    cpu_type = M68K_CPU_TYPE_68040;
3642
232k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
232k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
232k
  s = m68k_disassemble(info, address);
3647
3648
232k
  if (s == 0) {
3649
759
    *size = 2;
3650
759
    return false;
3651
759
  }
3652
3653
232k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
232k
  if (s > (int)code_len)
3662
816
    *size = (uint16_t)code_len;
3663
231k
  else
3664
231k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
232k
}
3668