Coverage Report

Created: 2026-03-13 06:50

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
41.4k
{
38
41.4k
  SStream ss;
39
41.4k
  char *p, *p2, tmp[8];
40
41.4k
  unsigned int unit = 0;
41
41.4k
  int i;
42
41.4k
  cs_tms320c64x *tms320c64x;
43
44
41.4k
  if (mci->csh->detail) {
45
41.4k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
41.4k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
41.4k
      switch(insn->detail->groups[i]) {
49
10.2k
        case TMS320C64X_GRP_FUNIT_D:
50
10.2k
          unit = TMS320C64X_FUNIT_D;
51
10.2k
          break;
52
9.90k
        case TMS320C64X_GRP_FUNIT_L:
53
9.90k
          unit = TMS320C64X_FUNIT_L;
54
9.90k
          break;
55
2.38k
        case TMS320C64X_GRP_FUNIT_M:
56
2.38k
          unit = TMS320C64X_FUNIT_M;
57
2.38k
          break;
58
17.8k
        case TMS320C64X_GRP_FUNIT_S:
59
17.8k
          unit = TMS320C64X_FUNIT_S;
60
17.8k
          break;
61
1.05k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.05k
          unit = TMS320C64X_FUNIT_NO;
63
1.05k
          break;
64
41.4k
      }
65
41.4k
      if (unit != 0)
66
41.4k
        break;
67
41.4k
    }
68
41.4k
    tms320c64x->funit.unit = unit;
69
70
41.4k
    SStream_Init(&ss);
71
41.4k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
28.2k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
41.4k
    p = strchr(insn_asm, '\t');
75
41.4k
    if (p != NULL)
76
40.6k
      *p++ = '\0';
77
78
41.4k
    SStream_concat0(&ss, insn_asm);
79
41.4k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
36.5k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
27.7k
        p2--;
82
8.80k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
8.80k
      if (*p2 == 'a')
87
4.31k
        strcpy(tmp, "1T");
88
4.48k
      else
89
4.48k
        strcpy(tmp, "2T");
90
32.6k
    } else {
91
32.6k
      tmp[0] = '\0';
92
32.6k
    }
93
41.4k
    switch(tms320c64x->funit.unit) {
94
10.2k
      case TMS320C64X_FUNIT_D:
95
10.2k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.2k
        break;
97
9.90k
      case TMS320C64X_FUNIT_L:
98
9.90k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.90k
        break;
100
2.38k
      case TMS320C64X_FUNIT_M:
101
2.38k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.38k
        break;
103
17.8k
      case TMS320C64X_FUNIT_S:
104
17.8k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
17.8k
        break;
106
41.4k
    }
107
41.4k
    if (tms320c64x->funit.crosspath > 0)
108
11.1k
      SStream_concat0(&ss, "X");
109
110
41.4k
    if (p != NULL)
111
40.6k
      SStream_concat(&ss, "\t%s", p);
112
113
41.4k
    if (tms320c64x->parallel != 0)
114
19.6k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
41.4k
    strcpy(insn_asm, ss.buffer);
118
41.4k
  }
119
41.4k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
74.9k
{
129
74.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
74.9k
  unsigned reg;
131
132
74.9k
  if (MCOperand_isReg(Op)) {
133
51.6k
    reg = MCOperand_getReg(Op);
134
51.6k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
784
      switch(reg) {
136
71
        case TMS320C64X_REG_EFR:
137
71
          SStream_concat0(O, "EFR");
138
71
          break;
139
87
        case TMS320C64X_REG_IFR:
140
87
          SStream_concat0(O, "IFR");
141
87
          break;
142
626
        default:
143
626
          SStream_concat0(O, getRegisterName(reg));
144
626
          break;
145
784
      }
146
50.8k
    } else {
147
50.8k
      SStream_concat0(O, getRegisterName(reg));
148
50.8k
    }
149
150
51.6k
    if (MI->csh->detail) {
151
51.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
51.6k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
51.6k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
51.6k
    }
155
51.6k
  } else if (MCOperand_isImm(Op)) {
156
23.3k
    int64_t Imm = MCOperand_getImm(Op);
157
158
23.3k
    if (Imm >= 0) {
159
20.4k
      if (Imm > HEX_THRESHOLD)
160
11.6k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
8.77k
      else
162
8.77k
        SStream_concat(O, "%"PRIu64, Imm);
163
20.4k
    } else {
164
2.90k
      if (Imm < -HEX_THRESHOLD)
165
2.47k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
435
      else
167
435
        SStream_concat(O, "-%"PRIu64, -Imm);
168
2.90k
    }
169
170
23.3k
    if (MI->csh->detail) {
171
23.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
23.3k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
23.3k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
23.3k
    }
175
23.3k
  }
176
74.9k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
4.31k
{
180
4.31k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
4.31k
  int64_t Val = MCOperand_getImm(Op);
182
4.31k
  unsigned scaled, base, offset, mode, unit;
183
4.31k
  cs_tms320c64x *tms320c64x;
184
4.31k
  char st, nd;
185
186
4.31k
  scaled = (Val >> 19) & 1;
187
4.31k
  base = (Val >> 12) & 0x7f;
188
4.31k
  offset = (Val >> 5) & 0x7f;
189
4.31k
  mode = (Val >> 1) & 0xf;
190
4.31k
  unit = Val & 1;
191
192
4.31k
  if (scaled) {
193
3.16k
    st = '[';
194
3.16k
    nd = ']';
195
3.16k
  } else {
196
1.15k
    st = '(';
197
1.15k
    nd = ')';
198
1.15k
  }
199
200
4.31k
  switch(mode) {
201
279
    case 0:
202
279
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
279
      break;
204
256
    case 1:
205
256
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
256
      break;
207
460
    case 4:
208
460
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
460
      break;
210
62
    case 5:
211
62
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
62
      break;
213
325
    case 8:
214
325
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
325
      break;
216
531
    case 9:
217
531
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
531
      break;
219
600
    case 10:
220
600
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
600
      break;
222
438
    case 11:
223
438
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
438
      break;
225
263
    case 12:
226
263
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
263
      break;
228
328
    case 13:
229
328
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
328
      break;
231
181
    case 14:
232
181
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
181
      break;
234
592
    case 15:
235
592
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
592
      break;
237
4.31k
  }
238
239
4.31k
  if (MI->csh->detail) {
240
4.31k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
4.31k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
4.31k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
4.31k
    switch(mode) {
248
279
      case 0:
249
279
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
279
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
279
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
279
        break;
253
256
      case 1:
254
256
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
256
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
256
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
256
        break;
258
460
      case 4:
259
460
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
460
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
460
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
460
        break;
263
62
      case 5:
264
62
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
62
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
62
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
62
        break;
268
325
      case 8:
269
325
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
325
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
325
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
325
        break;
273
531
      case 9:
274
531
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
531
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
531
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
531
        break;
278
600
      case 10:
279
600
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
600
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
600
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
600
        break;
283
438
      case 11:
284
438
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
438
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
438
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
438
        break;
288
263
      case 12:
289
263
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
263
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
263
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
263
        break;
293
328
      case 13:
294
328
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
328
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
328
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
328
        break;
298
181
      case 14:
299
181
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
181
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
181
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
181
        break;
303
592
      case 15:
304
592
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
592
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
592
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
592
        break;
308
4.31k
    }
309
4.31k
    tms320c64x->op_count++;
310
4.31k
  }
311
4.31k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
4.48k
{
315
4.48k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
4.48k
  int64_t Val = MCOperand_getImm(Op);
317
4.48k
  uint16_t offset;
318
4.48k
  unsigned basereg;
319
4.48k
  cs_tms320c64x *tms320c64x;
320
321
4.48k
  basereg = Val & 0x7f;
322
4.48k
  offset = (Val >> 7) & 0x7fff;
323
4.48k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
4.48k
  if (MI->csh->detail) {
326
4.48k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
4.48k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
4.48k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
4.48k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
4.48k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
4.48k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
4.48k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
4.48k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
4.48k
    tms320c64x->op_count++;
336
4.48k
  }
337
4.48k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
13.9k
{
341
13.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
13.9k
  unsigned reg = MCOperand_getReg(Op);
343
13.9k
  cs_tms320c64x *tms320c64x;
344
345
13.9k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
13.9k
  if (MI->csh->detail) {
348
13.9k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
13.9k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
13.9k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
13.9k
    tms320c64x->op_count++;
353
13.9k
  }
354
13.9k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
41.4k
{
358
41.4k
  unsigned opcode = MCInst_getOpcode(MI);
359
41.4k
  MCOperand *op;
360
361
41.4k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
49
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
426
    case TMS320C64x_ADD_l1_irr:
366
681
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.07k
    case TMS320C64x_ADD_s1_irr:
369
1.07k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.07k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.07k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.07k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
130
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
130
        op = MCInst_getOperand(MI, 2);
377
130
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
130
        SStream_concat0(O, "SUB\t");
380
130
        printOperand(MI, 1, O);
381
130
        SStream_concat0(O, ", ");
382
130
        printOperand(MI, 2, O);
383
130
        SStream_concat0(O, ", ");
384
130
        printOperand(MI, 0, O);
385
386
130
        return true;
387
130
      }
388
942
      break;
389
41.4k
  }
390
41.2k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
222
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
331
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
602
    case TMS320C64x_ADD_l1_irr:
397
855
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
948
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.32k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.35k
    case TMS320C64x_OR_s1_irr:
404
1.35k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.35k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.35k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.35k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.35k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
336
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
336
        MI->size--;
412
413
336
        SStream_concat0(O, "MV\t");
414
336
        printOperand(MI, 1, O);
415
336
        SStream_concat0(O, ", ");
416
336
        printOperand(MI, 0, O);
417
418
336
        return true;
419
336
      }
420
1.01k
      break;
421
41.2k
  }
422
40.9k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
82
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
480
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
800
    case TMS320C64x_XOR_s1_irr:
429
800
      if ((MCInst_getNumOperands(MI) == 3) &&
430
800
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
800
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
800
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
800
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
251
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
251
        MI->size--;
437
438
251
        SStream_concat0(O, "NOT\t");
439
251
        printOperand(MI, 1, O);
440
251
        SStream_concat0(O, ", ");
441
251
        printOperand(MI, 0, O);
442
443
251
        return true;
444
251
      }
445
549
      break;
446
40.9k
  }
447
40.7k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
394
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
1.29k
    case TMS320C64x_MVK_l2_ir:
452
1.29k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
1.29k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
1.29k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
1.29k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
243
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
243
        MI->size--;
459
460
243
        SStream_concat0(O, "ZERO\t");
461
243
        printOperand(MI, 0, O);
462
463
243
        return true;
464
243
      }
465
1.04k
      break;
466
40.7k
  }
467
40.4k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
161
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
494
    case TMS320C64x_SUB_s1_rrr:
472
494
      if ((MCInst_getNumOperands(MI) == 3) &&
473
494
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
494
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
494
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
494
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
220
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
220
        MI->size -= 2;
480
481
220
        SStream_concat0(O, "ZERO\t");
482
220
        printOperand(MI, 0, O);
483
484
220
        return true;
485
220
      }
486
274
      break;
487
40.4k
  }
488
40.2k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
63
    case TMS320C64x_SUB_l1_irr:
491
286
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
373
    case TMS320C64x_SUB_s1_irr:
494
373
      if ((MCInst_getNumOperands(MI) == 3) &&
495
373
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
373
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
373
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
373
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
92
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
92
        MI->size--;
502
503
92
        SStream_concat0(O, "NEG\t");
504
92
        printOperand(MI, 1, O);
505
92
        SStream_concat0(O, ", ");
506
92
        printOperand(MI, 0, O);
507
508
92
        return true;
509
92
      }
510
281
      break;
511
40.2k
  }
512
40.1k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
193
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
515
    case TMS320C64x_PACKLH2_s1_rrr:
517
515
      if ((MCInst_getNumOperands(MI) == 3) &&
518
515
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
515
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
515
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
515
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
36
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
36
        MI->size--;
525
526
36
        SStream_concat0(O, "SWAP2\t");
527
36
        printOperand(MI, 1, O);
528
36
        SStream_concat0(O, ", ");
529
36
        printOperand(MI, 0, O);
530
531
36
        return true;
532
36
      }
533
479
      break;
534
40.1k
  }
535
40.1k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.05k
    case TMS320C64x_NOP_n:
539
1.05k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.05k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.05k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
289
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
289
        MI->size--;
545
546
289
        SStream_concat0(O, "IDLE");
547
548
289
        return true;
549
289
      }
550
770
      if ((MCInst_getNumOperands(MI) == 1) &&
551
770
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
770
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
480
        MI->size--;
555
556
480
        SStream_concat0(O, "NOP");
557
558
480
        return true;
559
480
      }
560
290
      break;
561
40.1k
  }
562
563
39.3k
  return false;
564
40.1k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
41.4k
{
568
41.4k
  if (!printAliasInstruction(MI, O, Info))
569
39.3k
    printInstruction(MI, O, Info);
570
41.4k
}
571
572
#endif