Coverage Report

Created: 2026-04-12 06:30

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVDisassemblerExtension.c
Line
Count
Source
1
#include "RISCVDisassemblerExtension.h"
2
3
#define GET_SUBTARGETINFO_ENUM
4
#include "RISCVGenSubtargetInfo.inc"
5
6
bool RISCV_getFeatureBits(unsigned int mode, unsigned int feature)
7
756k
{
8
756k
  if (feature == RISCV_FeatureNoRVCHints) {
9
7.91k
    return false;
10
7.91k
  }
11
12
749k
  switch (feature) {
13
0
  case RISCV_Feature32Bit:
14
0
    return mode & CS_MODE_RISCV32;
15
16
89.8k
  case RISCV_Feature64Bit:
17
89.8k
    return mode & CS_MODE_RISCV64;
18
19
93
  case RISCV_FeatureStdExtF:
20
202
  case RISCV_FeatureStdExtD:
21
202
    return mode & CS_MODE_RISCV_FD;
22
23
0
  case RISCV_FeatureStdExtV:
24
0
    return mode & CS_MODE_RISCV_V;
25
26
13.2k
  case RISCV_FeatureStdExtZfinx:
27
26.5k
  case RISCV_FeatureStdExtZdinx:
28
26.5k
  case RISCV_FeatureStdExtZhinx:
29
26.5k
  case RISCV_FeatureStdExtZhinxmin:
30
26.5k
    return mode & CS_MODE_RISCV_ZFINX;
31
32
81.5k
  case RISCV_FeatureStdExtC:
33
81.5k
    return mode & CS_MODE_RISCV_C;
34
35
23.8k
  case RISCV_FeatureStdExtZcmp:
36
47.6k
  case RISCV_FeatureStdExtZcmt:
37
47.6k
  case RISCV_FeatureStdExtZce:
38
47.6k
    return mode & CS_MODE_RISCV_ZCMP_ZCMT_ZCE;
39
40
23.8k
  case RISCV_FeatureStdExtZicfiss:
41
23.8k
    return mode & CS_MODE_RISCV_ZICFISS;
42
43
31.5k
  case RISCV_FeatureRVE:
44
31.5k
    return mode & CS_MODE_RISCV_E;
45
46
4
  case RISCV_FeatureStdExtA:
47
4
    return mode & CS_MODE_RISCV_A;
48
49
13.2k
  case RISCV_FeatureVendorXCVelw:
50
13.2k
    return mode & CS_MODE_RISCV_COREV;
51
52
13.2k
  case RISCV_FeatureVendorXSfvcp:
53
26.5k
  case RISCV_FeatureVendorXSfvfnrclipxfqf:
54
39.7k
  case RISCV_FeatureVendorXSfvfwmaccqqq:
55
53.0k
  case RISCV_FeatureVendorXSfvqmaccdod:
56
66.2k
  case RISCV_FeatureVendorXSfvqmaccqoq:
57
66.2k
    return mode & CS_MODE_RISCV_SIFIVE;
58
59
13.2k
  case RISCV_FeatureVendorXTHeadBa:
60
26.5k
  case RISCV_FeatureVendorXTHeadBb:
61
39.7k
  case RISCV_FeatureVendorXTHeadBs:
62
53.0k
  case RISCV_FeatureVendorXTHeadCmo:
63
66.2k
  case RISCV_FeatureVendorXTHeadCondMov:
64
79.5k
  case RISCV_FeatureVendorXTHeadFMemIdx:
65
92.7k
  case RISCV_FeatureVendorXTHeadMac:
66
106k
  case RISCV_FeatureVendorXTHeadMemIdx:
67
119k
  case RISCV_FeatureVendorXTHeadMemPair:
68
132k
  case RISCV_FeatureVendorXTHeadSync:
69
145k
  case RISCV_FeatureVendorXTHeadVdot:
70
145k
    return mode & CS_MODE_RISCV_THEAD;
71
72
2
  case RISCV_FeatureStdExtZba:
73
2
    return mode & CS_MODE_RISCV_ZBA;
74
3
  case RISCV_FeatureStdExtZbb:
75
3
    return mode & CS_MODE_RISCV_ZBB;
76
1
  case RISCV_FeatureStdExtZbc:
77
1
    return mode & CS_MODE_RISCV_ZBC;
78
4
  case RISCV_FeatureStdExtZbkb:
79
4
    return mode & CS_MODE_RISCV_ZBKB;
80
0
  case RISCV_FeatureStdExtZbkc:
81
0
    return mode & CS_MODE_RISCV_ZBKC;
82
1
  case RISCV_FeatureStdExtZbkx:
83
1
    return mode & CS_MODE_RISCV_ZBKX;
84
1
  case RISCV_FeatureStdExtZbs:
85
1
    return mode & CS_MODE_RISCV_ZBS;
86
222k
  default:
87
    // support everything by default
88
    return true;
89
749k
  }
90
749k
}