Coverage Report

Created: 2026-04-12 06:30

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Xtensa/XtensaInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- XtensaInstPrinter.cpp - Convert Xtensa MCInst to asm syntax --------===//
16
//
17
//                     The LLVM Compiler Infrastructure
18
//
19
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
20
// See https://llvm.org/LICENSE.txt for license information.
21
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
22
//
23
//===----------------------------------------------------------------------===//
24
//
25
// This class prints an Xtensa MCInst to a .s file.
26
//
27
//===----------------------------------------------------------------------===//
28
29
#include <stdio.h>
30
#include <string.h>
31
#include <stdlib.h>
32
#include <capstone/platform.h>
33
34
#include "../../MCInstPrinter.h"
35
#include "../../SStream.h"
36
#include "./priv.h"
37
#include "../../Mapping.h"
38
39
#include "XtensaMapping.h"
40
#include "../../MathExtras.h"
41
42
#define CONCAT(a, b) CONCAT_(a, b)
43
#define CONCAT_(a, b) a##_##b
44
45
#define DEBUG_TYPE "asm-printer"
46
static MnemonicBitsInfo getMnemonic(MCInst *MI, SStream *O);
47
static const char *getRegisterName(unsigned RegNo);
48
49
typedef MCRegister Register;
50
51
static void printRegName(SStream *O, MCRegister Reg)
52
26
{
53
26
  SStream_concat0(O, getRegisterName(Reg));
54
26
}
55
56
static void printOp(MCInst *MI, MCOperand *MC, SStream *O)
57
108k
{
58
108k
  if (MCOperand_isReg(MC))
59
102k
    SStream_concat0(O, getRegisterName(MCOperand_getReg(MC)));
60
6.36k
  else if (MCOperand_isImm(MC))
61
6.36k
    printInt64(O, MCOperand_getImm(MC));
62
0
  else if (MCOperand_isExpr(MC))
63
0
    printExpr(MCOperand_getExpr(MC), O);
64
0
  else
65
0
    CS_ASSERT(0 && "Invalid operand");
66
108k
}
67
68
static void printOperand(MCInst *MI, const int op_num, SStream *O)
69
102k
{
70
102k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Operand, op_num);
71
102k
  printOp(MI, MCInst_getOperand(MI, op_num), O);
72
102k
}
73
74
static inline void printMemOperand(MCInst *MI, int OpNum, SStream *OS)
75
6.36k
{
76
6.36k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_MemOperand, OpNum);
77
6.36k
  SStream_concat0(OS, getRegisterName(MCOperand_getReg(
78
6.36k
            MCInst_getOperand(MI, (OpNum)))));
79
6.36k
  SStream_concat0(OS, ", ");
80
6.36k
  printOp(MI, MCInst_getOperand(MI, OpNum + 1), OS);
81
6.36k
}
82
83
static inline void printBranchTarget(MCInst *MI, int OpNum, SStream *OS)
84
10.0k
{
85
10.0k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_BranchTarget, OpNum);
86
10.0k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
87
10.0k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
88
10.0k
    int64_t Val = MCOperand_getImm(MC) + 4;
89
10.0k
    SStream_concat0(OS, ". ");
90
10.0k
    if (Val > 0)
91
4.34k
      SStream_concat0(OS, "+");
92
93
10.0k
    printInt64(OS, Val);
94
10.0k
  } else if (MCOperand_isExpr(MC))
95
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
96
0
  else
97
0
    CS_ASSERT(0 && "Invalid operand");
98
10.0k
}
99
100
static inline void printLoopTarget(MCInst *MI, int OpNum, SStream *OS)
101
171
{
102
171
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_LoopTarget, OpNum);
103
171
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
104
171
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
105
171
    int64_t Val = MCOperand_getImm(MC) + 4;
106
171
    SStream_concat0(OS, ". ");
107
171
    if (Val > 0)
108
171
      SStream_concat0(OS, "+");
109
110
171
    printInt64(OS, Val);
111
171
  } else if (MCOperand_isExpr(MC))
112
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
113
0
  else
114
0
    CS_ASSERT(0 && "Invalid operand");
115
171
}
116
117
static inline void printJumpTarget(MCInst *MI, int OpNum, SStream *OS)
118
1.09k
{
119
1.09k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_JumpTarget, OpNum);
120
1.09k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
121
1.09k
  if (MCOperand_isImm(MC)) {
122
1.09k
    int64_t Val = MCOperand_getImm(MC) + 4;
123
1.09k
    SStream_concat0(OS, ". ");
124
1.09k
    if (Val > 0)
125
573
      SStream_concat0(OS, "+");
126
127
1.09k
    printInt64(OS, Val);
128
1.09k
  } else if (MCOperand_isExpr(MC))
129
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
130
0
  else
131
0
    CS_ASSERT(0 && "Invalid operand");
132
1.09k
  ;
133
1.09k
}
134
135
static inline void printCallOperand(MCInst *MI, int OpNum, SStream *OS)
136
1.99k
{
137
1.99k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_CallOperand, OpNum);
138
1.99k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
139
1.99k
  if (MCOperand_isImm(MC)) {
140
1.99k
    int64_t Val = MCOperand_getImm(MC) + 4;
141
1.99k
    SStream_concat0(OS, ". ");
142
1.99k
    if (Val > 0)
143
1.19k
      SStream_concat0(OS, "+");
144
145
1.99k
    printInt64(OS, Val);
146
1.99k
  } else if (MCOperand_isExpr(MC))
147
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
148
0
  else
149
0
    CS_ASSERT(0 && "Invalid operand");
150
1.99k
}
151
152
static inline void printL32RTarget(MCInst *MI, int OpNum, SStream *O)
153
2.72k
{
154
2.72k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_L32RTarget, OpNum);
155
2.72k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
156
2.72k
  if (MCOperand_isImm(MC)) {
157
2.72k
    SStream_concat0(O, ". ");
158
2.72k
    printInt64(O, Xtensa_L32R_Value(MI, OpNum));
159
2.72k
  } else if (MCOperand_isExpr(MC))
160
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
161
0
  else
162
0
    CS_ASSERT(0 && "Invalid operand");
163
2.72k
}
164
165
static inline void printImm8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
166
299
{
167
299
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_AsmOperand, OpNum);
168
299
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
169
299
    int64_t Value =
170
299
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
171
299
    CS_ASSERT_RET(
172
299
      isIntN(8, Value) &&
173
299
      "Invalid argument, value must be in ranges [-128,127]");
174
299
    printInt64(O, Value);
175
299
  } else {
176
0
    printOperand(MI, OpNum, O);
177
0
  }
178
299
}
179
180
static inline void printImm8_sh8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
181
112
{
182
112
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_sh8_AsmOperand, OpNum);
183
112
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
184
112
    int64_t Value =
185
112
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
186
112
    CS_ASSERT_RET(
187
112
      (isIntN(16, Value) && ((Value & 0xFF) == 0)) &&
188
112
      "Invalid argument, value must be multiples of 256 in range "
189
112
      "[-32768,32512]");
190
112
    printInt64(O, Value);
191
112
  } else
192
0
    printOperand(MI, OpNum, O);
193
112
}
194
195
static inline void printImm12_AsmOperand(MCInst *MI, int OpNum, SStream *O)
196
0
{
197
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12_AsmOperand, OpNum);
198
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
199
0
    int64_t Value =
200
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
201
0
    CS_ASSERT_RET(
202
0
      (Value >= -2048 && Value <= 2047) &&
203
0
      "Invalid argument, value must be in ranges [-2048,2047]");
204
0
    printInt64(O, Value);
205
0
  } else
206
0
    printOperand(MI, OpNum, O);
207
0
}
208
209
static inline void printImm12m_AsmOperand(MCInst *MI, int OpNum, SStream *O)
210
658
{
211
658
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12m_AsmOperand, OpNum);
212
658
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
213
658
    int64_t Value =
214
658
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
215
658
    CS_ASSERT_RET(
216
658
      (Value >= -2048 && Value <= 2047) &&
217
658
      "Invalid argument, value must be in ranges [-2048,2047]");
218
658
    printInt64(O, Value);
219
658
  } else
220
0
    printOperand(MI, OpNum, O);
221
658
}
222
223
static inline void printUimm4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
224
635
{
225
635
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm4_AsmOperand, OpNum);
226
635
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
227
635
    int64_t Value =
228
635
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
229
635
    CS_ASSERT_RET((Value >= 0 && Value <= 15) &&
230
635
            "Invalid argument");
231
635
    printInt64(O, Value);
232
635
  } else
233
0
    printOperand(MI, OpNum, O);
234
635
}
235
236
static inline void printUimm5_AsmOperand(MCInst *MI, int OpNum, SStream *O)
237
1.94k
{
238
1.94k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm5_AsmOperand, OpNum);
239
1.94k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
240
1.94k
    int64_t Value =
241
1.94k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
242
1.94k
    CS_ASSERT_RET((Value >= 0 && Value <= 31) &&
243
1.94k
            "Invalid argument");
244
1.94k
    printInt64(O, Value);
245
1.94k
  } else
246
0
    printOperand(MI, OpNum, O);
247
1.94k
}
248
249
static inline void printShimm1_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
250
0
{
251
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm1_31_AsmOperand, OpNum);
252
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
253
0
    int64_t Value =
254
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
255
0
    CS_ASSERT_RET(
256
0
      (Value >= 1 && Value <= 31) &&
257
0
      "Invalid argument, value must be in range [1,31]");
258
0
    printInt64(O, Value);
259
0
  } else
260
0
    printOperand(MI, OpNum, O);
261
0
}
262
263
static inline void printShimm0_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
264
572
{
265
572
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm0_31_AsmOperand, OpNum);
266
572
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
267
572
    int64_t Value =
268
572
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
269
572
    CS_ASSERT_RET(
270
572
      (Value >= 0 && Value <= 31) &&
271
572
      "Invalid argument, value must be in range [0,31]");
272
252
    printInt64(O, Value);
273
252
  } else
274
0
    printOperand(MI, OpNum, O);
275
572
}
276
277
static inline void printImm1_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
278
592
{
279
592
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1_16_AsmOperand, OpNum);
280
592
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
281
592
    int64_t Value =
282
592
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
283
592
    CS_ASSERT_RET(
284
592
      (Value >= 1 && Value <= 16) &&
285
592
      "Invalid argument, value must be in range [1,16]");
286
592
    printInt64(O, Value);
287
592
  } else
288
0
    printOperand(MI, OpNum, O);
289
592
}
290
291
static inline void printImm1n_15_AsmOperand(MCInst *MI, int OpNum, SStream *O)
292
1.52k
{
293
1.52k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1n_15_AsmOperand, OpNum);
294
1.52k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
295
1.52k
    int64_t Value =
296
1.52k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
297
1.52k
    CS_ASSERT_RET(
298
1.52k
      (Value >= -1 && (Value != 0) && Value <= 15) &&
299
1.52k
      "Invalid argument, value must be in ranges <-1,-1> or <1,15>");
300
1.52k
    printInt64(O, Value);
301
1.52k
  } else
302
0
    printOperand(MI, OpNum, O);
303
1.52k
}
304
305
static inline void printImm32n_95_AsmOperand(MCInst *MI, int OpNum, SStream *O)
306
809
{
307
809
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm32n_95_AsmOperand, OpNum);
308
809
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
309
809
    int64_t Value =
310
809
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
311
809
    CS_ASSERT_RET(
312
809
      (Value >= -32 && Value <= 95) &&
313
809
      "Invalid argument, value must be in ranges <-32,95>");
314
809
    printInt64(O, Value);
315
809
  } else
316
0
    printOperand(MI, OpNum, O);
317
809
}
318
319
static inline void printImm8n_7_AsmOperand(MCInst *MI, int OpNum, SStream *O)
320
331
{
321
331
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8n_7_AsmOperand, OpNum);
322
331
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
323
331
    int64_t Value =
324
331
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
325
331
    CS_ASSERT_RET(
326
331
      (Value >= -8 && Value <= 7) &&
327
331
      "Invalid argument, value must be in ranges <-8,7>");
328
331
    printInt64(O, Value);
329
331
  } else
330
0
    printOperand(MI, OpNum, O);
331
331
}
332
333
static inline void printImm64n_4n_AsmOperand(MCInst *MI, int OpNum, SStream *O)
334
178
{
335
178
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm64n_4n_AsmOperand, OpNum);
336
178
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
337
178
    int64_t Value =
338
178
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
339
178
    CS_ASSERT_RET(
340
178
      (Value >= -64 && Value <= -4) & ((Value & 0x3) == 0) &&
341
178
      "Invalid argument, value must be in ranges <-64,-4>");
342
178
    printInt64(O, Value);
343
178
  } else
344
0
    printOperand(MI, OpNum, O);
345
178
}
346
347
static inline void printOffset8m32_AsmOperand(MCInst *MI, int OpNum, SStream *O)
348
578
{
349
578
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset8m32_AsmOperand,
350
578
             OpNum);
351
578
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
352
578
    int64_t Value =
353
578
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
354
578
    CS_ASSERT_RET(
355
578
      (Value >= 0 && Value <= 1020 && ((Value & 0x3) == 0)) &&
356
578
      "Invalid argument, value must be multiples of four in range [0,1020]");
357
578
    printInt64(O, Value);
358
578
  } else
359
0
    printOperand(MI, OpNum, O);
360
578
}
361
362
static inline void printEntry_Imm12_AsmOperand(MCInst *MI, int OpNum,
363
                 SStream *O)
364
524
{
365
524
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Entry_Imm12_AsmOperand,
366
524
             OpNum);
367
524
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
368
524
    int64_t Value =
369
524
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
370
524
    CS_ASSERT_RET(
371
524
      (Value >= 0 && Value <= 32760) &&
372
524
      "Invalid argument, value must be multiples of eight in range "
373
524
      "<0,32760>");
374
524
    printInt64(O, Value);
375
524
  } else
376
0
    printOperand(MI, OpNum, O);
377
524
}
378
379
static inline void printB4const_AsmOperand(MCInst *MI, int OpNum, SStream *O)
380
3.36k
{
381
3.36k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4const_AsmOperand, OpNum);
382
3.36k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
383
3.36k
    int64_t Value =
384
3.36k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
385
386
3.36k
    switch (Value) {
387
440
    case -1:
388
630
    case 1:
389
734
    case 2:
390
855
    case 3:
391
1.20k
    case 4:
392
1.28k
    case 5:
393
1.76k
    case 6:
394
1.81k
    case 7:
395
2.04k
    case 8:
396
2.08k
    case 10:
397
2.44k
    case 12:
398
2.53k
    case 16:
399
2.75k
    case 32:
400
2.89k
    case 64:
401
3.07k
    case 128:
402
3.36k
    case 256:
403
3.36k
      break;
404
0
    default:
405
0
      CS_ASSERT_RET((0) && "Invalid B4const argument");
406
3.36k
    }
407
3.36k
    printInt64(O, Value);
408
3.36k
  } else
409
0
    printOperand(MI, OpNum, O);
410
3.36k
}
411
412
static inline void printB4constu_AsmOperand(MCInst *MI, int OpNum, SStream *O)
413
3.86k
{
414
3.86k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4constu_AsmOperand, OpNum);
415
3.86k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
416
3.86k
    int64_t Value =
417
3.86k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
418
419
3.86k
    switch (Value) {
420
241
    case 32768:
421
536
    case 65536:
422
692
    case 2:
423
835
    case 3:
424
941
    case 4:
425
1.03k
    case 5:
426
1.12k
    case 6:
427
1.32k
    case 7:
428
1.54k
    case 8:
429
1.56k
    case 10:
430
1.65k
    case 12:
431
2.50k
    case 16:
432
2.61k
    case 32:
433
2.64k
    case 64:
434
2.71k
    case 128:
435
3.86k
    case 256:
436
3.86k
      break;
437
0
    default:
438
0
      CS_ASSERT_RET((0) && "Invalid B4constu argument");
439
3.86k
    }
440
3.86k
    printInt64(O, Value);
441
3.86k
  } else
442
0
    printOperand(MI, OpNum, O);
443
3.86k
}
444
445
static inline void printImm7_22_AsmOperand(MCInst *MI, int OpNum, SStream *O)
446
29
{
447
29
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm7_22_AsmOperand, OpNum);
448
29
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
449
29
    int64_t Value =
450
29
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
451
29
    CS_ASSERT_RET(
452
29
      (Value >= 7 && Value <= 22) &&
453
29
      "Invalid argument, value must be in range <7,22>");
454
29
    printInt64(O, Value);
455
29
  } else
456
0
    printOperand(MI, OpNum, O);
457
29
}
458
459
static inline void printSelect_2_AsmOperand(MCInst *MI, int OpNum, SStream *O)
460
762
{
461
762
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_2_AsmOperand, OpNum);
462
762
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
463
762
    int64_t Value =
464
762
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
465
762
    CS_ASSERT_RET((Value >= 0 && Value <= 1) &&
466
762
            "Invalid argument, value must be in range [0,1]");
467
762
    printInt64(O, Value);
468
762
  } else
469
0
    printOperand(MI, OpNum, O);
470
762
}
471
472
static inline void printSelect_4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
473
505
{
474
505
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_4_AsmOperand, OpNum);
475
505
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
476
505
    int64_t Value =
477
505
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
478
505
    CS_ASSERT_RET((Value >= 0 && Value <= 3) &&
479
505
            "Invalid argument, value must be in range [0,3]");
480
505
    printInt64(O, Value);
481
505
  } else
482
0
    printOperand(MI, OpNum, O);
483
505
}
484
485
static inline void printSelect_8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
486
469
{
487
469
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_8_AsmOperand, OpNum);
488
469
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
489
469
    int64_t Value =
490
469
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
491
469
    CS_ASSERT_RET((Value >= 0 && Value <= 7) &&
492
469
            "Invalid argument, value must be in range [0,7]");
493
469
    printInt64(O, Value);
494
469
  } else
495
0
    printOperand(MI, OpNum, O);
496
469
}
497
498
static inline void printSelect_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
499
242
{
500
242
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_16_AsmOperand, OpNum);
501
242
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
502
242
    int64_t Value =
503
242
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
504
242
    CS_ASSERT_RET(
505
242
      (Value >= 0 && Value <= 15) &&
506
242
      "Invalid argument, value must be in range [0,15]");
507
242
    printInt64(O, Value);
508
242
  } else
509
0
    printOperand(MI, OpNum, O);
510
242
}
511
512
static inline void printSelect_256_AsmOperand(MCInst *MI, int OpNum, SStream *O)
513
51
{
514
51
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_256_AsmOperand,
515
51
             OpNum);
516
51
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
517
51
    int64_t Value =
518
51
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
519
51
    CS_ASSERT_RET(
520
51
      (Value >= 0 && Value <= 255) &&
521
51
      "Invalid argument, value must be in range [0,255]");
522
51
    printInt64(O, Value);
523
51
  } else
524
0
    printOperand(MI, OpNum, O);
525
51
}
526
527
static inline void printOffset_16_16_AsmOperand(MCInst *MI, int OpNum,
528
            SStream *O)
529
135
{
530
135
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_16_16_AsmOperand,
531
135
             OpNum);
532
135
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
533
135
    int64_t Value =
534
135
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
535
135
    CS_ASSERT_RET(
536
135
      (Value >= -128 && Value <= 112 && (Value & 0xf) == 0) &&
537
135
      "Invalid argument, value must be in range [-128,112], first 4 bits "
538
135
      "should be zero");
539
27
    printInt64(O, Value);
540
27
  } else {
541
0
    printOperand(MI, OpNum, O);
542
0
  }
543
135
}
544
545
static inline void printOffset_256_8_AsmOperand(MCInst *MI, int OpNum,
546
            SStream *O)
547
1.86k
{
548
1.86k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_8_AsmOperand,
549
1.86k
             OpNum);
550
1.86k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
551
1.86k
    int64_t Value =
552
1.86k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
553
1.86k
    CS_ASSERT_RET(
554
1.86k
      (Value >= -1024 && Value <= 1016 &&
555
1.86k
       (Value & 0x7) == 0) &&
556
1.86k
      "Invalid argument, value must be in range [-1024,1016], first 3 "
557
1.86k
      "bits should be zero");
558
832
    printInt64(O, Value);
559
832
  } else
560
0
    printOperand(MI, OpNum, O);
561
1.86k
}
562
563
static inline void printOffset_256_16_AsmOperand(MCInst *MI, int OpNum,
564
             SStream *O)
565
607
{
566
607
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_16_AsmOperand,
567
607
             OpNum);
568
607
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
569
607
    int64_t Value =
570
607
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
571
607
    CS_ASSERT_RET(
572
607
      (Value >= -2048 && Value <= 2032 &&
573
607
       (Value & 0xf) == 0) &&
574
607
      "Invalid argument, value must be in range [-2048,2032], first 4 "
575
607
      "bits should be zero");
576
325
    printInt64(O, Value);
577
325
  } else {
578
0
    printOperand(MI, OpNum, O);
579
0
  }
580
607
}
581
582
static inline void printOffset_256_4_AsmOperand(MCInst *MI, int OpNum,
583
            SStream *O)
584
114
{
585
114
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_4_AsmOperand,
586
114
             OpNum);
587
114
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
588
114
    int64_t Value =
589
114
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
590
114
    CS_ASSERT_RET(
591
114
      (Value >= -512 && Value <= 508 && (Value & 0x3) == 0) &&
592
114
      "Invalid argument, value must be in range [-512,508], first 2 bits "
593
114
      "should be zero");
594
74
    printInt64(O, Value);
595
74
  } else
596
0
    printOperand(MI, OpNum, O);
597
114
}
598
599
static inline void printOffset_128_2_AsmOperand(MCInst *MI, int OpNum,
600
            SStream *O)
601
161
{
602
161
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_2_AsmOperand,
603
161
             OpNum);
604
161
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
605
161
    int64_t Value =
606
161
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
607
161
    CS_ASSERT_RET(
608
161
      (Value >= 0 && Value <= 254 && (Value & 0x1) == 0) &&
609
161
      "Invalid argument, value must be in range [0,254], first bit should "
610
161
      "be zero");
611
161
    printInt64(O, Value);
612
161
  } else
613
0
    printOperand(MI, OpNum, O);
614
161
}
615
616
static inline void printOffset_128_1_AsmOperand(MCInst *MI, int OpNum,
617
            SStream *O)
618
37
{
619
37
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_1_AsmOperand,
620
37
             OpNum);
621
37
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
622
37
    int64_t Value =
623
37
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
624
37
    CS_ASSERT_RET(
625
37
      (Value >= 0 && Value <= 127) &&
626
37
      "Invalid argument, value must be in range [0,127]");
627
37
    printInt64(O, Value);
628
37
  } else
629
0
    printOperand(MI, OpNum, O);
630
37
}
631
632
static inline void printOffset_64_16_AsmOperand(MCInst *MI, int OpNum,
633
            SStream *O)
634
1.78k
{
635
1.78k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_64_16_AsmOperand,
636
1.78k
             OpNum);
637
1.78k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
638
1.78k
    int64_t Value =
639
1.78k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
1.78k
    CS_ASSERT_RET(
641
1.78k
      (Value >= -512 && Value <= 496 && (Value & 0xf) == 0) &&
642
1.78k
      "Invalid argument, value must be in range [-512,496], first 4 bits "
643
1.78k
      "should be zero");
644
1.02k
    printInt64(O, Value);
645
1.02k
  } else
646
0
    printOperand(MI, OpNum, O);
647
1.78k
}
648
649
#define IMPL_printImmOperand(N, L, H, S) \
650
  static void printImmOperand_##N(MCInst *MI, int OpNum, SStream *O) \
651
36
  { \
652
36
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
36
               OpNum); \
654
36
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
36
    if (MCOperand_isImm(MC)) { \
656
36
      int64_t Value = MCOperand_getImm(MC); \
657
36
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
36
               ((Value % S) == 0)) && \
659
36
              "Invalid argument"); \
660
36
      printInt64(O, Value); \
661
17
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
36
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_47_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_14_2
XtensaInstPrinter.c:printImmOperand_minus32_28_4
Line
Count
Source
651
25
  { \
652
25
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
25
               OpNum); \
654
25
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
25
    if (MCOperand_isImm(MC)) { \
656
25
      int64_t Value = MCOperand_getImm(MC); \
657
25
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
25
               ((Value % S) == 0)) && \
659
25
              "Invalid argument"); \
660
25
      printInt64(O, Value); \
661
16
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
25
  }
XtensaInstPrinter.c:printImmOperand_minus64_56_8
Line
Count
Source
651
11
  { \
652
11
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
11
               OpNum); \
654
11
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
11
    if (MCOperand_isImm(MC)) { \
656
11
      int64_t Value = MCOperand_getImm(MC); \
657
11
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
11
               ((Value % S) == 0)) && \
659
11
              "Invalid argument"); \
660
11
      printInt64(O, Value); \
661
1
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
11
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_56_8
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_3_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_63_1
665
666
IMPL_printImmOperand(minus64_56_8, -64, 56, 8);
667
IMPL_printImmOperand(minus32_28_4, -32, 28, 4);
668
IMPL_printImmOperand(minus16_47_1, -16, 47, 1);
669
IMPL_printImmOperand(minus16_14_2, -16, 14, 2);
670
IMPL_printImmOperand(0_56_8, 0, 56, 8);
671
IMPL_printImmOperand(0_3_1, 0, 3, 1);
672
IMPL_printImmOperand(0_63_1, 0, 63, 1);
673
674
#include "XtensaGenAsmWriter.inc"
675
676
static void printInst(MCInst *MI, uint64_t Address, const char *Annot,
677
          SStream *O)
678
53.5k
{
679
53.5k
  unsigned Opcode = MCInst_getOpcode(MI);
680
681
53.5k
  switch (Opcode) {
682
245
  case Xtensa_WSR: {
683
    // INTERRUPT mnemonic is read-only, so use INTSET mnemonic instead
684
245
    Register SR = MCOperand_getReg(MCInst_getOperand(MI, (0)));
685
245
    if (SR == Xtensa_INTERRUPT) {
686
26
      Register Reg =
687
26
        MCOperand_getReg(MCInst_getOperand(MI, (1)));
688
26
      SStream_concat1(O, '\t');
689
26
      SStream_concat(O, "%s", "wsr");
690
26
      SStream_concat0(O, "\t");
691
692
26
      printRegName(O, Reg);
693
26
      SStream_concat(O, "%s", ", ");
694
26
      SStream_concat0(O, "intset");
695
26
      ;
696
26
      return;
697
26
    }
698
245
  }
699
53.5k
  }
700
53.5k
  printInstruction(MI, Address, O);
701
53.5k
}
702
703
void Xtensa_LLVM_printInstruction(MCInst *MI, uint64_t Address, SStream *O)
704
53.5k
{
705
53.5k
  printInst(MI, Address, NULL, O);
706
53.5k
}
707
708
const char *Xtensa_LLVM_getRegisterName(unsigned RegNo)
709
4.49k
{
710
4.49k
  return getRegisterName(RegNo);
711
4.49k
}