Coverage Report

Created: 2023-12-08 06:05

/src/capstonev5/arch/RISCV/RISCVGenAsmWriter.inc
Line
Count
Source (jump to first uncovered line)
1
/*===- TableGen'erated file -------------------------------------*- C++ -*-===*\
2
|*                                                                            *|
3
|* Assembly Writer Source Fragment                                            *|
4
|*                                                                            *|
5
|* Automatically generated file, do not edit!                                 *|
6
|*                                                                            *|
7
\*===----------------------------------------------------------------------===*/
8
9
/* Capstone Disassembly Engine */
10
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2015 */
11
12
#include <stdio.h>  // debug
13
#include <capstone/platform.h>
14
#include <assert.h>
15
16
17
/// printInstruction - This method is automatically generated by tablegen
18
/// from the instruction set description.
19
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
20
81.9k
{
21
81.9k
#ifndef CAPSTONE_DIET
22
81.9k
  static const char AsmStrs[] = {
23
81.9k
  /* 0 */ 'l', 'l', 'a', 9, 0,
24
81.9k
  /* 5 */ 's', 'f', 'e', 'n', 'c', 'e', '.', 'v', 'm', 'a', 9, 0,
25
81.9k
  /* 17 */ 's', 'r', 'a', 9, 0,
26
81.9k
  /* 22 */ 'l', 'b', 9, 0,
27
81.9k
  /* 26 */ 's', 'b', 9, 0,
28
81.9k
  /* 30 */ 'c', '.', 's', 'u', 'b', 9, 0,
29
81.9k
  /* 37 */ 'a', 'u', 'i', 'p', 'c', 9, 0,
30
81.9k
  /* 44 */ 'c', 's', 'r', 'r', 'c', 9, 0,
31
81.9k
  /* 51 */ 'f', 's', 'u', 'b', '.', 'd', 9, 0,
32
81.9k
  /* 59 */ 'f', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
33
81.9k
  /* 68 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 'd', 9, 0,
34
81.9k
  /* 78 */ 's', 'c', '.', 'd', 9, 0,
35
81.9k
  /* 84 */ 'f', 'a', 'd', 'd', '.', 'd', 9, 0,
36
81.9k
  /* 92 */ 'f', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
37
81.9k
  /* 101 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 'd', 9, 0,
38
81.9k
  /* 111 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', 9, 0,
39
81.9k
  /* 121 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', 9, 0,
40
81.9k
  /* 131 */ 'f', 'l', 'e', '.', 'd', 9, 0,
41
81.9k
  /* 138 */ 'f', 's', 'g', 'n', 'j', '.', 'd', 9, 0,
42
81.9k
  /* 147 */ 'f', 'c', 'v', 't', '.', 'l', '.', 'd', 9, 0,
43
81.9k
  /* 157 */ 'f', 'm', 'u', 'l', '.', 'd', 9, 0,
44
81.9k
  /* 165 */ 'f', 'm', 'i', 'n', '.', 'd', 9, 0,
45
81.9k
  /* 173 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', 9, 0,
46
81.9k
  /* 183 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 'd', 9, 0,
47
81.9k
  /* 193 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', 9, 0,
48
81.9k
  /* 204 */ 'f', 'e', 'q', '.', 'd', 9, 0,
49
81.9k
  /* 211 */ 'l', 'r', '.', 'd', 9, 0,
50
81.9k
  /* 217 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', 9, 0,
51
81.9k
  /* 226 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', 9, 0,
52
81.9k
  /* 236 */ 'f', 'c', 'v', 't', '.', 's', '.', 'd', 9, 0,
53
81.9k
  /* 246 */ 'f', 'c', 'l', 'a', 's', 's', '.', 'd', 9, 0,
54
81.9k
  /* 256 */ 'f', 'l', 't', '.', 'd', 9, 0,
55
81.9k
  /* 263 */ 'f', 's', 'q', 'r', 't', '.', 'd', 9, 0,
56
81.9k
  /* 272 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 'd', 9, 0,
57
81.9k
  /* 283 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', 9, 0,
58
81.9k
  /* 294 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 'd', 9, 0,
59
81.9k
  /* 305 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', 9, 0,
60
81.9k
  /* 316 */ 'f', 'd', 'i', 'v', '.', 'd', 9, 0,
61
81.9k
  /* 324 */ 'f', 'c', 'v', 't', '.', 'w', '.', 'd', 9, 0,
62
81.9k
  /* 334 */ 'f', 'm', 'v', '.', 'x', '.', 'd', 9, 0,
63
81.9k
  /* 343 */ 'f', 'm', 'a', 'x', '.', 'd', 9, 0,
64
81.9k
  /* 351 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', 9, 0,
65
81.9k
  /* 361 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 'd', 9, 0,
66
81.9k
  /* 371 */ 'c', '.', 'a', 'd', 'd', 9, 0,
67
81.9k
  /* 378 */ 'c', '.', 'l', 'd', 9, 0,
68
81.9k
  /* 384 */ 'c', '.', 'f', 'l', 'd', 9, 0,
69
81.9k
  /* 391 */ 'c', '.', 'a', 'n', 'd', 9, 0,
70
81.9k
  /* 398 */ 'c', '.', 's', 'd', 9, 0,
71
81.9k
  /* 404 */ 'c', '.', 'f', 's', 'd', 9, 0,
72
81.9k
  /* 411 */ 'f', 'e', 'n', 'c', 'e', 9, 0,
73
81.9k
  /* 418 */ 'b', 'g', 'e', 9, 0,
74
81.9k
  /* 423 */ 'b', 'n', 'e', 9, 0,
75
81.9k
  /* 428 */ 'm', 'u', 'l', 'h', 9, 0,
76
81.9k
  /* 434 */ 's', 'h', 9, 0,
77
81.9k
  /* 438 */ 'f', 'e', 'n', 'c', 'e', '.', 'i', 9, 0,
78
81.9k
  /* 447 */ 'c', '.', 's', 'r', 'a', 'i', 9, 0,
79
81.9k
  /* 455 */ 'c', 's', 'r', 'r', 'c', 'i', 9, 0,
80
81.9k
  /* 463 */ 'c', '.', 'a', 'd', 'd', 'i', 9, 0,
81
81.9k
  /* 471 */ 'c', '.', 'a', 'n', 'd', 'i', 9, 0,
82
81.9k
  /* 479 */ 'w', 'f', 'i', 9, 0,
83
81.9k
  /* 484 */ 'c', '.', 'l', 'i', 9, 0,
84
81.9k
  /* 490 */ 'c', '.', 's', 'l', 'l', 'i', 9, 0,
85
81.9k
  /* 498 */ 'c', '.', 's', 'r', 'l', 'i', 9, 0,
86
81.9k
  /* 506 */ 'x', 'o', 'r', 'i', 9, 0,
87
81.9k
  /* 512 */ 'c', 's', 'r', 'r', 's', 'i', 9, 0,
88
81.9k
  /* 520 */ 's', 'l', 't', 'i', 9, 0,
89
81.9k
  /* 526 */ 'c', '.', 'l', 'u', 'i', 9, 0,
90
81.9k
  /* 533 */ 'c', 's', 'r', 'r', 'w', 'i', 9, 0,
91
81.9k
  /* 541 */ 'c', '.', 'j', 9, 0,
92
81.9k
  /* 546 */ 'c', '.', 'e', 'b', 'r', 'e', 'a', 'k', 9, 0,
93
81.9k
  /* 556 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 9, 0,
94
81.9k
  /* 566 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 9, 0,
95
81.9k
  /* 576 */ 'c', '.', 'j', 'a', 'l', 9, 0,
96
81.9k
  /* 583 */ 't', 'a', 'i', 'l', 9, 0,
97
81.9k
  /* 589 */ 'e', 'c', 'a', 'l', 'l', 9, 0,
98
81.9k
  /* 596 */ 's', 'l', 'l', 9, 0,
99
81.9k
  /* 601 */ 's', 'c', '.', 'd', '.', 'r', 'l', 9, 0,
100
81.9k
  /* 610 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
101
81.9k
  /* 623 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'r', 'l', 9, 0,
102
81.9k
  /* 636 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'r', 'l', 9, 0,
103
81.9k
  /* 649 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'r', 'l', 9, 0,
104
81.9k
  /* 663 */ 'l', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
105
81.9k
  /* 672 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
106
81.9k
  /* 684 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'r', 'l', 9, 0,
107
81.9k
  /* 697 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
108
81.9k
  /* 711 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'r', 'l', 9, 0,
109
81.9k
  /* 725 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'r', 'l', 9, 0,
110
81.9k
  /* 738 */ 's', 'c', '.', 'w', '.', 'r', 'l', 9, 0,
111
81.9k
  /* 747 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
112
81.9k
  /* 760 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'r', 'l', 9, 0,
113
81.9k
  /* 773 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'r', 'l', 9, 0,
114
81.9k
  /* 786 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'r', 'l', 9, 0,
115
81.9k
  /* 800 */ 'l', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
116
81.9k
  /* 809 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
117
81.9k
  /* 821 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'r', 'l', 9, 0,
118
81.9k
  /* 834 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
119
81.9k
  /* 848 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'r', 'l', 9, 0,
120
81.9k
  /* 862 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'r', 'l', 9, 0,
121
81.9k
  /* 875 */ 's', 'c', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
122
81.9k
  /* 886 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
123
81.9k
  /* 901 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
124
81.9k
  /* 916 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
125
81.9k
  /* 931 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
126
81.9k
  /* 947 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
127
81.9k
  /* 958 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
128
81.9k
  /* 972 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
129
81.9k
  /* 987 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
130
81.9k
  /* 1003 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
131
81.9k
  /* 1019 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 'r', 'l', 9, 0,
132
81.9k
  /* 1034 */ 's', 'c', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
133
81.9k
  /* 1045 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
134
81.9k
  /* 1060 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
135
81.9k
  /* 1075 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
136
81.9k
  /* 1090 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
137
81.9k
  /* 1106 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
138
81.9k
  /* 1117 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
139
81.9k
  /* 1131 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
140
81.9k
  /* 1146 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
141
81.9k
  /* 1162 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
142
81.9k
  /* 1178 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 'r', 'l', 9, 0,
143
81.9k
  /* 1193 */ 's', 'r', 'l', 9, 0,
144
81.9k
  /* 1198 */ 'm', 'u', 'l', 9, 0,
145
81.9k
  /* 1203 */ 'r', 'e', 'm', 9, 0,
146
81.9k
  /* 1208 */ 'c', '.', 'a', 'd', 'd', 'i', '4', 's', 'p', 'n', 9, 0,
147
81.9k
  /* 1220 */ 'f', 'e', 'n', 'c', 'e', '.', 't', 's', 'o', 9, 0,
148
81.9k
  /* 1231 */ 'c', '.', 'u', 'n', 'i', 'm', 'p', 9, 0,
149
81.9k
  /* 1240 */ 'c', '.', 'n', 'o', 'p', 9, 0,
150
81.9k
  /* 1247 */ 'c', '.', 'a', 'd', 'd', 'i', '1', '6', 's', 'p', 9, 0,
151
81.9k
  /* 1259 */ 'c', '.', 'l', 'd', 's', 'p', 9, 0,
152
81.9k
  /* 1267 */ 'c', '.', 'f', 'l', 'd', 's', 'p', 9, 0,
153
81.9k
  /* 1276 */ 'c', '.', 's', 'd', 's', 'p', 9, 0,
154
81.9k
  /* 1284 */ 'c', '.', 'f', 's', 'd', 's', 'p', 9, 0,
155
81.9k
  /* 1293 */ 'c', '.', 'l', 'w', 's', 'p', 9, 0,
156
81.9k
  /* 1301 */ 'c', '.', 'f', 'l', 'w', 's', 'p', 9, 0,
157
81.9k
  /* 1310 */ 'c', '.', 's', 'w', 's', 'p', 9, 0,
158
81.9k
  /* 1318 */ 'c', '.', 'f', 's', 'w', 's', 'p', 9, 0,
159
81.9k
  /* 1327 */ 's', 'c', '.', 'd', '.', 'a', 'q', 9, 0,
160
81.9k
  /* 1336 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
161
81.9k
  /* 1349 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'd', '.', 'a', 'q', 9, 0,
162
81.9k
  /* 1362 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'd', '.', 'a', 'q', 9, 0,
163
81.9k
  /* 1375 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'd', '.', 'a', 'q', 9, 0,
164
81.9k
  /* 1389 */ 'l', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
165
81.9k
  /* 1398 */ 'a', 'm', 'o', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
166
81.9k
  /* 1410 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'd', '.', 'a', 'q', 9, 0,
167
81.9k
  /* 1423 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
168
81.9k
  /* 1437 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'd', '.', 'a', 'q', 9, 0,
169
81.9k
  /* 1451 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'd', '.', 'a', 'q', 9, 0,
170
81.9k
  /* 1464 */ 's', 'c', '.', 'w', '.', 'a', 'q', 9, 0,
171
81.9k
  /* 1473 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
172
81.9k
  /* 1486 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', '.', 'a', 'q', 9, 0,
173
81.9k
  /* 1499 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', '.', 'a', 'q', 9, 0,
174
81.9k
  /* 1512 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', '.', 'a', 'q', 9, 0,
175
81.9k
  /* 1526 */ 'l', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
176
81.9k
  /* 1535 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
177
81.9k
  /* 1547 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', '.', 'a', 'q', 9, 0,
178
81.9k
  /* 1560 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
179
81.9k
  /* 1574 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', '.', 'a', 'q', 9, 0,
180
81.9k
  /* 1588 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', '.', 'a', 'q', 9, 0,
181
81.9k
  /* 1601 */ 'b', 'e', 'q', 9, 0,
182
81.9k
  /* 1606 */ 'c', '.', 'j', 'r', 9, 0,
183
81.9k
  /* 1612 */ 'c', '.', 'j', 'a', 'l', 'r', 9, 0,
184
81.9k
  /* 1620 */ 'c', '.', 'o', 'r', 9, 0,
185
81.9k
  /* 1626 */ 'c', '.', 'x', 'o', 'r', 9, 0,
186
81.9k
  /* 1633 */ 'f', 's', 'u', 'b', '.', 's', 9, 0,
187
81.9k
  /* 1641 */ 'f', 'm', 's', 'u', 'b', '.', 's', 9, 0,
188
81.9k
  /* 1650 */ 'f', 'n', 'm', 's', 'u', 'b', '.', 's', 9, 0,
189
81.9k
  /* 1660 */ 'f', 'c', 'v', 't', '.', 'd', '.', 's', 9, 0,
190
81.9k
  /* 1670 */ 'f', 'a', 'd', 'd', '.', 's', 9, 0,
191
81.9k
  /* 1678 */ 'f', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
192
81.9k
  /* 1687 */ 'f', 'n', 'm', 'a', 'd', 'd', '.', 's', 9, 0,
193
81.9k
  /* 1697 */ 'f', 'l', 'e', '.', 's', 9, 0,
194
81.9k
  /* 1704 */ 'f', 's', 'g', 'n', 'j', '.', 's', 9, 0,
195
81.9k
  /* 1713 */ 'f', 'c', 'v', 't', '.', 'l', '.', 's', 9, 0,
196
81.9k
  /* 1723 */ 'f', 'm', 'u', 'l', '.', 's', 9, 0,
197
81.9k
  /* 1731 */ 'f', 'm', 'i', 'n', '.', 's', 9, 0,
198
81.9k
  /* 1739 */ 'f', 's', 'g', 'n', 'j', 'n', '.', 's', 9, 0,
199
81.9k
  /* 1749 */ 'f', 'e', 'q', '.', 's', 9, 0,
200
81.9k
  /* 1756 */ 'f', 'c', 'l', 'a', 's', 's', '.', 's', 9, 0,
201
81.9k
  /* 1766 */ 'f', 'l', 't', '.', 's', 9, 0,
202
81.9k
  /* 1773 */ 'f', 's', 'q', 'r', 't', '.', 's', 9, 0,
203
81.9k
  /* 1782 */ 'f', 'c', 'v', 't', '.', 'l', 'u', '.', 's', 9, 0,
204
81.9k
  /* 1793 */ 'f', 'c', 'v', 't', '.', 'w', 'u', '.', 's', 9, 0,
205
81.9k
  /* 1804 */ 'f', 'd', 'i', 'v', '.', 's', 9, 0,
206
81.9k
  /* 1812 */ 'f', 'c', 'v', 't', '.', 'w', '.', 's', 9, 0,
207
81.9k
  /* 1822 */ 'f', 'm', 'a', 'x', '.', 's', 9, 0,
208
81.9k
  /* 1830 */ 'f', 's', 'g', 'n', 'j', 'x', '.', 's', 9, 0,
209
81.9k
  /* 1840 */ 'c', 's', 'r', 'r', 's', 9, 0,
210
81.9k
  /* 1847 */ 'm', 'r', 'e', 't', 9, 0,
211
81.9k
  /* 1853 */ 's', 'r', 'e', 't', 9, 0,
212
81.9k
  /* 1859 */ 'u', 'r', 'e', 't', 9, 0,
213
81.9k
  /* 1865 */ 'b', 'l', 't', 9, 0,
214
81.9k
  /* 1870 */ 's', 'l', 't', 9, 0,
215
81.9k
  /* 1875 */ 'l', 'b', 'u', 9, 0,
216
81.9k
  /* 1880 */ 'b', 'g', 'e', 'u', 9, 0,
217
81.9k
  /* 1886 */ 'm', 'u', 'l', 'h', 'u', 9, 0,
218
81.9k
  /* 1893 */ 's', 'l', 't', 'i', 'u', 9, 0,
219
81.9k
  /* 1900 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'l', 'u', 9, 0,
220
81.9k
  /* 1911 */ 'f', 'c', 'v', 't', '.', 's', '.', 'l', 'u', 9, 0,
221
81.9k
  /* 1922 */ 'r', 'e', 'm', 'u', 9, 0,
222
81.9k
  /* 1928 */ 'm', 'u', 'l', 'h', 's', 'u', 9, 0,
223
81.9k
  /* 1936 */ 'b', 'l', 't', 'u', 9, 0,
224
81.9k
  /* 1942 */ 's', 'l', 't', 'u', 9, 0,
225
81.9k
  /* 1948 */ 'd', 'i', 'v', 'u', 9, 0,
226
81.9k
  /* 1954 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 'u', 9, 0,
227
81.9k
  /* 1965 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 'u', 9, 0,
228
81.9k
  /* 1976 */ 'l', 'w', 'u', 9, 0,
229
81.9k
  /* 1981 */ 'd', 'i', 'v', 9, 0,
230
81.9k
  /* 1986 */ 'c', '.', 'm', 'v', 9, 0,
231
81.9k
  /* 1992 */ 's', 'c', '.', 'w', 9, 0,
232
81.9k
  /* 1998 */ 'f', 'c', 'v', 't', '.', 'd', '.', 'w', 9, 0,
233
81.9k
  /* 2008 */ 'a', 'm', 'o', 'a', 'd', 'd', '.', 'w', 9, 0,
234
81.9k
  /* 2018 */ 'a', 'm', 'o', 'a', 'n', 'd', '.', 'w', 9, 0,
235
81.9k
  /* 2028 */ 'a', 'm', 'o', 'm', 'i', 'n', '.', 'w', 9, 0,
236
81.9k
  /* 2038 */ 'a', 'm', 'o', 's', 'w', 'a', 'p', '.', 'w', 9, 0,
237
81.9k
  /* 2049 */ 'l', 'r', '.', 'w', 9, 0,
238
81.9k
  /* 2055 */ 'a', 'm', 'o', 'o', 'r', '.', 'w', 9, 0,
239
81.9k
  /* 2064 */ 'a', 'm', 'o', 'x', 'o', 'r', '.', 'w', 9, 0,
240
81.9k
  /* 2074 */ 'f', 'c', 'v', 't', '.', 's', '.', 'w', 9, 0,
241
81.9k
  /* 2084 */ 'a', 'm', 'o', 'm', 'i', 'n', 'u', '.', 'w', 9, 0,
242
81.9k
  /* 2095 */ 'a', 'm', 'o', 'm', 'a', 'x', 'u', '.', 'w', 9, 0,
243
81.9k
  /* 2106 */ 'f', 'm', 'v', '.', 'x', '.', 'w', 9, 0,
244
81.9k
  /* 2115 */ 'a', 'm', 'o', 'm', 'a', 'x', '.', 'w', 9, 0,
245
81.9k
  /* 2125 */ 's', 'r', 'a', 'w', 9, 0,
246
81.9k
  /* 2131 */ 'c', '.', 's', 'u', 'b', 'w', 9, 0,
247
81.9k
  /* 2139 */ 'c', '.', 'a', 'd', 'd', 'w', 9, 0,
248
81.9k
  /* 2147 */ 's', 'r', 'a', 'i', 'w', 9, 0,
249
81.9k
  /* 2154 */ 'c', '.', 'a', 'd', 'd', 'i', 'w', 9, 0,
250
81.9k
  /* 2163 */ 's', 'l', 'l', 'i', 'w', 9, 0,
251
81.9k
  /* 2170 */ 's', 'r', 'l', 'i', 'w', 9, 0,
252
81.9k
  /* 2177 */ 'c', '.', 'l', 'w', 9, 0,
253
81.9k
  /* 2183 */ 'c', '.', 'f', 'l', 'w', 9, 0,
254
81.9k
  /* 2190 */ 's', 'l', 'l', 'w', 9, 0,
255
81.9k
  /* 2196 */ 's', 'r', 'l', 'w', 9, 0,
256
81.9k
  /* 2202 */ 'm', 'u', 'l', 'w', 9, 0,
257
81.9k
  /* 2208 */ 'r', 'e', 'm', 'w', 9, 0,
258
81.9k
  /* 2214 */ 'c', 's', 'r', 'r', 'w', 9, 0,
259
81.9k
  /* 2221 */ 'c', '.', 's', 'w', 9, 0,
260
81.9k
  /* 2227 */ 'c', '.', 'f', 's', 'w', 9, 0,
261
81.9k
  /* 2234 */ 'r', 'e', 'm', 'u', 'w', 9, 0,
262
81.9k
  /* 2241 */ 'd', 'i', 'v', 'u', 'w', 9, 0,
263
81.9k
  /* 2248 */ 'd', 'i', 'v', 'w', 9, 0,
264
81.9k
  /* 2254 */ 'f', 'm', 'v', '.', 'd', '.', 'x', 9, 0,
265
81.9k
  /* 2263 */ 'f', 'm', 'v', '.', 'w', '.', 'x', 9, 0,
266
81.9k
  /* 2272 */ 'c', '.', 'b', 'n', 'e', 'z', 9, 0,
267
81.9k
  /* 2280 */ 'c', '.', 'b', 'e', 'q', 'z', 9, 0,
268
81.9k
  /* 2288 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'P', 'a', 't', 'c', 'h', 'a', 'b', 'l', 'e', 32, 'R', 'E', 'T', '.', 0,
269
81.9k
  /* 2319 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'y', 'p', 'e', 'd', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
270
81.9k
  /* 2343 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'C', 'u', 's', 't', 'o', 'm', 32, 'E', 'v', 'e', 'n', 't', 32, 'L', 'o', 'g', '.', 0,
271
81.9k
  /* 2368 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'n', 't', 'e', 'r', '.', 0,
272
81.9k
  /* 2391 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'T', 'a', 'i', 'l', 32, 'C', 'a', 'l', 'l', 32, 'E', 'x', 'i', 't', '.', 0,
273
81.9k
  /* 2414 */ '#', 32, 'X', 'R', 'a', 'y', 32, 'F', 'u', 'n', 'c', 't', 'i', 'o', 'n', 32, 'E', 'x', 'i', 't', '.', 0,
274
81.9k
  /* 2436 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'E', 'N', 'D', 0,
275
81.9k
  /* 2449 */ 'B', 'U', 'N', 'D', 'L', 'E', 0,
276
81.9k
  /* 2456 */ 'D', 'B', 'G', '_', 'V', 'A', 'L', 'U', 'E', 0,
277
81.9k
  /* 2466 */ 'D', 'B', 'G', '_', 'L', 'A', 'B', 'E', 'L', 0,
278
81.9k
  /* 2476 */ 'L', 'I', 'F', 'E', 'T', 'I', 'M', 'E', '_', 'S', 'T', 'A', 'R', 'T', 0,
279
81.9k
  /* 2491 */ '#', 32, 'F', 'E', 'n', 't', 'r', 'y', 32, 'c', 'a', 'l', 'l', 0,
280
81.9k
  };
281
81.9k
#endif
282
283
81.9k
  static const uint16_t OpInfo0[] = {
284
81.9k
    0U, // PHI
285
81.9k
    0U, // INLINEASM
286
81.9k
    0U, // INLINEASM_BR
287
81.9k
    0U, // CFI_INSTRUCTION
288
81.9k
    0U, // EH_LABEL
289
81.9k
    0U, // GC_LABEL
290
81.9k
    0U, // ANNOTATION_LABEL
291
81.9k
    0U, // KILL
292
81.9k
    0U, // EXTRACT_SUBREG
293
81.9k
    0U, // INSERT_SUBREG
294
81.9k
    0U, // IMPLICIT_DEF
295
81.9k
    0U, // SUBREG_TO_REG
296
81.9k
    0U, // COPY_TO_REGCLASS
297
81.9k
    2457U,  // DBG_VALUE
298
81.9k
    2467U,  // DBG_LABEL
299
81.9k
    0U, // REG_SEQUENCE
300
81.9k
    0U, // COPY
301
81.9k
    2450U,  // BUNDLE
302
81.9k
    2477U,  // LIFETIME_START
303
81.9k
    2437U,  // LIFETIME_END
304
81.9k
    0U, // STACKMAP
305
81.9k
    2492U,  // FENTRY_CALL
306
81.9k
    0U, // PATCHPOINT
307
81.9k
    0U, // LOAD_STACK_GUARD
308
81.9k
    0U, // STATEPOINT
309
81.9k
    0U, // LOCAL_ESCAPE
310
81.9k
    0U, // FAULTING_OP
311
81.9k
    0U, // PATCHABLE_OP
312
81.9k
    2369U,  // PATCHABLE_FUNCTION_ENTER
313
81.9k
    2289U,  // PATCHABLE_RET
314
81.9k
    2415U,  // PATCHABLE_FUNCTION_EXIT
315
81.9k
    2392U,  // PATCHABLE_TAIL_CALL
316
81.9k
    2344U,  // PATCHABLE_EVENT_CALL
317
81.9k
    2320U,  // PATCHABLE_TYPED_EVENT_CALL
318
81.9k
    0U, // ICALL_BRANCH_FUNNEL
319
81.9k
    0U, // G_ADD
320
81.9k
    0U, // G_SUB
321
81.9k
    0U, // G_MUL
322
81.9k
    0U, // G_SDIV
323
81.9k
    0U, // G_UDIV
324
81.9k
    0U, // G_SREM
325
81.9k
    0U, // G_UREM
326
81.9k
    0U, // G_AND
327
81.9k
    0U, // G_OR
328
81.9k
    0U, // G_XOR
329
81.9k
    0U, // G_IMPLICIT_DEF
330
81.9k
    0U, // G_PHI
331
81.9k
    0U, // G_FRAME_INDEX
332
81.9k
    0U, // G_GLOBAL_VALUE
333
81.9k
    0U, // G_EXTRACT
334
81.9k
    0U, // G_UNMERGE_VALUES
335
81.9k
    0U, // G_INSERT
336
81.9k
    0U, // G_MERGE_VALUES
337
81.9k
    0U, // G_BUILD_VECTOR
338
81.9k
    0U, // G_BUILD_VECTOR_TRUNC
339
81.9k
    0U, // G_CONCAT_VECTORS
340
81.9k
    0U, // G_PTRTOINT
341
81.9k
    0U, // G_INTTOPTR
342
81.9k
    0U, // G_BITCAST
343
81.9k
    0U, // G_INTRINSIC_TRUNC
344
81.9k
    0U, // G_INTRINSIC_ROUND
345
81.9k
    0U, // G_LOAD
346
81.9k
    0U, // G_SEXTLOAD
347
81.9k
    0U, // G_ZEXTLOAD
348
81.9k
    0U, // G_STORE
349
81.9k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
350
81.9k
    0U, // G_ATOMIC_CMPXCHG
351
81.9k
    0U, // G_ATOMICRMW_XCHG
352
81.9k
    0U, // G_ATOMICRMW_ADD
353
81.9k
    0U, // G_ATOMICRMW_SUB
354
81.9k
    0U, // G_ATOMICRMW_AND
355
81.9k
    0U, // G_ATOMICRMW_NAND
356
81.9k
    0U, // G_ATOMICRMW_OR
357
81.9k
    0U, // G_ATOMICRMW_XOR
358
81.9k
    0U, // G_ATOMICRMW_MAX
359
81.9k
    0U, // G_ATOMICRMW_MIN
360
81.9k
    0U, // G_ATOMICRMW_UMAX
361
81.9k
    0U, // G_ATOMICRMW_UMIN
362
81.9k
    0U, // G_BRCOND
363
81.9k
    0U, // G_BRINDIRECT
364
81.9k
    0U, // G_INTRINSIC
365
81.9k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
366
81.9k
    0U, // G_ANYEXT
367
81.9k
    0U, // G_TRUNC
368
81.9k
    0U, // G_CONSTANT
369
81.9k
    0U, // G_FCONSTANT
370
81.9k
    0U, // G_VASTART
371
81.9k
    0U, // G_VAARG
372
81.9k
    0U, // G_SEXT
373
81.9k
    0U, // G_ZEXT
374
81.9k
    0U, // G_SHL
375
81.9k
    0U, // G_LSHR
376
81.9k
    0U, // G_ASHR
377
81.9k
    0U, // G_ICMP
378
81.9k
    0U, // G_FCMP
379
81.9k
    0U, // G_SELECT
380
81.9k
    0U, // G_UADDO
381
81.9k
    0U, // G_UADDE
382
81.9k
    0U, // G_USUBO
383
81.9k
    0U, // G_USUBE
384
81.9k
    0U, // G_SADDO
385
81.9k
    0U, // G_SADDE
386
81.9k
    0U, // G_SSUBO
387
81.9k
    0U, // G_SSUBE
388
81.9k
    0U, // G_UMULO
389
81.9k
    0U, // G_SMULO
390
81.9k
    0U, // G_UMULH
391
81.9k
    0U, // G_SMULH
392
81.9k
    0U, // G_FADD
393
81.9k
    0U, // G_FSUB
394
81.9k
    0U, // G_FMUL
395
81.9k
    0U, // G_FMA
396
81.9k
    0U, // G_FDIV
397
81.9k
    0U, // G_FREM
398
81.9k
    0U, // G_FPOW
399
81.9k
    0U, // G_FEXP
400
81.9k
    0U, // G_FEXP2
401
81.9k
    0U, // G_FLOG
402
81.9k
    0U, // G_FLOG2
403
81.9k
    0U, // G_FLOG10
404
81.9k
    0U, // G_FNEG
405
81.9k
    0U, // G_FPEXT
406
81.9k
    0U, // G_FPTRUNC
407
81.9k
    0U, // G_FPTOSI
408
81.9k
    0U, // G_FPTOUI
409
81.9k
    0U, // G_SITOFP
410
81.9k
    0U, // G_UITOFP
411
81.9k
    0U, // G_FABS
412
81.9k
    0U, // G_FCANONICALIZE
413
81.9k
    0U, // G_GEP
414
81.9k
    0U, // G_PTR_MASK
415
81.9k
    0U, // G_BR
416
81.9k
    0U, // G_INSERT_VECTOR_ELT
417
81.9k
    0U, // G_EXTRACT_VECTOR_ELT
418
81.9k
    0U, // G_SHUFFLE_VECTOR
419
81.9k
    0U, // G_CTTZ
420
81.9k
    0U, // G_CTTZ_ZERO_UNDEF
421
81.9k
    0U, // G_CTLZ
422
81.9k
    0U, // G_CTLZ_ZERO_UNDEF
423
81.9k
    0U, // G_CTPOP
424
81.9k
    0U, // G_BSWAP
425
81.9k
    0U, // G_FCEIL
426
81.9k
    0U, // G_FCOS
427
81.9k
    0U, // G_FSIN
428
81.9k
    0U, // G_FSQRT
429
81.9k
    0U, // G_FFLOOR
430
81.9k
    0U, // G_ADDRSPACE_CAST
431
81.9k
    0U, // G_BLOCK_ADDR
432
81.9k
    4U, // ADJCALLSTACKDOWN
433
81.9k
    4U, // ADJCALLSTACKUP
434
81.9k
    4U, // BuildPairF64Pseudo
435
81.9k
    4U, // PseudoAtomicLoadNand32
436
81.9k
    4U, // PseudoAtomicLoadNand64
437
81.9k
    4U, // PseudoBR
438
81.9k
    4U, // PseudoBRIND
439
81.9k
    4687U,  // PseudoCALL
440
81.9k
    4U, // PseudoCALLIndirect
441
81.9k
    4U, // PseudoCmpXchg32
442
81.9k
    4U, // PseudoCmpXchg64
443
81.9k
    20482U, // PseudoLA
444
81.9k
    20967U, // PseudoLI
445
81.9k
    20481U, // PseudoLLA
446
81.9k
    4U, // PseudoMaskedAtomicLoadAdd32
447
81.9k
    4U, // PseudoMaskedAtomicLoadMax32
448
81.9k
    4U, // PseudoMaskedAtomicLoadMin32
449
81.9k
    4U, // PseudoMaskedAtomicLoadNand32
450
81.9k
    4U, // PseudoMaskedAtomicLoadSub32
451
81.9k
    4U, // PseudoMaskedAtomicLoadUMax32
452
81.9k
    4U, // PseudoMaskedAtomicLoadUMin32
453
81.9k
    4U, // PseudoMaskedAtomicSwap32
454
81.9k
    4U, // PseudoMaskedCmpXchg32
455
81.9k
    4U, // PseudoRET
456
81.9k
    4680U,  // PseudoTAIL
457
81.9k
    4U, // PseudoTAILIndirect
458
81.9k
    4U, // Select_FPR32_Using_CC_GPR
459
81.9k
    4U, // Select_FPR64_Using_CC_GPR
460
81.9k
    4U, // Select_GPR_Using_CC_GPR
461
81.9k
    4U, // SplitF64Pseudo
462
81.9k
    20854U, // ADD
463
81.9k
    20946U, // ADDI
464
81.9k
    22637U, // ADDIW
465
81.9k
    22622U, // ADDW
466
81.9k
    20592U, // AMOADD_D
467
81.9k
    21817U, // AMOADD_D_AQ
468
81.9k
    21367U, // AMOADD_D_AQ_RL
469
81.9k
    21091U, // AMOADD_D_RL
470
81.9k
    22489U, // AMOADD_W
471
81.9k
    21954U, // AMOADD_W_AQ
472
81.9k
    21526U, // AMOADD_W_AQ_RL
473
81.9k
    21228U, // AMOADD_W_RL
474
81.9k
    20602U, // AMOAND_D
475
81.9k
    21830U, // AMOAND_D_AQ
476
81.9k
    21382U, // AMOAND_D_AQ_RL
477
81.9k
    21104U, // AMOAND_D_RL
478
81.9k
    22499U, // AMOAND_W
479
81.9k
    21967U, // AMOAND_W_AQ
480
81.9k
    21541U, // AMOAND_W_AQ_RL
481
81.9k
    21241U, // AMOAND_W_RL
482
81.9k
    20786U, // AMOMAXU_D
483
81.9k
    21918U, // AMOMAXU_D_AQ
484
81.9k
    21484U, // AMOMAXU_D_AQ_RL
485
81.9k
    21192U, // AMOMAXU_D_RL
486
81.9k
    22576U, // AMOMAXU_W
487
81.9k
    22055U, // AMOMAXU_W_AQ
488
81.9k
    21643U, // AMOMAXU_W_AQ_RL
489
81.9k
    21329U, // AMOMAXU_W_RL
490
81.9k
    20832U, // AMOMAX_D
491
81.9k
    21932U, // AMOMAX_D_AQ
492
81.9k
    21500U, // AMOMAX_D_AQ_RL
493
81.9k
    21206U, // AMOMAX_D_RL
494
81.9k
    22596U, // AMOMAX_W
495
81.9k
    22069U, // AMOMAX_W_AQ
496
81.9k
    21659U, // AMOMAX_W_AQ_RL
497
81.9k
    21343U, // AMOMAX_W_RL
498
81.9k
    20764U, // AMOMINU_D
499
81.9k
    21904U, // AMOMINU_D_AQ
500
81.9k
    21468U, // AMOMINU_D_AQ_RL
501
81.9k
    21178U, // AMOMINU_D_RL
502
81.9k
    22565U, // AMOMINU_W
503
81.9k
    22041U, // AMOMINU_W_AQ
504
81.9k
    21627U, // AMOMINU_W_AQ_RL
505
81.9k
    21315U, // AMOMINU_W_RL
506
81.9k
    20654U, // AMOMIN_D
507
81.9k
    21843U, // AMOMIN_D_AQ
508
81.9k
    21397U, // AMOMIN_D_AQ_RL
509
81.9k
    21117U, // AMOMIN_D_RL
510
81.9k
    22509U, // AMOMIN_W
511
81.9k
    21980U, // AMOMIN_W_AQ
512
81.9k
    21556U, // AMOMIN_W_AQ_RL
513
81.9k
    21254U, // AMOMIN_W_RL
514
81.9k
    20698U, // AMOOR_D
515
81.9k
    21879U, // AMOOR_D_AQ
516
81.9k
    21439U, // AMOOR_D_AQ_RL
517
81.9k
    21153U, // AMOOR_D_RL
518
81.9k
    22536U, // AMOOR_W
519
81.9k
    22016U, // AMOOR_W_AQ
520
81.9k
    21598U, // AMOOR_W_AQ_RL
521
81.9k
    21290U, // AMOOR_W_RL
522
81.9k
    20674U, // AMOSWAP_D
523
81.9k
    21856U, // AMOSWAP_D_AQ
524
81.9k
    21412U, // AMOSWAP_D_AQ_RL
525
81.9k
    21130U, // AMOSWAP_D_RL
526
81.9k
    22519U, // AMOSWAP_W
527
81.9k
    21993U, // AMOSWAP_W_AQ
528
81.9k
    21571U, // AMOSWAP_W_AQ_RL
529
81.9k
    21267U, // AMOSWAP_W_RL
530
81.9k
    20707U, // AMOXOR_D
531
81.9k
    21891U, // AMOXOR_D_AQ
532
81.9k
    21453U, // AMOXOR_D_AQ_RL
533
81.9k
    21165U, // AMOXOR_D_RL
534
81.9k
    22545U, // AMOXOR_W
535
81.9k
    22028U, // AMOXOR_W_AQ
536
81.9k
    21612U, // AMOXOR_W_AQ_RL
537
81.9k
    21302U, // AMOXOR_W_RL
538
81.9k
    20874U, // AND
539
81.9k
    20954U, // ANDI
540
81.9k
    20518U, // AUIPC
541
81.9k
    22082U, // BEQ
542
81.9k
    20899U, // BGE
543
81.9k
    22361U, // BGEU
544
81.9k
    22346U, // BLT
545
81.9k
    22417U, // BLTU
546
81.9k
    20904U, // BNE
547
81.9k
    20525U, // CSRRC
548
81.9k
    20936U, // CSRRCI
549
81.9k
    22321U, // CSRRS
550
81.9k
    20993U, // CSRRSI
551
81.9k
    22695U, // CSRRW
552
81.9k
    21014U, // CSRRWI
553
81.9k
    8564U,  // C_ADD
554
81.9k
    8656U,  // C_ADDI
555
81.9k
    9440U,  // C_ADDI16SP
556
81.9k
    21689U, // C_ADDI4SPN
557
81.9k
    10347U, // C_ADDIW
558
81.9k
    10332U, // C_ADDW
559
81.9k
    8584U,  // C_AND
560
81.9k
    8664U,  // C_ANDI
561
81.9k
    22761U, // C_BEQZ
562
81.9k
    22753U, // C_BNEZ
563
81.9k
    547U, // C_EBREAK
564
81.9k
    20865U, // C_FLD
565
81.9k
    21748U, // C_FLDSP
566
81.9k
    22664U, // C_FLW
567
81.9k
    21782U, // C_FLWSP
568
81.9k
    20885U, // C_FSD
569
81.9k
    21765U, // C_FSDSP
570
81.9k
    22708U, // C_FSW
571
81.9k
    21799U, // C_FSWSP
572
81.9k
    4638U,  // C_J
573
81.9k
    4673U,  // C_JAL
574
81.9k
    5709U,  // C_JALR
575
81.9k
    5703U,  // C_JR
576
81.9k
    20859U, // C_LD
577
81.9k
    21740U, // C_LDSP
578
81.9k
    20965U, // C_LI
579
81.9k
    21007U, // C_LUI
580
81.9k
    22658U, // C_LW
581
81.9k
    21774U, // C_LWSP
582
81.9k
    22467U, // C_MV
583
81.9k
    1241U,  // C_NOP
584
81.9k
    9813U,  // C_OR
585
81.9k
    20879U, // C_SD
586
81.9k
    21757U, // C_SDSP
587
81.9k
    8683U,  // C_SLLI
588
81.9k
    8640U,  // C_SRAI
589
81.9k
    8691U,  // C_SRLI
590
81.9k
    8223U,  // C_SUB
591
81.9k
    10324U, // C_SUBW
592
81.9k
    22702U, // C_SW
593
81.9k
    21791U, // C_SWSP
594
81.9k
    1232U,  // C_UNIMP
595
81.9k
    9819U,  // C_XOR
596
81.9k
    22462U, // DIV
597
81.9k
    22429U, // DIVU
598
81.9k
    22722U, // DIVUW
599
81.9k
    22729U, // DIVW
600
81.9k
    549U, // EBREAK
601
81.9k
    590U, // ECALL
602
81.9k
    20565U, // FADD_D
603
81.9k
    22151U, // FADD_S
604
81.9k
    20727U, // FCLASS_D
605
81.9k
    22237U, // FCLASS_S
606
81.9k
    21037U, // FCVT_D_L
607
81.9k
    22381U, // FCVT_D_LU
608
81.9k
    22141U, // FCVT_D_S
609
81.9k
    22479U, // FCVT_D_W
610
81.9k
    22435U, // FCVT_D_WU
611
81.9k
    20753U, // FCVT_LU_D
612
81.9k
    22263U, // FCVT_LU_S
613
81.9k
    20628U, // FCVT_L_D
614
81.9k
    22194U, // FCVT_L_S
615
81.9k
    20717U, // FCVT_S_D
616
81.9k
    21047U, // FCVT_S_L
617
81.9k
    22392U, // FCVT_S_LU
618
81.9k
    22555U, // FCVT_S_W
619
81.9k
    22446U, // FCVT_S_WU
620
81.9k
    20775U, // FCVT_WU_D
621
81.9k
    22274U, // FCVT_WU_S
622
81.9k
    20805U, // FCVT_W_D
623
81.9k
    22293U, // FCVT_W_S
624
81.9k
    20797U, // FDIV_D
625
81.9k
    22285U, // FDIV_S
626
81.9k
    12700U, // FENCE
627
81.9k
    439U, // FENCE_I
628
81.9k
    1221U,  // FENCE_TSO
629
81.9k
    20685U, // FEQ_D
630
81.9k
    22230U, // FEQ_S
631
81.9k
    20867U, // FLD
632
81.9k
    20612U, // FLE_D
633
81.9k
    22178U, // FLE_S
634
81.9k
    20737U, // FLT_D
635
81.9k
    22247U, // FLT_S
636
81.9k
    22666U, // FLW
637
81.9k
    20573U, // FMADD_D
638
81.9k
    22159U, // FMADD_S
639
81.9k
    20824U, // FMAX_D
640
81.9k
    22303U, // FMAX_S
641
81.9k
    20646U, // FMIN_D
642
81.9k
    22212U, // FMIN_S
643
81.9k
    20540U, // FMSUB_D
644
81.9k
    22122U, // FMSUB_S
645
81.9k
    20638U, // FMUL_D
646
81.9k
    22204U, // FMUL_S
647
81.9k
    22735U, // FMV_D_X
648
81.9k
    22744U, // FMV_W_X
649
81.9k
    20815U, // FMV_X_D
650
81.9k
    22587U, // FMV_X_W
651
81.9k
    20582U, // FNMADD_D
652
81.9k
    22168U, // FNMADD_S
653
81.9k
    20549U, // FNMSUB_D
654
81.9k
    22131U, // FNMSUB_S
655
81.9k
    20887U, // FSD
656
81.9k
    20664U, // FSGNJN_D
657
81.9k
    22220U, // FSGNJN_S
658
81.9k
    20842U, // FSGNJX_D
659
81.9k
    22311U, // FSGNJX_S
660
81.9k
    20619U, // FSGNJ_D
661
81.9k
    22185U, // FSGNJ_S
662
81.9k
    20744U, // FSQRT_D
663
81.9k
    22254U, // FSQRT_S
664
81.9k
    20532U, // FSUB_D
665
81.9k
    22114U, // FSUB_S
666
81.9k
    22710U, // FSW
667
81.9k
    21059U, // JAL
668
81.9k
    22095U, // JALR
669
81.9k
    20503U, // LB
670
81.9k
    22356U, // LBU
671
81.9k
    20861U, // LD
672
81.9k
    20911U, // LH
673
81.9k
    22369U, // LHU
674
81.9k
    37076U, // LR_D
675
81.9k
    38254U, // LR_D_AQ
676
81.9k
    37812U, // LR_D_AQ_RL
677
81.9k
    37528U, // LR_D_RL
678
81.9k
    38914U, // LR_W
679
81.9k
    38391U, // LR_W_AQ
680
81.9k
    37971U, // LR_W_AQ_RL
681
81.9k
    37665U, // LR_W_RL
682
81.9k
    21009U, // LUI
683
81.9k
    22660U, // LW
684
81.9k
    22457U, // LWU
685
81.9k
    1848U,  // MRET
686
81.9k
    21679U, // MUL
687
81.9k
    20909U, // MULH
688
81.9k
    22409U, // MULHSU
689
81.9k
    22367U, // MULHU
690
81.9k
    22683U, // MULW
691
81.9k
    22103U, // OR
692
81.9k
    20988U, // ORI
693
81.9k
    21684U, // REM
694
81.9k
    22403U, // REMU
695
81.9k
    22715U, // REMUW
696
81.9k
    22689U, // REMW
697
81.9k
    20507U, // SB
698
81.9k
    20559U, // SC_D
699
81.9k
    21808U, // SC_D_AQ
700
81.9k
    21356U, // SC_D_AQ_RL
701
81.9k
    21082U, // SC_D_RL
702
81.9k
    22473U, // SC_W
703
81.9k
    21945U, // SC_W_AQ
704
81.9k
    21515U, // SC_W_AQ_RL
705
81.9k
    21219U, // SC_W_RL
706
81.9k
    20881U, // SD
707
81.9k
    20486U, // SFENCE_VMA
708
81.9k
    20915U, // SH
709
81.9k
    21077U, // SLL
710
81.9k
    20973U, // SLLI
711
81.9k
    22644U, // SLLIW
712
81.9k
    22671U, // SLLW
713
81.9k
    22351U, // SLT
714
81.9k
    21001U, // SLTI
715
81.9k
    22374U, // SLTIU
716
81.9k
    22423U, // SLTU
717
81.9k
    20498U, // SRA
718
81.9k
    20930U, // SRAI
719
81.9k
    22628U, // SRAIW
720
81.9k
    22606U, // SRAW
721
81.9k
    1854U,  // SRET
722
81.9k
    21674U, // SRL
723
81.9k
    20981U, // SRLI
724
81.9k
    22651U, // SRLIW
725
81.9k
    22677U, // SRLW
726
81.9k
    20513U, // SUB
727
81.9k
    22614U, // SUBW
728
81.9k
    22704U, // SW
729
81.9k
    1234U,  // UNIMP
730
81.9k
    1860U,  // URET
731
81.9k
    480U, // WFI
732
81.9k
    22109U, // XOR
733
81.9k
    20987U, // XORI
734
81.9k
  };
735
736
81.9k
  static const uint8_t OpInfo1[] = {
737
81.9k
    0U, // PHI
738
81.9k
    0U, // INLINEASM
739
81.9k
    0U, // INLINEASM_BR
740
81.9k
    0U, // CFI_INSTRUCTION
741
81.9k
    0U, // EH_LABEL
742
81.9k
    0U, // GC_LABEL
743
81.9k
    0U, // ANNOTATION_LABEL
744
81.9k
    0U, // KILL
745
81.9k
    0U, // EXTRACT_SUBREG
746
81.9k
    0U, // INSERT_SUBREG
747
81.9k
    0U, // IMPLICIT_DEF
748
81.9k
    0U, // SUBREG_TO_REG
749
81.9k
    0U, // COPY_TO_REGCLASS
750
81.9k
    0U, // DBG_VALUE
751
81.9k
    0U, // DBG_LABEL
752
81.9k
    0U, // REG_SEQUENCE
753
81.9k
    0U, // COPY
754
81.9k
    0U, // BUNDLE
755
81.9k
    0U, // LIFETIME_START
756
81.9k
    0U, // LIFETIME_END
757
81.9k
    0U, // STACKMAP
758
81.9k
    0U, // FENTRY_CALL
759
81.9k
    0U, // PATCHPOINT
760
81.9k
    0U, // LOAD_STACK_GUARD
761
81.9k
    0U, // STATEPOINT
762
81.9k
    0U, // LOCAL_ESCAPE
763
81.9k
    0U, // FAULTING_OP
764
81.9k
    0U, // PATCHABLE_OP
765
81.9k
    0U, // PATCHABLE_FUNCTION_ENTER
766
81.9k
    0U, // PATCHABLE_RET
767
81.9k
    0U, // PATCHABLE_FUNCTION_EXIT
768
81.9k
    0U, // PATCHABLE_TAIL_CALL
769
81.9k
    0U, // PATCHABLE_EVENT_CALL
770
81.9k
    0U, // PATCHABLE_TYPED_EVENT_CALL
771
81.9k
    0U, // ICALL_BRANCH_FUNNEL
772
81.9k
    0U, // G_ADD
773
81.9k
    0U, // G_SUB
774
81.9k
    0U, // G_MUL
775
81.9k
    0U, // G_SDIV
776
81.9k
    0U, // G_UDIV
777
81.9k
    0U, // G_SREM
778
81.9k
    0U, // G_UREM
779
81.9k
    0U, // G_AND
780
81.9k
    0U, // G_OR
781
81.9k
    0U, // G_XOR
782
81.9k
    0U, // G_IMPLICIT_DEF
783
81.9k
    0U, // G_PHI
784
81.9k
    0U, // G_FRAME_INDEX
785
81.9k
    0U, // G_GLOBAL_VALUE
786
81.9k
    0U, // G_EXTRACT
787
81.9k
    0U, // G_UNMERGE_VALUES
788
81.9k
    0U, // G_INSERT
789
81.9k
    0U, // G_MERGE_VALUES
790
81.9k
    0U, // G_BUILD_VECTOR
791
81.9k
    0U, // G_BUILD_VECTOR_TRUNC
792
81.9k
    0U, // G_CONCAT_VECTORS
793
81.9k
    0U, // G_PTRTOINT
794
81.9k
    0U, // G_INTTOPTR
795
81.9k
    0U, // G_BITCAST
796
81.9k
    0U, // G_INTRINSIC_TRUNC
797
81.9k
    0U, // G_INTRINSIC_ROUND
798
81.9k
    0U, // G_LOAD
799
81.9k
    0U, // G_SEXTLOAD
800
81.9k
    0U, // G_ZEXTLOAD
801
81.9k
    0U, // G_STORE
802
81.9k
    0U, // G_ATOMIC_CMPXCHG_WITH_SUCCESS
803
81.9k
    0U, // G_ATOMIC_CMPXCHG
804
81.9k
    0U, // G_ATOMICRMW_XCHG
805
81.9k
    0U, // G_ATOMICRMW_ADD
806
81.9k
    0U, // G_ATOMICRMW_SUB
807
81.9k
    0U, // G_ATOMICRMW_AND
808
81.9k
    0U, // G_ATOMICRMW_NAND
809
81.9k
    0U, // G_ATOMICRMW_OR
810
81.9k
    0U, // G_ATOMICRMW_XOR
811
81.9k
    0U, // G_ATOMICRMW_MAX
812
81.9k
    0U, // G_ATOMICRMW_MIN
813
81.9k
    0U, // G_ATOMICRMW_UMAX
814
81.9k
    0U, // G_ATOMICRMW_UMIN
815
81.9k
    0U, // G_BRCOND
816
81.9k
    0U, // G_BRINDIRECT
817
81.9k
    0U, // G_INTRINSIC
818
81.9k
    0U, // G_INTRINSIC_W_SIDE_EFFECTS
819
81.9k
    0U, // G_ANYEXT
820
81.9k
    0U, // G_TRUNC
821
81.9k
    0U, // G_CONSTANT
822
81.9k
    0U, // G_FCONSTANT
823
81.9k
    0U, // G_VASTART
824
81.9k
    0U, // G_VAARG
825
81.9k
    0U, // G_SEXT
826
81.9k
    0U, // G_ZEXT
827
81.9k
    0U, // G_SHL
828
81.9k
    0U, // G_LSHR
829
81.9k
    0U, // G_ASHR
830
81.9k
    0U, // G_ICMP
831
81.9k
    0U, // G_FCMP
832
81.9k
    0U, // G_SELECT
833
81.9k
    0U, // G_UADDO
834
81.9k
    0U, // G_UADDE
835
81.9k
    0U, // G_USUBO
836
81.9k
    0U, // G_USUBE
837
81.9k
    0U, // G_SADDO
838
81.9k
    0U, // G_SADDE
839
81.9k
    0U, // G_SSUBO
840
81.9k
    0U, // G_SSUBE
841
81.9k
    0U, // G_UMULO
842
81.9k
    0U, // G_SMULO
843
81.9k
    0U, // G_UMULH
844
81.9k
    0U, // G_SMULH
845
81.9k
    0U, // G_FADD
846
81.9k
    0U, // G_FSUB
847
81.9k
    0U, // G_FMUL
848
81.9k
    0U, // G_FMA
849
81.9k
    0U, // G_FDIV
850
81.9k
    0U, // G_FREM
851
81.9k
    0U, // G_FPOW
852
81.9k
    0U, // G_FEXP
853
81.9k
    0U, // G_FEXP2
854
81.9k
    0U, // G_FLOG
855
81.9k
    0U, // G_FLOG2
856
81.9k
    0U, // G_FLOG10
857
81.9k
    0U, // G_FNEG
858
81.9k
    0U, // G_FPEXT
859
81.9k
    0U, // G_FPTRUNC
860
81.9k
    0U, // G_FPTOSI
861
81.9k
    0U, // G_FPTOUI
862
81.9k
    0U, // G_SITOFP
863
81.9k
    0U, // G_UITOFP
864
81.9k
    0U, // G_FABS
865
81.9k
    0U, // G_FCANONICALIZE
866
81.9k
    0U, // G_GEP
867
81.9k
    0U, // G_PTR_MASK
868
81.9k
    0U, // G_BR
869
81.9k
    0U, // G_INSERT_VECTOR_ELT
870
81.9k
    0U, // G_EXTRACT_VECTOR_ELT
871
81.9k
    0U, // G_SHUFFLE_VECTOR
872
81.9k
    0U, // G_CTTZ
873
81.9k
    0U, // G_CTTZ_ZERO_UNDEF
874
81.9k
    0U, // G_CTLZ
875
81.9k
    0U, // G_CTLZ_ZERO_UNDEF
876
81.9k
    0U, // G_CTPOP
877
81.9k
    0U, // G_BSWAP
878
81.9k
    0U, // G_FCEIL
879
81.9k
    0U, // G_FCOS
880
81.9k
    0U, // G_FSIN
881
81.9k
    0U, // G_FSQRT
882
81.9k
    0U, // G_FFLOOR
883
81.9k
    0U, // G_ADDRSPACE_CAST
884
81.9k
    0U, // G_BLOCK_ADDR
885
81.9k
    0U, // ADJCALLSTACKDOWN
886
81.9k
    0U, // ADJCALLSTACKUP
887
81.9k
    0U, // BuildPairF64Pseudo
888
81.9k
    0U, // PseudoAtomicLoadNand32
889
81.9k
    0U, // PseudoAtomicLoadNand64
890
81.9k
    0U, // PseudoBR
891
81.9k
    0U, // PseudoBRIND
892
81.9k
    0U, // PseudoCALL
893
81.9k
    0U, // PseudoCALLIndirect
894
81.9k
    0U, // PseudoCmpXchg32
895
81.9k
    0U, // PseudoCmpXchg64
896
81.9k
    0U, // PseudoLA
897
81.9k
    0U, // PseudoLI
898
81.9k
    0U, // PseudoLLA
899
81.9k
    0U, // PseudoMaskedAtomicLoadAdd32
900
81.9k
    0U, // PseudoMaskedAtomicLoadMax32
901
81.9k
    0U, // PseudoMaskedAtomicLoadMin32
902
81.9k
    0U, // PseudoMaskedAtomicLoadNand32
903
81.9k
    0U, // PseudoMaskedAtomicLoadSub32
904
81.9k
    0U, // PseudoMaskedAtomicLoadUMax32
905
81.9k
    0U, // PseudoMaskedAtomicLoadUMin32
906
81.9k
    0U, // PseudoMaskedAtomicSwap32
907
81.9k
    0U, // PseudoMaskedCmpXchg32
908
81.9k
    0U, // PseudoRET
909
81.9k
    0U, // PseudoTAIL
910
81.9k
    0U, // PseudoTAILIndirect
911
81.9k
    0U, // Select_FPR32_Using_CC_GPR
912
81.9k
    0U, // Select_FPR64_Using_CC_GPR
913
81.9k
    0U, // Select_GPR_Using_CC_GPR
914
81.9k
    0U, // SplitF64Pseudo
915
81.9k
    4U, // ADD
916
81.9k
    4U, // ADDI
917
81.9k
    4U, // ADDIW
918
81.9k
    4U, // ADDW
919
81.9k
    9U, // AMOADD_D
920
81.9k
    9U, // AMOADD_D_AQ
921
81.9k
    9U, // AMOADD_D_AQ_RL
922
81.9k
    9U, // AMOADD_D_RL
923
81.9k
    9U, // AMOADD_W
924
81.9k
    9U, // AMOADD_W_AQ
925
81.9k
    9U, // AMOADD_W_AQ_RL
926
81.9k
    9U, // AMOADD_W_RL
927
81.9k
    9U, // AMOAND_D
928
81.9k
    9U, // AMOAND_D_AQ
929
81.9k
    9U, // AMOAND_D_AQ_RL
930
81.9k
    9U, // AMOAND_D_RL
931
81.9k
    9U, // AMOAND_W
932
81.9k
    9U, // AMOAND_W_AQ
933
81.9k
    9U, // AMOAND_W_AQ_RL
934
81.9k
    9U, // AMOAND_W_RL
935
81.9k
    9U, // AMOMAXU_D
936
81.9k
    9U, // AMOMAXU_D_AQ
937
81.9k
    9U, // AMOMAXU_D_AQ_RL
938
81.9k
    9U, // AMOMAXU_D_RL
939
81.9k
    9U, // AMOMAXU_W
940
81.9k
    9U, // AMOMAXU_W_AQ
941
81.9k
    9U, // AMOMAXU_W_AQ_RL
942
81.9k
    9U, // AMOMAXU_W_RL
943
81.9k
    9U, // AMOMAX_D
944
81.9k
    9U, // AMOMAX_D_AQ
945
81.9k
    9U, // AMOMAX_D_AQ_RL
946
81.9k
    9U, // AMOMAX_D_RL
947
81.9k
    9U, // AMOMAX_W
948
81.9k
    9U, // AMOMAX_W_AQ
949
81.9k
    9U, // AMOMAX_W_AQ_RL
950
81.9k
    9U, // AMOMAX_W_RL
951
81.9k
    9U, // AMOMINU_D
952
81.9k
    9U, // AMOMINU_D_AQ
953
81.9k
    9U, // AMOMINU_D_AQ_RL
954
81.9k
    9U, // AMOMINU_D_RL
955
81.9k
    9U, // AMOMINU_W
956
81.9k
    9U, // AMOMINU_W_AQ
957
81.9k
    9U, // AMOMINU_W_AQ_RL
958
81.9k
    9U, // AMOMINU_W_RL
959
81.9k
    9U, // AMOMIN_D
960
81.9k
    9U, // AMOMIN_D_AQ
961
81.9k
    9U, // AMOMIN_D_AQ_RL
962
81.9k
    9U, // AMOMIN_D_RL
963
81.9k
    9U, // AMOMIN_W
964
81.9k
    9U, // AMOMIN_W_AQ
965
81.9k
    9U, // AMOMIN_W_AQ_RL
966
81.9k
    9U, // AMOMIN_W_RL
967
81.9k
    9U, // AMOOR_D
968
81.9k
    9U, // AMOOR_D_AQ
969
81.9k
    9U, // AMOOR_D_AQ_RL
970
81.9k
    9U, // AMOOR_D_RL
971
81.9k
    9U, // AMOOR_W
972
81.9k
    9U, // AMOOR_W_AQ
973
81.9k
    9U, // AMOOR_W_AQ_RL
974
81.9k
    9U, // AMOOR_W_RL
975
81.9k
    9U, // AMOSWAP_D
976
81.9k
    9U, // AMOSWAP_D_AQ
977
81.9k
    9U, // AMOSWAP_D_AQ_RL
978
81.9k
    9U, // AMOSWAP_D_RL
979
81.9k
    9U, // AMOSWAP_W
980
81.9k
    9U, // AMOSWAP_W_AQ
981
81.9k
    9U, // AMOSWAP_W_AQ_RL
982
81.9k
    9U, // AMOSWAP_W_RL
983
81.9k
    9U, // AMOXOR_D
984
81.9k
    9U, // AMOXOR_D_AQ
985
81.9k
    9U, // AMOXOR_D_AQ_RL
986
81.9k
    9U, // AMOXOR_D_RL
987
81.9k
    9U, // AMOXOR_W
988
81.9k
    9U, // AMOXOR_W_AQ
989
81.9k
    9U, // AMOXOR_W_AQ_RL
990
81.9k
    9U, // AMOXOR_W_RL
991
81.9k
    4U, // AND
992
81.9k
    4U, // ANDI
993
81.9k
    0U, // AUIPC
994
81.9k
    4U, // BEQ
995
81.9k
    4U, // BGE
996
81.9k
    4U, // BGEU
997
81.9k
    4U, // BLT
998
81.9k
    4U, // BLTU
999
81.9k
    4U, // BNE
1000
81.9k
    2U, // CSRRC
1001
81.9k
    2U, // CSRRCI
1002
81.9k
    2U, // CSRRS
1003
81.9k
    2U, // CSRRSI
1004
81.9k
    2U, // CSRRW
1005
81.9k
    2U, // CSRRWI
1006
81.9k
    0U, // C_ADD
1007
81.9k
    0U, // C_ADDI
1008
81.9k
    0U, // C_ADDI16SP
1009
81.9k
    4U, // C_ADDI4SPN
1010
81.9k
    0U, // C_ADDIW
1011
81.9k
    0U, // C_ADDW
1012
81.9k
    0U, // C_AND
1013
81.9k
    0U, // C_ANDI
1014
81.9k
    0U, // C_BEQZ
1015
81.9k
    0U, // C_BNEZ
1016
81.9k
    0U, // C_EBREAK
1017
81.9k
    13U,  // C_FLD
1018
81.9k
    13U,  // C_FLDSP
1019
81.9k
    13U,  // C_FLW
1020
81.9k
    13U,  // C_FLWSP
1021
81.9k
    13U,  // C_FSD
1022
81.9k
    13U,  // C_FSDSP
1023
81.9k
    13U,  // C_FSW
1024
81.9k
    13U,  // C_FSWSP
1025
81.9k
    0U, // C_J
1026
81.9k
    0U, // C_JAL
1027
81.9k
    0U, // C_JALR
1028
81.9k
    0U, // C_JR
1029
81.9k
    13U,  // C_LD
1030
81.9k
    13U,  // C_LDSP
1031
81.9k
    0U, // C_LI
1032
81.9k
    0U, // C_LUI
1033
81.9k
    13U,  // C_LW
1034
81.9k
    13U,  // C_LWSP
1035
81.9k
    0U, // C_MV
1036
81.9k
    0U, // C_NOP
1037
81.9k
    0U, // C_OR
1038
81.9k
    13U,  // C_SD
1039
81.9k
    13U,  // C_SDSP
1040
81.9k
    0U, // C_SLLI
1041
81.9k
    0U, // C_SRAI
1042
81.9k
    0U, // C_SRLI
1043
81.9k
    0U, // C_SUB
1044
81.9k
    0U, // C_SUBW
1045
81.9k
    13U,  // C_SW
1046
81.9k
    13U,  // C_SWSP
1047
81.9k
    0U, // C_UNIMP
1048
81.9k
    0U, // C_XOR
1049
81.9k
    4U, // DIV
1050
81.9k
    4U, // DIVU
1051
81.9k
    4U, // DIVUW
1052
81.9k
    4U, // DIVW
1053
81.9k
    0U, // EBREAK
1054
81.9k
    0U, // ECALL
1055
81.9k
    36U,  // FADD_D
1056
81.9k
    36U,  // FADD_S
1057
81.9k
    0U, // FCLASS_D
1058
81.9k
    0U, // FCLASS_S
1059
81.9k
    20U,  // FCVT_D_L
1060
81.9k
    20U,  // FCVT_D_LU
1061
81.9k
    0U, // FCVT_D_S
1062
81.9k
    0U, // FCVT_D_W
1063
81.9k
    0U, // FCVT_D_WU
1064
81.9k
    20U,  // FCVT_LU_D
1065
81.9k
    20U,  // FCVT_LU_S
1066
81.9k
    20U,  // FCVT_L_D
1067
81.9k
    20U,  // FCVT_L_S
1068
81.9k
    20U,  // FCVT_S_D
1069
81.9k
    20U,  // FCVT_S_L
1070
81.9k
    20U,  // FCVT_S_LU
1071
81.9k
    20U,  // FCVT_S_W
1072
81.9k
    20U,  // FCVT_S_WU
1073
81.9k
    20U,  // FCVT_WU_D
1074
81.9k
    20U,  // FCVT_WU_S
1075
81.9k
    20U,  // FCVT_W_D
1076
81.9k
    20U,  // FCVT_W_S
1077
81.9k
    36U,  // FDIV_D
1078
81.9k
    36U,  // FDIV_S
1079
81.9k
    0U, // FENCE
1080
81.9k
    0U, // FENCE_I
1081
81.9k
    0U, // FENCE_TSO
1082
81.9k
    4U, // FEQ_D
1083
81.9k
    4U, // FEQ_S
1084
81.9k
    13U,  // FLD
1085
81.9k
    4U, // FLE_D
1086
81.9k
    4U, // FLE_S
1087
81.9k
    4U, // FLT_D
1088
81.9k
    4U, // FLT_S
1089
81.9k
    13U,  // FLW
1090
81.9k
    100U, // FMADD_D
1091
81.9k
    100U, // FMADD_S
1092
81.9k
    4U, // FMAX_D
1093
81.9k
    4U, // FMAX_S
1094
81.9k
    4U, // FMIN_D
1095
81.9k
    4U, // FMIN_S
1096
81.9k
    100U, // FMSUB_D
1097
81.9k
    100U, // FMSUB_S
1098
81.9k
    36U,  // FMUL_D
1099
81.9k
    36U,  // FMUL_S
1100
81.9k
    0U, // FMV_D_X
1101
81.9k
    0U, // FMV_W_X
1102
81.9k
    0U, // FMV_X_D
1103
81.9k
    0U, // FMV_X_W
1104
81.9k
    100U, // FNMADD_D
1105
81.9k
    100U, // FNMADD_S
1106
81.9k
    100U, // FNMSUB_D
1107
81.9k
    100U, // FNMSUB_S
1108
81.9k
    13U,  // FSD
1109
81.9k
    4U, // FSGNJN_D
1110
81.9k
    4U, // FSGNJN_S
1111
81.9k
    4U, // FSGNJX_D
1112
81.9k
    4U, // FSGNJX_S
1113
81.9k
    4U, // FSGNJ_D
1114
81.9k
    4U, // FSGNJ_S
1115
81.9k
    20U,  // FSQRT_D
1116
81.9k
    20U,  // FSQRT_S
1117
81.9k
    36U,  // FSUB_D
1118
81.9k
    36U,  // FSUB_S
1119
81.9k
    13U,  // FSW
1120
81.9k
    0U, // JAL
1121
81.9k
    4U, // JALR
1122
81.9k
    13U,  // LB
1123
81.9k
    13U,  // LBU
1124
81.9k
    13U,  // LD
1125
81.9k
    13U,  // LH
1126
81.9k
    13U,  // LHU
1127
81.9k
    0U, // LR_D
1128
81.9k
    0U, // LR_D_AQ
1129
81.9k
    0U, // LR_D_AQ_RL
1130
81.9k
    0U, // LR_D_RL
1131
81.9k
    0U, // LR_W
1132
81.9k
    0U, // LR_W_AQ
1133
81.9k
    0U, // LR_W_AQ_RL
1134
81.9k
    0U, // LR_W_RL
1135
81.9k
    0U, // LUI
1136
81.9k
    13U,  // LW
1137
81.9k
    13U,  // LWU
1138
81.9k
    0U, // MRET
1139
81.9k
    4U, // MUL
1140
81.9k
    4U, // MULH
1141
81.9k
    4U, // MULHSU
1142
81.9k
    4U, // MULHU
1143
81.9k
    4U, // MULW
1144
81.9k
    4U, // OR
1145
81.9k
    4U, // ORI
1146
81.9k
    4U, // REM
1147
81.9k
    4U, // REMU
1148
81.9k
    4U, // REMUW
1149
81.9k
    4U, // REMW
1150
81.9k
    13U,  // SB
1151
81.9k
    9U, // SC_D
1152
81.9k
    9U, // SC_D_AQ
1153
81.9k
    9U, // SC_D_AQ_RL
1154
81.9k
    9U, // SC_D_RL
1155
81.9k
    9U, // SC_W
1156
81.9k
    9U, // SC_W_AQ
1157
81.9k
    9U, // SC_W_AQ_RL
1158
81.9k
    9U, // SC_W_RL
1159
81.9k
    13U,  // SD
1160
81.9k
    0U, // SFENCE_VMA
1161
81.9k
    13U,  // SH
1162
81.9k
    4U, // SLL
1163
81.9k
    4U, // SLLI
1164
81.9k
    4U, // SLLIW
1165
81.9k
    4U, // SLLW
1166
81.9k
    4U, // SLT
1167
81.9k
    4U, // SLTI
1168
81.9k
    4U, // SLTIU
1169
81.9k
    4U, // SLTU
1170
81.9k
    4U, // SRA
1171
81.9k
    4U, // SRAI
1172
81.9k
    4U, // SRAIW
1173
81.9k
    4U, // SRAW
1174
81.9k
    0U, // SRET
1175
81.9k
    4U, // SRL
1176
81.9k
    4U, // SRLI
1177
81.9k
    4U, // SRLIW
1178
81.9k
    4U, // SRLW
1179
81.9k
    4U, // SUB
1180
81.9k
    4U, // SUBW
1181
81.9k
    13U,  // SW
1182
81.9k
    0U, // UNIMP
1183
81.9k
    0U, // URET
1184
81.9k
    0U, // WFI
1185
81.9k
    4U, // XOR
1186
81.9k
    4U, // XORI
1187
81.9k
  };
1188
1189
  // Emit the opcode for the instruction.
1190
81.9k
  uint32_t Bits = 0;
1191
81.9k
  Bits |= OpInfo0[MCInst_getOpcode(MI)] << 0;
1192
81.9k
  Bits |= OpInfo1[MCInst_getOpcode(MI)] << 16;
1193
81.9k
  CS_ASSERT(Bits != 0 && "Cannot print this instruction.");
1194
81.9k
#ifndef CAPSTONE_DIET
1195
81.9k
  SStream_concat0(O, AsmStrs+(Bits & 4095)-1);
1196
81.9k
#endif
1197
1198
1199
  // Fragment 0 encoded into 2 bits for 4 unique commands.
1200
81.9k
  switch ((Bits >> 12) & 3) {
1201
0
  default: CS_ASSERT(0 && "Invalid command number.");
1202
85
  case 0:
1203
    // DBG_VALUE, DBG_LABEL, BUNDLE, LIFETIME_START, LIFETIME_END, FENTRY_CAL...
1204
85
    return;
1205
0
    break;
1206
81.1k
  case 1:
1207
    // PseudoCALL, PseudoLA, PseudoLI, PseudoLLA, PseudoTAIL, ADD, ADDI, ADDI...
1208
81.1k
    printOperand(MI, 0, O);
1209
81.1k
    break;
1210
0
  case 2:
1211
    // C_ADD, C_ADDI, C_ADDI16SP, C_ADDIW, C_ADDW, C_AND, C_ANDI, C_OR, C_SLL...
1212
0
    printOperand(MI, 1, O);
1213
0
    SStream_concat0(O, ", ");
1214
0
    printOperand(MI, 2, O);
1215
0
    return;
1216
0
    break;
1217
702
  case 3:
1218
    // FENCE
1219
702
    printFenceArg(MI, 0, O);
1220
702
    SStream_concat0(O, ", ");
1221
702
    printFenceArg(MI, 1, O);
1222
702
    return;
1223
0
    break;
1224
81.9k
  }
1225
1226
1227
  // Fragment 1 encoded into 2 bits for 3 unique commands.
1228
81.1k
  switch ((Bits >> 14) & 3) {
1229
0
  default: CS_ASSERT(0 && "Invalid command number.");
1230
0
  case 0:
1231
    // PseudoCALL, PseudoTAIL, C_J, C_JAL, C_JALR, C_JR
1232
0
    return;
1233
0
    break;
1234
81.0k
  case 1:
1235
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AMOADD_D, AMOAD...
1236
81.0k
    SStream_concat0(O, ", ");
1237
81.0k
    break;
1238
39
  case 2:
1239
    // LR_D, LR_D_AQ, LR_D_AQ_RL, LR_D_RL, LR_W, LR_W_AQ, LR_W_AQ_RL, LR_W_RL
1240
39
    SStream_concat0(O, ", (");
1241
39
    printOperand(MI, 1, O);
1242
39
    SStream_concat0(O, ")");
1243
39
    return;
1244
0
    break;
1245
81.1k
  }
1246
1247
1248
  // Fragment 2 encoded into 2 bits for 3 unique commands.
1249
81.0k
  switch ((Bits >> 16) & 3) {
1250
0
  default: CS_ASSERT(0 && "Invalid command number.");
1251
18.6k
  case 0:
1252
    // PseudoLA, PseudoLI, PseudoLLA, ADD, ADDI, ADDIW, ADDW, AND, ANDI, AUIP...
1253
18.6k
    printOperand(MI, 1, O);
1254
18.6k
    break;
1255
2.67k
  case 1:
1256
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1257
2.67k
    printOperand(MI, 2, O);
1258
2.67k
    break;
1259
59.7k
  case 2:
1260
    // CSRRC, CSRRCI, CSRRS, CSRRSI, CSRRW, CSRRWI
1261
59.7k
    printCSRSystemRegister(MI, 1, O);
1262
59.7k
    SStream_concat0(O, ", ");
1263
59.7k
    printOperand(MI, 2, O);
1264
59.7k
    return;
1265
0
    break;
1266
81.0k
  }
1267
1268
1269
  // Fragment 3 encoded into 2 bits for 4 unique commands.
1270
21.3k
  switch ((Bits >> 18) & 3) {
1271
0
  default: CS_ASSERT(0 && "Invalid command number.");
1272
3.23k
  case 0:
1273
    // PseudoLA, PseudoLI, PseudoLLA, AUIPC, C_BEQZ, C_BNEZ, C_LI, C_LUI, C_M...
1274
3.23k
    return;
1275
0
    break;
1276
15.3k
  case 1:
1277
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1278
15.3k
    SStream_concat0(O, ", ");
1279
15.3k
    break;
1280
80
  case 2:
1281
    // AMOADD_D, AMOADD_D_AQ, AMOADD_D_AQ_RL, AMOADD_D_RL, AMOADD_W, AMOADD_W...
1282
80
    SStream_concat0(O, ", (");
1283
80
    printOperand(MI, 1, O);
1284
80
    SStream_concat0(O, ")");
1285
80
    return;
1286
0
    break;
1287
2.59k
  case 3:
1288
    // C_FLD, C_FLDSP, C_FLW, C_FLWSP, C_FSD, C_FSDSP, C_FSW, C_FSWSP, C_LD, ...
1289
2.59k
    SStream_concat0(O, "(");
1290
2.59k
    printOperand(MI, 1, O);
1291
2.59k
    SStream_concat0(O, ")");
1292
2.59k
    return;
1293
0
    break;
1294
21.3k
  }
1295
1296
1297
  // Fragment 4 encoded into 1 bits for 2 unique commands.
1298
15.3k
  if ((Bits >> 20) & 1) {
1299
    // FCVT_D_L, FCVT_D_LU, FCVT_LU_D, FCVT_LU_S, FCVT_L_D, FCVT_L_S, FCVT_S_...
1300
3.50k
    printFRMArg(MI, 2, O);
1301
3.50k
    return;
1302
11.8k
  } else {
1303
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1304
11.8k
    printOperand(MI, 2, O);
1305
11.8k
  }
1306
1307
1308
  // Fragment 5 encoded into 1 bits for 2 unique commands.
1309
11.8k
  if ((Bits >> 21) & 1) {
1310
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FM...
1311
4.47k
    SStream_concat0(O, ", ");
1312
7.42k
  } else {
1313
    // ADD, ADDI, ADDIW, ADDW, AND, ANDI, BEQ, BGE, BGEU, BLT, BLTU, BNE, C_A...
1314
7.42k
    return;
1315
7.42k
  }
1316
1317
1318
  // Fragment 6 encoded into 1 bits for 2 unique commands.
1319
4.47k
  if ((Bits >> 22) & 1) {
1320
    // FMADD_D, FMADD_S, FMSUB_D, FMSUB_S, FNMADD_D, FNMADD_S, FNMSUB_D, FNMS...
1321
2.92k
    printOperand(MI, 3, O);
1322
2.92k
    SStream_concat0(O, ", ");
1323
2.92k
    printFRMArg(MI, 4, O);
1324
2.92k
    return;
1325
2.92k
  } else {
1326
    // FADD_D, FADD_S, FDIV_D, FDIV_S, FMUL_D, FMUL_S, FSUB_D, FSUB_S
1327
1.55k
    printFRMArg(MI, 3, O);
1328
1.55k
    return;
1329
1.55k
  }
1330
1331
4.47k
}
1332
1333
1334
/// getRegisterName - This method is automatically generated by tblgen
1335
/// from the register set description.  This returns the assembler name
1336
/// for the specified register.
1337
static const char *
1338
getRegisterName(unsigned RegNo, unsigned AltIdx)
1339
175k
{
1340
175k
  CS_ASSERT(RegNo && RegNo < 97 && "Invalid register number!");
1341
1342
175k
#ifndef CAPSTONE_DIET
1343
175k
  static const char AsmStrsABIRegAltName[] = {
1344
175k
  /* 0 */ 'f', 's', '1', '0', 0,
1345
175k
  /* 5 */ 'f', 't', '1', '0', 0,
1346
175k
  /* 10 */ 'f', 'a', '0', 0,
1347
175k
  /* 14 */ 'f', 's', '0', 0,
1348
175k
  /* 18 */ 'f', 't', '0', 0,
1349
175k
  /* 22 */ 'f', 's', '1', '1', 0,
1350
175k
  /* 27 */ 'f', 't', '1', '1', 0,
1351
175k
  /* 32 */ 'f', 'a', '1', 0,
1352
175k
  /* 36 */ 'f', 's', '1', 0,
1353
175k
  /* 40 */ 'f', 't', '1', 0,
1354
175k
  /* 44 */ 'f', 'a', '2', 0,
1355
175k
  /* 48 */ 'f', 's', '2', 0,
1356
175k
  /* 52 */ 'f', 't', '2', 0,
1357
175k
  /* 56 */ 'f', 'a', '3', 0,
1358
175k
  /* 60 */ 'f', 's', '3', 0,
1359
175k
  /* 64 */ 'f', 't', '3', 0,
1360
175k
  /* 68 */ 'f', 'a', '4', 0,
1361
175k
  /* 72 */ 'f', 's', '4', 0,
1362
175k
  /* 76 */ 'f', 't', '4', 0,
1363
175k
  /* 80 */ 'f', 'a', '5', 0,
1364
175k
  /* 84 */ 'f', 's', '5', 0,
1365
175k
  /* 88 */ 'f', 't', '5', 0,
1366
175k
  /* 92 */ 'f', 'a', '6', 0,
1367
175k
  /* 96 */ 'f', 's', '6', 0,
1368
175k
  /* 100 */ 'f', 't', '6', 0,
1369
175k
  /* 104 */ 'f', 'a', '7', 0,
1370
175k
  /* 108 */ 'f', 's', '7', 0,
1371
175k
  /* 112 */ 'f', 't', '7', 0,
1372
175k
  /* 116 */ 'f', 's', '8', 0,
1373
175k
  /* 120 */ 'f', 't', '8', 0,
1374
175k
  /* 124 */ 'f', 's', '9', 0,
1375
175k
  /* 128 */ 'f', 't', '9', 0,
1376
175k
  /* 132 */ 'r', 'a', 0,
1377
175k
  /* 135 */ 'z', 'e', 'r', 'o', 0,
1378
175k
  /* 140 */ 'g', 'p', 0,
1379
175k
  /* 143 */ 's', 'p', 0,
1380
175k
  /* 146 */ 't', 'p', 0,
1381
175k
  };
1382
1383
175k
  static const uint8_t RegAsmOffsetABIRegAltName[] = {
1384
175k
    135, 132, 143, 140, 146, 19, 41, 53, 15, 37, 11, 33, 45, 57, 
1385
175k
    69, 81, 93, 105, 49, 61, 73, 85, 97, 109, 117, 125, 1, 23, 
1386
175k
    65, 77, 89, 101, 18, 18, 40, 40, 52, 52, 64, 64, 76, 76, 
1387
175k
    88, 88, 100, 100, 112, 112, 14, 14, 36, 36, 10, 10, 32, 32, 
1388
175k
    44, 44, 56, 56, 68, 68, 80, 80, 92, 92, 104, 104, 48, 48, 
1389
175k
    60, 60, 72, 72, 84, 84, 96, 96, 108, 108, 116, 116, 124, 124, 
1390
175k
    0, 0, 22, 22, 120, 120, 128, 128, 5, 5, 27, 27, 
1391
175k
  };
1392
1393
175k
  static const char AsmStrsNoRegAltName[] = {
1394
175k
  /* 0 */ 'f', '1', '0', 0,
1395
175k
  /* 4 */ 'x', '1', '0', 0,
1396
175k
  /* 8 */ 'f', '2', '0', 0,
1397
175k
  /* 12 */ 'x', '2', '0', 0,
1398
175k
  /* 16 */ 'f', '3', '0', 0,
1399
175k
  /* 20 */ 'x', '3', '0', 0,
1400
175k
  /* 24 */ 'f', '0', 0,
1401
175k
  /* 27 */ 'x', '0', 0,
1402
175k
  /* 30 */ 'f', '1', '1', 0,
1403
175k
  /* 34 */ 'x', '1', '1', 0,
1404
175k
  /* 38 */ 'f', '2', '1', 0,
1405
175k
  /* 42 */ 'x', '2', '1', 0,
1406
175k
  /* 46 */ 'f', '3', '1', 0,
1407
175k
  /* 50 */ 'x', '3', '1', 0,
1408
175k
  /* 54 */ 'f', '1', 0,
1409
175k
  /* 57 */ 'x', '1', 0,
1410
175k
  /* 60 */ 'f', '1', '2', 0,
1411
175k
  /* 64 */ 'x', '1', '2', 0,
1412
175k
  /* 68 */ 'f', '2', '2', 0,
1413
175k
  /* 72 */ 'x', '2', '2', 0,
1414
175k
  /* 76 */ 'f', '2', 0,
1415
175k
  /* 79 */ 'x', '2', 0,
1416
175k
  /* 82 */ 'f', '1', '3', 0,
1417
175k
  /* 86 */ 'x', '1', '3', 0,
1418
175k
  /* 90 */ 'f', '2', '3', 0,
1419
175k
  /* 94 */ 'x', '2', '3', 0,
1420
175k
  /* 98 */ 'f', '3', 0,
1421
175k
  /* 101 */ 'x', '3', 0,
1422
175k
  /* 104 */ 'f', '1', '4', 0,
1423
175k
  /* 108 */ 'x', '1', '4', 0,
1424
175k
  /* 112 */ 'f', '2', '4', 0,
1425
175k
  /* 116 */ 'x', '2', '4', 0,
1426
175k
  /* 120 */ 'f', '4', 0,
1427
175k
  /* 123 */ 'x', '4', 0,
1428
175k
  /* 126 */ 'f', '1', '5', 0,
1429
175k
  /* 130 */ 'x', '1', '5', 0,
1430
175k
  /* 134 */ 'f', '2', '5', 0,
1431
175k
  /* 138 */ 'x', '2', '5', 0,
1432
175k
  /* 142 */ 'f', '5', 0,
1433
175k
  /* 145 */ 'x', '5', 0,
1434
175k
  /* 148 */ 'f', '1', '6', 0,
1435
175k
  /* 152 */ 'x', '1', '6', 0,
1436
175k
  /* 156 */ 'f', '2', '6', 0,
1437
175k
  /* 160 */ 'x', '2', '6', 0,
1438
175k
  /* 164 */ 'f', '6', 0,
1439
175k
  /* 167 */ 'x', '6', 0,
1440
175k
  /* 170 */ 'f', '1', '7', 0,
1441
175k
  /* 174 */ 'x', '1', '7', 0,
1442
175k
  /* 178 */ 'f', '2', '7', 0,
1443
175k
  /* 182 */ 'x', '2', '7', 0,
1444
175k
  /* 186 */ 'f', '7', 0,
1445
175k
  /* 189 */ 'x', '7', 0,
1446
175k
  /* 192 */ 'f', '1', '8', 0,
1447
175k
  /* 196 */ 'x', '1', '8', 0,
1448
175k
  /* 200 */ 'f', '2', '8', 0,
1449
175k
  /* 204 */ 'x', '2', '8', 0,
1450
175k
  /* 208 */ 'f', '8', 0,
1451
175k
  /* 211 */ 'x', '8', 0,
1452
175k
  /* 214 */ 'f', '1', '9', 0,
1453
175k
  /* 218 */ 'x', '1', '9', 0,
1454
175k
  /* 222 */ 'f', '2', '9', 0,
1455
175k
  /* 226 */ 'x', '2', '9', 0,
1456
175k
  /* 230 */ 'f', '9', 0,
1457
175k
  /* 233 */ 'x', '9', 0,
1458
175k
  };
1459
1460
175k
  static const uint8_t RegAsmOffsetNoRegAltName[] = {
1461
175k
    27, 57, 79, 101, 123, 145, 167, 189, 211, 233, 4, 34, 64, 86, 
1462
175k
    108, 130, 152, 174, 196, 218, 12, 42, 72, 94, 116, 138, 160, 182, 
1463
175k
    204, 226, 20, 50, 24, 24, 54, 54, 76, 76, 98, 98, 120, 120, 
1464
175k
    142, 142, 164, 164, 186, 186, 208, 208, 230, 230, 0, 0, 30, 30, 
1465
175k
    60, 60, 82, 82, 104, 104, 126, 126, 148, 148, 170, 170, 192, 192, 
1466
175k
    214, 214, 8, 8, 38, 38, 68, 68, 90, 90, 112, 112, 134, 134, 
1467
175k
    156, 156, 178, 178, 200, 200, 222, 222, 16, 16, 46, 46, 
1468
175k
  };
1469
1470
175k
  switch(AltIdx) {
1471
0
  default: CS_ASSERT(0 && "Invalid register alt name index!");
1472
175k
  case RISCV_ABIRegAltName:
1473
175k
    CS_ASSERT(*(AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1]) &&
1474
175k
           "Invalid alt name index for register!");
1475
175k
    return AsmStrsABIRegAltName+RegAsmOffsetABIRegAltName[RegNo-1];
1476
0
  case RISCV_NoRegAltName:
1477
0
    CS_ASSERT(*(AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1]) &&
1478
0
           "Invalid alt name index for register!");
1479
0
    return AsmStrsNoRegAltName+RegAsmOffsetNoRegAltName[RegNo-1];
1480
175k
  }
1481
#else
1482
  return NULL;
1483
#endif
1484
175k
}
1485
1486
#ifdef PRINT_ALIAS_INSTR
1487
#undef PRINT_ALIAS_INSTR
1488
1489
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
1490
                  unsigned PredicateIndex);
1491
1492
static bool printAliasInstr(MCInst *MI, SStream * OS, void *info)
1493
104k
{
1494
104k
  MCRegisterInfo *MRI = (MCRegisterInfo *) info;
1495
104k
  const char *AsmString;
1496
104k
  unsigned I = 0;
1497
104k
#define ASMSTRING_CONTAIN_SIZE 64
1498
104k
  unsigned AsmStringLen = 0;
1499
104k
  char tmpString_[ASMSTRING_CONTAIN_SIZE];
1500
104k
  char *tmpString = tmpString_;
1501
104k
  switch (MCInst_getOpcode(MI)) {
1502
5.73k
  default: return false;
1503
1.89k
  case RISCV_ADDI:
1504
1.89k
    if (MCInst_getNumOperands(MI) == 3 &&
1505
1.89k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1506
1.89k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1507
1.89k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1508
1.89k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1509
      // (ADDI X0, X0, 0)
1510
531
      AsmString = "nop";
1511
531
      break;
1512
531
    }
1513
1.36k
    if (MCInst_getNumOperands(MI) == 3 &&
1514
1.36k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1515
1.36k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1516
1.36k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1517
1.36k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1518
1.36k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1519
1.36k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1520
      // (ADDI GPR:$rd, GPR:$rs, 0)
1521
514
      AsmString = "mv $\x01, $\x02";
1522
514
      break;
1523
514
    }
1524
850
    return false;
1525
370
  case RISCV_ADDIW:
1526
370
    if (MCInst_getNumOperands(MI) == 3 &&
1527
370
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1528
370
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1529
370
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1530
370
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1531
370
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1532
370
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
1533
      // (ADDIW GPR:$rd, GPR:$rs, 0)
1534
44
      AsmString = "sext.w $\x01, $\x02";
1535
44
      break;
1536
44
    }
1537
326
    return false;
1538
282
  case RISCV_BEQ:
1539
282
    if (MCInst_getNumOperands(MI) == 3 &&
1540
282
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1541
282
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1542
282
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1543
282
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1544
      // (BEQ GPR:$rs, X0, simm13_lsb0:$offset)
1545
153
      AsmString = "beqz $\x01, $\x03";
1546
153
      break;
1547
153
    }
1548
129
    return false;
1549
1.27k
  case RISCV_BGE:
1550
1.27k
    if (MCInst_getNumOperands(MI) == 3 &&
1551
1.27k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1552
1.27k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1553
1.27k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1554
1.27k
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1555
      // (BGE X0, GPR:$rs, simm13_lsb0:$offset)
1556
85
      AsmString = "blez $\x02, $\x03";
1557
85
      break;
1558
85
    }
1559
1.19k
    if (MCInst_getNumOperands(MI) == 3 &&
1560
1.19k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1561
1.19k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1562
1.19k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1563
1.19k
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1564
      // (BGE GPR:$rs, X0, simm13_lsb0:$offset)
1565
440
      AsmString = "bgez $\x01, $\x03";
1566
440
      break;
1567
440
    }
1568
754
    return false;
1569
976
  case RISCV_BLT:
1570
976
    if (MCInst_getNumOperands(MI) == 3 &&
1571
976
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1572
976
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1573
976
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1574
976
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1575
      // (BLT GPR:$rs, X0, simm13_lsb0:$offset)
1576
336
      AsmString = "bltz $\x01, $\x03";
1577
336
      break;
1578
336
    }
1579
640
    if (MCInst_getNumOperands(MI) == 3 &&
1580
640
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1581
640
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1582
640
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1583
640
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1584
      // (BLT X0, GPR:$rs, simm13_lsb0:$offset)
1585
103
      AsmString = "bgtz $\x02, $\x03";
1586
103
      break;
1587
103
    }
1588
537
    return false;
1589
241
  case RISCV_BNE:
1590
241
    if (MCInst_getNumOperands(MI) == 3 &&
1591
241
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1592
241
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1593
241
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
1594
241
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 2), 1)) {
1595
      // (BNE GPR:$rs, X0, simm13_lsb0:$offset)
1596
81
      AsmString = "bnez $\x01, $\x03";
1597
81
      break;
1598
81
    }
1599
160
    return false;
1600
11.7k
  case RISCV_CSRRC:
1601
11.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1602
11.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1603
11.7k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1604
11.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1605
      // (CSRRC X0, csr_sysreg:$csr, GPR:$rs)
1606
1.35k
      AsmString = "csrc $\xFF\x02\x01, $\x03";
1607
1.35k
      break;
1608
1.35k
    }
1609
10.4k
    return false;
1610
10.7k
  case RISCV_CSRRCI:
1611
10.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1612
10.7k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1613
      // (CSRRCI X0, csr_sysreg:$csr, uimm5:$imm)
1614
183
      AsmString = "csrci $\xFF\x02\x01, $\x03";
1615
183
      break;
1616
183
    }
1617
10.6k
    return false;
1618
19.1k
  case RISCV_CSRRS:
1619
19.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1620
19.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1621
19.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1622
19.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1623
19.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1624
19.1k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1625
      // (CSRRS GPR:$rd, 3, X0)
1626
34
      AsmString = "frcsr $\x01";
1627
34
      break;
1628
34
    }
1629
19.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1630
19.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1631
19.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1632
19.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1633
19.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1634
19.1k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1635
      // (CSRRS GPR:$rd, 2, X0)
1636
115
      AsmString = "frrm $\x01";
1637
115
      break;
1638
115
    }
1639
18.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1640
18.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1641
18.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1642
18.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1643
18.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1644
18.9k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1645
      // (CSRRS GPR:$rd, 1, X0)
1646
29
      AsmString = "frflags $\x01";
1647
29
      break;
1648
29
    }
1649
18.9k
    if (MCInst_getNumOperands(MI) == 3 &&
1650
18.9k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1651
18.9k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1652
18.9k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1653
18.9k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3074 &&
1654
18.9k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1655
      // (CSRRS GPR:$rd, 3074, X0)
1656
176
      AsmString = "rdinstret $\x01";
1657
176
      break;
1658
176
    }
1659
18.7k
    if (MCInst_getNumOperands(MI) == 3 &&
1660
18.7k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1661
18.7k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1662
18.7k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1663
18.7k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3072 &&
1664
18.7k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1665
      // (CSRRS GPR:$rd, 3072, X0)
1666
125
      AsmString = "rdcycle $\x01";
1667
125
      break;
1668
125
    }
1669
18.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1670
18.6k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1671
18.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1672
18.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1673
18.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3073 &&
1674
18.6k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1675
      // (CSRRS GPR:$rd, 3073, X0)
1676
75
      AsmString = "rdtime $\x01";
1677
75
      break;
1678
75
    }
1679
18.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1680
18.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1681
18.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1682
18.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1683
18.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3202 &&
1684
18.5k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1685
      // (CSRRS GPR:$rd, 3202, X0)
1686
28
      AsmString = "rdinstreth $\x01";
1687
28
      break;
1688
28
    }
1689
18.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1690
18.5k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1691
18.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1692
18.5k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1693
18.5k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3200 &&
1694
18.5k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1695
      // (CSRRS GPR:$rd, 3200, X0)
1696
143
      AsmString = "rdcycleh $\x01";
1697
143
      break;
1698
143
    }
1699
18.4k
    if (MCInst_getNumOperands(MI) == 3 &&
1700
18.4k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1701
18.4k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1702
18.4k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1703
18.4k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3201 &&
1704
18.4k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1705
      // (CSRRS GPR:$rd, 3201, X0)
1706
58
      AsmString = "rdtimeh $\x01";
1707
58
      break;
1708
58
    }
1709
18.3k
    if (MCInst_getNumOperands(MI) == 3 &&
1710
18.3k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1711
18.3k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1712
18.3k
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
1713
      // (CSRRS GPR:$rd, csr_sysreg:$csr, X0)
1714
3.27k
      AsmString = "csrr $\x01, $\xFF\x02\x01";
1715
3.27k
      break;
1716
3.27k
    }
1717
15.0k
    if (MCInst_getNumOperands(MI) == 3 &&
1718
15.0k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1719
15.0k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1720
15.0k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1721
      // (CSRRS X0, csr_sysreg:$csr, GPR:$rs)
1722
1.15k
      AsmString = "csrs $\xFF\x02\x01, $\x03";
1723
1.15k
      break;
1724
1.15k
    }
1725
13.9k
    return false;
1726
12.6k
  case RISCV_CSRRSI:
1727
12.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1728
12.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1729
      // (CSRRSI X0, csr_sysreg:$csr, uimm5:$imm)
1730
707
      AsmString = "csrsi $\xFF\x02\x01, $\x03";
1731
707
      break;
1732
707
    }
1733
11.9k
    return false;
1734
10.6k
  case RISCV_CSRRW:
1735
10.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1736
10.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1737
10.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1738
10.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1739
10.6k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1740
10.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1741
      // (CSRRW X0, 3, GPR:$rs)
1742
46
      AsmString = "fscsr $\x03";
1743
46
      break;
1744
46
    }
1745
10.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1746
10.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1747
10.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1748
10.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1749
10.6k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1750
10.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1751
      // (CSRRW X0, 2, GPR:$rs)
1752
29
      AsmString = "fsrm $\x03";
1753
29
      break;
1754
29
    }
1755
10.6k
    if (MCInst_getNumOperands(MI) == 3 &&
1756
10.6k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1757
10.6k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1758
10.6k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1759
10.6k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1760
10.6k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1761
      // (CSRRW X0, 1, GPR:$rs)
1762
93
      AsmString = "fsflags $\x03";
1763
93
      break;
1764
93
    }
1765
10.5k
    if (MCInst_getNumOperands(MI) == 3 &&
1766
10.5k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1767
10.5k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1768
10.5k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1769
      // (CSRRW X0, csr_sysreg:$csr, GPR:$rs)
1770
381
      AsmString = "csrw $\xFF\x02\x01, $\x03";
1771
381
      break;
1772
381
    }
1773
10.1k
    if (MCInst_getNumOperands(MI) == 3 &&
1774
10.1k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1775
10.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1776
10.1k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1777
10.1k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 3 &&
1778
10.1k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1779
10.1k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1780
      // (CSRRW GPR:$rd, 3, GPR:$rs)
1781
1.35k
      AsmString = "fscsr $\x01, $\x03";
1782
1.35k
      break;
1783
1.35k
    }
1784
8.77k
    if (MCInst_getNumOperands(MI) == 3 &&
1785
8.77k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1786
8.77k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1787
8.77k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1788
8.77k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2 &&
1789
8.77k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1790
8.77k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1791
      // (CSRRW GPR:$rd, 2, GPR:$rs)
1792
157
      AsmString = "fsrm $\x01, $\x03";
1793
157
      break;
1794
157
    }
1795
8.61k
    if (MCInst_getNumOperands(MI) == 3 &&
1796
8.61k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1797
8.61k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1798
8.61k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1799
8.61k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1 &&
1800
8.61k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1801
8.61k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
1802
      // (CSRRW GPR:$rd, 1, GPR:$rs)
1803
293
      AsmString = "fsflags $\x01, $\x03";
1804
293
      break;
1805
293
    }
1806
8.32k
    return false;
1807
5.77k
  case RISCV_CSRRWI:
1808
5.77k
    if (MCInst_getNumOperands(MI) == 3 &&
1809
5.77k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1810
5.77k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1811
5.77k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1812
      // (CSRRWI X0, 2, uimm5:$imm)
1813
77
      AsmString = "fsrmi $\x03";
1814
77
      break;
1815
77
    }
1816
5.69k
    if (MCInst_getNumOperands(MI) == 3 &&
1817
5.69k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
1818
5.69k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1819
5.69k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1820
      // (CSRRWI X0, 1, uimm5:$imm)
1821
102
      AsmString = "fsflagsi $\x03";
1822
102
      break;
1823
102
    }
1824
5.59k
    if (MCInst_getNumOperands(MI) == 3 &&
1825
5.59k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0) {
1826
      // (CSRRWI X0, csr_sysreg:$csr, uimm5:$imm)
1827
820
      AsmString = "csrwi $\xFF\x02\x01, $\x03";
1828
820
      break;
1829
820
    }
1830
4.77k
    if (MCInst_getNumOperands(MI) == 3 &&
1831
4.77k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1832
4.77k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1833
4.77k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1834
4.77k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 2) {
1835
      // (CSRRWI GPR:$rd, 2, uimm5:$imm)
1836
116
      AsmString = "fsrmi $\x01, $\x03";
1837
116
      break;
1838
116
    }
1839
4.65k
    if (MCInst_getNumOperands(MI) == 3 &&
1840
4.65k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1841
4.65k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1842
4.65k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
1843
4.65k
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 1) {
1844
      // (CSRRWI GPR:$rd, 1, uimm5:$imm)
1845
47
      AsmString = "fsflagsi $\x01, $\x03";
1846
47
      break;
1847
47
    }
1848
4.60k
    return false;
1849
197
  case RISCV_FADD_D:
1850
197
    if (MCInst_getNumOperands(MI) == 4 &&
1851
197
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1852
197
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1853
197
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1854
197
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1855
197
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1856
197
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1857
197
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1858
197
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1859
      // (FADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
1860
88
      AsmString = "fadd.d $\x01, $\x02, $\x03";
1861
88
      break;
1862
88
    }
1863
109
    return false;
1864
654
  case RISCV_FADD_S:
1865
654
    if (MCInst_getNumOperands(MI) == 4 &&
1866
654
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1867
654
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1868
654
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1869
654
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1870
654
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
1871
654
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
1872
654
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
1873
654
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
1874
      // (FADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
1875
127
      AsmString = "fadd.s $\x01, $\x02, $\x03";
1876
127
      break;
1877
127
    }
1878
527
    return false;
1879
403
  case RISCV_FCVT_D_L:
1880
403
    if (MCInst_getNumOperands(MI) == 3 &&
1881
403
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1882
403
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1883
403
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1884
403
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1885
403
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1886
403
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1887
      // (FCVT_D_L FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1888
175
      AsmString = "fcvt.d.l $\x01, $\x02";
1889
175
      break;
1890
175
    }
1891
228
    return false;
1892
650
  case RISCV_FCVT_D_LU:
1893
650
    if (MCInst_getNumOperands(MI) == 3 &&
1894
650
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1895
650
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1896
650
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1897
650
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1898
650
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1899
650
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1900
      // (FCVT_D_LU FPR64:$rd, GPR:$rs1, { 1, 1, 1 })
1901
447
      AsmString = "fcvt.d.lu $\x01, $\x02";
1902
447
      break;
1903
447
    }
1904
203
    return false;
1905
144
  case RISCV_FCVT_LU_D:
1906
144
    if (MCInst_getNumOperands(MI) == 3 &&
1907
144
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1908
144
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1909
144
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1910
144
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1911
144
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1912
144
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1913
      // (FCVT_LU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1914
104
      AsmString = "fcvt.lu.d $\x01, $\x02";
1915
104
      break;
1916
104
    }
1917
40
    return false;
1918
112
  case RISCV_FCVT_LU_S:
1919
112
    if (MCInst_getNumOperands(MI) == 3 &&
1920
112
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1921
112
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1922
112
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1923
112
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1924
112
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1925
112
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1926
      // (FCVT_LU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1927
38
      AsmString = "fcvt.lu.s $\x01, $\x02";
1928
38
      break;
1929
38
    }
1930
74
    return false;
1931
1.21k
  case RISCV_FCVT_L_D:
1932
1.21k
    if (MCInst_getNumOperands(MI) == 3 &&
1933
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1934
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1935
1.21k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1936
1.21k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1937
1.21k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1938
1.21k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1939
      // (FCVT_L_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
1940
555
      AsmString = "fcvt.l.d $\x01, $\x02";
1941
555
      break;
1942
555
    }
1943
658
    return false;
1944
291
  case RISCV_FCVT_L_S:
1945
291
    if (MCInst_getNumOperands(MI) == 3 &&
1946
291
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1947
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1948
291
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1949
291
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1950
291
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1951
291
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1952
      // (FCVT_L_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
1953
102
      AsmString = "fcvt.l.s $\x01, $\x02";
1954
102
      break;
1955
102
    }
1956
189
    return false;
1957
177
  case RISCV_FCVT_S_D:
1958
177
    if (MCInst_getNumOperands(MI) == 3 &&
1959
177
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1960
177
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1961
177
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1962
177
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1963
177
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1964
177
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1965
      // (FCVT_S_D FPR32:$rd, FPR64:$rs1, { 1, 1, 1 })
1966
91
      AsmString = "fcvt.s.d $\x01, $\x02";
1967
91
      break;
1968
91
    }
1969
86
    return false;
1970
309
  case RISCV_FCVT_S_L:
1971
309
    if (MCInst_getNumOperands(MI) == 3 &&
1972
309
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1973
309
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1974
309
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1975
309
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1976
309
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1977
309
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1978
      // (FCVT_S_L FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1979
166
      AsmString = "fcvt.s.l $\x01, $\x02";
1980
166
      break;
1981
166
    }
1982
143
    return false;
1983
489
  case RISCV_FCVT_S_LU:
1984
489
    if (MCInst_getNumOperands(MI) == 3 &&
1985
489
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1986
489
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
1987
489
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
1988
489
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
1989
489
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
1990
489
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
1991
      // (FCVT_S_LU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
1992
253
      AsmString = "fcvt.s.lu $\x01, $\x02";
1993
253
      break;
1994
253
    }
1995
236
    return false;
1996
771
  case RISCV_FCVT_S_W:
1997
771
    if (MCInst_getNumOperands(MI) == 3 &&
1998
771
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
1999
771
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2000
771
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2001
771
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2002
771
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2003
771
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2004
      // (FCVT_S_W FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2005
388
      AsmString = "fcvt.s.w $\x01, $\x02";
2006
388
      break;
2007
388
    }
2008
383
    return false;
2009
315
  case RISCV_FCVT_S_WU:
2010
315
    if (MCInst_getNumOperands(MI) == 3 &&
2011
315
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2012
315
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2013
315
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2014
315
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2015
315
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2016
315
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2017
      // (FCVT_S_WU FPR32:$rd, GPR:$rs1, { 1, 1, 1 })
2018
59
      AsmString = "fcvt.s.wu $\x01, $\x02";
2019
59
      break;
2020
59
    }
2021
256
    return false;
2022
180
  case RISCV_FCVT_WU_D:
2023
180
    if (MCInst_getNumOperands(MI) == 3 &&
2024
180
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2025
180
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2026
180
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2027
180
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2028
180
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2029
180
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2030
      // (FCVT_WU_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2031
56
      AsmString = "fcvt.wu.d $\x01, $\x02";
2032
56
      break;
2033
56
    }
2034
124
    return false;
2035
185
  case RISCV_FCVT_WU_S:
2036
185
    if (MCInst_getNumOperands(MI) == 3 &&
2037
185
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2038
185
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2039
185
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2040
185
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2041
185
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2042
185
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2043
      // (FCVT_WU_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2044
23
      AsmString = "fcvt.wu.s $\x01, $\x02";
2045
23
      break;
2046
23
    }
2047
162
    return false;
2048
402
  case RISCV_FCVT_W_D:
2049
402
    if (MCInst_getNumOperands(MI) == 3 &&
2050
402
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2051
402
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2052
402
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2053
402
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2054
402
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2055
402
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2056
      // (FCVT_W_D GPR:$rd, FPR64:$rs1, { 1, 1, 1 })
2057
114
      AsmString = "fcvt.w.d $\x01, $\x02";
2058
114
      break;
2059
114
    }
2060
288
    return false;
2061
576
  case RISCV_FCVT_W_S:
2062
576
    if (MCInst_getNumOperands(MI) == 3 &&
2063
576
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2064
576
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2065
576
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2066
576
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2067
576
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2068
576
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2069
      // (FCVT_W_S GPR:$rd, FPR32:$rs1, { 1, 1, 1 })
2070
493
      AsmString = "fcvt.w.s $\x01, $\x02";
2071
493
      break;
2072
493
    }
2073
83
    return false;
2074
119
  case RISCV_FDIV_D:
2075
119
    if (MCInst_getNumOperands(MI) == 4 &&
2076
119
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2077
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2078
119
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2079
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2080
119
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2081
119
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2082
119
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2083
119
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2084
      // (FDIV_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2085
21
      AsmString = "fdiv.d $\x01, $\x02, $\x03";
2086
21
      break;
2087
21
    }
2088
98
    return false;
2089
79
  case RISCV_FDIV_S:
2090
79
    if (MCInst_getNumOperands(MI) == 4 &&
2091
79
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2092
79
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2093
79
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2094
79
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2095
79
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2096
79
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2097
79
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2098
79
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2099
      // (FDIV_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2100
30
      AsmString = "fdiv.s $\x01, $\x02, $\x03";
2101
30
      break;
2102
30
    }
2103
49
    return false;
2104
927
  case RISCV_FENCE:
2105
927
    if (MCInst_getNumOperands(MI) == 2 &&
2106
927
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
2107
927
        MCOperand_getImm(MCInst_getOperand(MI, 0)) == 15 &&
2108
927
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
2109
927
        MCOperand_getImm(MCInst_getOperand(MI, 1)) == 15) {
2110
      // (FENCE 15, 15)
2111
225
      AsmString = "fence";
2112
225
      break;
2113
225
    }
2114
702
    return false;
2115
1.04k
  case RISCV_FMADD_D:
2116
1.04k
    if (MCInst_getNumOperands(MI) == 5 &&
2117
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2118
1.04k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2119
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2120
1.04k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2121
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2122
1.04k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2123
1.04k
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2124
1.04k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2125
1.04k
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2126
1.04k
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2127
      // (FMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2128
114
      AsmString = "fmadd.d $\x01, $\x02, $\x03, $\x04";
2129
114
      break;
2130
114
    }
2131
927
    return false;
2132
558
  case RISCV_FMADD_S:
2133
558
    if (MCInst_getNumOperands(MI) == 5 &&
2134
558
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2135
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2136
558
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2137
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2138
558
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2139
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2140
558
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2141
558
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2142
558
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2143
558
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2144
      // (FMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2145
129
      AsmString = "fmadd.s $\x01, $\x02, $\x03, $\x04";
2146
129
      break;
2147
129
    }
2148
429
    return false;
2149
118
  case RISCV_FMSUB_D:
2150
118
    if (MCInst_getNumOperands(MI) == 5 &&
2151
118
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2152
118
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2153
118
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2154
118
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2155
118
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2156
118
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2157
118
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2158
118
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2159
118
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2160
118
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2161
      // (FMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2162
43
      AsmString = "fmsub.d $\x01, $\x02, $\x03, $\x04";
2163
43
      break;
2164
43
    }
2165
75
    return false;
2166
301
  case RISCV_FMSUB_S:
2167
301
    if (MCInst_getNumOperands(MI) == 5 &&
2168
301
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2169
301
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2170
301
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2171
301
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2172
301
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2173
301
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2174
301
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2175
301
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2176
301
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2177
301
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2178
      // (FMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2179
167
      AsmString = "fmsub.s $\x01, $\x02, $\x03, $\x04";
2180
167
      break;
2181
167
    }
2182
134
    return false;
2183
222
  case RISCV_FMUL_D:
2184
222
    if (MCInst_getNumOperands(MI) == 4 &&
2185
222
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2186
222
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2187
222
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2188
222
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2189
222
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2190
222
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2191
222
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2192
222
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2193
      // (FMUL_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2194
45
      AsmString = "fmul.d $\x01, $\x02, $\x03";
2195
45
      break;
2196
45
    }
2197
177
    return false;
2198
149
  case RISCV_FMUL_S:
2199
149
    if (MCInst_getNumOperands(MI) == 4 &&
2200
149
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2201
149
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2202
149
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2203
149
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2204
149
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2205
149
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2206
149
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2207
149
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2208
      // (FMUL_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2209
106
      AsmString = "fmul.s $\x01, $\x02, $\x03";
2210
106
      break;
2211
106
    }
2212
43
    return false;
2213
796
  case RISCV_FNMADD_D:
2214
796
    if (MCInst_getNumOperands(MI) == 5 &&
2215
796
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2216
796
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2217
796
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2218
796
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2219
796
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2220
796
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2221
796
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2222
796
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2223
796
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2224
796
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2225
      // (FNMADD_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2226
262
      AsmString = "fnmadd.d $\x01, $\x02, $\x03, $\x04";
2227
262
      break;
2228
262
    }
2229
534
    return false;
2230
243
  case RISCV_FNMADD_S:
2231
243
    if (MCInst_getNumOperands(MI) == 5 &&
2232
243
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2233
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2234
243
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2235
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2236
243
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2237
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2238
243
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2239
243
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2240
243
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2241
243
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2242
      // (FNMADD_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2243
93
      AsmString = "fnmadd.s $\x01, $\x02, $\x03, $\x04";
2244
93
      break;
2245
93
    }
2246
150
    return false;
2247
686
  case RISCV_FNMSUB_D:
2248
686
    if (MCInst_getNumOperands(MI) == 5 &&
2249
686
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2250
686
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2251
686
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2252
686
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2253
686
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2254
686
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2255
686
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2256
686
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2257
686
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2258
686
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2259
      // (FNMSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, FPR64:$rs3, { 1, 1, 1 })
2260
81
      AsmString = "fnmsub.d $\x01, $\x02, $\x03, $\x04";
2261
81
      break;
2262
81
    }
2263
605
    return false;
2264
207
  case RISCV_FNMSUB_S:
2265
207
    if (MCInst_getNumOperands(MI) == 5 &&
2266
207
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2267
207
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2268
207
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2269
207
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2270
207
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2271
207
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2272
207
        MCOperand_isReg(MCInst_getOperand(MI, 3)) &&
2273
207
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 3))) &&
2274
207
        MCOperand_isImm(MCInst_getOperand(MI, 4)) &&
2275
207
        MCOperand_getImm(MCInst_getOperand(MI, 4)) == 7) {
2276
      // (FNMSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, FPR32:$rs3, { 1, 1, 1 })
2277
139
      AsmString = "fnmsub.s $\x01, $\x02, $\x03, $\x04";
2278
139
      break;
2279
139
    }
2280
68
    return false;
2281
598
  case RISCV_FSGNJN_D:
2282
598
    if (MCInst_getNumOperands(MI) == 3 &&
2283
598
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2284
598
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2285
598
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2286
598
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2287
598
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2288
598
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2289
      // (FSGNJN_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2290
407
      AsmString = "fneg.d $\x01, $\x02";
2291
407
      break;
2292
407
    }
2293
191
    return false;
2294
103
  case RISCV_FSGNJN_S:
2295
103
    if (MCInst_getNumOperands(MI) == 3 &&
2296
103
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2297
103
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2298
103
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2299
103
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2300
103
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2301
103
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2302
      // (FSGNJN_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2303
57
      AsmString = "fneg.s $\x01, $\x02";
2304
57
      break;
2305
57
    }
2306
46
    return false;
2307
941
  case RISCV_FSGNJX_D:
2308
941
    if (MCInst_getNumOperands(MI) == 3 &&
2309
941
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2310
941
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2311
941
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2312
941
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2313
941
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2314
941
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2315
      // (FSGNJX_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2316
399
      AsmString = "fabs.d $\x01, $\x02";
2317
399
      break;
2318
399
    }
2319
542
    return false;
2320
614
  case RISCV_FSGNJX_S:
2321
614
    if (MCInst_getNumOperands(MI) == 3 &&
2322
614
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2323
614
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2324
614
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2325
614
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2326
614
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2327
614
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2328
      // (FSGNJX_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2329
360
      AsmString = "fabs.s $\x01, $\x02";
2330
360
      break;
2331
360
    }
2332
254
    return false;
2333
194
  case RISCV_FSGNJ_D:
2334
194
    if (MCInst_getNumOperands(MI) == 3 &&
2335
194
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2336
194
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2337
194
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2338
194
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2339
194
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2340
194
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2341
      // (FSGNJ_D FPR64:$rd, FPR64:$rs, FPR64:$rs)
2342
135
      AsmString = "fmv.d $\x01, $\x02";
2343
135
      break;
2344
135
    }
2345
59
    return false;
2346
693
  case RISCV_FSGNJ_S:
2347
693
    if (MCInst_getNumOperands(MI) == 3 &&
2348
693
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2349
693
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2350
693
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2351
693
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2352
693
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2353
693
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == MCOperand_getReg(MCInst_getOperand(MI, 1))) {
2354
      // (FSGNJ_S FPR32:$rd, FPR32:$rs, FPR32:$rs)
2355
622
      AsmString = "fmv.s $\x01, $\x02";
2356
622
      break;
2357
622
    }
2358
71
    return false;
2359
205
  case RISCV_FSQRT_D:
2360
205
    if (MCInst_getNumOperands(MI) == 3 &&
2361
205
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2362
205
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2363
205
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2364
205
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2365
205
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2366
205
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2367
      // (FSQRT_D FPR64:$rd, FPR64:$rs1, { 1, 1, 1 })
2368
38
      AsmString = "fsqrt.d $\x01, $\x02";
2369
38
      break;
2370
38
    }
2371
167
    return false;
2372
275
  case RISCV_FSQRT_S:
2373
275
    if (MCInst_getNumOperands(MI) == 3 &&
2374
275
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2375
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2376
275
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2377
275
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2378
275
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2379
275
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 7) {
2380
      // (FSQRT_S FPR32:$rd, FPR32:$rs1, { 1, 1, 1 })
2381
95
      AsmString = "fsqrt.s $\x01, $\x02";
2382
95
      break;
2383
95
    }
2384
180
    return false;
2385
80
  case RISCV_FSUB_D:
2386
80
    if (MCInst_getNumOperands(MI) == 4 &&
2387
80
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2388
80
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2389
80
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2390
80
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2391
80
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2392
80
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR64RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2393
80
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2394
80
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2395
      // (FSUB_D FPR64:$rd, FPR64:$rs1, FPR64:$rs2, { 1, 1, 1 })
2396
40
      AsmString = "fsub.d $\x01, $\x02, $\x03";
2397
40
      break;
2398
40
    }
2399
40
    return false;
2400
1.06k
  case RISCV_FSUB_S:
2401
1.06k
    if (MCInst_getNumOperands(MI) == 4 &&
2402
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2403
1.06k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2404
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2405
1.06k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2406
1.06k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2407
1.06k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_FPR32RegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2))) &&
2408
1.06k
        MCOperand_isImm(MCInst_getOperand(MI, 3)) &&
2409
1.06k
        MCOperand_getImm(MCInst_getOperand(MI, 3)) == 7) {
2410
      // (FSUB_S FPR32:$rd, FPR32:$rs1, FPR32:$rs2, { 1, 1, 1 })
2411
553
      AsmString = "fsub.s $\x01, $\x02, $\x03";
2412
553
      break;
2413
553
    }
2414
508
    return false;
2415
897
  case RISCV_JAL:
2416
897
    if (MCInst_getNumOperands(MI) == 2 &&
2417
897
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2418
897
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2419
      // (JAL X0, simm21_lsb0_jal:$offset)
2420
104
      AsmString = "j $\x02";
2421
104
      break;
2422
104
    }
2423
793
    if (MCInst_getNumOperands(MI) == 2 &&
2424
793
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2425
793
        RISCVInstPrinterValidateMCOperand(MCInst_getOperand(MI, 1), 2)) {
2426
      // (JAL X1, simm21_lsb0_jal:$offset)
2427
56
      AsmString = "jal $\x02";
2428
56
      break;
2429
56
    }
2430
737
    return false;
2431
1.13k
  case RISCV_JALR:
2432
1.13k
    if (MCInst_getNumOperands(MI) == 3 &&
2433
1.13k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2434
1.13k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X1 &&
2435
1.13k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2436
1.13k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2437
      // (JALR X0, X1, 0)
2438
50
      AsmString = "ret";
2439
50
      break;
2440
50
    }
2441
1.08k
    if (MCInst_getNumOperands(MI) == 3 &&
2442
1.08k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2443
1.08k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2444
1.08k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2445
1.08k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2446
1.08k
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2447
      // (JALR X0, GPR:$rs, 0)
2448
144
      AsmString = "jr $\x02";
2449
144
      break;
2450
144
    }
2451
943
    if (MCInst_getNumOperands(MI) == 3 &&
2452
943
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X1 &&
2453
943
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2454
943
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2455
943
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2456
943
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0) {
2457
      // (JALR X1, GPR:$rs, 0)
2458
74
      AsmString = "jalr $\x02";
2459
74
      break;
2460
74
    }
2461
869
    return false;
2462
2.87k
  case RISCV_SFENCE_VMA:
2463
2.87k
    if (MCInst_getNumOperands(MI) == 2 &&
2464
2.87k
        MCOperand_getReg(MCInst_getOperand(MI, 0)) == RISCV_X0 &&
2465
2.87k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2466
      // (SFENCE_VMA X0, X0)
2467
623
      AsmString = "sfence.vma";
2468
623
      break;
2469
623
    }
2470
2.24k
    if (MCInst_getNumOperands(MI) == 2 &&
2471
2.24k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2472
2.24k
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2473
2.24k
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0) {
2474
      // (SFENCE_VMA GPR:$rs, X0)
2475
679
      AsmString = "sfence.vma $\x01";
2476
679
      break;
2477
679
    }
2478
1.57k
    return false;
2479
247
  case RISCV_SLT:
2480
247
    if (MCInst_getNumOperands(MI) == 3 &&
2481
247
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2482
247
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2483
247
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2484
247
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2485
247
        MCOperand_getReg(MCInst_getOperand(MI, 2)) == RISCV_X0) {
2486
      // (SLT GPR:$rd, GPR:$rs, X0)
2487
49
      AsmString = "sltz $\x01, $\x02";
2488
49
      break;
2489
49
    }
2490
198
    if (MCInst_getNumOperands(MI) == 3 &&
2491
198
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2492
198
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2493
198
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2494
198
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2495
198
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2496
      // (SLT GPR:$rd, X0, GPR:$rs)
2497
87
      AsmString = "sgtz $\x01, $\x03";
2498
87
      break;
2499
87
    }
2500
111
    return false;
2501
131
  case RISCV_SLTIU:
2502
131
    if (MCInst_getNumOperands(MI) == 3 &&
2503
131
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2504
131
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2505
131
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2506
131
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2507
131
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2508
131
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == 1) {
2509
      // (SLTIU GPR:$rd, GPR:$rs, 1)
2510
45
      AsmString = "seqz $\x01, $\x02";
2511
45
      break;
2512
45
    }
2513
86
    return false;
2514
86
  case RISCV_SLTU:
2515
86
    if (MCInst_getNumOperands(MI) == 3 &&
2516
86
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2517
86
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2518
86
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2519
86
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2520
86
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2521
      // (SLTU GPR:$rd, X0, GPR:$rs)
2522
32
      AsmString = "snez $\x01, $\x03";
2523
32
      break;
2524
32
    }
2525
54
    return false;
2526
113
  case RISCV_SUB:
2527
113
    if (MCInst_getNumOperands(MI) == 3 &&
2528
113
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2529
113
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2530
113
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2531
113
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2532
113
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2533
      // (SUB GPR:$rd, X0, GPR:$rs)
2534
42
      AsmString = "neg $\x01, $\x03";
2535
42
      break;
2536
42
    }
2537
71
    return false;
2538
51
  case RISCV_SUBW:
2539
51
    if (MCInst_getNumOperands(MI) == 3 &&
2540
51
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2541
51
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2542
51
        MCOperand_getReg(MCInst_getOperand(MI, 1)) == RISCV_X0 &&
2543
51
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
2544
51
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
2545
      // (SUBW GPR:$rd, X0, GPR:$rs)
2546
37
      AsmString = "negw $\x01, $\x03";
2547
37
      break;
2548
37
    }
2549
14
    return false;
2550
340
  case RISCV_XORI:
2551
340
    if (MCInst_getNumOperands(MI) == 3 &&
2552
340
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
2553
340
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 0))) &&
2554
340
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
2555
340
        MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, RISCV_GPRRegClassID), MCOperand_getReg(MCInst_getOperand(MI, 1))) &&
2556
340
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
2557
340
        MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1) {
2558
      // (XORI GPR:$rd, GPR:$rs, -1)
2559
55
      AsmString = "not $\x01, $\x02";
2560
55
      break;
2561
55
    }
2562
285
    return false;
2563
104k
  }
2564
2565
22.7k
  AsmStringLen = strlen(AsmString);
2566
22.7k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2567
0
    tmpString = cs_strdup(AsmString);
2568
22.7k
  else
2569
22.7k
    tmpString = memcpy(tmpString, AsmString, 1 + AsmStringLen);
2570
2571
149k
  while (AsmString[I] != ' ' && AsmString[I] != '\t' &&
2572
149k
         AsmString[I] != '$' && AsmString[I] != '\0')
2573
126k
    ++I;
2574
22.7k
  tmpString[I] = 0;
2575
22.7k
  SStream_concat0(OS, tmpString);
2576
22.7k
  if (ASMSTRING_CONTAIN_SIZE - 1 < AsmStringLen)
2577
    /* Free the possible cs_strdup() memory. PR#1424. */
2578
0
    cs_mem_free(tmpString);
2579
22.7k
#undef ASMSTRING_CONTAIN_SIZE
2580
2581
22.7k
  if (AsmString[I] != '\0') {
2582
21.3k
    if (AsmString[I] == ' ' || AsmString[I] == '\t') {
2583
21.3k
      SStream_concat0(OS, " ");
2584
21.3k
      ++I;
2585
21.3k
    }
2586
88.0k
    do {
2587
88.0k
      if (AsmString[I] == '$') {
2588
43.5k
        ++I;
2589
43.5k
        if (AsmString[I] == (char)0xff) {
2590
7.88k
          ++I;
2591
7.88k
          int OpIdx = AsmString[I++] - 1;
2592
7.88k
          int PrintMethodIdx = AsmString[I++] - 1;
2593
7.88k
          printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, OS);
2594
7.88k
        } else
2595
35.7k
          printOperand(MI, (unsigned)(AsmString[I++]) - 1, OS);
2596
44.4k
      } else {
2597
44.4k
        SStream_concat1(OS, AsmString[I++]);
2598
44.4k
      }
2599
88.0k
    } while (AsmString[I] != '\0');
2600
21.3k
  }
2601
2602
22.7k
  return true;
2603
104k
}
2604
2605
static void printCustomAliasOperand(
2606
         MCInst *MI, unsigned OpIdx,
2607
         unsigned PrintMethodIdx,
2608
7.88k
         SStream *OS) {
2609
7.88k
  switch (PrintMethodIdx) {
2610
0
  default:
2611
0
    CS_ASSERT(0 && "Unknown PrintMethod kind");
2612
0
    break;
2613
7.88k
  case 0:
2614
7.88k
    printCSRSystemRegister(MI, OpIdx, OS);
2615
7.88k
    break;
2616
7.88k
  }
2617
7.88k
}
2618
2619
static bool RISCVInstPrinterValidateMCOperand(MCOperand *MCOp,
2620
1.35k
                  unsigned PredicateIndex) {
2621
  // TODO: need some constant untils operate the MCOperand,
2622
  // but current CAPSTONE does't have.
2623
  // So, We just return true
2624
1.35k
  return true;
2625
2626
#if 0
2627
  switch (PredicateIndex) {
2628
  default:
2629
    llvm_unreachable("Unknown MCOperandPredicate kind");
2630
    break;
2631
  case 1: {
2632
2633
    int64_t Imm;
2634
    if (MCOp.evaluateAsConstantImm(Imm))
2635
      return isShiftedInt<12, 1>(Imm);
2636
    return MCOp.isBareSymbolRef();
2637
  
2638
    }
2639
  case 2: {
2640
2641
    int64_t Imm;
2642
    if (MCOp.evaluateAsConstantImm(Imm))
2643
      return isShiftedInt<20, 1>(Imm);
2644
    return MCOp.isBareSymbolRef();
2645
  
2646
    }
2647
  }
2648
#endif
2649
1.35k
}
2650
2651
#endif // PRINT_ALIAS_INSTR