Coverage Report

Created: 2024-09-08 06:22

/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
218k
{
66
218k
  if (MI->csh->detail_opt != CS_OPT_ON)
67
0
    return;
68
69
218k
  MI->csh->doing_mem = status;
70
218k
  if (!status)
71
    // done, create the next operand slot
72
109k
    MI->flat_insn->detail->x86.op_count++;
73
74
218k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
16.9k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
16.9k
  switch(MI->flat_insn->id) {
81
5.28k
    default:
82
5.28k
      SStream_concat0(O, "ptr ");
83
5.28k
      break;
84
1.73k
    case X86_INS_SGDT:
85
3.28k
    case X86_INS_SIDT:
86
5.08k
    case X86_INS_LGDT:
87
7.44k
    case X86_INS_LIDT:
88
7.91k
    case X86_INS_FXRSTOR:
89
8.37k
    case X86_INS_FXSAVE:
90
10.2k
    case X86_INS_LJMP:
91
11.6k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
11.6k
      break;
94
16.9k
  }
95
96
16.9k
  switch(MI->csh->mode) {
97
5.18k
    case CS_MODE_16:
98
5.18k
      switch(MI->flat_insn->id) {
99
1.46k
        default:
100
1.46k
          MI->x86opsize = 2;
101
1.46k
          break;
102
770
        case X86_INS_LJMP:
103
1.28k
        case X86_INS_LCALL:
104
1.28k
          MI->x86opsize = 4;
105
1.28k
          break;
106
407
        case X86_INS_SGDT:
107
833
        case X86_INS_SIDT:
108
1.57k
        case X86_INS_LGDT:
109
2.44k
        case X86_INS_LIDT:
110
2.44k
          MI->x86opsize = 6;
111
2.44k
          break;
112
5.18k
      }
113
5.18k
      break;
114
7.34k
    case CS_MODE_32:
115
7.34k
      switch(MI->flat_insn->id) {
116
3.11k
        default:
117
3.11k
          MI->x86opsize = 4;
118
3.11k
          break;
119
348
        case X86_INS_LJMP:
120
1.08k
        case X86_INS_JMP:
121
1.52k
        case X86_INS_LCALL:
122
2.39k
        case X86_INS_SGDT:
123
3.05k
        case X86_INS_SIDT:
124
3.59k
        case X86_INS_LGDT:
125
4.23k
        case X86_INS_LIDT:
126
4.23k
          MI->x86opsize = 6;
127
4.23k
          break;
128
7.34k
      }
129
7.34k
      break;
130
7.34k
    case CS_MODE_64:
131
4.44k
      switch(MI->flat_insn->id) {
132
899
        default:
133
899
          MI->x86opsize = 8;
134
899
          break;
135
786
        case X86_INS_LJMP:
136
1.24k
        case X86_INS_LCALL:
137
1.70k
        case X86_INS_SGDT:
138
2.16k
        case X86_INS_SIDT:
139
2.68k
        case X86_INS_LGDT:
140
3.54k
        case X86_INS_LIDT:
141
3.54k
          MI->x86opsize = 10;
142
3.54k
          break;
143
4.44k
      }
144
4.44k
      break;
145
4.44k
    default:  // never reach
146
0
      break;
147
16.9k
  }
148
149
16.9k
  printMemReference(MI, OpNo, O);
150
16.9k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
222k
{
154
222k
  SStream_concat0(O, "byte ptr ");
155
222k
  MI->x86opsize = 1;
156
222k
  printMemReference(MI, OpNo, O);
157
222k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
34.0k
{
161
34.0k
  MI->x86opsize = 2;
162
34.0k
  SStream_concat0(O, "word ptr ");
163
34.0k
  printMemReference(MI, OpNo, O);
164
34.0k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
83.3k
{
168
83.3k
  MI->x86opsize = 4;
169
83.3k
  SStream_concat0(O, "dword ptr ");
170
83.3k
  printMemReference(MI, OpNo, O);
171
83.3k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
23.8k
{
175
23.8k
  SStream_concat0(O, "qword ptr ");
176
23.8k
  MI->x86opsize = 8;
177
23.8k
  printMemReference(MI, OpNo, O);
178
23.8k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
6.82k
{
182
6.82k
  SStream_concat0(O, "xmmword ptr ");
183
6.82k
  MI->x86opsize = 16;
184
6.82k
  printMemReference(MI, OpNo, O);
185
6.82k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
4.18k
{
189
4.18k
  SStream_concat0(O, "zmmword ptr ");
190
4.18k
  MI->x86opsize = 64;
191
4.18k
  printMemReference(MI, OpNo, O);
192
4.18k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
4.49k
{
197
4.49k
  SStream_concat0(O, "ymmword ptr ");
198
4.49k
  MI->x86opsize = 32;
199
4.49k
  printMemReference(MI, OpNo, O);
200
4.49k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
9.67k
{
204
9.67k
  switch(MCInst_getOpcode(MI)) {
205
6.64k
    default:
206
6.64k
      SStream_concat0(O, "dword ptr ");
207
6.64k
      MI->x86opsize = 4;
208
6.64k
      break;
209
1.91k
    case X86_FSTENVm:
210
3.02k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
3.02k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
1.04k
        case CS_MODE_16:
216
1.04k
          MI->x86opsize = 14;
217
1.04k
          break;
218
1.56k
        case CS_MODE_32:
219
1.97k
        case CS_MODE_64:
220
1.97k
          MI->x86opsize = 28;
221
1.97k
          break;
222
3.02k
      }
223
3.02k
      break;
224
9.67k
  }
225
226
9.67k
  printMemReference(MI, OpNo, O);
227
9.67k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
8.52k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
8.52k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
3.88k
    switch(MCInst_getOpcode(MI)) {
235
3.21k
      default:
236
3.21k
        SStream_concat0(O, "qword ptr ");
237
3.21k
        MI->x86opsize = 8;
238
3.21k
        break;
239
0
      case X86_MOVPQI2QImr:
240
668
      case X86_COMISDrm:
241
668
        SStream_concat0(O, "xmmword ptr ");
242
668
        MI->x86opsize = 16;
243
668
        break;
244
3.88k
    }
245
4.64k
  } else {
246
4.64k
    SStream_concat0(O, "qword ptr ");
247
4.64k
    MI->x86opsize = 8;
248
4.64k
  }
249
250
8.52k
  printMemReference(MI, OpNo, O);
251
8.52k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
1.46k
{
255
1.46k
  switch(MCInst_getOpcode(MI)) {
256
689
    default:
257
689
      SStream_concat0(O, "xword ptr ");
258
689
      break;
259
536
    case X86_FBLDm:
260
779
    case X86_FBSTPm:
261
779
      break;
262
1.46k
  }
263
264
1.46k
  MI->x86opsize = 10;
265
1.46k
  printMemReference(MI, OpNo, O);
266
1.46k
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
6.52k
{
270
6.52k
  SStream_concat0(O, "xmmword ptr ");
271
6.52k
  MI->x86opsize = 16;
272
6.52k
  printMemReference(MI, OpNo, O);
273
6.52k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
3.66k
{
277
3.66k
  SStream_concat0(O, "ymmword ptr ");
278
3.66k
  MI->x86opsize = 32;
279
3.66k
  printMemReference(MI, OpNo, O);
280
3.66k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
2.62k
{
284
2.62k
  SStream_concat0(O, "zmmword ptr ");
285
2.62k
  MI->x86opsize = 64;
286
2.62k
  printMemReference(MI, OpNo, O);
287
2.62k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
1.40M
{
293
1.40M
  SStream_concat0(OS, getRegisterName(RegNo));
294
1.40M
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
397k
{
312
397k
  if (positive) {
313
    // always print this number in positive form
314
339k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
339k
    } else { // Intel syntax
348
339k
      if (imm < 0) {
349
4.91k
        if (MI->op1_size) {
350
1.06k
          switch(MI->op1_size) {
351
1.06k
            default:
352
1.06k
              break;
353
1.06k
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
1.06k
          }
363
1.06k
        }
364
365
4.91k
        SStream_concat(O, "0x%"PRIx64, imm);
366
334k
      } else {
367
334k
        if (imm > HEX_THRESHOLD)
368
317k
          SStream_concat(O, "0x%"PRIx64, imm);
369
17.4k
        else
370
17.4k
          SStream_concat(O, "%"PRIu64, imm);
371
334k
      }
372
339k
    }
373
339k
  } else {
374
57.8k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
57.8k
    } else { // Intel syntax
395
57.8k
      if (imm < 0) {
396
6.11k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
6.11k
        else if (imm < -HEX_THRESHOLD)
399
5.40k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
712
        else
401
712
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
51.7k
      } else {
404
51.7k
        if (imm > HEX_THRESHOLD)
405
44.3k
          SStream_concat(O, "0x%"PRIx64, imm);
406
7.45k
        else
407
7.45k
          SStream_concat(O, "%"PRIu64, imm);
408
51.7k
      }
409
57.8k
    }
410
57.8k
  }
411
397k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
528k
{
416
528k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
528k
  if (MCOperand_isReg(Op)) {
418
528k
    printRegName(O, MCOperand_getReg(Op));
419
528k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
528k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
2.66M
{
429
2.66M
#ifndef CAPSTONE_DIET
430
2.66M
  uint8_t i;
431
2.66M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
  // initialize access
434
2.66M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
435
436
2.66M
  if (!arr) {
437
0
    access[0] = 0;
438
0
    return;
439
0
  }
440
441
  // copy to access but zero out CS_AC_IGNORE
442
7.48M
  for(i = 0; arr[i]; i++) {
443
4.82M
    if (arr[i] != CS_AC_IGNORE)
444
4.05M
      access[i] = arr[i];
445
766k
    else
446
766k
      access[i] = 0;
447
4.82M
  }
448
449
  // mark the end of array
450
2.66M
  access[i] = 0;
451
2.66M
#endif
452
2.66M
}
453
#endif
454
455
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
456
49.9k
{
457
49.9k
  MCOperand *SegReg;
458
49.9k
  int reg;
459
460
49.9k
  if (MI->csh->detail_opt) {
461
49.9k
#ifndef CAPSTONE_DIET
462
49.9k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
463
49.9k
#endif
464
465
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
466
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
467
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
468
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
469
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
470
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
471
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
472
473
49.9k
#ifndef CAPSTONE_DIET
474
49.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
475
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
476
49.9k
#endif
477
49.9k
  }
478
479
49.9k
  SegReg = MCInst_getOperand(MI, Op + 1);
480
49.9k
  reg = MCOperand_getReg(SegReg);
481
482
  // If this has a segment register, print it.
483
49.9k
  if (reg) {
484
1.37k
    _printOperand(MI, Op + 1, O);
485
1.37k
    if (MI->csh->detail_opt) {
486
1.37k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
487
1.37k
    }
488
1.37k
    SStream_concat0(O, ":");
489
1.37k
  }
490
491
49.9k
  SStream_concat0(O, "[");
492
49.9k
  set_mem_access(MI, true);
493
49.9k
  printOperand(MI, Op, O);
494
49.9k
  SStream_concat0(O, "]");
495
49.9k
  set_mem_access(MI, false);
496
49.9k
}
497
498
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
499
59.2k
{
500
59.2k
  if (MI->csh->detail_opt) {
501
59.2k
#ifndef CAPSTONE_DIET
502
59.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
503
59.2k
#endif
504
505
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
506
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
507
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
508
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
509
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
510
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
511
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
512
513
59.2k
#ifndef CAPSTONE_DIET
514
59.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
515
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
516
59.2k
#endif
517
59.2k
  }
518
519
  // DI accesses are always ES-based on non-64bit mode
520
59.2k
  if (MI->csh->mode != CS_MODE_64) {
521
38.2k
    SStream_concat0(O, "es:[");
522
38.2k
    if (MI->csh->detail_opt) {
523
38.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
524
38.2k
    }
525
38.2k
  } else
526
21.0k
    SStream_concat0(O, "[");
527
528
59.2k
  set_mem_access(MI, true);
529
59.2k
  printOperand(MI, Op, O);
530
59.2k
  SStream_concat0(O, "]");
531
59.2k
  set_mem_access(MI, false);
532
59.2k
}
533
534
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
535
18.8k
{
536
18.8k
  SStream_concat0(O, "byte ptr ");
537
18.8k
  MI->x86opsize = 1;
538
18.8k
  printSrcIdx(MI, OpNo, O);
539
18.8k
}
540
541
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
542
8.32k
{
543
8.32k
  SStream_concat0(O, "word ptr ");
544
8.32k
  MI->x86opsize = 2;
545
8.32k
  printSrcIdx(MI, OpNo, O);
546
8.32k
}
547
548
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
549
20.6k
{
550
20.6k
  SStream_concat0(O, "dword ptr ");
551
20.6k
  MI->x86opsize = 4;
552
20.6k
  printSrcIdx(MI, OpNo, O);
553
20.6k
}
554
555
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
556
2.09k
{
557
2.09k
  SStream_concat0(O, "qword ptr ");
558
2.09k
  MI->x86opsize = 8;
559
2.09k
  printSrcIdx(MI, OpNo, O);
560
2.09k
}
561
562
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
563
22.5k
{
564
22.5k
  SStream_concat0(O, "byte ptr ");
565
22.5k
  MI->x86opsize = 1;
566
22.5k
  printDstIdx(MI, OpNo, O);
567
22.5k
}
568
569
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
570
9.17k
{
571
9.17k
  SStream_concat0(O, "word ptr ");
572
9.17k
  MI->x86opsize = 2;
573
9.17k
  printDstIdx(MI, OpNo, O);
574
9.17k
}
575
576
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
577
24.0k
{
578
24.0k
  SStream_concat0(O, "dword ptr ");
579
24.0k
  MI->x86opsize = 4;
580
24.0k
  printDstIdx(MI, OpNo, O);
581
24.0k
}
582
583
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
584
3.51k
{
585
3.51k
  SStream_concat0(O, "qword ptr ");
586
3.51k
  MI->x86opsize = 8;
587
3.51k
  printDstIdx(MI, OpNo, O);
588
3.51k
}
589
590
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
591
11.3k
{
592
11.3k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
593
11.3k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
594
11.3k
  int reg;
595
596
11.3k
  if (MI->csh->detail_opt) {
597
11.3k
#ifndef CAPSTONE_DIET
598
11.3k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
599
11.3k
#endif
600
601
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
602
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
603
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
604
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
605
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
606
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
607
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
608
609
11.3k
#ifndef CAPSTONE_DIET
610
11.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
611
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
612
11.3k
#endif
613
11.3k
  }
614
615
  // If this has a segment register, print it.
616
11.3k
  reg = MCOperand_getReg(SegReg);
617
11.3k
  if (reg) {
618
677
    _printOperand(MI, Op + 1, O);
619
677
    SStream_concat0(O, ":");
620
677
    if (MI->csh->detail_opt) {
621
677
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
622
677
    }
623
677
  }
624
625
11.3k
  SStream_concat0(O, "[");
626
627
11.3k
  if (MCOperand_isImm(DispSpec)) {
628
11.3k
    int64_t imm = MCOperand_getImm(DispSpec);
629
11.3k
    if (MI->csh->detail_opt)
630
11.3k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
631
632
11.3k
    if (imm < 0)
633
2.19k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
634
9.15k
    else
635
9.15k
      printImm(MI, O, imm, true);
636
11.3k
  }
637
638
11.3k
  SStream_concat0(O, "]");
639
640
11.3k
  if (MI->csh->detail_opt)
641
11.3k
    MI->flat_insn->detail->x86.op_count++;
642
643
11.3k
  if (MI->op1_size == 0)
644
11.3k
    MI->op1_size = MI->x86opsize;
645
11.3k
}
646
647
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
648
46.7k
{
649
46.7k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
650
651
46.7k
  printImm(MI, O, val, true);
652
653
46.7k
  if (MI->csh->detail_opt) {
654
46.7k
#ifndef CAPSTONE_DIET
655
46.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
656
46.7k
#endif
657
658
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
659
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
660
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
661
662
46.7k
#ifndef CAPSTONE_DIET
663
46.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
664
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
665
46.7k
#endif
666
667
46.7k
    MI->flat_insn->detail->x86.op_count++;
668
46.7k
  }
669
46.7k
}
670
671
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
672
6.10k
{
673
6.10k
  SStream_concat0(O, "byte ptr ");
674
6.10k
  MI->x86opsize = 1;
675
6.10k
  printMemOffset(MI, OpNo, O);
676
6.10k
}
677
678
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
679
1.19k
{
680
1.19k
  SStream_concat0(O, "word ptr ");
681
1.19k
  MI->x86opsize = 2;
682
1.19k
  printMemOffset(MI, OpNo, O);
683
1.19k
}
684
685
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
686
3.68k
{
687
3.68k
  SStream_concat0(O, "dword ptr ");
688
3.68k
  MI->x86opsize = 4;
689
3.68k
  printMemOffset(MI, OpNo, O);
690
3.68k
}
691
692
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
693
369
{
694
369
  SStream_concat0(O, "qword ptr ");
695
369
  MI->x86opsize = 8;
696
369
  printMemOffset(MI, OpNo, O);
697
369
}
698
699
static void printInstruction(MCInst *MI, SStream *O);
700
701
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
702
1.08M
{
703
1.08M
  x86_reg reg, reg2;
704
1.08M
  enum cs_ac_type access1, access2;
705
706
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
707
708
  // perhaps this instruction does not need printer
709
1.08M
  if (MI->assembly[0]) {
710
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
711
0
    return;
712
0
  }
713
714
1.08M
  X86_lockrep(MI, O);
715
1.08M
  printInstruction(MI, O);
716
717
1.08M
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
718
1.08M
  if (MI->csh->detail_opt) {
719
1.08M
#ifndef CAPSTONE_DIET
720
1.08M
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0};
721
1.08M
#endif
722
723
    // first op can be embedded in the asm by llvm.
724
    // so we have to add the missing register as the first operand
725
1.08M
    if (reg) {
726
      // shift all the ops right to leave 1st slot for this new register op
727
117k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
728
117k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
729
117k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
730
117k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
731
117k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
732
117k
      MI->flat_insn->detail->x86.operands[0].access = access1;
733
117k
      MI->flat_insn->detail->x86.op_count++;
734
964k
    } else {
735
964k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
736
19.9k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
737
19.9k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
738
19.9k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
739
19.9k
        MI->flat_insn->detail->x86.operands[0].access = access1;
740
19.9k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
741
19.9k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
742
19.9k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
743
19.9k
        MI->flat_insn->detail->x86.operands[1].access = access2;
744
19.9k
        MI->flat_insn->detail->x86.op_count = 2;
745
19.9k
      }
746
964k
    }
747
748
1.08M
#ifndef CAPSTONE_DIET
749
1.08M
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
750
1.08M
    MI->flat_insn->detail->x86.operands[0].access = access[0];
751
1.08M
    MI->flat_insn->detail->x86.operands[1].access = access[1];
752
1.08M
#endif
753
1.08M
  }
754
755
1.08M
  if (MI->op1_size == 0 && reg)
756
89.8k
    MI->op1_size = MI->csh->regsize_map[reg];
757
1.08M
}
758
759
/// printPCRelImm - This is used to print an immediate value that ends up
760
/// being encoded as a pc-relative value.
761
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
762
80.2k
{
763
80.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
764
80.2k
  if (MCOperand_isImm(Op)) {
765
80.2k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
766
80.2k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
767
768
    // truncate imm for non-64bit
769
80.2k
    if (MI->csh->mode != CS_MODE_64) {
770
57.1k
      imm = imm & 0xffffffff;
771
57.1k
    }
772
773
80.2k
    printImm(MI, O, imm, true);
774
775
80.2k
    if (MI->csh->detail_opt) {
776
80.2k
#ifndef CAPSTONE_DIET
777
80.2k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
778
80.2k
#endif
779
780
80.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
781
      // if op_count > 0, then this operand's size is taken from the destination op
782
80.2k
      if (MI->flat_insn->detail->x86.op_count > 0)
783
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
784
80.2k
      else if (opsize > 0)
785
2.89k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
786
77.3k
      else
787
77.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
788
80.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
789
790
80.2k
#ifndef CAPSTONE_DIET
791
80.2k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
792
80.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
793
80.2k
#endif
794
795
80.2k
      MI->flat_insn->detail->x86.op_count++;
796
80.2k
    }
797
798
80.2k
    if (MI->op1_size == 0)
799
80.2k
      MI->op1_size = MI->imm_size;
800
80.2k
  }
801
80.2k
}
802
803
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
804
1.00M
{
805
1.00M
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
806
807
1.00M
  if (MCOperand_isReg(Op)) {
808
875k
    unsigned int reg = MCOperand_getReg(Op);
809
810
875k
    printRegName(O, reg);
811
875k
    if (MI->csh->detail_opt) {
812
875k
      if (MI->csh->doing_mem) {
813
109k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
814
766k
      } else {
815
766k
#ifndef CAPSTONE_DIET
816
766k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
817
766k
#endif
818
819
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
820
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
821
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
822
823
766k
#ifndef CAPSTONE_DIET
824
766k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
825
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
826
766k
#endif
827
828
766k
        MI->flat_insn->detail->x86.op_count++;
829
766k
      }
830
875k
    }
831
832
875k
    if (MI->op1_size == 0)
833
450k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
834
875k
  } else if (MCOperand_isImm(Op)) {
835
131k
    uint8_t encsize;
836
131k
    int64_t imm = MCOperand_getImm(Op);
837
131k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
838
839
131k
    if (opsize == 1)    // print 1 byte immediate in positive form
840
59.9k
      imm = imm & 0xff;
841
842
    // printf(">>> id = %u\n", MI->flat_insn->id);
843
131k
    switch(MI->flat_insn->id) {
844
57.8k
      default:
845
57.8k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
846
57.8k
        break;
847
848
441
      case X86_INS_MOVABS:
849
23.3k
      case X86_INS_MOV:
850
        // do not print number in negative form
851
23.3k
        printImm(MI, O, imm, true);
852
23.3k
        break;
853
854
0
      case X86_INS_IN:
855
0
      case X86_INS_OUT:
856
0
      case X86_INS_INT:
857
        // do not print number in negative form
858
0
        imm = imm & 0xff;
859
0
        printImm(MI, O, imm, true);
860
0
        break;
861
862
2.18k
      case X86_INS_LCALL:
863
4.91k
      case X86_INS_LJMP:
864
4.91k
      case X86_INS_JMP:
865
        // always print address in positive form
866
4.91k
        if (OpNo == 1) { // ptr16 part
867
2.45k
          imm = imm & 0xffff;
868
2.45k
          opsize = 2;
869
2.45k
        } else
870
2.45k
          opsize = 4;
871
4.91k
        printImm(MI, O, imm, true);
872
4.91k
        break;
873
874
12.2k
      case X86_INS_AND:
875
21.9k
      case X86_INS_OR:
876
31.2k
      case X86_INS_XOR:
877
        // do not print number in negative form
878
31.2k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
879
3.56k
          printImm(MI, O, imm, true);
880
27.6k
        else {
881
27.6k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
882
27.6k
          printImm(MI, O, imm, true);
883
27.6k
        }
884
31.2k
        break;
885
886
12.3k
      case X86_INS_RET:
887
14.3k
      case X86_INS_RETF:
888
        // RET imm16
889
14.3k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
890
969
          printImm(MI, O, imm, true);
891
13.3k
        else {
892
13.3k
          imm = 0xffff & imm;
893
13.3k
          printImm(MI, O, imm, true);
894
13.3k
        }
895
14.3k
        break;
896
131k
    }
897
898
131k
    if (MI->csh->detail_opt) {
899
131k
      if (MI->csh->doing_mem) {
900
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
901
131k
      } else {
902
131k
#ifndef CAPSTONE_DIET
903
131k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
904
131k
#endif
905
906
131k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
907
131k
        if (opsize > 0) {
908
110k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
909
110k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
910
110k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
911
5.12k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
912
5.12k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
913
5.12k
              MI->flat_insn->detail->x86.operands[0].size;
914
5.12k
          } else
915
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
916
5.12k
        } else
917
16.4k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
918
131k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
919
920
131k
#ifndef CAPSTONE_DIET
921
131k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
922
131k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
923
131k
#endif
924
925
131k
        MI->flat_insn->detail->x86.op_count++;
926
131k
      }
927
131k
    }
928
131k
  }
929
1.00M
}
930
931
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
932
436k
{
933
436k
  bool NeedPlus = false;
934
436k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
935
436k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
936
436k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
937
436k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
938
436k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
939
436k
  int reg;
940
941
436k
  if (MI->csh->detail_opt) {
942
436k
#ifndef CAPSTONE_DIET
943
436k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
944
436k
#endif
945
946
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
947
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
948
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
949
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
950
436k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
951
433k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
952
433k
        }
953
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
954
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
955
956
436k
#ifndef CAPSTONE_DIET
957
436k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
958
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
959
436k
#endif
960
436k
  }
961
962
  // If this has a segment register, print it.
963
436k
  reg = MCOperand_getReg(SegReg);
964
436k
  if (reg) {
965
11.9k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
966
11.9k
    if (MI->csh->detail_opt) {
967
11.9k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
968
11.9k
    }
969
11.9k
    SStream_concat0(O, ":");
970
11.9k
  }
971
972
436k
  SStream_concat0(O, "[");
973
974
436k
  if (MCOperand_getReg(BaseReg)) {
975
426k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
976
426k
    NeedPlus = true;
977
426k
  }
978
979
436k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
980
88.0k
    if (NeedPlus) SStream_concat0(O, " + ");
981
88.0k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
982
88.0k
    if (ScaleVal != 1)
983
14.5k
      SStream_concat(O, "*%u", ScaleVal);
984
88.0k
    NeedPlus = true;
985
88.0k
  }
986
987
436k
  if (MCOperand_isImm(DispSpec)) {
988
436k
    int64_t DispVal = MCOperand_getImm(DispSpec);
989
436k
    if (MI->csh->detail_opt)
990
436k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
991
436k
    if (DispVal) {
992
127k
      if (NeedPlus) {
993
119k
        if (DispVal < 0) {
994
46.5k
          SStream_concat0(O, " - ");
995
46.5k
          printImm(MI, O, -DispVal, true);
996
72.7k
        } else {
997
72.7k
          SStream_concat0(O, " + ");
998
72.7k
          printImm(MI, O, DispVal, true);
999
72.7k
        }
1000
119k
      } else {
1001
        // memory reference to an immediate address
1002
8.06k
        if (MI->csh->mode == CS_MODE_64)
1003
430
          MI->op1_size = 8;
1004
8.06k
        if (DispVal < 0) {
1005
2.86k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1006
5.20k
        } else {
1007
5.20k
          printImm(MI, O, DispVal, true);
1008
5.20k
        }
1009
8.06k
      }
1010
1011
309k
    } else {
1012
      // DispVal = 0
1013
309k
      if (!NeedPlus)  // [0]
1014
698
        SStream_concat0(O, "0");
1015
309k
    }
1016
436k
  }
1017
1018
436k
  SStream_concat0(O, "]");
1019
1020
436k
  if (MI->csh->detail_opt)
1021
436k
    MI->flat_insn->detail->x86.op_count++;
1022
1023
436k
  if (MI->op1_size == 0)
1024
306k
    MI->op1_size = MI->x86opsize;
1025
436k
}
1026
1027
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1028
8.39k
{
1029
8.39k
  switch(MI->Opcode) {
1030
220
    default: break;
1031
952
    case X86_LEA16r:
1032
952
         MI->x86opsize = 2;
1033
952
         break;
1034
945
    case X86_LEA32r:
1035
1.70k
    case X86_LEA64_32r:
1036
1.70k
         MI->x86opsize = 4;
1037
1.70k
         break;
1038
367
    case X86_LEA64r:
1039
367
         MI->x86opsize = 8;
1040
367
         break;
1041
0
#ifndef CAPSTONE_X86_REDUCE
1042
910
    case X86_BNDCL32rm:
1043
1.21k
    case X86_BNDCN32rm:
1044
1.57k
    case X86_BNDCU32rm:
1045
2.63k
    case X86_BNDSTXmr:
1046
3.91k
    case X86_BNDLDXrm:
1047
4.43k
    case X86_BNDCL64rm:
1048
4.90k
    case X86_BNDCN64rm:
1049
5.14k
    case X86_BNDCU64rm:
1050
5.14k
         MI->x86opsize = 16;
1051
5.14k
         break;
1052
8.39k
#endif
1053
8.39k
  }
1054
1055
8.39k
  printMemReference(MI, OpNo, O);
1056
8.39k
}
1057
1058
#ifdef CAPSTONE_X86_REDUCE
1059
#include "X86GenAsmWriter1_reduce.inc"
1060
#else
1061
#include "X86GenAsmWriter1.inc"
1062
#endif
1063
1064
#include "X86GenRegisterName1.inc"
1065
1066
#endif