Coverage Report

Created: 2024-09-08 06:22

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
4.73k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
1.86k
#define BIT_5(A)  ((A) & 0x00000020)
61
22.2k
#define BIT_6(A)  ((A) & 0x00000040)
62
22.2k
#define BIT_7(A)  ((A) & 0x00000080)
63
54.4k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
706
#define BIT_A(A)  ((A) & 0x00000400)
66
51.3k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
55.3k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
2.00k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
239k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
479k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
32.1k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
54.4k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
22.2k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
22.2k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
45.8k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
75.8k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
45.8k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
45.8k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
22.2k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
14.7k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
22.2k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
6.59k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
36.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
36.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.69M
{
149
1.69M
  const uint16_t v0 = info->code[addr + 0];
150
1.69M
  const uint16_t v1 = info->code[addr + 1];
151
1.69M
  return (v0 << 8) | v1;
152
1.69M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
756k
{
156
756k
  const uint32_t v0 = info->code[addr + 0];
157
756k
  const uint32_t v1 = info->code[addr + 1];
158
756k
  const uint32_t v2 = info->code[addr + 2];
159
756k
  const uint32_t v3 = info->code[addr + 3];
160
756k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
756k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
476
{
165
476
  const uint64_t v0 = info->code[addr + 0];
166
476
  const uint64_t v1 = info->code[addr + 1];
167
476
  const uint64_t v2 = info->code[addr + 2];
168
476
  const uint64_t v3 = info->code[addr + 3];
169
476
  const uint64_t v4 = info->code[addr + 4];
170
476
  const uint64_t v5 = info->code[addr + 5];
171
476
  const uint64_t v6 = info->code[addr + 6];
172
476
  const uint64_t v7 = info->code[addr + 7];
173
476
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
476
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.70M
{
178
1.70M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.70M
  if (info->code_len < addr + 2) {
180
1.55k
    return 0xaaaa;
181
1.55k
  }
182
1.69M
  return m68k_read_disassembler_16(info, addr);
183
1.70M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
761k
{
187
761k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
761k
  if (info->code_len < addr + 4) {
189
4.27k
    return 0xaaaaaaaa;
190
4.27k
  }
191
756k
  return m68k_read_disassembler_32(info, addr);
192
761k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
484
{
196
484
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
484
  if (info->code_len < addr + 8) {
198
8
    return 0xaaaaaaaaaaaaaaaaLL;
199
8
  }
200
476
  return m68k_read_disassembler_64(info, addr);
201
484
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
125k
  do {           \
269
125k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
35.7k
      d68000_invalid(info);   \
271
35.7k
      return;       \
272
35.7k
    }          \
273
125k
  } while (0)
274
275
59.5k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.64M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
761k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
484
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
59.5k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
922k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
40.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
484
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
50.9k
{
302
50.9k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
50.9k
}
304
305
static int make_int_16(int value)
306
7.86k
{
307
7.86k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
7.86k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
54.4k
{
312
54.4k
  uint32_t extension = read_imm_16(info);
313
314
54.4k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
54.4k
  if (EXT_FULL(extension)) {
317
22.2k
    uint32_t preindex;
318
22.2k
    uint32_t postindex;
319
320
22.2k
    op->mem.base_reg = M68K_REG_INVALID;
321
22.2k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
22.2k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
22.2k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
22.2k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
12.8k
      if (is_pc) {
335
1.31k
        op->mem.base_reg = M68K_REG_PC;
336
11.5k
      } else {
337
11.5k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
11.5k
      }
339
12.8k
    }
340
341
22.2k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
13.6k
      if (EXT_INDEX_AR(extension)) {
343
5.72k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
7.95k
      } else {
345
7.95k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
7.95k
      }
347
348
13.6k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
13.6k
      if (EXT_INDEX_SCALE(extension)) {
351
9.81k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
9.81k
      }
353
13.6k
    }
354
355
22.2k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
22.2k
    postindex = (extension & 7) > 4;
357
358
22.2k
    if (preindex) {
359
7.94k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
14.2k
    } else if (postindex) {
361
7.63k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
7.63k
    }
363
364
22.2k
    return;
365
22.2k
  }
366
367
32.1k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
32.1k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
32.1k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
2.51k
    if (is_pc) {
372
162
      op->mem.base_reg = M68K_REG_PC;
373
162
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
2.35k
    } else {
375
2.35k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
2.35k
    }
377
29.6k
  } else {
378
29.6k
    if (is_pc) {
379
1.76k
      op->mem.base_reg = M68K_REG_PC;
380
1.76k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
27.9k
    } else {
382
27.9k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
27.9k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
27.9k
    }
385
386
29.6k
    op->mem.disp = (int8_t)(extension & 0xff);
387
29.6k
  }
388
389
32.1k
  if (EXT_INDEX_SCALE(extension)) {
390
20.1k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
20.1k
  }
392
32.1k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
518k
{
397
  // default to memory
398
399
518k
  op->type = M68K_OP_MEM;
400
401
518k
  switch (instruction & 0x3f) {
402
158k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
158k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
158k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
158k
      op->type = M68K_OP_REG;
407
158k
      break;
408
409
20.6k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
20.6k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
20.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
20.6k
      op->type = M68K_OP_REG;
414
20.6k
      break;
415
416
60.7k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
60.7k
      op->address_mode = M68K_AM_REGI_ADDR;
419
60.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
60.7k
      break;
421
422
64.5k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
64.5k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
64.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
64.5k
      break;
427
428
97.6k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
97.6k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
97.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
97.6k
      break;
433
434
36.1k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
36.1k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
36.1k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
36.1k
      op->mem.disp = (int16_t)read_imm_16(info);
439
36.1k
      break;
440
441
50.8k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
50.8k
      get_with_index_address_mode(info, op, instruction, size, false);
444
50.8k
      break;
445
446
10.2k
    case 0x38:
447
      /* absolute short address */
448
10.2k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
10.2k
      op->imm = read_imm_16(info);
450
10.2k
      break;
451
452
3.78k
    case 0x39:
453
      /* absolute long address */
454
3.78k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
3.78k
      op->imm = read_imm_32(info);
456
3.78k
      break;
457
458
4.98k
    case 0x3a:
459
      /* program counter with displacement */
460
4.98k
      op->address_mode = M68K_AM_PCI_DISP;
461
4.98k
      op->mem.disp = (int16_t)read_imm_16(info);
462
4.98k
      break;
463
464
3.57k
    case 0x3b:
465
      /* program counter with index */
466
3.57k
      get_with_index_address_mode(info, op, instruction, size, true);
467
3.57k
      break;
468
469
5.05k
    case 0x3c:
470
5.05k
      op->address_mode = M68K_AM_IMMEDIATE;
471
5.05k
      op->type = M68K_OP_IMM;
472
473
5.05k
      if (size == 1)
474
703
        op->imm = read_imm_8(info) & 0xff;
475
4.35k
      else if (size == 2)
476
1.95k
        op->imm = read_imm_16(info) & 0xffff;
477
2.39k
      else if (size == 4)
478
1.91k
        op->imm = read_imm_32(info);
479
484
      else
480
484
        op->imm = read_imm_64(info);
481
482
5.05k
      break;
483
484
1.74k
    default:
485
1.74k
      break;
486
518k
  }
487
518k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
140k
{
491
140k
  info->groups[info->groups_count++] = (uint8_t)group;
492
140k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
694k
{
496
694k
  cs_m68k* ext;
497
498
694k
  MCInst_setOpcode(info->inst, opcode);
499
500
694k
  ext = &info->extension;
501
502
694k
  ext->op_count = (uint8_t)count;
503
694k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
694k
  ext->op_size.cpu_size = size;
505
506
694k
  return ext;
507
694k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
55.6k
{
511
55.6k
  cs_m68k_op* op0;
512
55.6k
  cs_m68k_op* op1;
513
55.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
55.6k
  op0 = &ext->operands[0];
516
55.6k
  op1 = &ext->operands[1];
517
518
55.6k
  if (isDreg) {
519
55.6k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
55.6k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
55.6k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
55.6k
  get_ea_mode_op(info, op1, info->ir, size);
527
55.6k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
55.6k
{
531
55.6k
  build_re_gen_1(info, true, opcode, size);
532
55.6k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
63.3k
{
536
63.3k
  cs_m68k_op* op0;
537
63.3k
  cs_m68k_op* op1;
538
63.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
63.3k
  op0 = &ext->operands[0];
541
63.3k
  op1 = &ext->operands[1];
542
543
63.3k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
63.3k
  if (isDreg) {
546
63.3k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
63.3k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
63.3k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
63.3k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
12.4k
{
556
12.4k
  cs_m68k_op* op0;
557
12.4k
  cs_m68k_op* op1;
558
12.4k
  cs_m68k_op* op2;
559
12.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
12.4k
  op0 = &ext->operands[0];
562
12.4k
  op1 = &ext->operands[1];
563
12.4k
  op2 = &ext->operands[2];
564
565
12.4k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
12.4k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
12.4k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
12.4k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
12.4k
  if (imm > 0) {
572
4.42k
    ext->op_count = 3;
573
4.42k
    op2->type = M68K_OP_IMM;
574
4.42k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
4.42k
    op2->imm = imm;
576
4.42k
  }
577
12.4k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
13.7k
{
581
13.7k
  cs_m68k_op* op0;
582
13.7k
  cs_m68k_op* op1;
583
13.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
13.7k
  op0 = &ext->operands[0];
586
13.7k
  op1 = &ext->operands[1];
587
588
13.7k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
13.7k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
13.7k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
13.7k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
13.7k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
75.4k
{
597
75.4k
  cs_m68k_op* op0;
598
75.4k
  cs_m68k_op* op1;
599
75.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
75.4k
  op0 = &ext->operands[0];
602
75.4k
  op1 = &ext->operands[1];
603
604
75.4k
  op0->type = M68K_OP_IMM;
605
75.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
75.4k
  op0->imm = imm;
607
608
75.4k
  get_ea_mode_op(info, op1, info->ir, size);
609
75.4k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
16.2k
{
613
16.2k
  cs_m68k_op* op0;
614
16.2k
  cs_m68k_op* op1;
615
16.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
16.2k
  op0 = &ext->operands[0];
618
16.2k
  op1 = &ext->operands[1];
619
620
16.2k
  op0->type = M68K_OP_IMM;
621
16.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
16.2k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
16.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
16.2k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
16.2k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
29.3k
{
630
29.3k
  cs_m68k_op* op0;
631
29.3k
  cs_m68k_op* op1;
632
29.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
29.3k
  op0 = &ext->operands[0];
635
29.3k
  op1 = &ext->operands[1];
636
637
29.3k
  op0->type = M68K_OP_IMM;
638
29.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
29.3k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
29.3k
  get_ea_mode_op(info, op1, info->ir, size);
642
29.3k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
9.13k
{
646
9.13k
  cs_m68k_op* op0;
647
9.13k
  cs_m68k_op* op1;
648
9.13k
  cs_m68k_op* op2;
649
9.13k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
9.13k
  op0 = &ext->operands[0];
652
9.13k
  op1 = &ext->operands[1];
653
9.13k
  op2 = &ext->operands[2];
654
655
9.13k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
9.13k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
9.13k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
9.13k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
9.13k
  if (imm > 0) {
662
4.16k
    ext->op_count = 3;
663
4.16k
    op2->type = M68K_OP_IMM;
664
4.16k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
4.16k
    op2->imm = imm;
666
4.16k
  }
667
9.13k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
37.9k
{
671
37.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
37.9k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
37.9k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
32.4k
{
677
32.4k
  cs_m68k_op* op0;
678
32.4k
  cs_m68k_op* op1;
679
32.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
32.4k
  op0 = &ext->operands[0];
682
32.4k
  op1 = &ext->operands[1];
683
684
32.4k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
32.4k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
32.4k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
32.4k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
89.9k
{
692
89.9k
  cs_m68k_op* op0;
693
89.9k
  cs_m68k_op* op1;
694
89.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
89.9k
  op0 = &ext->operands[0];
697
89.9k
  op1 = &ext->operands[1];
698
699
89.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
89.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
89.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.81k
{
705
2.81k
  cs_m68k_op* op0;
706
2.81k
  cs_m68k_op* op1;
707
2.81k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.81k
  op0 = &ext->operands[0];
710
2.81k
  op1 = &ext->operands[1];
711
712
2.81k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.81k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.81k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.81k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.81k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.11k
{
721
2.11k
  cs_m68k_op* op0;
722
2.11k
  cs_m68k_op* op1;
723
2.11k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.11k
  op0 = &ext->operands[0];
726
2.11k
  op1 = &ext->operands[1];
727
728
2.11k
  op0->type = M68K_OP_IMM;
729
2.11k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.11k
  op0->imm = imm;
731
732
2.11k
  op1->address_mode = M68K_AM_NONE;
733
2.11k
  op1->reg = reg;
734
2.11k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
54.9k
{
738
54.9k
  cs_m68k_op* op;
739
54.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
54.9k
  op = &ext->operands[0];
742
743
54.9k
  op->type = M68K_OP_BR_DISP;
744
54.9k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
54.9k
  op->br_disp.disp = displacement;
746
54.9k
  op->br_disp.disp_size = size;
747
748
54.9k
  set_insn_group(info, M68K_GRP_JUMP);
749
54.9k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
54.9k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
9.28k
{
754
9.28k
  cs_m68k_op* op;
755
9.28k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
9.28k
  op = &ext->operands[0];
758
759
9.28k
  op->type = M68K_OP_IMM;
760
9.28k
  op->address_mode = M68K_AM_IMMEDIATE;
761
9.28k
  op->imm = immediate;
762
763
9.28k
  set_insn_group(info, M68K_GRP_JUMP);
764
9.28k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
37.8k
{
768
37.8k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
37.8k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
2.34k
{
773
2.34k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
2.34k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.73k
{
778
1.73k
  cs_m68k_op* op0;
779
1.73k
  cs_m68k_op* op1;
780
1.73k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.73k
  op0 = &ext->operands[0];
783
1.73k
  op1 = &ext->operands[1];
784
785
1.73k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.73k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.73k
  op1->type = M68K_OP_BR_DISP;
789
1.73k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.73k
  op1->br_disp.disp = displacement;
791
1.73k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.73k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.73k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.73k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
665
{
799
665
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
665
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
636
{
804
636
  cs_m68k_op* op0;
805
636
  cs_m68k_op* op1;
806
636
  cs_m68k_op* op2;
807
636
  uint32_t extension = read_imm_16(info);
808
636
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
636
  op0 = &ext->operands[0];
811
636
  op1 = &ext->operands[1];
812
636
  op2 = &ext->operands[2];
813
814
636
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
636
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
636
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
636
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
636
  get_ea_mode_op(info, op2, info->ir, size);
821
636
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
1.86k
{
825
1.86k
  uint8_t offset;
826
1.86k
  uint8_t width;
827
1.86k
  cs_m68k_op* op_ea;
828
1.86k
  cs_m68k_op* op1;
829
1.86k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
1.86k
  uint32_t extension = read_imm_16(info);
831
832
1.86k
  op_ea = &ext->operands[0];
833
1.86k
  op1 = &ext->operands[1];
834
835
1.86k
  if (BIT_B(extension))
836
1.28k
    offset = (extension >> 6) & 7;
837
583
  else
838
583
    offset = (extension >> 6) & 31;
839
840
1.86k
  if (BIT_5(extension))
841
965
    width = extension & 7;
842
901
  else
843
901
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
1.86k
  if (has_d_arg) {
846
989
    ext->op_count = 2;
847
989
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
989
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
989
  }
850
851
1.86k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
1.86k
  op_ea->mem.bitfield = 1;
854
1.86k
  op_ea->mem.width = width;
855
1.86k
  op_ea->mem.offset = offset;
856
1.86k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
998
{
860
998
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
998
  cs_m68k_op* op;
862
863
998
  op = &ext->operands[0];
864
865
998
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
998
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
998
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
2.55k
{
871
2.55k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
2.55k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
28.1k
  for (v >>= 1; v; v >>= 1) {
875
25.6k
    r <<= 1;
876
25.6k
    r |= v & 1;
877
25.6k
    s--;
878
25.6k
  }
879
880
2.55k
  return r <<= s; // shift when v's highest bits are zero
881
2.55k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
2.47k
{
885
2.47k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
2.47k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
13.5k
  for (v >>= 1; v; v >>= 1) {
889
11.0k
    r <<= 1;
890
11.0k
    r |= v & 1;
891
11.0k
    s--;
892
11.0k
  }
893
894
2.47k
  return r <<= s; // shift when v's highest bits are zero
895
2.47k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
4.60k
{
900
4.60k
  cs_m68k_op* op0;
901
4.60k
  cs_m68k_op* op1;
902
4.60k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
4.60k
  op0 = &ext->operands[0];
905
4.60k
  op1 = &ext->operands[1];
906
907
4.60k
  op0->type = M68K_OP_REG_BITS;
908
4.60k
  op0->register_bits = read_imm_16(info);
909
910
4.60k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
4.60k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
2.55k
    op0->register_bits = reverse_bits(op0->register_bits);
914
4.60k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
2.80k
{
918
2.80k
  cs_m68k_op* op0;
919
2.80k
  cs_m68k_op* op1;
920
2.80k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
2.80k
  op0 = &ext->operands[0];
923
2.80k
  op1 = &ext->operands[1];
924
925
2.80k
  op1->type = M68K_OP_REG_BITS;
926
2.80k
  op1->register_bits = read_imm_16(info);
927
928
2.80k
  get_ea_mode_op(info, op0, info->ir, size);
929
2.80k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
98.5k
{
933
98.5k
  cs_m68k_op* op;
934
98.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
98.5k
  MCInst_setOpcode(info->inst, opcode);
937
938
98.5k
  op = &ext->operands[0];
939
940
98.5k
  op->type = M68K_OP_IMM;
941
98.5k
  op->address_mode = M68K_AM_IMMEDIATE;
942
98.5k
  op->imm = data;
943
98.5k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
289
{
947
289
  build_imm(info, M68K_INS_ILLEGAL, data);
948
289
}
949
950
static void build_invalid(m68k_info *info, int data)
951
98.2k
{
952
98.2k
  build_imm(info, M68K_INS_INVALID, data);
953
98.2k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
2.29k
{
957
2.29k
  uint32_t word3;
958
2.29k
  uint32_t extension;
959
2.29k
  cs_m68k_op* op0;
960
2.29k
  cs_m68k_op* op1;
961
2.29k
  cs_m68k_op* op2;
962
2.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
2.29k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
2.29k
  word3 = peek_imm_32(info) & 0xffff;
967
2.29k
  if (!instruction_is_valid(info, word3))
968
293
    return;
969
970
2.00k
  op0 = &ext->operands[0];
971
2.00k
  op1 = &ext->operands[1];
972
2.00k
  op2 = &ext->operands[2];
973
974
2.00k
  extension = read_imm_32(info);
975
976
2.00k
  op0->address_mode = M68K_AM_NONE;
977
2.00k
  op0->type = M68K_OP_REG_PAIR;
978
2.00k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
2.00k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
2.00k
  op1->address_mode = M68K_AM_NONE;
982
2.00k
  op1->type = M68K_OP_REG_PAIR;
983
2.00k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
2.00k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
2.00k
  reg_0 = (extension >> 28) & 7;
987
2.00k
  reg_1 = (extension >> 12) & 7;
988
989
2.00k
  op2->address_mode = M68K_AM_NONE;
990
2.00k
  op2->type = M68K_OP_REG_PAIR;
991
2.00k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
2.00k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
2.00k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
768
{
997
768
  cs_m68k_op* op0;
998
768
  cs_m68k_op* op1;
999
768
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
768
  uint32_t extension = read_imm_16(info);
1002
1003
768
  if (BIT_B(extension))
1004
112
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
656
  else
1006
656
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
768
  op0 = &ext->operands[0];
1009
768
  op1 = &ext->operands[1];
1010
1011
768
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
768
  op1->address_mode = M68K_AM_NONE;
1014
768
  op1->type = M68K_OP_REG;
1015
768
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
768
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.40k
{
1020
1.40k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.40k
  int i;
1022
1023
4.22k
  for (i = 0; i < 2; ++i) {
1024
2.81k
    cs_m68k_op* op = &ext->operands[i];
1025
2.81k
    const int d = data[i];
1026
2.81k
    const int m = modes[i];
1027
1028
2.81k
    op->type = M68K_OP_MEM;
1029
1030
2.81k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.47k
      op->address_mode = m;
1032
1.47k
      op->reg = M68K_REG_A0 + d;
1033
1.47k
    } else {
1034
1.34k
      op->address_mode = m;
1035
1.34k
      op->imm = d;
1036
1.34k
    }
1037
2.81k
  }
1038
1.40k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
1.23k
{
1042
1.23k
  cs_m68k_op* op0;
1043
1.23k
  cs_m68k_op* op1;
1044
1.23k
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
1.23k
  op0 = &ext->operands[0];
1047
1.23k
  op1 = &ext->operands[1];
1048
1049
1.23k
  op0->address_mode = M68K_AM_NONE;
1050
1.23k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
1.23k
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
1.23k
  op1->type = M68K_OP_IMM;
1054
1.23k
  op1->imm = disp;
1055
1.23k
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
3.24k
{
1059
3.24k
  cs_m68k_op* op0;
1060
3.24k
  cs_m68k_op* op1;
1061
3.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
3.24k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
847
    case 0:
1066
847
      d68000_invalid(info);
1067
847
      return;
1068
      // Line
1069
212
    case 1:
1070
212
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
212
      break;
1072
      // Page
1073
1.77k
    case 2:
1074
1.77k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
1.77k
      break;
1076
      // All
1077
414
    case 3:
1078
414
      ext->op_count = 1;
1079
414
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
414
      break;
1081
3.24k
  }
1082
1083
2.40k
  op0 = &ext->operands[0];
1084
2.40k
  op1 = &ext->operands[1];
1085
1086
2.40k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
2.40k
  op0->type = M68K_OP_IMM;
1088
2.40k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
2.40k
  op1->type = M68K_OP_MEM;
1091
2.40k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
2.40k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
2.40k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.08k
{
1097
1.08k
  cs_m68k_op* op0;
1098
1.08k
  cs_m68k_op* op1;
1099
1.08k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.08k
  op0 = &ext->operands[0];
1102
1.08k
  op1 = &ext->operands[1];
1103
1104
1.08k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.08k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.08k
  op1->type = M68K_OP_MEM;
1108
1.08k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.08k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.08k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
3.91k
{
1114
3.91k
  cs_m68k_op* op0;
1115
3.91k
  cs_m68k_op* op1;
1116
3.91k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
3.91k
  op0 = &ext->operands[0];
1119
3.91k
  op1 = &ext->operands[1];
1120
1121
3.91k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
3.91k
  op0->type = M68K_OP_MEM;
1123
3.91k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
3.91k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
3.91k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
3.91k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
2.02k
{
1131
2.02k
  cs_m68k_op* op0;
1132
2.02k
  cs_m68k_op* op1;
1133
2.02k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
2.02k
  uint32_t extension = read_imm_16(info);
1135
1136
2.02k
  op0 = &ext->operands[0];
1137
2.02k
  op1 = &ext->operands[1];
1138
1139
2.02k
  if (BIT_B(extension)) {
1140
1.15k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
1.15k
    get_ea_mode_op(info, op1, info->ir, size);
1142
1.15k
  } else {
1143
866
    get_ea_mode_op(info, op0, info->ir, size);
1144
866
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
866
  }
1146
2.02k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
63.3k
{
1150
63.3k
  build_er_gen_1(info, true, opcode, size);
1151
63.3k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
39.0k
{
1194
39.0k
  build_invalid(info, info->ir);
1195
39.0k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
289
{
1199
289
  build_illegal(info, info->ir);
1200
289
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
26.4k
{
1204
26.4k
  build_invalid(info, info->ir);
1205
26.4k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
32.7k
{
1209
32.7k
  build_invalid(info, info->ir);
1210
32.7k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
771
{
1214
771
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
771
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
314
{
1219
314
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
314
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
981
{
1224
981
  build_er_1(info, M68K_INS_ADD, 1);
1225
981
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
981
{
1229
981
  build_er_1(info, M68K_INS_ADD, 2);
1230
981
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
1.08k
{
1234
1.08k
  build_er_1(info, M68K_INS_ADD, 4);
1235
1.08k
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
821
{
1239
821
  build_re_1(info, M68K_INS_ADD, 1);
1240
821
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
1.24k
{
1244
1.24k
  build_re_1(info, M68K_INS_ADD, 2);
1245
1.24k
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
858
{
1249
858
  build_re_1(info, M68K_INS_ADD, 4);
1250
858
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
4.43k
{
1254
4.43k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
4.43k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
6.94k
{
1259
6.94k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
6.94k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
1.23k
{
1264
1.23k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
1.23k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
898
{
1269
898
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
898
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
2.19k
{
1274
2.19k
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
2.19k
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
2.06k
{
1279
2.06k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
2.06k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
14.4k
{
1284
14.4k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
14.4k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
2.11k
{
1289
2.11k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
2.11k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
680
{
1294
680
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
680
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
1.05k
{
1299
1.05k
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
1.05k
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
349
{
1304
349
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
349
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
1.38k
{
1309
1.38k
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
1.38k
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
845
{
1314
845
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
845
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
482
{
1319
482
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
482
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.52k
{
1324
1.52k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.52k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.39k
{
1329
1.39k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.39k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
1.46k
{
1334
1.46k
  build_er_1(info, M68K_INS_AND, 4);
1335
1.46k
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
1.15k
{
1339
1.15k
  build_re_1(info, M68K_INS_AND, 1);
1340
1.15k
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
762
{
1344
762
  build_re_1(info, M68K_INS_AND, 2);
1345
762
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
1.10k
{
1349
1.10k
  build_re_1(info, M68K_INS_AND, 4);
1350
1.10k
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.71k
{
1354
1.71k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.71k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
441
{
1359
441
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
441
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
580
{
1364
580
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
580
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
284
{
1369
284
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
284
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
297
{
1374
297
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
297
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.00k
{
1379
1.00k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.00k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
700
{
1384
700
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
700
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
741
{
1389
741
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
741
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
591
{
1394
591
  build_r(info, M68K_INS_ASR, 1);
1395
591
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
536
{
1399
536
  build_r(info, M68K_INS_ASR, 2);
1400
536
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
660
{
1404
660
  build_r(info, M68K_INS_ASR, 4);
1405
660
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.64k
{
1409
1.64k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.64k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.99k
{
1414
1.99k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.99k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
555
{
1419
555
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
555
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
548
{
1424
548
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
548
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
1.84k
{
1429
1.84k
  build_r(info, M68K_INS_ASL, 1);
1430
1.84k
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
863
{
1434
863
  build_r(info, M68K_INS_ASL, 2);
1435
863
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
733
{
1439
733
  build_r(info, M68K_INS_ASL, 4);
1440
733
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.45k
{
1444
1.45k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.45k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
35.6k
{
1449
35.6k
  build_bcc(info, 1, make_int_8(info->ir));
1450
35.6k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.78k
{
1454
1.78k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.78k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
905
{
1459
905
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
444
  build_bcc(info, 4, read_imm_32(info));
1461
444
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
5.82k
{
1465
5.82k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
5.82k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
81
{
1470
81
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
81
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.70k
{
1475
2.70k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.70k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
95
{
1480
95
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
95
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
5.83k
{
1485
5.83k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
4.47k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
4.47k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
251
{
1491
251
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
143
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
143
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
540
{
1498
540
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
405
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
405
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
483
{
1504
483
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
182
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
182
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
304
{
1510
304
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
164
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
164
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
405
{
1516
405
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
226
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
226
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
572
{
1522
572
  cs_m68k* ext = &info->extension;
1523
572
  cs_m68k_op temp;
1524
1525
572
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
417
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
417
  temp = ext->operands[0];
1531
417
  ext->operands[0] = ext->operands[1];
1532
417
  ext->operands[1] = temp;
1533
417
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
547
{
1537
547
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
253
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
253
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
76
{
1543
76
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
76
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
4.79k
{
1548
4.79k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
4.79k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
437
{
1553
437
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
437
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
807
{
1558
807
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
423
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
423
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
5.95k
{
1564
5.95k
  build_re_1(info, M68K_INS_BSET, 1);
1565
5.95k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
240
{
1569
240
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
240
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
10.5k
{
1574
10.5k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
10.5k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
538
{
1579
538
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
538
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
757
{
1584
757
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
428
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
428
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
11.5k
{
1590
11.5k
  build_re_1(info, M68K_INS_BTST, 4);
1591
11.5k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
320
{
1595
320
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
320
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
94
{
1600
94
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
219
{
1606
219
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
127
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
127
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
330
{
1612
330
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
219
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
219
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
506
{
1618
506
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
290
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
290
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
2.19k
{
1624
2.19k
  build_cas2(info, 2);
1625
2.19k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
103
{
1629
103
  build_cas2(info, 4);
1630
103
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
1.32k
{
1634
1.32k
  build_er_1(info, M68K_INS_CHK, 2);
1635
1.32k
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
2.22k
{
1639
2.22k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.31k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.31k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
932
{
1645
932
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
337
  build_chk2_cmp2(info, 1);
1647
337
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
301
{
1651
301
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
189
  build_chk2_cmp2(info, 2);
1653
189
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
371
{
1657
371
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
242
  build_chk2_cmp2(info, 4);
1659
242
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
2.43k
{
1663
2.43k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
990
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
990
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
333
{
1669
333
  build_ea(info, M68K_INS_CLR, 1);
1670
333
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
1.66k
{
1674
1.66k
  build_ea(info, M68K_INS_CLR, 2);
1675
1.66k
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
955
{
1679
955
  build_ea(info, M68K_INS_CLR, 4);
1680
955
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
2.04k
{
1684
2.04k
  build_er_1(info, M68K_INS_CMP, 1);
1685
2.04k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
3.01k
{
1689
3.01k
  build_er_1(info, M68K_INS_CMP, 2);
1690
3.01k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
5.13k
{
1694
5.13k
  build_er_1(info, M68K_INS_CMP, 4);
1695
5.13k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
1.51k
{
1699
1.51k
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
1.51k
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
2.46k
{
1704
2.46k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
2.46k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
1.21k
{
1709
1.21k
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
1.21k
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
508
{
1714
508
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
234
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
234
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
504
{
1720
504
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
139
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
139
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
744
{
1726
744
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
744
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
262
{
1731
262
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
124
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
124
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
150
{
1737
150
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
59
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
59
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
374
{
1743
374
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
374
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
888
{
1748
888
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
569
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
569
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
328
{
1754
328
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
239
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
239
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
704
{
1760
704
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
704
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
1.74k
{
1765
1.74k
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
1.74k
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
370
{
1770
370
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
370
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
7.82k
{
1775
7.82k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
7.82k
  op->type = M68K_OP_BR_DISP;
1777
7.82k
  op->br_disp.disp = displacement;
1778
7.82k
  op->br_disp.disp_size = size;
1779
7.82k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.31k
{
1783
3.31k
  cs_m68k_op* op0;
1784
3.31k
  cs_m68k* ext;
1785
3.31k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.31k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
71
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
71
    info->pc += 2;
1791
71
    return;
1792
71
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.24k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.24k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.24k
  op0 = &ext->operands[0];
1799
1800
2.24k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.24k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.24k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.24k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
6.65k
{
1808
6.65k
  cs_m68k* ext;
1809
6.65k
  cs_m68k_op* op0;
1810
1811
6.65k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
4.45k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
4.45k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
4.45k
  op0 = &ext->operands[0];
1818
1819
4.45k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
4.45k
  set_insn_group(info, M68K_GRP_JUMP);
1822
4.45k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
4.45k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.87k
{
1827
1.87k
  cs_m68k* ext;
1828
1.87k
  cs_m68k_op* op0;
1829
1.87k
  cs_m68k_op* op1;
1830
1.87k
  uint32_t ext1, ext2;
1831
1832
1.87k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.13k
  ext1 = read_imm_16(info);
1835
1.13k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.13k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.13k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.13k
  op0 = &ext->operands[0];
1842
1.13k
  op1 = &ext->operands[1];
1843
1844
1.13k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.13k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.13k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.13k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.13k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.60k
{
1854
2.60k
  cs_m68k_op* special;
1855
2.60k
  cs_m68k_op* op_ea;
1856
1857
2.60k
  int regsel = (extension >> 10) & 0x7;
1858
2.60k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.60k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.60k
  special = &ext->operands[0];
1863
2.60k
  op_ea = &ext->operands[1];
1864
1865
2.60k
  if (!dir) {
1866
2.21k
    cs_m68k_op* t = special;
1867
2.21k
    special = op_ea;
1868
2.21k
    op_ea = t;
1869
2.21k
  }
1870
1871
2.60k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.60k
  if (regsel & 4)
1874
1.89k
    special->reg = M68K_REG_FPCR;
1875
706
  else if (regsel & 2)
1876
206
    special->reg = M68K_REG_FPSR;
1877
500
  else if (regsel & 1)
1878
216
    special->reg = M68K_REG_FPIAR;
1879
2.60k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
4.74k
{
1883
4.74k
  cs_m68k_op* op_reglist;
1884
4.74k
  cs_m68k_op* op_ea;
1885
4.74k
  int dir = (extension >> 13) & 0x1;
1886
4.74k
  int mode = (extension >> 11) & 0x3;
1887
4.74k
  uint32_t reglist = extension & 0xff;
1888
4.74k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
4.74k
  op_reglist = &ext->operands[0];
1891
4.74k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
4.74k
  if (!dir) {
1896
1.22k
    cs_m68k_op* t = op_reglist;
1897
1.22k
    op_reglist = op_ea;
1898
1.22k
    op_ea = t;
1899
1.22k
  }
1900
1901
4.74k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
4.74k
  switch (mode) {
1904
365
    case 1 : // Dynamic list in dn register
1905
365
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
365
      break;
1907
1908
1.09k
    case 0 :
1909
1.09k
      op_reglist->address_mode = M68K_AM_NONE;
1910
1.09k
      op_reglist->type = M68K_OP_REG_BITS;
1911
1.09k
      op_reglist->register_bits = reglist << 16;
1912
1.09k
      break;
1913
1914
2.47k
    case 2 : // Static list
1915
2.47k
      op_reglist->address_mode = M68K_AM_NONE;
1916
2.47k
      op_reglist->type = M68K_OP_REG_BITS;
1917
2.47k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
2.47k
      break;
1919
4.74k
  }
1920
4.74k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
35.0k
{
1924
35.0k
  cs_m68k *ext;
1925
35.0k
  cs_m68k_op* op0;
1926
35.0k
  cs_m68k_op* op1;
1927
35.0k
  bool supports_single_op;
1928
35.0k
  uint32_t next;
1929
35.0k
  int rm, src, dst, opmode;
1930
1931
1932
35.0k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
32.5k
  supports_single_op = true;
1935
1936
32.5k
  next = read_imm_16(info);
1937
1938
32.5k
  rm = (next >> 14) & 0x1;
1939
32.5k
  src = (next >> 10) & 0x7;
1940
32.5k
  dst = (next >> 7) & 0x7;
1941
32.5k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
32.5k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
636
    cs_m68k_op* op0;
1947
636
    cs_m68k_op* op1;
1948
636
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
636
    op0 = &ext->operands[0];
1951
636
    op1 = &ext->operands[1];
1952
1953
636
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
636
    op0->type = M68K_OP_IMM;
1955
636
    op0->imm = next & 0x3f;
1956
1957
636
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
636
    return;
1960
636
  }
1961
1962
  // deal with extended move stuff
1963
1964
31.8k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
2.21k
    case 0x4: // FMOVEM ea, FPCR
1967
2.60k
    case 0x5: // FMOVEM FPCR, ea
1968
2.60k
      fmove_fpcr(info, next);
1969
2.60k
      return;
1970
1971
    // fmovem list
1972
1.22k
    case 0x6:
1973
4.74k
    case 0x7:
1974
4.74k
      fmovem(info, next);
1975
4.74k
      return;
1976
31.8k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
24.5k
  if ((next >> 6) & 1)
1981
8.68k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
24.5k
  switch (opmode) {
1986
1.05k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
957
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
297
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
262
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
510
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
228
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
1.01k
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
391
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
119
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
153
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
505
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
678
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
751
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
1.47k
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
1.19k
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
694
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
1.08k
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
264
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
137
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
326
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
293
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
471
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
649
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
282
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
424
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
278
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
1.05k
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
209
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
647
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
425
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
1.36k
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
353
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
356
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
305
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
172
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
1.11k
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
465
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
3.58k
    default:
2024
3.58k
      break;
2025
24.5k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
24.5k
  if ((next >> 6) & 1) {
2032
8.68k
    if ((next >> 2) & 1)
2033
1.94k
      info->inst->Opcode += 2;
2034
6.73k
    else
2035
6.73k
      info->inst->Opcode += 1;
2036
8.68k
  }
2037
2038
24.5k
  ext = &info->extension;
2039
2040
24.5k
  ext->op_count = 2;
2041
24.5k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
24.5k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
24.5k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
223
    op0 = &ext->operands[1];
2047
223
    op1 = &ext->operands[0];
2048
24.3k
  } else {
2049
24.3k
    op0 = &ext->operands[0];
2050
24.3k
    op1 = &ext->operands[1];
2051
24.3k
  }
2052
2053
24.5k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.66k
    ext->op_count = 1;
2055
1.66k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.66k
    return;
2057
1.66k
  }
2058
2059
22.8k
  if (rm == 1) {
2060
11.7k
    switch (src) {
2061
3.78k
      case 0x00 :
2062
3.78k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
3.78k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
3.78k
        break;
2065
2066
2.20k
      case 0x06 :
2067
2.20k
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
2.20k
        get_ea_mode_op(info, op0, info->ir, 1);
2069
2.20k
        break;
2070
2071
526
      case 0x04 :
2072
526
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
526
        get_ea_mode_op(info, op0, info->ir, 2);
2074
526
        break;
2075
2076
460
      case 0x01 :
2077
460
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
460
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
460
        get_ea_mode_op(info, op0, info->ir, 4);
2080
460
        op0->type = M68K_OP_FP_SINGLE;
2081
460
        break;
2082
2083
2.67k
      case 0x05:
2084
2.67k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
2.67k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
2.67k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
2.67k
        op0->type = M68K_OP_FP_DOUBLE;
2088
2.67k
        break;
2089
2090
2.12k
      default :
2091
2.12k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
2.12k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
2.12k
        break;
2094
11.7k
    }
2095
11.7k
  } else {
2096
11.0k
    op0->reg = M68K_REG_FP0 + src;
2097
11.0k
  }
2098
2099
22.8k
  op1->reg = M68K_REG_FP0 + dst;
2100
22.8k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.91k
{
2104
1.91k
  cs_m68k* ext;
2105
1.91k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.04k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.04k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.04k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.94k
{
2113
1.94k
  cs_m68k* ext;
2114
2115
1.94k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.22k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.22k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.22k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
3.37k
{
2123
3.37k
  cs_m68k* ext;
2124
2125
3.37k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
2.49k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
2.49k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
2.49k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
2.49k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
356
{
2136
356
  uint32_t extension1;
2137
356
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
257
  extension1 = read_imm_16(info);
2140
2141
257
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
257
  info->inst->Opcode += (extension1 & 0x2f);
2145
257
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
1.21k
{
2149
1.21k
  uint32_t extension1, extension2;
2150
1.21k
  cs_m68k_op* op0;
2151
1.21k
  cs_m68k* ext;
2152
2153
1.21k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
713
  extension1 = read_imm_16(info);
2156
713
  extension2 = read_imm_16(info);
2157
2158
713
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
713
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
713
  op0 = &ext->operands[0];
2164
2165
713
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
713
  op0->type = M68K_OP_IMM;
2167
713
  op0->imm = extension2;
2168
713
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
500
{
2172
500
  uint32_t extension1, extension2;
2173
500
  cs_m68k* ext;
2174
500
  cs_m68k_op* op0;
2175
2176
500
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
363
  extension1 = read_imm_16(info);
2179
363
  extension2 = read_imm_32(info);
2180
2181
363
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
363
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
363
  op0 = &ext->operands[0];
2187
2188
363
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
363
  op0->type = M68K_OP_IMM;
2190
363
  op0->imm = extension2;
2191
363
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
3.65k
{
2195
3.65k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
2.25k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
2.25k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
1.06k
{
2201
1.06k
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
1.06k
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
665
{
2206
665
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
665
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.59k
{
2211
2.59k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.59k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.21k
{
2216
2.21k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.21k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
433
{
2221
433
  uint32_t extension, insn_signed;
2222
433
  cs_m68k* ext;
2223
433
  cs_m68k_op* op0;
2224
433
  cs_m68k_op* op1;
2225
433
  uint32_t reg_0, reg_1;
2226
2227
433
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
326
  extension = read_imm_16(info);
2230
326
  insn_signed = 0;
2231
2232
326
  if (BIT_B((extension)))
2233
59
    insn_signed = 1;
2234
2235
326
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
326
  op0 = &ext->operands[0];
2238
326
  op1 = &ext->operands[1];
2239
2240
326
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
326
  reg_0 = extension & 7;
2243
326
  reg_1 = (extension >> 12) & 7;
2244
2245
326
  op1->address_mode = M68K_AM_NONE;
2246
326
  op1->type = M68K_OP_REG_PAIR;
2247
326
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
326
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
326
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
282
    op1->type = M68K_OP_REG;
2252
282
    op1->reg = M68K_REG_D0 + reg_1;
2253
282
  }
2254
326
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.22k
{
2258
1.22k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.22k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.61k
{
2263
1.61k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.61k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
4.08k
{
2268
4.08k
  build_re_1(info, M68K_INS_EOR, 4);
2269
4.08k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
533
{
2273
533
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
533
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
294
{
2278
294
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
294
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
788
{
2283
788
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
788
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
132
{
2288
132
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
132
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
1.04k
{
2293
1.04k
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
1.04k
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
233
{
2298
233
  build_r(info, M68K_INS_EXG, 4);
2299
233
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
724
{
2303
724
  cs_m68k_op* op0;
2304
724
  cs_m68k_op* op1;
2305
724
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
724
  op0 = &ext->operands[0];
2308
724
  op1 = &ext->operands[1];
2309
2310
724
  op0->address_mode = M68K_AM_NONE;
2311
724
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
724
  op1->address_mode = M68K_AM_NONE;
2314
724
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
724
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
475
{
2319
475
  cs_m68k_op* op0;
2320
475
  cs_m68k_op* op1;
2321
475
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
475
  op0 = &ext->operands[0];
2324
475
  op1 = &ext->operands[1];
2325
2326
475
  op0->address_mode = M68K_AM_NONE;
2327
475
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
475
  op1->address_mode = M68K_AM_NONE;
2330
475
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
475
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
366
{
2335
366
  build_d(info, M68K_INS_EXT, 2);
2336
366
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
163
{
2340
163
  build_d(info, M68K_INS_EXT, 4);
2341
163
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
543
{
2345
543
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
203
  build_d(info, M68K_INS_EXTB, 4);
2347
203
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
398
{
2351
398
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
398
  set_insn_group(info, M68K_GRP_JUMP);
2353
398
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
398
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
586
{
2358
586
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
586
  set_insn_group(info, M68K_GRP_JUMP);
2360
586
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
586
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.02k
{
2365
1.02k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.02k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
200
{
2370
200
  build_link(info, read_imm_16(info), 2);
2371
200
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
1.62k
{
2375
1.62k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
1.03k
  build_link(info, read_imm_32(info), 4);
2377
1.03k
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
1.00k
{
2381
1.00k
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
1.00k
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
943
{
2386
943
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
943
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
319
{
2391
319
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
319
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
850
{
2396
850
  build_r(info, M68K_INS_LSR, 1);
2397
850
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
441
{
2401
441
  build_r(info, M68K_INS_LSR, 2);
2402
441
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
224
{
2406
224
  build_r(info, M68K_INS_LSR, 4);
2407
224
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
1.98k
{
2411
1.98k
  build_ea(info, M68K_INS_LSR, 2);
2412
1.98k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
449
{
2416
449
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
449
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
216
{
2421
216
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
216
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
188
{
2426
188
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
188
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
238
{
2431
238
  build_r(info, M68K_INS_LSL, 1);
2432
238
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
796
{
2436
796
  build_r(info, M68K_INS_LSL, 2);
2437
796
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
280
{
2441
280
  build_r(info, M68K_INS_LSL, 4);
2442
280
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
1.90k
{
2446
1.90k
  build_ea(info, M68K_INS_LSL, 2);
2447
1.90k
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
24.0k
{
2451
24.0k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
24.0k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
22.4k
{
2456
22.4k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
22.4k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
43.4k
{
2461
43.4k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
43.4k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
4.77k
{
2466
4.77k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
4.77k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
6.25k
{
2471
6.25k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
6.25k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
1.03k
{
2476
1.03k
  cs_m68k_op* op0;
2477
1.03k
  cs_m68k_op* op1;
2478
1.03k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
1.03k
  op0 = &ext->operands[0];
2481
1.03k
  op1 = &ext->operands[1];
2482
2483
1.03k
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
1.03k
  op1->address_mode = M68K_AM_NONE;
2486
1.03k
  op1->reg = M68K_REG_CCR;
2487
1.03k
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.11k
{
2491
1.11k
  cs_m68k_op* op0;
2492
1.11k
  cs_m68k_op* op1;
2493
1.11k
  cs_m68k* ext;
2494
2495
1.11k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
544
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
544
  op0 = &ext->operands[0];
2500
544
  op1 = &ext->operands[1];
2501
2502
544
  op0->address_mode = M68K_AM_NONE;
2503
544
  op0->reg = M68K_REG_CCR;
2504
2505
544
  get_ea_mode_op(info, op1, info->ir, 1);
2506
544
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
529
{
2510
529
  cs_m68k_op* op0;
2511
529
  cs_m68k_op* op1;
2512
529
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
529
  op0 = &ext->operands[0];
2515
529
  op1 = &ext->operands[1];
2516
2517
529
  op0->address_mode = M68K_AM_NONE;
2518
529
  op0->reg = M68K_REG_SR;
2519
2520
529
  get_ea_mode_op(info, op1, info->ir, 2);
2521
529
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
918
{
2525
918
  cs_m68k_op* op0;
2526
918
  cs_m68k_op* op1;
2527
918
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
918
  op0 = &ext->operands[0];
2530
918
  op1 = &ext->operands[1];
2531
2532
918
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
918
  op1->address_mode = M68K_AM_NONE;
2535
918
  op1->reg = M68K_REG_SR;
2536
918
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
645
{
2540
645
  cs_m68k_op* op0;
2541
645
  cs_m68k_op* op1;
2542
645
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
645
  op0 = &ext->operands[0];
2545
645
  op1 = &ext->operands[1];
2546
2547
645
  op0->address_mode = M68K_AM_NONE;
2548
645
  op0->reg = M68K_REG_USP;
2549
2550
645
  op1->address_mode = M68K_AM_NONE;
2551
645
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
645
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
495
{
2556
495
  cs_m68k_op* op0;
2557
495
  cs_m68k_op* op1;
2558
495
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
495
  op0 = &ext->operands[0];
2561
495
  op1 = &ext->operands[1];
2562
2563
495
  op0->address_mode = M68K_AM_NONE;
2564
495
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
495
  op1->address_mode = M68K_AM_NONE;
2567
495
  op1->reg = M68K_REG_USP;
2568
495
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
4.99k
{
2572
4.99k
  uint32_t extension;
2573
4.99k
  m68k_reg reg;
2574
4.99k
  cs_m68k* ext;
2575
4.99k
  cs_m68k_op* op0;
2576
4.99k
  cs_m68k_op* op1;
2577
2578
2579
4.99k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
4.73k
  extension = read_imm_16(info);
2582
4.73k
  reg = M68K_REG_INVALID;
2583
2584
4.73k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
4.73k
  op0 = &ext->operands[0];
2587
4.73k
  op1 = &ext->operands[1];
2588
2589
4.73k
  switch (extension & 0xfff) {
2590
95
    case 0x000: reg = M68K_REG_SFC; break;
2591
110
    case 0x001: reg = M68K_REG_DFC; break;
2592
66
    case 0x800: reg = M68K_REG_USP; break;
2593
287
    case 0x801: reg = M68K_REG_VBR; break;
2594
394
    case 0x002: reg = M68K_REG_CACR; break;
2595
178
    case 0x802: reg = M68K_REG_CAAR; break;
2596
243
    case 0x803: reg = M68K_REG_MSP; break;
2597
91
    case 0x804: reg = M68K_REG_ISP; break;
2598
223
    case 0x003: reg = M68K_REG_TC; break;
2599
95
    case 0x004: reg = M68K_REG_ITT0; break;
2600
145
    case 0x005: reg = M68K_REG_ITT1; break;
2601
215
    case 0x006: reg = M68K_REG_DTT0; break;
2602
211
    case 0x007: reg = M68K_REG_DTT1; break;
2603
84
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
375
    case 0x806: reg = M68K_REG_URP; break;
2605
546
    case 0x807: reg = M68K_REG_SRP; break;
2606
4.73k
  }
2607
2608
4.73k
  if (BIT_0(info->ir)) {
2609
1.48k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.48k
    op1->reg = reg;
2611
3.25k
  } else {
2612
3.25k
    op0->reg = reg;
2613
3.25k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
3.25k
  }
2615
4.73k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.67k
{
2619
1.67k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.67k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
879
{
2624
879
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
879
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.97k
{
2629
1.97k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.97k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
829
{
2634
829
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
829
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.02k
{
2639
1.02k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.02k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.03k
{
2644
1.03k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.03k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
431
{
2649
431
  build_movep_re(info, 2);
2650
431
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
653
{
2654
653
  build_movep_re(info, 4);
2655
653
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
2.34k
{
2659
2.34k
  build_movep_er(info, 2);
2660
2.34k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.57k
{
2664
1.57k
  build_movep_er(info, 4);
2665
1.57k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
802
{
2669
802
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
633
  build_moves(info, 1);
2671
633
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
159
{
2675
  //uint32_t extension;
2676
159
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
102
  build_moves(info, 2);
2678
102
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
2.08k
{
2682
2.08k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
1.28k
  build_moves(info, 4);
2684
1.28k
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
23.3k
{
2688
23.3k
  cs_m68k_op* op0;
2689
23.3k
  cs_m68k_op* op1;
2690
2691
23.3k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
23.3k
  op0 = &ext->operands[0];
2694
23.3k
  op1 = &ext->operands[1];
2695
2696
23.3k
  op0->type = M68K_OP_IMM;
2697
23.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
23.3k
  op0->imm = (info->ir & 0xff);
2699
2700
23.3k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
23.3k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
23.3k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
93
{
2706
93
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
93
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
93
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
66
  build_move16(info, data, modes);
2712
66
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
731
{
2716
731
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
731
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
731
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
434
  build_move16(info, data, modes);
2722
434
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
393
{
2726
393
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
393
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
393
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
168
  build_move16(info, data, modes);
2732
168
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
363
{
2736
363
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
363
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
363
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
236
  build_move16(info, data, modes);
2742
236
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
762
{
2746
762
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
762
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
762
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
503
  build_move16(info, data, modes);
2752
503
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
3.50k
{
2756
3.50k
  build_er_1(info, M68K_INS_MULS, 2);
2757
3.50k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
4.50k
{
2761
4.50k
  build_er_1(info, M68K_INS_MULU, 2);
2762
4.50k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
589
{
2766
589
  uint32_t extension, insn_signed;
2767
589
  cs_m68k* ext;
2768
589
  cs_m68k_op* op0;
2769
589
  cs_m68k_op* op1;
2770
589
  uint32_t reg_0, reg_1;
2771
2772
589
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
518
  extension = read_imm_16(info);
2775
518
  insn_signed = 0;
2776
2777
518
  if (BIT_B((extension)))
2778
322
    insn_signed = 1;
2779
2780
518
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
518
  op0 = &ext->operands[0];
2783
518
  op1 = &ext->operands[1];
2784
2785
518
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
518
  reg_0 = extension & 7;
2788
518
  reg_1 = (extension >> 12) & 7;
2789
2790
518
  op1->address_mode = M68K_AM_NONE;
2791
518
  op1->type = M68K_OP_REG_PAIR;
2792
518
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
518
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
518
  if (!BIT_A(extension)) {
2796
231
    op1->type = M68K_OP_REG;
2797
231
    op1->reg = M68K_REG_D0 + reg_1;
2798
231
  }
2799
518
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.12k
{
2803
1.12k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.12k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
657
{
2808
657
  build_ea(info, M68K_INS_NEG, 1);
2809
657
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
2.72k
{
2813
2.72k
  build_ea(info, M68K_INS_NEG, 2);
2814
2.72k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
645
{
2818
645
  build_ea(info, M68K_INS_NEG, 4);
2819
645
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.32k
{
2823
1.32k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.32k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
1.57k
{
2828
1.57k
  build_ea(info, M68K_INS_NEGX, 2);
2829
1.57k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
579
{
2833
579
  build_ea(info, M68K_INS_NEGX, 4);
2834
579
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
39
{
2838
39
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
39
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
1.27k
{
2843
1.27k
  build_ea(info, M68K_INS_NOT, 1);
2844
1.27k
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
1.20k
{
2848
1.20k
  build_ea(info, M68K_INS_NOT, 2);
2849
1.20k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
539
{
2853
539
  build_ea(info, M68K_INS_NOT, 4);
2854
539
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
3.95k
{
2858
3.95k
  build_er_1(info, M68K_INS_OR, 1);
2859
3.95k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.81k
{
2863
1.81k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.81k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
5.22k
{
2868
5.22k
  build_er_1(info, M68K_INS_OR, 4);
2869
5.22k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.65k
{
2873
1.65k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.65k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.72k
{
2878
1.72k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.72k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.82k
{
2883
1.82k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.82k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
50.8k
{
2888
50.8k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
50.8k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
4.83k
{
2893
4.83k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
4.83k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
3.31k
{
2898
3.31k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
3.31k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
110
{
2903
110
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
110
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
246
{
2908
246
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
246
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
2.00k
{
2913
2.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
1.18k
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
1.18k
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.55k
{
2919
1.55k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
733
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
733
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
328
{
2925
328
  build_ea(info, M68K_INS_PEA, 4);
2926
328
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
205
{
2930
205
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
205
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
635
{
2935
635
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
635
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
1.06k
{
2940
1.06k
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
1.06k
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
466
{
2945
466
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
466
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
561
{
2950
561
  build_r(info, M68K_INS_ROR, 1);
2951
561
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
415
{
2955
415
  build_r(info, M68K_INS_ROR, 2);
2956
415
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
1.14k
{
2960
1.14k
  build_r(info, M68K_INS_ROR, 4);
2961
1.14k
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
1.51k
{
2965
1.51k
  build_ea(info, M68K_INS_ROR, 2);
2966
1.51k
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
696
{
2970
696
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
696
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
909
{
2975
909
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
909
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
601
{
2980
601
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
601
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
452
{
2985
452
  build_r(info, M68K_INS_ROL, 1);
2986
452
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
390
{
2990
390
  build_r(info, M68K_INS_ROL, 2);
2991
390
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
531
{
2995
531
  build_r(info, M68K_INS_ROL, 4);
2996
531
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
1.05k
{
3000
1.05k
  build_ea(info, M68K_INS_ROL, 2);
3001
1.05k
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
285
{
3005
285
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
285
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
421
{
3010
421
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
421
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
303
{
3015
303
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
303
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
316
{
3020
316
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
316
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
417
{
3025
417
  build_r(info, M68K_INS_ROXR, 2);
3026
417
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
330
{
3030
330
  build_r(info, M68K_INS_ROXR, 4);
3031
330
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.40k
{
3035
1.40k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.40k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
370
{
3040
370
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
370
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
1.07k
{
3045
1.07k
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
1.07k
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
411
{
3050
411
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
411
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
269
{
3055
269
  build_r(info, M68K_INS_ROXL, 1);
3056
269
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
380
{
3060
380
  build_r(info, M68K_INS_ROXL, 2);
3061
380
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
520
{
3065
520
  build_r(info, M68K_INS_ROXL, 4);
3066
520
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
1.45k
{
3070
1.45k
  build_ea(info, M68K_INS_ROXL, 2);
3071
1.45k
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
361
{
3075
361
  set_insn_group(info, M68K_GRP_RET);
3076
361
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
242
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
242
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
36
{
3082
36
  set_insn_group(info, M68K_GRP_IRET);
3083
36
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
36
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
300
{
3088
300
  cs_m68k* ext;
3089
300
  cs_m68k_op* op;
3090
3091
300
  set_insn_group(info, M68K_GRP_RET);
3092
3093
300
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
92
{
3112
92
  set_insn_group(info, M68K_GRP_RET);
3113
92
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
92
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
55
{
3118
55
  set_insn_group(info, M68K_GRP_RET);
3119
55
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
55
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.48k
{
3124
1.48k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.48k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
1.69k
{
3129
1.69k
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
1.69k
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
4.72k
{
3134
4.72k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
4.72k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
4.72k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
228
{
3140
228
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
228
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
2.29k
{
3145
2.29k
  build_er_1(info, M68K_INS_SUB, 1);
3146
2.29k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
2.36k
{
3150
2.36k
  build_er_1(info, M68K_INS_SUB, 2);
3151
2.36k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
14.5k
{
3155
14.5k
  build_er_1(info, M68K_INS_SUB, 4);
3156
14.5k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
861
{
3160
861
  build_re_1(info, M68K_INS_SUB, 1);
3161
861
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.85k
{
3165
1.85k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.85k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
8.88k
{
3170
8.88k
  build_re_1(info, M68K_INS_SUB, 4);
3171
8.88k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.90k
{
3175
1.90k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.90k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
3.13k
{
3180
3.13k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
3.13k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.70k
{
3185
1.70k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.70k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
1.01k
{
3190
1.01k
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
1.01k
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
644
{
3195
644
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
644
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
2.68k
{
3200
2.68k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
2.68k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
6.86k
{
3205
6.86k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
6.86k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.18k
{
3210
1.18k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.18k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
1.74k
{
3215
1.74k
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
1.74k
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
330
{
3220
330
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
330
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
550
{
3225
550
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
550
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
458
{
3230
458
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
458
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
649
{
3235
649
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
649
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
554
{
3240
554
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
554
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
266
{
3245
266
  build_d(info, M68K_INS_SWAP, 0);
3246
266
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
826
{
3250
826
  build_ea(info, M68K_INS_TAS, 1);
3251
826
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.99k
{
3255
1.99k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.99k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
1.15k
{
3260
1.15k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
756
  build_trap(info, 0, 0);
3262
3263
756
  info->extension.op_count = 0;
3264
756
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
1.71k
{
3268
1.71k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
1.26k
  build_trap(info, 2, read_imm_16(info));
3270
1.26k
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
753
{
3274
753
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
327
  build_trap(info, 4, read_imm_32(info));
3276
327
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
212
{
3280
212
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
212
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.47k
{
3285
1.47k
  build_ea(info, M68K_INS_TST, 1);
3286
1.47k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
597
{
3290
597
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
320
  build_ea(info, M68K_INS_TST, 1);
3292
320
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
287
{
3296
287
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
140
  build_ea(info, M68K_INS_TST, 1);
3298
140
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
738
{
3302
738
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
321
  build_ea(info, M68K_INS_TST, 1);
3304
321
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
1.32k
{
3308
1.32k
  build_ea(info, M68K_INS_TST, 2);
3309
1.32k
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
4.66k
{
3313
4.66k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
3.43k
  build_ea(info, M68K_INS_TST, 2);
3315
3.43k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
389
{
3319
389
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
236
  build_ea(info, M68K_INS_TST, 2);
3321
236
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
292
{
3325
292
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
144
  build_ea(info, M68K_INS_TST, 2);
3327
144
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
395
{
3331
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
154
  build_ea(info, M68K_INS_TST, 2);
3333
154
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
470
{
3337
470
  build_ea(info, M68K_INS_TST, 4);
3338
470
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
863
{
3342
863
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
388
  build_ea(info, M68K_INS_TST, 4);
3344
388
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
1.04k
{
3348
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
535
  build_ea(info, M68K_INS_TST, 4);
3350
535
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
958
{
3354
958
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
372
  build_ea(info, M68K_INS_TST, 4);
3356
372
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
878
{
3360
878
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
491
  build_ea(info, M68K_INS_TST, 4);
3362
491
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
205
{
3366
205
  cs_m68k_op* op;
3367
205
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
205
  op = &ext->operands[0];
3370
3371
205
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
205
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
205
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
6.87k
{
3377
6.87k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
4.33k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
4.33k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
3.44k
{
3383
3.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
2.01k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
2.01k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
720k
{
3392
720k
  const unsigned int instruction = info->ir;
3393
720k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
720k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
720k
    (i->instruction == d68000_invalid) ) {
3397
2.44k
    d68000_invalid(info);
3398
2.44k
    return 0;
3399
2.44k
  }
3400
3401
718k
  return 1;
3402
720k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
902k
{
3406
902k
  uint8_t i;
3407
3408
1.19M
  for (i = 0; i < count; ++i) {
3409
307k
    if (regs[i] == (uint16_t)reg)
3410
14.6k
      return 1;
3411
307k
  }
3412
3413
888k
  return 0;
3414
902k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
966k
{
3418
966k
  if (reg == M68K_REG_INVALID)
3419
63.6k
    return;
3420
3421
902k
  if (write)
3422
542k
  {
3423
542k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
10.6k
      return;
3425
3426
532k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
532k
    info->regs_write_count++;
3428
532k
  }
3429
359k
  else
3430
359k
  {
3431
359k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
4.01k
      return;
3433
3434
355k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
355k
    info->regs_read_count++;
3436
355k
  }
3437
902k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
342k
{
3441
342k
  switch (op->address_mode) {
3442
2.72k
    case M68K_AM_REG_DIRECT_ADDR:
3443
2.72k
    case M68K_AM_REG_DIRECT_DATA:
3444
2.72k
      add_reg_to_rw_list(info, op->reg, write);
3445
2.72k
      break;
3446
3447
65.0k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
162k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
162k
      add_reg_to_rw_list(info, op->reg, 1);
3450
162k
      break;
3451
3452
60.7k
    case M68K_AM_REGI_ADDR:
3453
101k
    case M68K_AM_REGI_ADDR_DISP:
3454
101k
      add_reg_to_rw_list(info, op->reg, 0);
3455
101k
      break;
3456
3457
27.8k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
36.8k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
44.1k
    case M68K_AM_MEMI_POST_INDEX:
3460
50.9k
    case M68K_AM_MEMI_PRE_INDEX:
3461
52.7k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
52.8k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
53.9k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
54.3k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
54.3k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
54.3k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
54.3k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
21.1k
    default:
3471
21.1k
      break;
3472
342k
  }
3473
342k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
32.9k
{
3477
32.9k
  int i;
3478
3479
296k
  for (i = 0; i < 8; ++i) {
3480
263k
    if (bits & (1 << i)) {
3481
55.8k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
55.8k
    }
3483
263k
  }
3484
32.9k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
10.9k
{
3488
10.9k
  uint32_t bits = op->register_bits;
3489
10.9k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
10.9k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
10.9k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
10.9k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
1.21M
{
3496
1.21M
  switch ((int)op->type) {
3497
522k
    case M68K_OP_REG:
3498
522k
      add_reg_to_rw_list(info, op->reg, write);
3499
522k
      break;
3500
3501
342k
    case M68K_OP_MEM:
3502
342k
      update_am_reg_list(info, op, write);
3503
342k
      break;
3504
3505
10.9k
    case M68K_OP_REG_BITS:
3506
10.9k
      update_reg_list_regbits(info, op, write);
3507
10.9k
      break;
3508
3509
6.34k
    case M68K_OP_REG_PAIR:
3510
6.34k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
6.34k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
6.34k
      break;
3513
1.21M
  }
3514
1.21M
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
716k
{
3518
716k
  int i;
3519
3520
716k
  if (!info->extension.op_count)
3521
1.72k
    return;
3522
3523
714k
  if (info->extension.op_count == 1) {
3524
220k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
494k
  } else {
3526
    // first operand is always read
3527
494k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
999k
    for (i = 1; i < info->extension.op_count; ++i)
3531
505k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
494k
  }
3533
714k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
718k
{
3537
718k
  info->inst = inst;
3538
718k
  info->pc = pc;
3539
718k
  info->ir = 0;
3540
718k
  info->type = cpu_type;
3541
718k
  info->address_mask = 0xffffffff;
3542
3543
718k
  switch(info->type) {
3544
239k
    case M68K_CPU_TYPE_68000:
3545
239k
      info->type = TYPE_68000;
3546
239k
      info->address_mask = 0x00ffffff;
3547
239k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
479k
    case M68K_CPU_TYPE_68040:
3565
479k
      info->type = TYPE_68040;
3566
479k
      info->address_mask = 0xffffffff;
3567
479k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
718k
  }
3572
718k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
718k
{
3581
718k
  MCInst *inst = info->inst;
3582
718k
  cs_m68k* ext = &info->extension;
3583
718k
  int i;
3584
718k
  unsigned int size;
3585
3586
718k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
718k
  memset(ext, 0, sizeof(cs_m68k));
3589
718k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
3.59M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
2.87M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
718k
  info->ir = peek_imm_16(info);
3595
718k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
716k
    info->ir = read_imm_16(info);
3597
716k
    g_instruction_table[info->ir].instruction(info);
3598
716k
  }
3599
3600
718k
  size = info->pc - (unsigned int)pc;
3601
718k
  info->pc = (unsigned int)pc;
3602
3603
718k
  return size;
3604
718k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
719k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
719k
  int s;
3612
719k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
719k
  cs_struct* handle = instr->csh;
3614
719k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
719k
  if (code_len < 2) {
3619
1.54k
    *size = 0;
3620
1.54k
    return false;
3621
1.54k
  }
3622
3623
718k
  if (instr->flat_insn->detail) {
3624
718k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
718k
  }
3626
3627
718k
  info->groups_count = 0;
3628
718k
  info->regs_read_count = 0;
3629
718k
  info->regs_write_count = 0;
3630
718k
  info->code = code;
3631
718k
  info->code_len = code_len;
3632
718k
  info->baseAddress = address;
3633
3634
718k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
718k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
718k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
718k
  if (handle->mode & CS_MODE_M68K_040)
3641
479k
    cpu_type = M68K_CPU_TYPE_68040;
3642
718k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
718k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
718k
  s = m68k_disassemble(info, address);
3647
3648
718k
  if (s == 0) {
3649
2.15k
    *size = 2;
3650
2.15k
    return false;
3651
2.15k
  }
3652
3653
716k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
716k
  if (s > (int)code_len)
3662
1.76k
    *size = (uint16_t)code_len;
3663
714k
  else
3664
714k
    *size = (uint16_t)s;
3665
3666
716k
  return true;
3667
718k
}
3668