Coverage Report

Created: 2024-09-08 06:22

/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
218k
{
66
218k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
218k
  MI->csh->doing_mem = status;
70
218k
  if (!status)
71
    // done, create the next operand slot
72
109k
    MI->flat_insn->detail->x86.op_count++;
73
74
218k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
16.9k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
16.9k
  switch(MI->flat_insn->id) {
81
5.28k
    default:
82
5.28k
      SStream_concat0(O, "ptr ");
83
5.28k
      break;
84
1.73k
    case X86_INS_SGDT:
85
3.28k
    case X86_INS_SIDT:
86
5.08k
    case X86_INS_LGDT:
87
7.44k
    case X86_INS_LIDT:
88
7.91k
    case X86_INS_FXRSTOR:
89
8.37k
    case X86_INS_FXSAVE:
90
10.2k
    case X86_INS_LJMP:
91
11.6k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
11.6k
      break;
94
16.9k
  }
95
96
16.9k
  switch(MI->csh->mode) {
97
5.18k
    case CS_MODE_16:
98
5.18k
      switch(MI->flat_insn->id) {
99
1.46k
        default:
100
1.46k
          MI->x86opsize = 2;
101
1.46k
          break;
102
770
        case X86_INS_LJMP:
103
1.28k
        case X86_INS_LCALL:
104
1.28k
          MI->x86opsize = 4;
105
1.28k
          break;
106
407
        case X86_INS_SGDT:
107
833
        case X86_INS_SIDT:
108
1.57k
        case X86_INS_LGDT:
109
2.44k
        case X86_INS_LIDT:
110
2.44k
          MI->x86opsize = 6;
111
2.44k
          break;
112
5.18k
      }
113
5.18k
      break;
114
7.34k
    case CS_MODE_32:
115
7.34k
      switch(MI->flat_insn->id) {
116
3.11k
        default:
117
3.11k
          MI->x86opsize = 4;
118
3.11k
          break;
119
348
        case X86_INS_LJMP:
120
1.08k
        case X86_INS_JMP:
121
1.52k
        case X86_INS_LCALL:
122
2.39k
        case X86_INS_SGDT:
123
3.05k
        case X86_INS_SIDT:
124
3.59k
        case X86_INS_LGDT:
125
4.23k
        case X86_INS_LIDT:
126
4.23k
          MI->x86opsize = 6;
127
4.23k
          break;
128
7.34k
      }
129
7.34k
      break;
130
7.34k
    case CS_MODE_64:
131
4.44k
      switch(MI->flat_insn->id) {
132
899
        default:
133
899
          MI->x86opsize = 8;
134
899
          break;
135
786
        case X86_INS_LJMP:
136
1.24k
        case X86_INS_LCALL:
137
1.70k
        case X86_INS_SGDT:
138
2.16k
        case X86_INS_SIDT:
139
2.68k
        case X86_INS_LGDT:
140
3.54k
        case X86_INS_LIDT:
141
3.54k
          MI->x86opsize = 10;
142
3.54k
          break;
143
4.44k
      }
144
4.44k
      break;
145
4.44k
    default:  // never reach
146
0
      break;
147
16.9k
  }
148
149
16.9k
  printMemReference(MI, OpNo, O);
150
16.9k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
222k
{
154
222k
  SStream_concat0(O, "byte ptr ");
155
222k
  MI->x86opsize = 1;
156
222k
  printMemReference(MI, OpNo, O);
157
222k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
34.0k
{
161
34.0k
  MI->x86opsize = 2;
162
34.0k
  SStream_concat0(O, "word ptr ");
163
34.0k
  printMemReference(MI, OpNo, O);
164
34.0k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
83.3k
{
168
83.3k
  MI->x86opsize = 4;
169
83.3k
  SStream_concat0(O, "dword ptr ");
170
83.3k
  printMemReference(MI, OpNo, O);
171
83.3k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
23.8k
{
175
23.8k
  SStream_concat0(O, "qword ptr ");
176
23.8k
  MI->x86opsize = 8;
177
23.8k
  printMemReference(MI, OpNo, O);
178
23.8k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
6.82k
{
182
6.82k
  SStream_concat0(O, "xmmword ptr ");
183
6.82k
  MI->x86opsize = 16;
184
6.82k
  printMemReference(MI, OpNo, O);
185
6.82k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
4.18k
{
189
4.18k
  SStream_concat0(O, "zmmword ptr ");
190
4.18k
  MI->x86opsize = 64;
191
4.18k
  printMemReference(MI, OpNo, O);
192
4.18k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
4.49k
{
197
4.49k
  SStream_concat0(O, "ymmword ptr ");
198
4.49k
  MI->x86opsize = 32;
199
4.49k
  printMemReference(MI, OpNo, O);
200
4.49k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
9.67k
{
204
9.67k
  switch(MCInst_getOpcode(MI)) {
205
6.64k
    default:
206
6.64k
      SStream_concat0(O, "dword ptr ");
207
6.64k
      MI->x86opsize = 4;
208
6.64k
      break;
209
1.91k
    case X86_FSTENVm:
210
3.02k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
3.02k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
1.04k
        case CS_MODE_16:
216
1.04k
          MI->x86opsize = 14;
217
1.04k
          break;
218
1.56k
        case CS_MODE_32:
219
1.97k
        case CS_MODE_64:
220
1.97k
          MI->x86opsize = 28;
221
1.97k
          break;
222
3.02k
      }
223
3.02k
      break;
224
9.67k
  }
225
226
9.67k
  printMemReference(MI, OpNo, O);
227
9.67k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
8.52k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
8.52k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
3.88k
    switch(MCInst_getOpcode(MI)) {
235
3.21k
      default:
236
3.21k
        SStream_concat0(O, "qword ptr ");
237
3.21k
        MI->x86opsize = 8;
238
3.21k
        break;
239
0
      case X86_MOVPQI2QImr:
240
668
      case X86_COMISDrm:
241
668
        SStream_concat0(O, "xmmword ptr ");
242
668
        MI->x86opsize = 16;
243
668
        break;
244
3.88k
    }
245
4.64k
  } else {
246
4.64k
    SStream_concat0(O, "qword ptr ");
247
4.64k
    MI->x86opsize = 8;
248
4.64k
  }
249
250
8.52k
  printMemReference(MI, OpNo, O);
251
8.52k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
1.46k
{
255
1.46k
  switch(MCInst_getOpcode(MI)) {
256
689
    default:
257
689
      SStream_concat0(O, "xword ptr ");
258
689
      break;
259
536
    case X86_FBLDm:
260
779
    case X86_FBSTPm:
261
779
      break;
262
1.46k
  }
263
264
1.46k
  MI->x86opsize = 10;
265
1.46k
  printMemReference(MI, OpNo, O);
266
1.46k
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
6.52k
{
270
6.52k
  SStream_concat0(O, "xmmword ptr ");
271
6.52k
  MI->x86opsize = 16;
272
6.52k
  printMemReference(MI, OpNo, O);
273
6.52k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
3.66k
{
277
3.66k
  SStream_concat0(O, "ymmword ptr ");
278
3.66k
  MI->x86opsize = 32;
279
3.66k
  printMemReference(MI, OpNo, O);
280
3.66k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
2.62k
{
284
2.62k
  SStream_concat0(O, "zmmword ptr ");
285
2.62k
  MI->x86opsize = 64;
286
2.62k
  printMemReference(MI, OpNo, O);
287
2.62k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
1.40M
{
293
1.40M
  SStream_concat0(OS, getRegisterName(RegNo));
294
1.40M
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
397k
{
312
397k
  if (positive) {
313
    // always print this number in positive form
314
339k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
339k
    } else { // Intel syntax
348
339k
      if (imm < 0) {
349
4.91k
        if (MI->op1_size) {
350
1.06k
          switch(MI->op1_size) {
351
1.06k
            default:
352
1.06k
              break;
353
1.06k
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
1.06k
          }
363
1.06k
        }
364
365
4.91k
        SStream_concat(O, "0x%"PRIx64, imm);
366
334k
      } else {
367
334k
        if (imm > HEX_THRESHOLD)
368
317k
          SStream_concat(O, "0x%"PRIx64, imm);
369
17.4k
        else
370
17.4k
          SStream_concat(O, "%"PRIu64, imm);
371
334k
      }
372
339k
    }
373
339k
  } else {
374
57.8k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
57.8k
    } else { // Intel syntax
395
57.8k
      if (imm < 0) {
396
6.11k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
6.11k
        else if (imm < -HEX_THRESHOLD)
399
5.40k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
712
        else
401
712
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
51.7k
      } else {
404
51.7k
        if (imm > HEX_THRESHOLD)
405
44.3k
          SStream_concat(O, "0x%"PRIx64, imm);
406
7.45k
        else
407
7.45k
          SStream_concat(O, "%"PRIu64, imm);
408
51.7k
      }
409
57.8k
    }
410
57.8k
  }
411
397k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
528k
{
416
528k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
528k
  if (MCOperand_isReg(Op)) {
418
528k
    printRegName(O, MCOperand_getReg(Op));
419
528k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
528k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
2.66M
{
429
2.66M
#ifndef CAPSTONE_DIET
430
2.66M
  uint8_t i;
431
2.66M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
2.66M
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
7.48M
  for(i = 0; arr[i]; i++) {
440
4.82M
    if (arr[i] != CS_AC_IGNORE)
441
4.05M
      access[i] = arr[i];
442
766k
    else
443
766k
      access[i] = 0;
444
4.82M
  }
445
446
  // mark the end of array
447
2.66M
  access[i] = 0;
448
2.66M
#endif
449
2.66M
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
49.9k
{
454
49.9k
  MCOperand *SegReg;
455
49.9k
  int reg;
456
457
49.9k
  if (MI->csh->detail) {
458
49.9k
#ifndef CAPSTONE_DIET
459
49.9k
    uint8_t access[6];
460
49.9k
#endif
461
462
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
49.9k
#ifndef CAPSTONE_DIET
471
49.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
49.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
49.9k
#endif
474
49.9k
  }
475
476
49.9k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
49.9k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
49.9k
  if (reg) {
481
1.37k
    _printOperand(MI, Op + 1, O);
482
1.37k
    if (MI->csh->detail) {
483
1.37k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
1.37k
    }
485
1.37k
    SStream_concat0(O, ":");
486
1.37k
  }
487
488
49.9k
  SStream_concat0(O, "[");
489
49.9k
  set_mem_access(MI, true);
490
49.9k
  printOperand(MI, Op, O);
491
49.9k
  SStream_concat0(O, "]");
492
49.9k
  set_mem_access(MI, false);
493
49.9k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
59.2k
{
497
59.2k
  if (MI->csh->detail) {
498
59.2k
#ifndef CAPSTONE_DIET
499
59.2k
    uint8_t access[6];
500
59.2k
#endif
501
502
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
59.2k
#ifndef CAPSTONE_DIET
511
59.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
59.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
59.2k
#endif
514
59.2k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
59.2k
  if (MI->csh->mode != CS_MODE_64) {
518
38.2k
    SStream_concat0(O, "es:[");
519
38.2k
    if (MI->csh->detail) {
520
38.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
38.2k
    }
522
38.2k
  } else
523
21.0k
    SStream_concat0(O, "[");
524
525
59.2k
  set_mem_access(MI, true);
526
59.2k
  printOperand(MI, Op, O);
527
59.2k
  SStream_concat0(O, "]");
528
59.2k
  set_mem_access(MI, false);
529
59.2k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
18.8k
{
533
18.8k
  SStream_concat0(O, "byte ptr ");
534
18.8k
  MI->x86opsize = 1;
535
18.8k
  printSrcIdx(MI, OpNo, O);
536
18.8k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
8.32k
{
540
8.32k
  SStream_concat0(O, "word ptr ");
541
8.32k
  MI->x86opsize = 2;
542
8.32k
  printSrcIdx(MI, OpNo, O);
543
8.32k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
20.6k
{
547
20.6k
  SStream_concat0(O, "dword ptr ");
548
20.6k
  MI->x86opsize = 4;
549
20.6k
  printSrcIdx(MI, OpNo, O);
550
20.6k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
2.09k
{
554
2.09k
  SStream_concat0(O, "qword ptr ");
555
2.09k
  MI->x86opsize = 8;
556
2.09k
  printSrcIdx(MI, OpNo, O);
557
2.09k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
22.5k
{
561
22.5k
  SStream_concat0(O, "byte ptr ");
562
22.5k
  MI->x86opsize = 1;
563
22.5k
  printDstIdx(MI, OpNo, O);
564
22.5k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
9.17k
{
568
9.17k
  SStream_concat0(O, "word ptr ");
569
9.17k
  MI->x86opsize = 2;
570
9.17k
  printDstIdx(MI, OpNo, O);
571
9.17k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
24.0k
{
575
24.0k
  SStream_concat0(O, "dword ptr ");
576
24.0k
  MI->x86opsize = 4;
577
24.0k
  printDstIdx(MI, OpNo, O);
578
24.0k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
3.51k
{
582
3.51k
  SStream_concat0(O, "qword ptr ");
583
3.51k
  MI->x86opsize = 8;
584
3.51k
  printDstIdx(MI, OpNo, O);
585
3.51k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
11.3k
{
589
11.3k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
11.3k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
11.3k
  int reg;
592
593
11.3k
  if (MI->csh->detail) {
594
11.3k
#ifndef CAPSTONE_DIET
595
11.3k
    uint8_t access[6];
596
11.3k
#endif
597
598
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
11.3k
#ifndef CAPSTONE_DIET
607
11.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
11.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
11.3k
#endif
610
11.3k
  }
611
612
  // If this has a segment register, print it.
613
11.3k
  reg = MCOperand_getReg(SegReg);
614
11.3k
  if (reg) {
615
677
    _printOperand(MI, Op + 1, O);
616
677
    SStream_concat0(O, ":");
617
677
    if (MI->csh->detail) {
618
677
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
677
    }
620
677
  }
621
622
11.3k
  SStream_concat0(O, "[");
623
624
11.3k
  if (MCOperand_isImm(DispSpec)) {
625
11.3k
    int64_t imm = MCOperand_getImm(DispSpec);
626
11.3k
    if (MI->csh->detail)
627
11.3k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
11.3k
    if (imm < 0)
630
2.19k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
9.15k
    else
632
9.15k
      printImm(MI, O, imm, true);
633
11.3k
  }
634
635
11.3k
  SStream_concat0(O, "]");
636
637
11.3k
  if (MI->csh->detail)
638
11.3k
    MI->flat_insn->detail->x86.op_count++;
639
640
11.3k
  if (MI->op1_size == 0)
641
11.3k
    MI->op1_size = MI->x86opsize;
642
11.3k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
46.7k
{
646
46.7k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
46.7k
  printImm(MI, O, val, true);
649
650
46.7k
  if (MI->csh->detail) {
651
46.7k
#ifndef CAPSTONE_DIET
652
46.7k
    uint8_t access[6];
653
46.7k
#endif
654
655
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
46.7k
#ifndef CAPSTONE_DIET
660
46.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
46.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
46.7k
#endif
663
664
46.7k
    MI->flat_insn->detail->x86.op_count++;
665
46.7k
  }
666
46.7k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
6.10k
{
670
6.10k
  SStream_concat0(O, "byte ptr ");
671
6.10k
  MI->x86opsize = 1;
672
6.10k
  printMemOffset(MI, OpNo, O);
673
6.10k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
1.19k
{
677
1.19k
  SStream_concat0(O, "word ptr ");
678
1.19k
  MI->x86opsize = 2;
679
1.19k
  printMemOffset(MI, OpNo, O);
680
1.19k
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
3.68k
{
684
3.68k
  SStream_concat0(O, "dword ptr ");
685
3.68k
  MI->x86opsize = 4;
686
3.68k
  printMemOffset(MI, OpNo, O);
687
3.68k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
369
{
691
369
  SStream_concat0(O, "qword ptr ");
692
369
  MI->x86opsize = 8;
693
369
  printMemOffset(MI, OpNo, O);
694
369
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
1.08M
{
700
1.08M
  x86_reg reg, reg2;
701
1.08M
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
1.08M
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
1.08M
  X86_lockrep(MI, O);
712
1.08M
  printInstruction(MI, O);
713
714
1.08M
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
1.08M
  if (MI->csh->detail) {
716
1.08M
#ifndef CAPSTONE_DIET
717
1.08M
    uint8_t access[6] = {0};
718
1.08M
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
1.08M
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
117k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
117k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
117k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
117k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
117k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
117k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
117k
      MI->flat_insn->detail->x86.op_count++;
731
964k
    } else {
732
964k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
19.9k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
19.9k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
19.9k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
19.9k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
19.9k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
19.9k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
19.9k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
19.9k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
19.9k
        MI->flat_insn->detail->x86.op_count = 2;
742
19.9k
      }
743
964k
    }
744
745
1.08M
#ifndef CAPSTONE_DIET
746
1.08M
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
1.08M
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
1.08M
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
1.08M
#endif
750
1.08M
  }
751
752
1.08M
  if (MI->op1_size == 0 && reg)
753
89.8k
    MI->op1_size = MI->csh->regsize_map[reg];
754
1.08M
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
80.2k
{
760
80.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
80.2k
  if (MCOperand_isImm(Op)) {
762
80.2k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
80.2k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
80.2k
    if (MI->csh->mode != CS_MODE_64) {
767
57.1k
      imm = imm & 0xffffffff;
768
57.1k
    }
769
770
80.2k
    printImm(MI, O, imm, true);
771
772
80.2k
    if (MI->csh->detail) {
773
80.2k
#ifndef CAPSTONE_DIET
774
80.2k
      uint8_t access[6];
775
80.2k
#endif
776
777
80.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
80.2k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
80.2k
      else if (opsize > 0)
782
2.89k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
77.3k
      else
784
77.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
80.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
80.2k
#ifndef CAPSTONE_DIET
788
80.2k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
80.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
80.2k
#endif
791
792
80.2k
      MI->flat_insn->detail->x86.op_count++;
793
80.2k
    }
794
795
80.2k
    if (MI->op1_size == 0)
796
80.2k
      MI->op1_size = MI->imm_size;
797
80.2k
  }
798
80.2k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
1.00M
{
802
1.00M
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
1.00M
  if (MCOperand_isReg(Op)) {
805
875k
    unsigned int reg = MCOperand_getReg(Op);
806
807
875k
    printRegName(O, reg);
808
875k
    if (MI->csh->detail) {
809
875k
      if (MI->csh->doing_mem) {
810
109k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
766k
      } else {
812
766k
#ifndef CAPSTONE_DIET
813
766k
        uint8_t access[6];
814
766k
#endif
815
816
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
766k
#ifndef CAPSTONE_DIET
821
766k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
766k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
766k
#endif
824
825
766k
        MI->flat_insn->detail->x86.op_count++;
826
766k
      }
827
875k
    }
828
829
875k
    if (MI->op1_size == 0)
830
450k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
875k
  } else if (MCOperand_isImm(Op)) {
832
131k
    uint8_t encsize;
833
131k
    int64_t imm = MCOperand_getImm(Op);
834
131k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
131k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
59.9k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
131k
    switch(MI->flat_insn->id) {
841
57.8k
      default:
842
57.8k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
57.8k
        break;
844
845
441
      case X86_INS_MOVABS:
846
23.3k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
23.3k
        printImm(MI, O, imm, true);
849
23.3k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
2.18k
      case X86_INS_LCALL:
860
4.91k
      case X86_INS_LJMP:
861
4.91k
      case X86_INS_JMP:
862
        // always print address in positive form
863
4.91k
        if (OpNo == 1) { // ptr16 part
864
2.45k
          imm = imm & 0xffff;
865
2.45k
          opsize = 2;
866
2.45k
        } else
867
2.45k
          opsize = 4;
868
4.91k
        printImm(MI, O, imm, true);
869
4.91k
        break;
870
871
12.2k
      case X86_INS_AND:
872
21.9k
      case X86_INS_OR:
873
31.2k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
31.2k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
3.56k
          printImm(MI, O, imm, true);
877
27.6k
        else {
878
27.6k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
27.6k
          printImm(MI, O, imm, true);
880
27.6k
        }
881
31.2k
        break;
882
883
12.3k
      case X86_INS_RET:
884
14.3k
      case X86_INS_RETF:
885
        // RET imm16
886
14.3k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
969
          printImm(MI, O, imm, true);
888
13.3k
        else {
889
13.3k
          imm = 0xffff & imm;
890
13.3k
          printImm(MI, O, imm, true);
891
13.3k
        }
892
14.3k
        break;
893
131k
    }
894
895
131k
    if (MI->csh->detail) {
896
131k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
131k
      } else {
899
131k
#ifndef CAPSTONE_DIET
900
131k
        uint8_t access[6];
901
131k
#endif
902
903
131k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
131k
        if (opsize > 0) {
905
110k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
110k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
110k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
5.12k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
5.12k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
5.12k
              MI->flat_insn->detail->x86.operands[0].size;
911
5.12k
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
5.12k
        } else
914
16.4k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
131k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
131k
#ifndef CAPSTONE_DIET
918
131k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
131k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
131k
#endif
921
922
131k
        MI->flat_insn->detail->x86.op_count++;
923
131k
      }
924
131k
    }
925
131k
  }
926
1.00M
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
436k
{
930
436k
  bool NeedPlus = false;
931
436k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
436k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
436k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
436k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
436k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
436k
  int reg;
937
938
436k
  if (MI->csh->detail) {
939
436k
#ifndef CAPSTONE_DIET
940
436k
    uint8_t access[6];
941
436k
#endif
942
943
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
436k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
433k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
433k
        }
950
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
436k
#ifndef CAPSTONE_DIET
954
436k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
436k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
436k
#endif
957
436k
  }
958
959
  // If this has a segment register, print it.
960
436k
  reg = MCOperand_getReg(SegReg);
961
436k
  if (reg) {
962
11.9k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
11.9k
    if (MI->csh->detail) {
964
11.9k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
11.9k
    }
966
11.9k
    SStream_concat0(O, ":");
967
11.9k
  }
968
969
436k
  SStream_concat0(O, "[");
970
971
436k
  if (MCOperand_getReg(BaseReg)) {
972
426k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
426k
    NeedPlus = true;
974
426k
  }
975
976
436k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
88.0k
    if (NeedPlus) SStream_concat0(O, " + ");
978
88.0k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
88.0k
    if (ScaleVal != 1)
980
14.5k
      SStream_concat(O, "*%u", ScaleVal);
981
88.0k
    NeedPlus = true;
982
88.0k
  }
983
984
436k
  if (MCOperand_isImm(DispSpec)) {
985
436k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
436k
    if (MI->csh->detail)
987
436k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
436k
    if (DispVal) {
989
127k
      if (NeedPlus) {
990
119k
        if (DispVal < 0) {
991
46.5k
          SStream_concat0(O, " - ");
992
46.5k
          printImm(MI, O, -DispVal, true);
993
72.7k
        } else {
994
72.7k
          SStream_concat0(O, " + ");
995
72.7k
          printImm(MI, O, DispVal, true);
996
72.7k
        }
997
119k
      } else {
998
        // memory reference to an immediate address
999
8.06k
        if (MI->csh->mode == CS_MODE_64)
1000
430
          MI->op1_size = 8;
1001
8.06k
        if (DispVal < 0) {
1002
2.86k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
5.20k
        } else {
1004
5.20k
          printImm(MI, O, DispVal, true);
1005
5.20k
        }
1006
8.06k
      }
1007
1008
309k
    } else {
1009
      // DispVal = 0
1010
309k
      if (!NeedPlus)  // [0]
1011
698
        SStream_concat0(O, "0");
1012
309k
    }
1013
436k
  }
1014
1015
436k
  SStream_concat0(O, "]");
1016
1017
436k
  if (MI->csh->detail)
1018
436k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
436k
  if (MI->op1_size == 0)
1021
306k
    MI->op1_size = MI->x86opsize;
1022
436k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
8.39k
{
1026
8.39k
  switch(MI->Opcode) {
1027
220
    default: break;
1028
952
    case X86_LEA16r:
1029
952
         MI->x86opsize = 2;
1030
952
         break;
1031
945
    case X86_LEA32r:
1032
1.70k
    case X86_LEA64_32r:
1033
1.70k
         MI->x86opsize = 4;
1034
1.70k
         break;
1035
367
    case X86_LEA64r:
1036
367
         MI->x86opsize = 8;
1037
367
         break;
1038
910
    case X86_BNDCL32rm:
1039
1.21k
    case X86_BNDCN32rm:
1040
1.57k
    case X86_BNDCU32rm:
1041
2.63k
    case X86_BNDSTXmr:
1042
3.91k
    case X86_BNDLDXrm:
1043
4.43k
    case X86_BNDCL64rm:
1044
4.90k
    case X86_BNDCN64rm:
1045
5.14k
    case X86_BNDCU64rm:
1046
5.14k
         MI->x86opsize = 16;
1047
5.14k
         break;
1048
8.39k
  }
1049
1050
8.39k
  printMemReference(MI, OpNo, O);
1051
8.39k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif