Coverage Report

Created: 2025-07-01 07:03

/src/capstonenext/arch/ARM/ARMDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
23
#include <capstone/platform.h>
24
#include <stdio.h>
25
#include <stdlib.h>
26
#include <string.h>
27
#include <stdlib.h>
28
#include <capstone/platform.h>
29
30
#include <capstone/platform.h>
31
32
#include "../../LEB128.h"
33
#include "../../MCDisassembler.h"
34
#include "../../MCFixedLenDisassembler.h"
35
#include "../../MCInst.h"
36
#include "../../MCInstrDesc.h"
37
#include "../../MCRegisterInfo.h"
38
#include "../../MathExtras.h"
39
#include "../../cs_priv.h"
40
#include "../../utils.h"
41
#include "ARMAddressingModes.h"
42
#include "ARMBaseInfo.h"
43
#include "ARMDisassemblerExtension.h"
44
45
#include "ARMLinkage.h"
46
#include "ARMMapping.h"
47
48
#define GET_INSTRINFO_MC_DESC
49
#include "ARMGenInstrInfo.inc"
50
51
4.62k
#define CONCAT(a, b) CONCAT_(a, b)
52
4.62k
#define CONCAT_(a, b) a##_##b
53
54
// end anonymous namespace
55
56
// Forward declare these because the autogenerated code will reference them.
57
// Definitions are further down.
58
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
59
             uint64_t Address,
60
             const void *Decoder);
61
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
62
                 uint64_t Address,
63
                 const void *Decoder);
64
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
65
                 uint64_t Address,
66
                 const void *Decoder);
67
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
68
            uint64_t Address,
69
            const void *Decoder);
70
static DecodeStatus
71
DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst, unsigned RegNo,
72
          uint64_t Address, const void *Decoder);
73
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
74
                 uint64_t Address,
75
                 const void *Decoder);
76
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
77
                 uint64_t Address,
78
                 const void *Decoder);
79
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
80
               uint64_t Address,
81
               const void *Decoder);
82
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
83
             uint64_t Address,
84
             const void *Decoder);
85
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
86
                 unsigned RegNo,
87
                 uint64_t Address,
88
                 const void *Decoder);
89
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
90
              uint64_t Address,
91
              const void *Decoder);
92
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
93
               uint64_t Address,
94
               const void *Decoder);
95
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
96
              uint64_t Address,
97
              const void *Decoder);
98
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
99
                 uint64_t Address,
100
                 const void *Decoder);
101
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
102
               uint64_t Address,
103
               const void *Decoder);
104
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
105
               uint64_t Address,
106
               const void *Decoder);
107
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
108
             uint64_t Address,
109
             const void *Decoder);
110
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
111
             uint64_t Address,
112
             const void *Decoder);
113
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
114
             uint64_t Address,
115
             const void *Decoder);
116
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
117
               uint64_t Address,
118
               const void *Decoder);
119
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
120
               uint64_t Address,
121
               const void *Decoder);
122
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
123
            uint64_t Address,
124
            const void *Decoder);
125
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
126
             uint64_t Address,
127
             const void *Decoder);
128
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
129
              uint64_t Address,
130
              const void *Decoder);
131
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
132
               uint64_t Address,
133
               const void *Decoder);
134
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
135
                 uint64_t Address,
136
                 const void *Decoder);
137
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
138
               uint64_t Address,
139
               const void *Decoder);
140
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
141
               uint64_t Address,
142
               const void *Decoder);
143
144
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
145
             uint64_t Address,
146
             const void *Decoder);
147
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
148
               uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
150
           uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
152
              uint64_t Address,
153
              const void *Decoder);
154
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
155
              uint64_t Address,
156
              const void *Decoder);
157
158
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
159
                uint64_t Address,
160
                const void *Decoder);
161
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
162
              uint64_t Address,
163
              const void *Decoder);
164
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
165
              uint64_t Address,
166
              const void *Decoder);
167
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
168
            uint64_t Address,
169
            const void *Decoder);
170
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
171
                 uint64_t Address,
172
                 const void *Decoder);
173
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
174
           uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
176
            uint64_t Address,
177
            const void *Decoder);
178
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
179
            uint64_t Address,
180
            const void *Decoder);
181
182
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
183
                unsigned Insn,
184
                uint64_t Adddress,
185
                const void *Decoder);
186
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
187
               uint64_t Address,
188
               const void *Decoder);
189
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
190
                uint64_t Address,
191
                const void *Decoder);
192
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
193
            uint64_t Address,
194
            const void *Decoder);
195
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
196
            uint64_t Address,
197
            const void *Decoder);
198
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
199
           uint64_t Address, const void *Decoder);
200
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
201
           uint64_t Address, const void *Decoder);
202
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
203
              uint64_t Address,
204
              const void *Decoder);
205
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
206
             uint64_t Address,
207
             const void *Decoder);
208
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
209
             uint64_t Address,
210
             const void *Decoder);
211
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
212
                 uint64_t Address,
213
                 const void *Decoder);
214
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
215
             uint64_t Address,
216
             const void *Decoder);
217
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
218
                 uint64_t Address,
219
                 const void *Decoder);
220
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
221
             uint64_t Address,
222
             const void *Decoder);
223
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
224
           uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
226
                 uint64_t Address,
227
                 const void *Decoder);
228
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
229
             uint64_t Address,
230
             const void *Decoder);
231
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
232
              uint64_t Address,
233
              const void *Decoder);
234
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
235
              uint64_t Address,
236
              const void *Decoder);
237
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
238
              uint64_t Address,
239
              const void *Decoder);
240
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
241
              uint64_t Address,
242
              const void *Decoder);
243
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
244
           uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
246
           uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
248
               uint64_t Address,
249
               const void *Decoder);
250
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
251
               uint64_t Address,
252
               const void *Decoder);
253
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
254
               uint64_t Address,
255
               const void *Decoder);
256
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
257
               uint64_t Address,
258
               const void *Decoder);
259
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Val,
260
            uint64_t Address,
261
            const void *Decoder);
262
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Val,
263
                 uint64_t Address,
264
                 const void *Decoder);
265
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
266
               uint64_t Address,
267
               const void *Decoder);
268
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
269
               uint64_t Address,
270
               const void *Decoder);
271
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
272
           uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
274
            uint64_t Address,
275
            const void *Decoder);
276
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
277
            uint64_t Address,
278
            const void *Decoder);
279
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
280
            uint64_t Address,
281
            const void *Decoder);
282
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
283
           uint64_t Address, const void *Decoder);
284
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
285
             uint64_t Address, const void *Decoder);
286
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
287
          uint64_t Address, const void *Decoder);
288
#define DECLARE_DecodeMveAddrModeQ(shift) \
289
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
290
    MCInst * Inst, unsigned Insn, uint64_t Address, \
291
    const void *Decoder);
292
DECLARE_DecodeMveAddrModeQ(2);
293
DECLARE_DecodeMveAddrModeQ(3);
294
295
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
296
              uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
298
             uint64_t Address,
299
             const void *Decoder);
300
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
301
            uint64_t Address,
302
            const void *Decoder);
303
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn, uint64_t Address,
304
          const void *Decoder);
305
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
306
            uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
308
          uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
310
           uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
312
            uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
314
            uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
316
            uint64_t Address, const void *Decoder);
317
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
318
            uint64_t Address, const void *Decoder);
319
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
320
         const void *Decoder);
321
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
322
         const void *Decoder);
323
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
324
         const void *Decoder);
325
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
326
         const void *Decoder);
327
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
328
         const void *Decoder);
329
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
330
         const void *Decoder);
331
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
332
         const void *Decoder);
333
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
334
         const void *Decoder);
335
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
336
          const void *Decoder);
337
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
338
          const void *Decoder);
339
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
340
             const void *Decoder);
341
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
342
        const void *Decoder);
343
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
344
        const void *Decoder);
345
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Insn,
346
           uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
348
                   unsigned Val,
349
                   uint64_t Address,
350
                   const void *Decoder);
351
352
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
353
               uint64_t Address,
354
               const void *Decoder);
355
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
356
           uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
358
              uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
360
              uint64_t Address,
361
              const void *Decoder);
362
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
363
            uint64_t Address,
364
            const void *Decoder);
365
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
366
            uint64_t Address,
367
            const void *Decoder);
368
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
369
            uint64_t Address,
370
            const void *Decoder);
371
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
372
            uint64_t Address,
373
            const void *Decoder);
374
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
375
            uint64_t Address,
376
            const void *Decoder);
377
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
378
              uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
380
             uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
382
              uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
384
          const void *Decoder);
385
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
386
              uint64_t Address, const void *Decoder);
387
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
388
           const void *Decoder);
389
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
390
           const void *Decoder);
391
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
392
             uint64_t Address,
393
             const void *Decoder);
394
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
395
             uint64_t Address,
396
             const void *Decoder);
397
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
398
            uint64_t Address,
399
            const void *Decoder);
400
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
401
         const void *Decoder);
402
#define DECLARE_DecodeT2Imm7(shift) \
403
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
404
              unsigned Val, \
405
              uint64_t Address, \
406
              const void *Decoder);
407
DECLARE_DecodeT2Imm7(0);
408
DECLARE_DecodeT2Imm7(1);
409
DECLARE_DecodeT2Imm7(2);
410
411
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
412
           uint64_t Address, const void *Decoder);
413
#define DECLARE_DecodeTAddrModeImm7(shift) \
414
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
415
    MCInst * Inst, unsigned Val, uint64_t Address, \
416
    const void *Decoder);
417
DECLARE_DecodeTAddrModeImm7(0);
418
DECLARE_DecodeTAddrModeImm7(1);
419
420
#define DECLARE_DecodeT2AddrModeImm7(shift, WriteBack) \
421
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
422
           CONCAT(shift, WriteBack))( \
423
    MCInst * Inst, unsigned Val, uint64_t Address, \
424
    const void *Decoder);
425
DECLARE_DecodeT2AddrModeImm7(0, 0);
426
DECLARE_DecodeT2AddrModeImm7(1, 0);
427
DECLARE_DecodeT2AddrModeImm7(2, 0);
428
DECLARE_DecodeT2AddrModeImm7(0, 1);
429
DECLARE_DecodeT2AddrModeImm7(1, 1);
430
DECLARE_DecodeT2AddrModeImm7(2, 1);
431
432
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
433
          uint64_t Address, const void *Decoder);
434
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
435
          uint64_t Address, const void *Decoder);
436
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
437
           uint64_t Address, const void *Decoder);
438
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
439
            uint64_t Address,
440
            const void *Decoder);
441
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
442
           uint64_t Address, const void *Decoder);
443
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
444
            uint64_t Address,
445
            const void *Decoder);
446
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
447
             uint64_t Address,
448
             const void *Decoder);
449
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
450
                 uint64_t Address,
451
                 const void *Decoder);
452
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
453
          const void *Decoder);
454
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
455
            uint64_t Address,
456
            const void *Decoder);
457
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
458
                 uint64_t Address,
459
                 const void *Decoder);
460
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val, uint64_t Address,
461
           const void *Decoder);
462
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
463
                 uint64_t Address,
464
                 const void *Decoder);
465
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
466
                 uint64_t Address,
467
                 const void *Decoder);
468
static DecodeStatus DecodeT2Adr(MCInst *Inst, unsigned Val, uint64_t Address,
469
        const void *Decoder);
470
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
471
            uint64_t Address, const void *Decoder);
472
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, unsigned Val,
473
                uint64_t Address,
474
                const void *Decoder);
475
476
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
477
            const void *Decoder);
478
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
479
              uint64_t Address,
480
              const void *Decoder);
481
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
482
           uint64_t Address, const void *Decoder);
483
484
#define DECLARE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
485
  static DecodeStatus CONCAT( \
486
    DecodeBFLabelOperand, \
487
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
488
    MCInst * Inst, unsigned val, uint64_t Address, \
489
    const void *Decoder);
490
DECLARE_DecodeBFLabelOperand(false, false, false, 4);
491
DECLARE_DecodeBFLabelOperand(true, false, true, 18);
492
DECLARE_DecodeBFLabelOperand(true, false, true, 12);
493
DECLARE_DecodeBFLabelOperand(true, false, true, 16);
494
DECLARE_DecodeBFLabelOperand(false, true, true, 11);
495
DECLARE_DecodeBFLabelOperand(false, false, true, 11);
496
497
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned val,
498
                 uint64_t Address,
499
                 const void *Decoder);
500
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
501
            uint64_t Address,
502
            const void *Decoder);
503
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
504
         const void *Decoder);
505
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
506
             uint64_t Address,
507
             const void *Decoder);
508
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
509
          const void *Decoder);
510
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
511
           uint64_t Address, const void *Decoder);
512
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned Val,
513
          uint64_t Address, const void *Decoder);
514
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
515
                  unsigned Val,
516
                  uint64_t Address,
517
                  const void *Decoder);
518
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
519
                  unsigned Val,
520
                  uint64_t Address,
521
                  const void *Decoder);
522
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
523
                  unsigned Val,
524
                  uint64_t Address,
525
                  const void *Decoder);
526
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
527
                   unsigned Val,
528
                   uint64_t Address,
529
                   const void *Decoder);
530
#define DECLARE_DecodeVSTRVLDR_SYSREG(Writeback) \
531
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
532
    MCInst * Inst, unsigned Insn, uint64_t Address, \
533
    const void *Decoder);
534
DECLARE_DecodeVSTRVLDR_SYSREG(false);
535
DECLARE_DecodeVSTRVLDR_SYSREG(true);
536
537
#define DECLARE_DecodeMVE_MEM_1_pre(shift) \
538
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
539
    MCInst * Inst, unsigned Val, uint64_t Address, \
540
    const void *Decoder);
541
DECLARE_DecodeMVE_MEM_1_pre(0);
542
DECLARE_DecodeMVE_MEM_1_pre(1);
543
544
#define DECLARE_DecodeMVE_MEM_2_pre(shift) \
545
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
546
    MCInst * Inst, unsigned Val, uint64_t Address, \
547
    const void *Decoder);
548
DECLARE_DecodeMVE_MEM_2_pre(0);
549
DECLARE_DecodeMVE_MEM_2_pre(1);
550
DECLARE_DecodeMVE_MEM_2_pre(2);
551
552
#define DECLARE_DecodeMVE_MEM_3_pre(shift) \
553
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
554
    MCInst * Inst, unsigned Val, uint64_t Address, \
555
    const void *Decoder);
556
DECLARE_DecodeMVE_MEM_3_pre(2);
557
DECLARE_DecodeMVE_MEM_3_pre(3);
558
559
#define DECLARE_DecodePowerTwoOperand(MinLog, MaxLog) \
560
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
561
           CONCAT(MinLog, MaxLog))( \
562
    MCInst * Inst, unsigned Val, uint64_t Address, \
563
    const void *Decoder);
564
DECLARE_DecodePowerTwoOperand(0, 3);
565
566
#define DECLARE_DecodeMVEPairVectorIndexOperand(start) \
567
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
568
    MCInst * Inst, unsigned Val, uint64_t Address, \
569
    const void *Decoder);
570
DECLARE_DecodeMVEPairVectorIndexOperand(2);
571
DECLARE_DecodeMVEPairVectorIndexOperand(0);
572
573
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
574
           uint64_t Address, const void *Decoder);
575
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
576
           uint64_t Address, const void *Decoder);
577
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
578
              uint64_t Address, const void *Decoder);
579
typedef DecodeStatus OperandDecoder(MCInst *Inst, unsigned Val,
580
            uint64_t Address, const void *Decoder);
581
#define DECLARE_DecodeMVEVCMP(scalar, predicate_decoder) \
582
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
583
           CONCAT(scalar, predicate_decoder))( \
584
    MCInst * Inst, unsigned Insn, uint64_t Address, \
585
    const void *Decoder);
586
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
587
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
588
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
589
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
590
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
591
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
592
DECLARE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
593
DECLARE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
594
595
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
596
          const void *Decoder);
597
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
598
           uint64_t Address, const void *Decoder);
599
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
600
              uint64_t Address,
601
              const void *Decoder);
602
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
603
          uint64_t Address, const void *Decoder);
604
605
#include "ARMGenDisassemblerTables.inc"
606
607
// Post-decoding checks
608
609
static DecodeStatus checkDecodedInstruction(MCInst *MI, uint32_t Insn,
610
              DecodeStatus Result)
611
135k
{
612
135k
  switch (MCInst_getOpcode(MI)) {
613
47
  case ARM_HVC: {
614
    // HVC is undefined if condition = 0xf otherwise upredictable
615
    // if condition != 0xe
616
47
    uint32_t Cond = (Insn >> 28) & 0xF;
617
47
    if (Cond == 0xF)
618
1
      return MCDisassembler_Fail;
619
46
    if (Cond != 0xE)
620
44
      return MCDisassembler_SoftFail;
621
2
    return Result;
622
46
  }
623
766
  case ARM_t2ADDri:
624
928
  case ARM_t2ADDri12:
625
1.14k
  case ARM_t2ADDrr:
626
1.60k
  case ARM_t2ADDrs:
627
1.77k
  case ARM_t2SUBri:
628
1.90k
  case ARM_t2SUBri12:
629
1.96k
  case ARM_t2SUBrr:
630
2.50k
  case ARM_t2SUBrs:
631
2.50k
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
632
2.50k
        MCOperand_getReg(MCInst_getOperand(MI, (1))) != ARM_SP)
633
146
      return MCDisassembler_SoftFail;
634
2.36k
    return Result;
635
132k
  default:
636
132k
    return Result;
637
135k
  }
638
135k
}
639
640
static DecodeStatus getARMInstruction(csh ud, const uint8_t *Bytes,
641
              size_t BytesLen, MCInst *MI,
642
              uint16_t *Size, uint64_t Address,
643
              void *Info)
644
97.0k
{
645
  // We want to read exactly 4 bytes of data.
646
97.0k
  if (BytesLen < 4) {
647
1.06k
    *Size = 0;
648
1.06k
    return MCDisassembler_Fail;
649
1.06k
  }
650
651
  // Encoded as a 32-bit word in the stream.
652
96.0k
  uint32_t Insn = readBytes32(MI, Bytes);
653
654
  // Calling the auto-generated decoder function.
655
96.0k
  DecodeStatus Result =
656
96.0k
    decodeInstruction_4(DecoderTableARM32, MI, Insn, Address, NULL);
657
96.0k
  if (Result != MCDisassembler_Fail) {
658
76.4k
    *Size = 4;
659
76.4k
    return checkDecodedInstruction(MI, Insn, Result);
660
76.4k
  }
661
662
19.5k
  typedef struct DecodeTable {
663
19.5k
    const uint8_t *P;
664
19.5k
    bool DecodePred;
665
19.5k
  } DecodeTable;
666
667
19.5k
  const DecodeTable Tables[] = {
668
19.5k
    { DecoderTableVFP32, false },
669
19.5k
    { DecoderTableVFPV832, false },
670
19.5k
    { DecoderTableNEONData32, true },
671
19.5k
    { DecoderTableNEONLoadStore32, true },
672
19.5k
    { DecoderTableNEONDup32, true },
673
19.5k
    { DecoderTablev8NEON32, false },
674
19.5k
    { DecoderTablev8Crypto32, false },
675
19.5k
  };
676
677
122k
  for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) {
678
108k
    MCInst_clear(MI);
679
108k
    DecodeTable Table = Tables[i];
680
108k
    Result = decodeInstruction_4(Table.P, MI, Insn, Address, NULL);
681
108k
    if (Result != MCDisassembler_Fail) {
682
5.68k
      *Size = 4;
683
      // Add a fake predicate operand, because we share these instruction
684
      // definitions with Thumb2 where these instructions are predicable.
685
5.68k
      if (Table.DecodePred &&
686
5.68k
          !DecodePredicateOperand(MI, 0xE, Address, Table.P))
687
0
        return MCDisassembler_Fail;
688
5.68k
      return Result;
689
5.68k
    }
690
108k
  }
691
692
13.8k
  Result = decodeInstruction_4(DecoderTableCoProc32, MI, Insn, Address,
693
13.8k
             NULL);
694
13.8k
  if (Result != MCDisassembler_Fail) {
695
13.3k
    *Size = 4;
696
13.3k
    return checkDecodedInstruction(MI, Insn, Result);
697
13.3k
  }
698
699
464
  *Size = 4;
700
464
  return MCDisassembler_Fail;
701
13.8k
}
702
703
/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
704
/// immediate Value in the MCInst.  The immediate Value has had any PC
705
/// adjustment made by the caller.  If the instruction is a branch instruction
706
/// then isBranch is true, else false.  If the getOpInfo() function was set as
707
/// part of the setupForSymbolicDisassembly() call then that function is called
708
/// to get any symbolic information at the Address for this instruction.  If
709
/// that returns non-zero then the symbolic information it returns is used to
710
/// create an MCExpr and that is added as an operand to the MCInst.  If
711
/// getOpInfo() returns zero and isBranch is true then a symbol look up for
712
/// Value is done and if a symbol is found an MCExpr is created with that, else
713
/// an MCExpr with Value is created.  This function returns true if it adds an
714
/// operand to the MCInst and false otherwise.
715
static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
716
             bool isBranch, uint64_t InstSize,
717
             MCInst *MI, const void *Decoder)
718
42.8k
{
719
  // FIXME: Does it make sense for value to be negative?
720
  // return Decoder->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address,
721
  //         isBranch, /*Offset=*/0, /*OpSize=*/0,
722
  //         InstSize);
723
42.8k
  return false;
724
42.8k
}
725
726
/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
727
/// referenced by a load instruction with the base register that is the Pc.
728
/// These can often be values in a literal pool near the Address of the
729
/// instruction.  The Address of the instruction and its immediate Value are
730
/// used as a possible literal pool entry.  The SymbolLookUp call back will
731
/// return the name of a symbol referenced by the literal pool's entry if
732
/// the referenced address is that of a symbol.  Or it will return a pointer to
733
/// a literal 'C' string if the referenced address of the literal pool's entry
734
/// is an address into a section with 'C' string literals.
735
static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
736
              const void *Decoder)
737
10.9k
{
738
  // Decoder->tryAddingPcLoadReferenceComment(Value, Address);
739
10.9k
}
740
741
// Thumb1 instructions don't have explicit S bits.  Rather, they
742
// implicitly set CPSR.  Since it's not represented in the encoding, the
743
// auto-generated decoder won't inject the CPSR operand.  We need to fix
744
// that as a post-pass.
745
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
746
294k
{
747
294k
  const MCInstrDesc *Desc = MCInstrDesc_get(
748
294k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
749
294k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
750
294k
  unsigned short NumOps = Desc->NumOperands;
751
294k
  unsigned i;
752
753
597k
  for (i = 0; i < NumOps; ++i) {
754
592k
    if (i == MCInst_getNumOperands(MI))
755
0
      break;
756
592k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) &&
757
592k
        OpInfo[i].RegClass == ARM_CCRRegClassID) {
758
289k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1]))
759
0
        continue;
760
289k
      MCInst_insert0(MI, i,
761
289k
               MCOperand_CreateReg1(
762
289k
                 MI, (InITBlock ? 0 : ARM_CPSR)));
763
289k
      return;
764
289k
    }
765
592k
  }
766
767
4.50k
  MCInst_insert0(MI, i,
768
4.50k
           MCOperand_CreateReg1(MI, (InITBlock ? 0 : ARM_CPSR)));
769
4.50k
}
770
771
static bool isVectorPredicable(unsigned Opcode)
772
1.76M
{
773
1.76M
  const MCInstrDesc *Desc = MCInstrDesc_get(Opcode, ARMDescs.Insts,
774
1.76M
              ARR_SIZE(ARMDescs.Insts));
775
1.76M
  const MCOperandInfo *OpInfo = Desc->OpInfo;
776
1.76M
  unsigned short NumOps = Desc->NumOperands;
777
10.9M
  for (unsigned i = 0; i < NumOps; ++i) {
778
9.23M
    if (ARM_isVpred(OpInfo[i].OperandType))
779
52.2k
      return true;
780
9.23M
  }
781
1.70M
  return false;
782
1.76M
}
783
784
// Most Thumb instructions don't have explicit predicates in the
785
// encoding, but rather get their predicates from IT context.  We need
786
// to fix up the predicate operands using this context information as a
787
// post-pass.
788
DecodeStatus AddThumbPredicate(MCInst *MI)
789
690k
{
790
690k
  DecodeStatus S = MCDisassembler_Success;
791
792
  // A few instructions actually have predicates encoded in them.  Don't
793
  // try to overwrite it if we're seeing one of those.
794
690k
  switch (MCInst_getOpcode(MI)) {
795
16.4k
  case ARM_tBcc:
796
17.5k
  case ARM_t2Bcc:
797
18.8k
  case ARM_tCBZ:
798
23.3k
  case ARM_tCBNZ:
799
23.7k
  case ARM_tCPS:
800
23.7k
  case ARM_t2CPS3p:
801
23.8k
  case ARM_t2CPS2p:
802
24.0k
  case ARM_t2CPS1p:
803
24.0k
  case ARM_t2CSEL:
804
24.2k
  case ARM_t2CSINC:
805
24.7k
  case ARM_t2CSINV:
806
24.7k
  case ARM_t2CSNEG:
807
102k
  case ARM_tMOVSr:
808
102k
  case ARM_tSETEND:
809
    // Some instructions (mostly conditional branches) are not
810
    // allowed in IT blocks.
811
102k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
812
1.71k
      S = MCDisassembler_SoftFail;
813
100k
    else
814
100k
      return MCDisassembler_Success;
815
1.71k
    break;
816
1.71k
  case ARM_t2HINT:
817
172
    if (MCOperand_getImm(MCInst_getOperand(MI, (0))) == 0x10 &&
818
172
        (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureRAS)) != 0)
819
0
      S = MCDisassembler_SoftFail;
820
172
    break;
821
8.90k
  case ARM_tB:
822
9.60k
  case ARM_t2B:
823
9.63k
  case ARM_t2TBB:
824
9.88k
  case ARM_t2TBH:
825
    // Some instructions (mostly unconditional branches) can
826
    // only appears at the end of, or outside of, an IT.
827
9.88k
    if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)) &&
828
9.88k
        !ITBlock_instrLastInITBlock(&(MI->csh->ITBlock)))
829
719
      S = MCDisassembler_SoftFail;
830
9.88k
    break;
831
578k
  default:
832
578k
    break;
833
690k
  }
834
835
  // Warn on non-VPT predicable instruction in a VPT block and a VPT
836
  // predicable instruction in an IT block
837
589k
  if ((!isVectorPredicable(MCInst_getOpcode(MI)) &&
838
589k
       VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) ||
839
589k
      (isVectorPredicable(MCInst_getOpcode(MI)) &&
840
580k
       ITBlock_instrInITBlock(&(MI->csh->ITBlock))))
841
10.4k
    S = MCDisassembler_SoftFail;
842
843
  // If we're in an IT/VPT block, base the predicate on that.  Otherwise,
844
  // assume a predicate of AL.
845
589k
  unsigned CC = ARMCC_AL;
846
589k
  unsigned VCC = ARMVCC_None;
847
589k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock))) {
848
27.5k
    CC = ITBlock_getITCC(&(MI->csh->ITBlock));
849
27.5k
    ITBlock_advanceITState(&(MI->csh->ITBlock));
850
562k
  } else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
851
10.8k
    VCC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
852
10.8k
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
853
10.8k
  }
854
589k
  const MCInstrDesc *Desc = MCInstrDesc_get(
855
589k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
856
857
589k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
858
589k
  unsigned short NumOps = Desc->NumOperands;
859
860
589k
  unsigned i;
861
2.37M
  for (i = 0; i < NumOps; ++i) {
862
2.34M
    if (MCOperandInfo_isPredicate(&OpInfo[i]) ||
863
2.34M
        i == MCInst_getNumOperands(MI))
864
562k
      break;
865
2.34M
  }
866
867
589k
  if (MCInst_isPredicable(Desc)) {
868
547k
    MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, (CC)));
869
870
547k
    if (CC == ARMCC_AL)
871
532k
      MCInst_insert0(MI, i + 1,
872
532k
               MCOperand_CreateReg1(MI, (0)));
873
14.7k
    else
874
14.7k
      MCInst_insert0(MI, i + 1,
875
14.7k
               MCOperand_CreateReg1(MI, (ARM_CPSR)));
876
547k
  } else if (CC != ARMCC_AL) {
877
10.7k
    Check(&S, MCDisassembler_SoftFail);
878
10.7k
  }
879
880
589k
  unsigned VCCPos;
881
3.49M
  for (VCCPos = 0; VCCPos < NumOps; ++VCCPos) {
882
3.09M
    if (ARM_isVpred(OpInfo[VCCPos].OperandType) ||
883
3.09M
        VCCPos == MCInst_getNumOperands(MI))
884
189k
      break;
885
3.09M
  }
886
887
589k
  if (isVectorPredicable(MCInst_getOpcode(MI))) {
888
17.4k
    MCInst_insert0(MI, VCCPos, MCOperand_CreateImm1(MI, (VCC)));
889
890
17.4k
    if (VCC == ARMVCC_None)
891
15.5k
      MCInst_insert0(MI, VCCPos + 1,
892
15.5k
               MCOperand_CreateReg1(MI, (0)));
893
1.88k
    else
894
1.88k
      MCInst_insert0(MI, VCCPos + 1,
895
1.88k
               MCOperand_CreateReg1(MI, (ARM_P0)));
896
17.4k
    MCInst_insert0(MI, VCCPos + 2, MCOperand_CreateReg1(MI, (0)));
897
17.4k
    if (OpInfo[VCCPos].OperandType == ARM_OP_VPRED_R) {
898
4.69k
      int TiedOp = MCOperandInfo_getOperandConstraint(
899
4.69k
        Desc, VCCPos + 3, MCOI_TIED_TO);
900
4.69k
      CS_ASSERT_RET_VAL(
901
4.69k
        TiedOp >= 0 &&
902
4.69k
          "Inactive register in vpred_r is not tied to an output!",
903
4.69k
        MCDisassembler_Fail);
904
      // Copy the operand to ensure it's not invalidated when MI grows.
905
4.69k
      MCOperand Op = *MCInst_getOperand(MI, TiedOp);
906
4.69k
      MCInst_insert0(MI, VCCPos + 3, &Op);
907
4.69k
    }
908
572k
  } else if (VCC != ARMVCC_None) {
909
8.92k
    Check(&S, MCDisassembler_SoftFail);
910
8.92k
  }
911
912
589k
  return S;
913
690k
}
914
915
// Thumb VFP instructions are a special case.  Because we share their
916
// encodings between ARM and Thumb modes, and they are predicable in ARM
917
// mode, the auto-generated decoder will give them an (incorrect)
918
// predicate operand.  We need to rewrite these operands based on the IT
919
// context as a post-pass.
920
static void UpdateThumbVFPPredicate(DecodeStatus S, MCInst *MI)
921
8.44k
{
922
8.44k
  unsigned CC;
923
8.44k
  CC = ITBlock_getITCC(&(MI->csh->ITBlock));
924
8.44k
  if (CC == 0xF)
925
86
    CC = ARMCC_AL;
926
8.44k
  if (ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
927
445
    ITBlock_advanceITState(&(MI->csh->ITBlock));
928
7.99k
  else if (VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock))) {
929
187
    CC = VPTBlock_getVPTPred(&(MI->csh->VPTBlock));
930
187
    VPTBlock_advanceVPTState(&(MI->csh->VPTBlock));
931
187
  }
932
933
8.44k
  const MCInstrDesc *Desc = MCInstrDesc_get(
934
8.44k
    MCInst_getOpcode(MI), ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
935
8.44k
  const MCOperandInfo *OpInfo = Desc->OpInfo;
936
8.44k
  unsigned short NumOps = Desc->NumOperands;
937
28.9k
  for (unsigned i = 0; i < NumOps; ++i) {
938
28.9k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
939
8.44k
      if (CC != ARMCC_AL && !MCInst_isPredicable(Desc))
940
0
        Check(&S, MCDisassembler_SoftFail);
941
8.44k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
942
943
8.44k
      if (CC == ARMCC_AL)
944
7.92k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
945
7.92k
             0);
946
524
      else
947
524
        MCOperand_setReg(MCInst_getOperand(MI, i + 1),
948
524
             ARM_CPSR);
949
950
8.44k
      return;
951
8.44k
    }
952
28.9k
  }
953
8.44k
}
954
955
static DecodeStatus getThumbInstruction(csh ud, const uint8_t *Bytes,
956
          size_t BytesLen, MCInst *MI,
957
          uint16_t *Size, uint64_t Address,
958
          void *Info)
959
704k
{
960
  // We want to read exactly 2 bytes of data.
961
704k
  if (BytesLen < 2) {
962
1.88k
    *Size = 0;
963
1.88k
    return MCDisassembler_Fail;
964
1.88k
  }
965
966
702k
  uint16_t Insn16 = readBytes16(MI, Bytes);
967
702k
  DecodeStatus Result = decodeInstruction_2(DecoderTableThumb16, MI,
968
702k
              Insn16, Address, NULL);
969
702k
  if (Result != MCDisassembler_Fail) {
970
349k
    *Size = 2;
971
349k
    Check(&Result, AddThumbPredicate(MI));
972
349k
    return Result;
973
349k
  }
974
975
352k
  Result = decodeInstruction_2(DecoderTableThumbSBit16, MI, Insn16,
976
352k
             Address, NULL);
977
352k
  if (Result) {
978
172k
    *Size = 2;
979
172k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
980
172k
    Check(&Result, AddThumbPredicate(MI));
981
172k
    AddThumb1SBit(MI, InITBlock);
982
172k
    return Result;
983
172k
  }
984
985
180k
  Result = decodeInstruction_2(DecoderTableThumb216, MI, Insn16, Address,
986
180k
             NULL);
987
180k
  if (Result != MCDisassembler_Fail) {
988
12.8k
    *Size = 2;
989
990
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
991
    // the Thumb predicate.
992
12.8k
    if (MCInst_getOpcode(MI) == ARM_t2IT &&
993
12.8k
        ITBlock_instrInITBlock(&(MI->csh->ITBlock)))
994
9.04k
      Result = MCDisassembler_SoftFail;
995
996
12.8k
    Check(&Result, AddThumbPredicate(MI));
997
998
    // If we find an IT instruction, we need to parse its condition
999
    // code and mask operands so that we can apply them correctly
1000
    // to the subsequent instructions.
1001
12.8k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
1002
12.8k
      unsigned Firstcond =
1003
12.8k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1004
12.8k
      unsigned Mask =
1005
12.8k
        MCOperand_getImm(MCInst_getOperand(MI, (1)));
1006
12.8k
      ITBlock_setITState(&(MI->csh->ITBlock), (char)Firstcond,
1007
12.8k
             (char)Mask);
1008
1009
      // An IT instruction that would give a 'NV' predicate is
1010
      // unpredictable. if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
1011
      //  SStream_concat0(CS, "unpredictable IT predicate sequence");
1012
12.8k
    }
1013
1014
12.8k
    return Result;
1015
12.8k
  }
1016
1017
  // We want to read exactly 4 bytes of data.
1018
167k
  if (BytesLen < 4) {
1019
460
    *Size = 0;
1020
460
    return MCDisassembler_Fail;
1021
460
  }
1022
166k
  uint32_t Insn32 = (uint32_t)Insn16 << 16 | readBytes16(MI, Bytes + 2);
1023
1024
166k
  Result = decodeInstruction_4(DecoderTableMVE32, MI, Insn32, Address,
1025
166k
             NULL);
1026
166k
  if (Result != MCDisassembler_Fail) {
1027
22.7k
    *Size = 4;
1028
1029
    // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
1030
    // the VPT predicate.
1031
22.7k
    if (isVPTOpcode(MCInst_getOpcode(MI)) &&
1032
22.7k
        VPTBlock_instrInVPTBlock(&(MI->csh->VPTBlock)))
1033
1.89k
      Result = MCDisassembler_SoftFail;
1034
1035
22.7k
    Check(&Result, AddThumbPredicate(MI));
1036
1037
22.7k
    if (isVPTOpcode(MCInst_getOpcode(MI))) {
1038
4.04k
      unsigned Mask =
1039
4.04k
        MCOperand_getImm(MCInst_getOperand(MI, (0)));
1040
4.04k
      VPTBlock_setVPTState(&(MI->csh->VPTBlock), Mask);
1041
4.04k
    }
1042
1043
22.7k
    return Result;
1044
22.7k
  }
1045
1046
143k
  Result = decodeInstruction_4(DecoderTableThumb32, MI, Insn32, Address,
1047
143k
             NULL);
1048
143k
  if (Result != MCDisassembler_Fail) {
1049
2.20k
    *Size = 4;
1050
2.20k
    bool InITBlock = ITBlock_instrInITBlock(&(MI->csh->ITBlock));
1051
2.20k
    Check(&Result, AddThumbPredicate(MI));
1052
2.20k
    AddThumb1SBit(MI, InITBlock);
1053
2.20k
    return Result;
1054
2.20k
  }
1055
1056
141k
  Result = decodeInstruction_4(DecoderTableThumb232, MI, Insn32, Address,
1057
141k
             NULL);
1058
141k
  if (Result != MCDisassembler_Fail) {
1059
45.6k
    *Size = 4;
1060
45.6k
    Check(&Result, AddThumbPredicate(MI));
1061
45.6k
    return checkDecodedInstruction(MI, Insn32, Result);
1062
45.6k
  }
1063
1064
96.1k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1065
32.6k
    Result = decodeInstruction_4(DecoderTableVFP32, MI, Insn32,
1066
32.6k
               Address, NULL);
1067
32.6k
    if (Result != MCDisassembler_Fail) {
1068
8.44k
      *Size = 4;
1069
8.44k
      UpdateThumbVFPPredicate(Result, MI);
1070
8.44k
      return Result;
1071
8.44k
    }
1072
32.6k
  }
1073
1074
87.6k
  Result = decodeInstruction_4(DecoderTableVFPV832, MI, Insn32, Address,
1075
87.6k
             NULL);
1076
87.6k
  if (Result != MCDisassembler_Fail) {
1077
1.76k
    *Size = 4;
1078
1.76k
    return Result;
1079
1.76k
  }
1080
1081
85.9k
  if (fieldFromInstruction_4(Insn32, 28, 4) == 0xE) {
1082
24.2k
    Result = decodeInstruction_4(DecoderTableNEONDup32, MI, Insn32,
1083
24.2k
               Address, NULL);
1084
24.2k
    if (Result != MCDisassembler_Fail) {
1085
700
      *Size = 4;
1086
700
      Check(&Result, AddThumbPredicate(MI));
1087
700
      return Result;
1088
700
    }
1089
24.2k
  }
1090
1091
85.2k
  if (fieldFromInstruction_4(Insn32, 24, 8) == 0xF9) {
1092
29.5k
    uint32_t NEONLdStInsn = Insn32;
1093
29.5k
    NEONLdStInsn &= 0xF0FFFFFF;
1094
29.5k
    NEONLdStInsn |= 0x04000000;
1095
29.5k
    Result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI,
1096
29.5k
               NEONLdStInsn, Address, NULL);
1097
29.5k
    if (Result != MCDisassembler_Fail) {
1098
29.3k
      *Size = 4;
1099
29.3k
      Check(&Result, AddThumbPredicate(MI));
1100
29.3k
      return Result;
1101
29.3k
    }
1102
29.5k
  }
1103
1104
55.8k
  if (fieldFromInstruction_4(Insn32, 24, 4) == 0xF) {
1105
22.2k
    uint32_t NEONDataInsn = Insn32;
1106
22.2k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
1107
22.2k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >>
1108
22.2k
        4;      // Move bit 28 to bit 24
1109
22.2k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
1110
22.2k
    Result = decodeInstruction_4(DecoderTableNEONData32, MI,
1111
22.2k
               NEONDataInsn, Address, NULL);
1112
22.2k
    if (Result != MCDisassembler_Fail) {
1113
21.4k
      *Size = 4;
1114
21.4k
      Check(&Result, AddThumbPredicate(MI));
1115
21.4k
      return Result;
1116
21.4k
    }
1117
1118
703
    uint32_t NEONCryptoInsn = Insn32;
1119
703
    NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
1120
703
    NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >>
1121
703
          4;        // Move bit 28 to bit 24
1122
703
    NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
1123
703
    Result = decodeInstruction_4(DecoderTablev8Crypto32, MI,
1124
703
               NEONCryptoInsn, Address, NULL);
1125
703
    if (Result != MCDisassembler_Fail) {
1126
12
      *Size = 4;
1127
12
      return Result;
1128
12
    }
1129
1130
691
    uint32_t NEONv8Insn = Insn32;
1131
691
    NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
1132
691
    Result = decodeInstruction_4(DecoderTablev8NEON32, MI,
1133
691
               NEONv8Insn, Address, NULL);
1134
691
    if (Result != MCDisassembler_Fail) {
1135
393
      *Size = 4;
1136
393
      return Result;
1137
393
    }
1138
691
  }
1139
1140
33.9k
  uint32_t Coproc = fieldFromInstruction_4(Insn32, 8, 4);
1141
33.9k
  const uint8_t *DecoderTable = ARM_isCDECoproc(Coproc, MI) ?
1142
0
                DecoderTableThumb2CDE32 :
1143
33.9k
                DecoderTableThumb2CoProc32;
1144
33.9k
  Result = decodeInstruction_4(DecoderTable, MI, Insn32, Address, NULL);
1145
33.9k
  if (Result != MCDisassembler_Fail) {
1146
33.1k
    *Size = 4;
1147
33.1k
    Check(&Result, AddThumbPredicate(MI));
1148
33.1k
    return Result;
1149
33.1k
  }
1150
1151
795
  *Size = 0;
1152
795
  return MCDisassembler_Fail;
1153
33.9k
}
1154
1155
static DecodeStatus getInstruction(csh ud, const uint8_t *Bytes,
1156
           size_t BytesLen, MCInst *MI, uint16_t *Size,
1157
           uint64_t Address, void *Info)
1158
801k
{
1159
801k
  DecodeStatus Result = MCDisassembler_Fail;
1160
801k
  if (MI->csh->mode & CS_MODE_THUMB)
1161
704k
    Result = getThumbInstruction(ud, Bytes, BytesLen, MI, Size,
1162
704k
               Address, Info);
1163
97.0k
  else
1164
97.0k
    Result = getARMInstruction(ud, Bytes, BytesLen, MI, Size,
1165
97.0k
             Address, Info);
1166
801k
  MCInst_handleWriteback(MI, ARMDescs.Insts, ARR_SIZE(ARMDescs.Insts));
1167
801k
  return Result;
1168
801k
}
1169
1170
static const uint16_t GPRDecoderTable[] = { ARM_R0,  ARM_R1, ARM_R2,  ARM_R3,
1171
              ARM_R4,  ARM_R5, ARM_R6,  ARM_R7,
1172
              ARM_R8,  ARM_R9, ARM_R10, ARM_R11,
1173
              ARM_R12, ARM_SP, ARM_LR,  ARM_PC };
1174
1175
static const uint16_t CLRMGPRDecoderTable[] = {
1176
  ARM_R0, ARM_R1, ARM_R2,  ARM_R3,  ARM_R4,  ARM_R5, ARM_R6, ARM_R7,
1177
  ARM_R8, ARM_R9, ARM_R10, ARM_R11, ARM_R12, 0,    ARM_LR, ARM_APSR
1178
};
1179
1180
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1181
             uint64_t Address,
1182
             const void *Decoder)
1183
2.63M
{
1184
2.63M
  if (RegNo > 15)
1185
7
    return MCDisassembler_Fail;
1186
1187
2.63M
  unsigned Register = GPRDecoderTable[RegNo];
1188
2.63M
  MCOperand_CreateReg0(Inst, (Register));
1189
2.63M
  return MCDisassembler_Success;
1190
2.63M
}
1191
1192
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1193
                 uint64_t Address,
1194
                 const void *Decoder)
1195
851
{
1196
851
  if (RegNo > 15)
1197
0
    return MCDisassembler_Fail;
1198
1199
851
  unsigned Register = CLRMGPRDecoderTable[RegNo];
1200
851
  if (Register == 0)
1201
0
    return MCDisassembler_Fail;
1202
1203
851
  MCOperand_CreateReg0(Inst, (Register));
1204
851
  return MCDisassembler_Success;
1205
851
}
1206
1207
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
1208
                 uint64_t Address,
1209
                 const void *Decoder)
1210
123k
{
1211
123k
  DecodeStatus S = MCDisassembler_Success;
1212
1213
123k
  if (RegNo == 15)
1214
25.6k
    S = MCDisassembler_SoftFail;
1215
1216
123k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1217
1218
123k
  return S;
1219
123k
}
1220
1221
static DecodeStatus DecodeGPRnospRegisterClass(MCInst *Inst, unsigned RegNo,
1222
                 uint64_t Address,
1223
                 const void *Decoder)
1224
220
{
1225
220
  DecodeStatus S = MCDisassembler_Success;
1226
1227
220
  if (RegNo == 13)
1228
31
    S = MCDisassembler_SoftFail;
1229
1230
220
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1231
1232
220
  return S;
1233
220
}
1234
1235
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1236
               uint64_t Address,
1237
               const void *Decoder)
1238
6.44k
{
1239
6.44k
  DecodeStatus S = MCDisassembler_Success;
1240
1241
6.44k
  if (RegNo == 15) {
1242
2.26k
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
1243
2.26k
    return MCDisassembler_Success;
1244
2.26k
  }
1245
1246
4.18k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1247
4.18k
  return S;
1248
6.44k
}
1249
1250
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst *Inst, unsigned RegNo,
1251
             uint64_t Address,
1252
             const void *Decoder)
1253
6.01k
{
1254
6.01k
  DecodeStatus S = MCDisassembler_Success;
1255
1256
6.01k
  if (RegNo == 15) {
1257
1.97k
    MCOperand_CreateReg0(Inst, (ARM_ZR));
1258
1.97k
    return MCDisassembler_Success;
1259
1.97k
  }
1260
1261
4.04k
  if (RegNo == 13)
1262
1.15k
    Check(&S, MCDisassembler_SoftFail);
1263
1264
4.04k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1265
4.04k
  return S;
1266
6.01k
}
1267
1268
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst *Inst,
1269
                 unsigned RegNo,
1270
                 uint64_t Address,
1271
                 const void *Decoder)
1272
1.56k
{
1273
1.56k
  DecodeStatus S = MCDisassembler_Success;
1274
1.56k
  if (RegNo == 13)
1275
2
    return MCDisassembler_Fail;
1276
1.56k
  Check(&S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
1277
1.56k
  return S;
1278
1.56k
}
1279
1280
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1281
              uint64_t Address,
1282
              const void *Decoder)
1283
1.48M
{
1284
1.48M
  if (RegNo > 7)
1285
0
    return MCDisassembler_Fail;
1286
1.48M
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1287
1.48M
}
1288
1289
static const uint16_t GPRPairDecoderTable[] = { ARM_R0_R1, ARM_R2_R3,
1290
            ARM_R4_R5, ARM_R6_R7,
1291
            ARM_R8_R9, ARM_R10_R11,
1292
            ARM_R12_SP };
1293
1294
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1295
                 uint64_t Address,
1296
                 const void *Decoder)
1297
265
{
1298
265
  DecodeStatus S = MCDisassembler_Success;
1299
1300
  // According to the Arm ARM RegNo = 14 is undefined, but we return fail
1301
  // rather than SoftFail as there is no GPRPair table entry for index 7.
1302
265
  if (RegNo > 13)
1303
2
    return MCDisassembler_Fail;
1304
1305
263
  if (RegNo & 1)
1306
90
    S = MCDisassembler_SoftFail;
1307
1308
263
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1309
263
  MCOperand_CreateReg0(Inst, (RegisterPair));
1310
263
  return S;
1311
265
}
1312
1313
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst *Inst, unsigned RegNo,
1314
               uint64_t Address,
1315
               const void *Decoder)
1316
0
{
1317
0
  if (RegNo > 13)
1318
0
    return MCDisassembler_Fail;
1319
1320
0
  unsigned RegisterPair = GPRPairDecoderTable[RegNo / 2];
1321
0
  MCOperand_CreateReg0(Inst, (RegisterPair));
1322
1323
0
  if ((RegNo & 1) || RegNo > 10)
1324
0
    return MCDisassembler_SoftFail;
1325
0
  return MCDisassembler_Success;
1326
0
}
1327
1328
static DecodeStatus DecodeGPRspRegisterClass(MCInst *Inst, unsigned RegNo,
1329
               uint64_t Address,
1330
               const void *Decoder)
1331
1.04k
{
1332
1.04k
  if (RegNo != 13)
1333
0
    return MCDisassembler_Fail;
1334
1335
1.04k
  unsigned Register = GPRDecoderTable[RegNo];
1336
1.04k
  MCOperand_CreateReg0(Inst, (Register));
1337
1.04k
  return MCDisassembler_Success;
1338
1.04k
}
1339
1340
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1341
               uint64_t Address,
1342
               const void *Decoder)
1343
885
{
1344
885
  unsigned Register = 0;
1345
885
  switch (RegNo) {
1346
350
  case 0:
1347
350
    Register = ARM_R0;
1348
350
    break;
1349
75
  case 1:
1350
75
    Register = ARM_R1;
1351
75
    break;
1352
110
  case 2:
1353
110
    Register = ARM_R2;
1354
110
    break;
1355
43
  case 3:
1356
43
    Register = ARM_R3;
1357
43
    break;
1358
254
  case 9:
1359
254
    Register = ARM_R9;
1360
254
    break;
1361
43
  case 12:
1362
43
    Register = ARM_R12;
1363
43
    break;
1364
10
  default:
1365
10
    return MCDisassembler_Fail;
1366
885
  }
1367
1368
875
  MCOperand_CreateReg0(Inst, (Register));
1369
875
  return MCDisassembler_Success;
1370
885
}
1371
1372
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1373
              uint64_t Address,
1374
              const void *Decoder)
1375
161k
{
1376
161k
  DecodeStatus S = MCDisassembler_Success;
1377
1378
161k
  if ((RegNo == 13 &&
1379
161k
       !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) ||
1380
161k
      RegNo == 15)
1381
40.5k
    S = MCDisassembler_SoftFail;
1382
1383
161k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1384
161k
  return S;
1385
161k
}
1386
1387
static const uint16_t SPRDecoderTable[] = {
1388
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1389
  ARM_S8,  ARM_S9,  ARM_S10, ARM_S11, ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1390
  ARM_S16, ARM_S17, ARM_S18, ARM_S19, ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1391
  ARM_S24, ARM_S25, ARM_S26, ARM_S27, ARM_S28, ARM_S29, ARM_S30, ARM_S31
1392
};
1393
1394
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1395
             uint64_t Address,
1396
             const void *Decoder)
1397
50.0k
{
1398
50.0k
  if (RegNo > 31)
1399
5
    return MCDisassembler_Fail;
1400
1401
50.0k
  unsigned Register = SPRDecoderTable[RegNo];
1402
50.0k
  MCOperand_CreateReg0(Inst, (Register));
1403
50.0k
  return MCDisassembler_Success;
1404
50.0k
}
1405
1406
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1407
             uint64_t Address,
1408
             const void *Decoder)
1409
9.89k
{
1410
9.89k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1411
9.89k
}
1412
1413
static const uint16_t DPRDecoderTable[] = {
1414
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1415
  ARM_D8,  ARM_D9,  ARM_D10, ARM_D11, ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1416
  ARM_D16, ARM_D17, ARM_D18, ARM_D19, ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1417
  ARM_D24, ARM_D25, ARM_D26, ARM_D27, ARM_D28, ARM_D29, ARM_D30, ARM_D31
1418
};
1419
1420
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1421
             uint64_t Address,
1422
             const void *Decoder)
1423
113k
{
1424
113k
  bool hasD32 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD32);
1425
1426
113k
  if (RegNo > 31 || (!hasD32 && RegNo > 15))
1427
17
    return MCDisassembler_Fail;
1428
1429
113k
  unsigned Register = DPRDecoderTable[RegNo];
1430
113k
  MCOperand_CreateReg0(Inst, (Register));
1431
113k
  return MCDisassembler_Success;
1432
113k
}
1433
1434
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1435
               uint64_t Address,
1436
               const void *Decoder)
1437
3.20k
{
1438
3.20k
  if (RegNo > 7)
1439
0
    return MCDisassembler_Fail;
1440
3.20k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1441
3.20k
}
1442
1443
static DecodeStatus DecodeSPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1444
               uint64_t Address,
1445
               const void *Decoder)
1446
97
{
1447
97
  if (RegNo > 15)
1448
0
    return MCDisassembler_Fail;
1449
97
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1450
97
}
1451
1452
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1453
            uint64_t Address,
1454
            const void *Decoder)
1455
4.79k
{
1456
4.79k
  if (RegNo > 15)
1457
0
    return MCDisassembler_Fail;
1458
4.79k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1459
4.79k
}
1460
1461
static const uint16_t QPRDecoderTable[] = {
1462
  ARM_Q0, ARM_Q1, ARM_Q2,  ARM_Q3,  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1463
  ARM_Q8, ARM_Q9, ARM_Q10, ARM_Q11, ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1464
};
1465
1466
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1467
             uint64_t Address,
1468
             const void *Decoder)
1469
44.6k
{
1470
44.6k
  if (RegNo > 31 || (RegNo & 1) != 0)
1471
1.73k
    return MCDisassembler_Fail;
1472
42.8k
  RegNo >>= 1;
1473
1474
42.8k
  unsigned Register = QPRDecoderTable[RegNo];
1475
42.8k
  MCOperand_CreateReg0(Inst, (Register));
1476
42.8k
  return MCDisassembler_Success;
1477
44.6k
}
1478
1479
static const uint16_t DPairDecoderTable[] = {
1480
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1481
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1482
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1483
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1484
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1485
  ARM_Q15
1486
};
1487
1488
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1489
               uint64_t Address,
1490
               const void *Decoder)
1491
11.2k
{
1492
11.2k
  if (RegNo > 30)
1493
14
    return MCDisassembler_Fail;
1494
1495
11.2k
  unsigned Register = DPairDecoderTable[RegNo];
1496
11.2k
  MCOperand_CreateReg0(Inst, (Register));
1497
11.2k
  return MCDisassembler_Success;
1498
11.2k
}
1499
1500
static const uint16_t DPairSpacedDecoderTable[] = {
1501
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,   ARM_D4_D6,
1502
  ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,   ARM_D8_D10,  ARM_D9_D11,
1503
  ARM_D10_D12, ARM_D11_D13, ARM_D12_D14, ARM_D13_D15, ARM_D14_D16,
1504
  ARM_D15_D17, ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1505
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25, ARM_D24_D26,
1506
  ARM_D25_D27, ARM_D26_D28, ARM_D27_D29, ARM_D28_D30, ARM_D29_D31
1507
};
1508
1509
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst, unsigned RegNo,
1510
               uint64_t Address,
1511
               const void *Decoder)
1512
5.42k
{
1513
5.42k
  if (RegNo > 29)
1514
17
    return MCDisassembler_Fail;
1515
1516
5.41k
  unsigned Register = DPairSpacedDecoderTable[RegNo];
1517
5.41k
  MCOperand_CreateReg0(Inst, (Register));
1518
5.41k
  return MCDisassembler_Success;
1519
5.42k
}
1520
1521
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
1522
             uint64_t Address,
1523
             const void *Decoder)
1524
114k
{
1525
114k
  DecodeStatus S = MCDisassembler_Success;
1526
114k
  if (Val == 0xF)
1527
3.19k
    return MCDisassembler_Fail;
1528
  // AL predicate is not allowed on Thumb1 branches.
1529
111k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
1530
0
    return MCDisassembler_Fail;
1531
1532
111k
  const MCInstrDesc *Desc = MCInstrDesc_get(MCInst_getOpcode(Inst),
1533
111k
              ARMDescs.Insts,
1534
111k
              ARR_SIZE(ARMDescs.Insts));
1535
1536
111k
  if (Val != ARMCC_AL && !MCInst_isPredicable(Desc))
1537
0
    Check(&S, MCDisassembler_SoftFail);
1538
111k
  MCOperand_CreateImm0(Inst, (Val));
1539
111k
  if (Val == ARMCC_AL) {
1540
15.2k
    MCOperand_CreateReg0(Inst, (0));
1541
15.2k
  } else
1542
96.2k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1543
111k
  return S;
1544
111k
}
1545
1546
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1547
               uint64_t Address, const void *Decoder)
1548
70.0k
{
1549
70.0k
  if (Val)
1550
23.6k
    MCOperand_CreateReg0(Inst, (ARM_CPSR));
1551
46.4k
  else
1552
46.4k
    MCOperand_CreateReg0(Inst, (0));
1553
70.0k
  return MCDisassembler_Success;
1554
70.0k
}
1555
1556
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1557
            uint64_t Address, const void *Decoder)
1558
25.0k
{
1559
25.0k
  DecodeStatus S = MCDisassembler_Success;
1560
1561
25.0k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1562
25.0k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1563
25.0k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1564
1565
  // Register-immediate
1566
25.0k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1567
0
    return MCDisassembler_Fail;
1568
1569
25.0k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1570
25.0k
  switch (type) {
1571
8.42k
  case 0:
1572
8.42k
    Shift = ARM_AM_lsl;
1573
8.42k
    break;
1574
4.80k
  case 1:
1575
4.80k
    Shift = ARM_AM_lsr;
1576
4.80k
    break;
1577
5.76k
  case 2:
1578
5.76k
    Shift = ARM_AM_asr;
1579
5.76k
    break;
1580
6.01k
  case 3:
1581
6.01k
    Shift = ARM_AM_ror;
1582
6.01k
    break;
1583
25.0k
  }
1584
1585
25.0k
  if (Shift == ARM_AM_ror && imm == 0)
1586
1.24k
    Shift = ARM_AM_rrx;
1587
1588
25.0k
  unsigned Op = Shift | (imm << 3);
1589
25.0k
  MCOperand_CreateImm0(Inst, (Op));
1590
1591
25.0k
  return S;
1592
25.0k
}
1593
1594
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1595
            uint64_t Address, const void *Decoder)
1596
10.6k
{
1597
10.6k
  DecodeStatus S = MCDisassembler_Success;
1598
1599
10.6k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1600
10.6k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1601
10.6k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1602
1603
  // Register-register
1604
10.6k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1605
0
    return MCDisassembler_Fail;
1606
10.6k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1607
0
    return MCDisassembler_Fail;
1608
1609
10.6k
  ARM_AM_ShiftOpc Shift = ARM_AM_lsl;
1610
10.6k
  switch (type) {
1611
2.84k
  case 0:
1612
2.84k
    Shift = ARM_AM_lsl;
1613
2.84k
    break;
1614
2.76k
  case 1:
1615
2.76k
    Shift = ARM_AM_lsr;
1616
2.76k
    break;
1617
2.56k
  case 2:
1618
2.56k
    Shift = ARM_AM_asr;
1619
2.56k
    break;
1620
2.45k
  case 3:
1621
2.45k
    Shift = ARM_AM_ror;
1622
2.45k
    break;
1623
10.6k
  }
1624
1625
10.6k
  MCOperand_CreateImm0(Inst, (Shift));
1626
1627
10.6k
  return S;
1628
10.6k
}
1629
1630
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1631
           uint64_t Address, const void *Decoder)
1632
28.9k
{
1633
28.9k
  DecodeStatus S = MCDisassembler_Success;
1634
1635
28.9k
  bool NeedDisjointWriteback = false;
1636
28.9k
  unsigned WritebackReg = 0;
1637
28.9k
  bool CLRM = false;
1638
28.9k
  switch (MCInst_getOpcode(Inst)) {
1639
26.7k
  default:
1640
26.7k
    break;
1641
26.7k
  case ARM_LDMIA_UPD:
1642
954
  case ARM_LDMDB_UPD:
1643
1.13k
  case ARM_LDMIB_UPD:
1644
1.46k
  case ARM_LDMDA_UPD:
1645
1.98k
  case ARM_t2LDMIA_UPD:
1646
2.07k
  case ARM_t2LDMDB_UPD:
1647
2.10k
  case ARM_t2STMIA_UPD:
1648
2.19k
  case ARM_t2STMDB_UPD:
1649
2.19k
    NeedDisjointWriteback = true;
1650
2.19k
    WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, (0)));
1651
2.19k
    break;
1652
78
  case ARM_t2CLRM:
1653
78
    CLRM = true;
1654
78
    break;
1655
28.9k
  }
1656
1657
  // Empty register lists are not allowed.
1658
28.9k
  if (Val == 0)
1659
43
    return MCDisassembler_Fail;
1660
492k
  for (unsigned i = 0; i < 16; ++i) {
1661
463k
    if (Val & (1 << i)) {
1662
146k
      if (CLRM) {
1663
851
        if (!Check(&S, DecodeCLRMGPRRegisterClass(
1664
851
                   Inst, i, Address,
1665
851
                   Decoder))) {
1666
0
          return MCDisassembler_Fail;
1667
0
        }
1668
145k
      } else {
1669
145k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, i,
1670
145k
                      Address,
1671
145k
                      Decoder)))
1672
0
          return MCDisassembler_Fail;
1673
        // Writeback not allowed if Rn is in the target list.
1674
145k
        if (NeedDisjointWriteback &&
1675
145k
            WritebackReg ==
1676
14.3k
              MCOperand_getReg(&(
1677
14.3k
                Inst->Operands[Inst->size -
1678
14.3k
                   1])))
1679
753
          Check(&S, MCDisassembler_SoftFail);
1680
145k
      }
1681
146k
    }
1682
463k
  }
1683
1684
28.9k
  return S;
1685
28.9k
}
1686
1687
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1688
              uint64_t Address,
1689
              const void *Decoder)
1690
1.78k
{
1691
1.78k
  DecodeStatus S = MCDisassembler_Success;
1692
1693
1.78k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1694
1.78k
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1695
1696
  // In case of unpredictable encoding, tweak the operands.
1697
1.78k
  if (regs == 0 || (Vd + regs) > 32) {
1698
1.09k
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1699
1.09k
    regs = regs > 1u ? regs : 1u;
1700
1.09k
    S = MCDisassembler_SoftFail;
1701
1.09k
  }
1702
1703
1.78k
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1704
0
    return MCDisassembler_Fail;
1705
25.5k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1706
23.7k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address,
1707
23.7k
                  Decoder)))
1708
0
      return MCDisassembler_Fail;
1709
23.7k
  }
1710
1711
1.78k
  return S;
1712
1.78k
}
1713
1714
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1715
              uint64_t Address,
1716
              const void *Decoder)
1717
459
{
1718
459
  DecodeStatus S = MCDisassembler_Success;
1719
1720
459
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1721
459
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1722
1723
  // In case of unpredictable encoding, tweak the operands.
1724
459
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1725
370
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1726
370
    regs = regs > 1u ? regs : 1u;
1727
370
    regs = regs < 16u ? regs : 16u;
1728
370
    S = MCDisassembler_SoftFail;
1729
370
  }
1730
1731
459
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1732
0
    return MCDisassembler_Fail;
1733
2.86k
  for (unsigned i = 0; i < (regs - 1); ++i) {
1734
2.40k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address,
1735
2.40k
                  Decoder)))
1736
0
      return MCDisassembler_Fail;
1737
2.40k
  }
1738
1739
459
  return S;
1740
459
}
1741
1742
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1743
                uint64_t Address,
1744
                const void *Decoder)
1745
1.97k
{
1746
  // This operand encodes a mask of contiguous zeros between a specified MSB
1747
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1748
  // the mask of all bits LSB-and-lower, and then xor them to create
1749
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1750
  // create the final mask.
1751
1.97k
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1752
1.97k
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1753
1754
1.97k
  DecodeStatus S = MCDisassembler_Success;
1755
1.97k
  if (lsb > msb) {
1756
869
    Check(&S, MCDisassembler_SoftFail);
1757
    // The check above will cause the warning for the "potentially undefined
1758
    // instruction encoding" but we can't build a bad MCOperand value here
1759
    // with a lsb > msb or else printing the MCInst will cause a crash.
1760
869
    lsb = msb;
1761
869
  }
1762
1763
1.97k
  uint32_t msb_mask = 0xFFFFFFFF;
1764
1.97k
  if (msb != 31)
1765
1.79k
    msb_mask = (1U << (msb + 1)) - 1;
1766
1.97k
  uint32_t lsb_mask = (1U << lsb) - 1;
1767
1768
1.97k
  MCOperand_CreateImm0(Inst, (~(msb_mask ^ lsb_mask)));
1769
1.97k
  return S;
1770
1.97k
}
1771
1772
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1773
              uint64_t Address,
1774
              const void *Decoder)
1775
21.3k
{
1776
21.3k
  DecodeStatus S = MCDisassembler_Success;
1777
1778
21.3k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1779
21.3k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1780
21.3k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1781
21.3k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1782
21.3k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1783
21.3k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1784
1785
21.3k
  switch (MCInst_getOpcode(Inst)) {
1786
325
  case ARM_LDC_OFFSET:
1787
872
  case ARM_LDC_PRE:
1788
1.12k
  case ARM_LDC_POST:
1789
1.54k
  case ARM_LDC_OPTION:
1790
1.76k
  case ARM_LDCL_OFFSET:
1791
2.18k
  case ARM_LDCL_PRE:
1792
2.79k
  case ARM_LDCL_POST:
1793
3.15k
  case ARM_LDCL_OPTION:
1794
4.52k
  case ARM_STC_OFFSET:
1795
4.84k
  case ARM_STC_PRE:
1796
5.52k
  case ARM_STC_POST:
1797
5.60k
  case ARM_STC_OPTION:
1798
5.82k
  case ARM_STCL_OFFSET:
1799
6.22k
  case ARM_STCL_PRE:
1800
6.49k
  case ARM_STCL_POST:
1801
6.87k
  case ARM_STCL_OPTION:
1802
7.04k
  case ARM_t2LDC_OFFSET:
1803
7.53k
  case ARM_t2LDC_PRE:
1804
7.71k
  case ARM_t2LDC_POST:
1805
7.93k
  case ARM_t2LDC_OPTION:
1806
8.13k
  case ARM_t2LDCL_OFFSET:
1807
8.83k
  case ARM_t2LDCL_PRE:
1808
9.20k
  case ARM_t2LDCL_POST:
1809
9.43k
  case ARM_t2LDCL_OPTION:
1810
10.2k
  case ARM_t2STC_OFFSET:
1811
10.6k
  case ARM_t2STC_PRE:
1812
11.0k
  case ARM_t2STC_POST:
1813
11.1k
  case ARM_t2STC_OPTION:
1814
11.2k
  case ARM_t2STCL_OFFSET:
1815
12.0k
  case ARM_t2STCL_PRE:
1816
13.0k
  case ARM_t2STCL_POST:
1817
13.2k
  case ARM_t2STCL_OPTION:
1818
13.6k
  case ARM_t2LDC2_OFFSET:
1819
13.9k
  case ARM_t2LDC2L_OFFSET:
1820
14.3k
  case ARM_t2LDC2_PRE:
1821
14.9k
  case ARM_t2LDC2L_PRE:
1822
15.5k
  case ARM_t2STC2_OFFSET:
1823
15.7k
  case ARM_t2STC2L_OFFSET:
1824
16.1k
  case ARM_t2STC2_PRE:
1825
16.3k
  case ARM_t2STC2L_PRE:
1826
16.3k
  case ARM_LDC2_OFFSET:
1827
16.4k
  case ARM_LDC2L_OFFSET:
1828
16.4k
  case ARM_LDC2_PRE:
1829
16.9k
  case ARM_LDC2L_PRE:
1830
17.0k
  case ARM_STC2_OFFSET:
1831
17.1k
  case ARM_STC2L_OFFSET:
1832
17.1k
  case ARM_STC2_PRE:
1833
17.2k
  case ARM_STC2L_PRE:
1834
17.6k
  case ARM_t2LDC2_OPTION:
1835
17.9k
  case ARM_t2STC2_OPTION:
1836
18.5k
  case ARM_t2LDC2_POST:
1837
19.6k
  case ARM_t2LDC2L_POST:
1838
20.1k
  case ARM_t2STC2_POST:
1839
20.3k
  case ARM_t2STC2L_POST:
1840
20.4k
  case ARM_LDC2_POST:
1841
20.9k
  case ARM_LDC2L_POST:
1842
20.9k
  case ARM_STC2_POST:
1843
21.1k
  case ARM_STC2L_POST:
1844
21.1k
    if (coproc == 0xA || coproc == 0xB ||
1845
21.1k
        (ARM_getFeatureBits(Inst->csh->mode,
1846
21.0k
          ARM_HasV8_1MMainlineOps) &&
1847
21.0k
         (coproc == 0x8 || coproc == 0x9 || coproc == 0xA ||
1848
37
          coproc == 0xB || coproc == 0xE || coproc == 0xF)))
1849
32
      return MCDisassembler_Fail;
1850
21.0k
    break;
1851
21.0k
  default:
1852
264
    break;
1853
21.3k
  }
1854
1855
21.3k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1856
26
    return MCDisassembler_Fail;
1857
1858
21.3k
  MCOperand_CreateImm0(Inst, (coproc));
1859
21.3k
  MCOperand_CreateImm0(Inst, (CRd));
1860
21.3k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1861
0
    return MCDisassembler_Fail;
1862
1863
21.3k
  switch (MCInst_getOpcode(Inst)) {
1864
406
  case ARM_t2LDC2_OFFSET:
1865
647
  case ARM_t2LDC2L_OFFSET:
1866
1.04k
  case ARM_t2LDC2_PRE:
1867
1.64k
  case ARM_t2LDC2L_PRE:
1868
2.26k
  case ARM_t2STC2_OFFSET:
1869
2.50k
  case ARM_t2STC2L_OFFSET:
1870
2.83k
  case ARM_t2STC2_PRE:
1871
3.04k
  case ARM_t2STC2L_PRE:
1872
3.06k
  case ARM_LDC2_OFFSET:
1873
3.14k
  case ARM_LDC2L_OFFSET:
1874
3.20k
  case ARM_LDC2_PRE:
1875
3.69k
  case ARM_LDC2L_PRE:
1876
3.75k
  case ARM_STC2_OFFSET:
1877
3.84k
  case ARM_STC2L_OFFSET:
1878
3.90k
  case ARM_STC2_PRE:
1879
3.95k
  case ARM_STC2L_PRE:
1880
4.12k
  case ARM_t2LDC_OFFSET:
1881
4.32k
  case ARM_t2LDCL_OFFSET:
1882
4.80k
  case ARM_t2LDC_PRE:
1883
5.50k
  case ARM_t2LDCL_PRE:
1884
6.27k
  case ARM_t2STC_OFFSET:
1885
6.38k
  case ARM_t2STCL_OFFSET:
1886
6.82k
  case ARM_t2STC_PRE:
1887
7.59k
  case ARM_t2STCL_PRE:
1888
7.92k
  case ARM_LDC_OFFSET:
1889
8.13k
  case ARM_LDCL_OFFSET:
1890
8.68k
  case ARM_LDC_PRE:
1891
9.09k
  case ARM_LDCL_PRE:
1892
10.4k
  case ARM_STC_OFFSET:
1893
10.6k
  case ARM_STCL_OFFSET:
1894
10.9k
  case ARM_STC_PRE:
1895
11.3k
  case ARM_STCL_PRE:
1896
11.3k
    imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, imm);
1897
11.3k
    MCOperand_CreateImm0(Inst, (imm));
1898
11.3k
    break;
1899
599
  case ARM_t2LDC2_POST:
1900
1.67k
  case ARM_t2LDC2L_POST:
1901
2.18k
  case ARM_t2STC2_POST:
1902
2.40k
  case ARM_t2STC2L_POST:
1903
2.46k
  case ARM_LDC2_POST:
1904
2.98k
  case ARM_LDC2L_POST:
1905
3.02k
  case ARM_STC2_POST:
1906
3.13k
  case ARM_STC2L_POST:
1907
3.31k
  case ARM_t2LDC_POST:
1908
3.68k
  case ARM_t2LDCL_POST:
1909
4.07k
  case ARM_t2STC_POST:
1910
5.08k
  case ARM_t2STCL_POST:
1911
5.33k
  case ARM_LDC_POST:
1912
5.94k
  case ARM_LDCL_POST:
1913
6.63k
  case ARM_STC_POST:
1914
6.89k
  case ARM_STCL_POST:
1915
6.89k
    imm |= U << 8;
1916
    // fall through
1917
9.91k
  default:
1918
    // The 'option' variant doesn't encode 'U' in the immediate since
1919
    // the immediate is unsigned [0,255].
1920
9.91k
    MCOperand_CreateImm0(Inst, (imm));
1921
9.91k
    break;
1922
21.3k
  }
1923
1924
21.3k
  switch (MCInst_getOpcode(Inst)) {
1925
325
  case ARM_LDC_OFFSET:
1926
870
  case ARM_LDC_PRE:
1927
1.11k
  case ARM_LDC_POST:
1928
1.54k
  case ARM_LDC_OPTION:
1929
1.76k
  case ARM_LDCL_OFFSET:
1930
2.17k
  case ARM_LDCL_PRE:
1931
2.78k
  case ARM_LDCL_POST:
1932
3.14k
  case ARM_LDCL_OPTION:
1933
4.50k
  case ARM_STC_OFFSET:
1934
4.82k
  case ARM_STC_PRE:
1935
5.50k
  case ARM_STC_POST:
1936
5.58k
  case ARM_STC_OPTION:
1937
5.80k
  case ARM_STCL_OFFSET:
1938
6.19k
  case ARM_STCL_PRE:
1939
6.46k
  case ARM_STCL_POST:
1940
6.84k
  case ARM_STCL_OPTION:
1941
6.84k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
1942
6.84k
                  Decoder)))
1943
0
      return MCDisassembler_Fail;
1944
6.84k
    break;
1945
14.4k
  default:
1946
14.4k
    break;
1947
21.3k
  }
1948
1949
21.3k
  return S;
1950
21.3k
}
1951
1952
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1953
              uint64_t Address,
1954
              const void *Decoder)
1955
18.1k
{
1956
18.1k
  DecodeStatus S = MCDisassembler_Success;
1957
1958
18.1k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1959
18.1k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1960
18.1k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1961
18.1k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1962
18.1k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1963
18.1k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1964
18.1k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1965
18.1k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1966
1967
  // On stores, the writeback operand precedes Rt.
1968
18.1k
  switch (MCInst_getOpcode(Inst)) {
1969
1.94k
  case ARM_STR_POST_IMM:
1970
3.00k
  case ARM_STR_POST_REG:
1971
4.70k
  case ARM_STRB_POST_IMM:
1972
5.19k
  case ARM_STRB_POST_REG:
1973
6.93k
  case ARM_STRT_POST_REG:
1974
8.49k
  case ARM_STRT_POST_IMM:
1975
9.64k
  case ARM_STRBT_POST_REG:
1976
11.7k
  case ARM_STRBT_POST_IMM:
1977
11.7k
    if (!Check(&S,
1978
11.7k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1979
0
      return MCDisassembler_Fail;
1980
11.7k
    break;
1981
11.7k
  default:
1982
6.35k
    break;
1983
18.1k
  }
1984
1985
18.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1986
0
    return MCDisassembler_Fail;
1987
1988
  // On loads, the writeback operand comes after Rt.
1989
18.1k
  switch (MCInst_getOpcode(Inst)) {
1990
1.39k
  case ARM_LDR_POST_IMM:
1991
1.78k
  case ARM_LDR_POST_REG:
1992
2.72k
  case ARM_LDRB_POST_IMM:
1993
3.23k
  case ARM_LDRB_POST_REG:
1994
3.57k
  case ARM_LDRBT_POST_REG:
1995
4.98k
  case ARM_LDRBT_POST_IMM:
1996
5.41k
  case ARM_LDRT_POST_REG:
1997
6.35k
  case ARM_LDRT_POST_IMM:
1998
6.35k
    if (!Check(&S,
1999
6.35k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2000
0
      return MCDisassembler_Fail;
2001
6.35k
    break;
2002
11.7k
  default:
2003
11.7k
    break;
2004
18.1k
  }
2005
2006
18.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2007
0
    return MCDisassembler_Fail;
2008
2009
18.1k
  ARM_AM_AddrOpc Op = ARM_AM_add;
2010
18.1k
  if (!fieldFromInstruction_4(Insn, 23, 1))
2011
9.74k
    Op = ARM_AM_sub;
2012
2013
18.1k
  bool writeback = (P == 0) || (W == 1);
2014
18.1k
  unsigned idx_mode = 0;
2015
18.1k
  if (P && writeback)
2016
0
    idx_mode = ARMII_IndexModePre;
2017
18.1k
  else if (!P && writeback)
2018
18.1k
    idx_mode = ARMII_IndexModePost;
2019
2020
18.1k
  if (writeback && (Rn == 15 || Rn == Rt))
2021
3.16k
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
2022
2023
18.1k
  if (reg) {
2024
6.11k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address,
2025
6.11k
                Decoder)))
2026
0
      return MCDisassembler_Fail;
2027
6.11k
    ARM_AM_ShiftOpc Opc = ARM_AM_lsl;
2028
6.11k
    switch (fieldFromInstruction_4(Insn, 5, 2)) {
2029
1.87k
    case 0:
2030
1.87k
      Opc = ARM_AM_lsl;
2031
1.87k
      break;
2032
2.09k
    case 1:
2033
2.09k
      Opc = ARM_AM_lsr;
2034
2.09k
      break;
2035
768
    case 2:
2036
768
      Opc = ARM_AM_asr;
2037
768
      break;
2038
1.37k
    case 3:
2039
1.37k
      Opc = ARM_AM_ror;
2040
1.37k
      break;
2041
0
    default:
2042
0
      return MCDisassembler_Fail;
2043
6.11k
    }
2044
6.11k
    unsigned amt = fieldFromInstruction_4(Insn, 7, 5);
2045
6.11k
    if (Opc == ARM_AM_ror && amt == 0)
2046
155
      Opc = ARM_AM_rrx;
2047
6.11k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
2048
2049
6.11k
    MCOperand_CreateImm0(Inst, (imm));
2050
12.0k
  } else {
2051
12.0k
    MCOperand_CreateReg0(Inst, (0));
2052
12.0k
    unsigned tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
2053
12.0k
    MCOperand_CreateImm0(Inst, (tmp));
2054
12.0k
  }
2055
2056
18.1k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2057
1.86k
    return MCDisassembler_Fail;
2058
2059
16.2k
  return S;
2060
18.1k
}
2061
2062
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
2063
            uint64_t Address, const void *Decoder)
2064
9.22k
{
2065
9.22k
  DecodeStatus S = MCDisassembler_Success;
2066
2067
9.22k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2068
9.22k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2069
9.22k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
2070
9.22k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
2071
9.22k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
2072
2073
9.22k
  ARM_AM_ShiftOpc ShOp = ARM_AM_lsl;
2074
9.22k
  switch (type) {
2075
3.30k
  case 0:
2076
3.30k
    ShOp = ARM_AM_lsl;
2077
3.30k
    break;
2078
2.09k
  case 1:
2079
2.09k
    ShOp = ARM_AM_lsr;
2080
2.09k
    break;
2081
2.00k
  case 2:
2082
2.00k
    ShOp = ARM_AM_asr;
2083
2.00k
    break;
2084
1.82k
  case 3:
2085
1.82k
    ShOp = ARM_AM_ror;
2086
1.82k
    break;
2087
9.22k
  }
2088
2089
9.22k
  if (ShOp == ARM_AM_ror && imm == 0)
2090
595
    ShOp = ARM_AM_rrx;
2091
2092
9.22k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2093
0
    return MCDisassembler_Fail;
2094
9.22k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2095
0
    return MCDisassembler_Fail;
2096
9.22k
  unsigned shift;
2097
9.22k
  if (U)
2098
3.79k
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
2099
5.42k
  else
2100
5.42k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
2101
9.22k
  MCOperand_CreateImm0(Inst, (shift));
2102
2103
9.22k
  return S;
2104
9.22k
}
2105
2106
static DecodeStatus DecodeTSBInstruction(MCInst *Inst, unsigned Insn,
2107
           uint64_t Address, const void *Decoder)
2108
65
{
2109
65
  if (MCInst_getOpcode(Inst) != ARM_TSB &&
2110
65
      MCInst_getOpcode(Inst) != ARM_t2TSB)
2111
0
    return MCDisassembler_Fail;
2112
2113
  // The "csync" operand is not encoded into the "tsb" instruction (as this is
2114
  // the only available operand), but LLVM expects the instruction to have one
2115
  // operand, so we need to add the csync when decoding.
2116
65
  MCOperand_CreateImm0(Inst, (ARM_TSB_CSYNC));
2117
65
  return MCDisassembler_Success;
2118
65
}
2119
2120
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
2121
                 uint64_t Address,
2122
                 const void *Decoder)
2123
12.6k
{
2124
12.6k
  DecodeStatus S = MCDisassembler_Success;
2125
2126
12.6k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
2127
12.6k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2128
12.6k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2129
12.6k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
2130
12.6k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
2131
12.6k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
2132
12.6k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2133
12.6k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
2134
12.6k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
2135
12.6k
  unsigned Rt2 = Rt + 1;
2136
2137
12.6k
  bool writeback = (W == 1) | (P == 0);
2138
2139
  // For {LD,ST}RD, Rt must be even, else undefined.
2140
12.6k
  switch (MCInst_getOpcode(Inst)) {
2141
479
  case ARM_STRD:
2142
750
  case ARM_STRD_PRE:
2143
2.28k
  case ARM_STRD_POST:
2144
2.90k
  case ARM_LDRD:
2145
3.42k
  case ARM_LDRD_PRE:
2146
4.66k
  case ARM_LDRD_POST:
2147
4.66k
    if (Rt & 0x1)
2148
1.39k
      S = MCDisassembler_SoftFail;
2149
4.66k
    break;
2150
8.03k
  default:
2151
8.03k
    break;
2152
12.6k
  }
2153
12.6k
  switch (MCInst_getOpcode(Inst)) {
2154
479
  case ARM_STRD:
2155
750
  case ARM_STRD_PRE:
2156
2.28k
  case ARM_STRD_POST:
2157
2.28k
    if (P == 0 && W == 1)
2158
0
      S = MCDisassembler_SoftFail;
2159
2160
2.28k
    if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
2161
1.03k
      S = MCDisassembler_SoftFail;
2162
2.28k
    if (type && Rm == 15)
2163
55
      S = MCDisassembler_SoftFail;
2164
2.28k
    if (Rt2 == 15)
2165
228
      S = MCDisassembler_SoftFail;
2166
2.28k
    if (!type && fieldFromInstruction_4(Insn, 8, 4))
2167
907
      S = MCDisassembler_SoftFail;
2168
2.28k
    break;
2169
209
  case ARM_STRH:
2170
652
  case ARM_STRH_PRE:
2171
2.31k
  case ARM_STRH_POST:
2172
2.31k
    if (Rt == 15)
2173
443
      S = MCDisassembler_SoftFail;
2174
2.31k
    if (writeback && (Rn == 15 || Rn == Rt))
2175
834
      S = MCDisassembler_SoftFail;
2176
2.31k
    if (!type && Rm == 15)
2177
203
      S = MCDisassembler_SoftFail;
2178
2.31k
    break;
2179
611
  case ARM_LDRD:
2180
1.13k
  case ARM_LDRD_PRE:
2181
2.37k
  case ARM_LDRD_POST:
2182
2.37k
    if (type && Rn == 15) {
2183
188
      if (Rt2 == 15)
2184
21
        S = MCDisassembler_SoftFail;
2185
188
      break;
2186
188
    }
2187
2.18k
    if (P == 0 && W == 1)
2188
0
      S = MCDisassembler_SoftFail;
2189
2.18k
    if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
2190
834
      S = MCDisassembler_SoftFail;
2191
2.18k
    if (!type && writeback && Rn == 15)
2192
140
      S = MCDisassembler_SoftFail;
2193
2.18k
    if (writeback && (Rn == Rt || Rn == Rt2))
2194
506
      S = MCDisassembler_SoftFail;
2195
2.18k
    break;
2196
147
  case ARM_LDRH:
2197
584
  case ARM_LDRH_PRE:
2198
1.01k
  case ARM_LDRH_POST:
2199
1.01k
    if (type && Rn == 15) {
2200
121
      if (Rt == 15)
2201
26
        S = MCDisassembler_SoftFail;
2202
121
      break;
2203
121
    }
2204
896
    if (Rt == 15)
2205
202
      S = MCDisassembler_SoftFail;
2206
896
    if (!type && Rm == 15)
2207
76
      S = MCDisassembler_SoftFail;
2208
896
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2209
84
      S = MCDisassembler_SoftFail;
2210
896
    break;
2211
428
  case ARM_LDRSH:
2212
1.04k
  case ARM_LDRSH_PRE:
2213
1.31k
  case ARM_LDRSH_POST:
2214
2.81k
  case ARM_LDRSB:
2215
3.11k
  case ARM_LDRSB_PRE:
2216
4.70k
  case ARM_LDRSB_POST:
2217
4.70k
    if (type && Rn == 15) {
2218
186
      if (Rt == 15)
2219
66
        S = MCDisassembler_SoftFail;
2220
186
      break;
2221
186
    }
2222
4.51k
    if (type && (Rt == 15 || (writeback && Rn == Rt)))
2223
279
      S = MCDisassembler_SoftFail;
2224
4.51k
    if (!type && (Rt == 15 || Rm == 15))
2225
335
      S = MCDisassembler_SoftFail;
2226
4.51k
    if (!type && writeback && (Rn == 15 || Rn == Rt))
2227
194
      S = MCDisassembler_SoftFail;
2228
4.51k
    break;
2229
0
  default:
2230
0
    break;
2231
12.6k
  }
2232
2233
12.6k
  if (writeback) { // Writeback
2234
9.32k
    if (P)
2235
2.59k
      U |= ARMII_IndexModePre << 9;
2236
6.72k
    else
2237
6.72k
      U |= ARMII_IndexModePost << 9;
2238
2239
    // On stores, the writeback operand precedes Rt.
2240
9.32k
    switch (MCInst_getOpcode(Inst)) {
2241
0
    case ARM_STRD:
2242
271
    case ARM_STRD_PRE:
2243
1.81k
    case ARM_STRD_POST:
2244
1.81k
    case ARM_STRH:
2245
2.25k
    case ARM_STRH_PRE:
2246
3.91k
    case ARM_STRH_POST:
2247
3.91k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2248
3.91k
                    Decoder)))
2249
0
        return MCDisassembler_Fail;
2250
3.91k
      break;
2251
5.41k
    default:
2252
5.41k
      break;
2253
9.32k
    }
2254
9.32k
  }
2255
2256
12.6k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
2257
0
    return MCDisassembler_Fail;
2258
12.6k
  switch (MCInst_getOpcode(Inst)) {
2259
479
  case ARM_STRD:
2260
750
  case ARM_STRD_PRE:
2261
2.28k
  case ARM_STRD_POST:
2262
2.90k
  case ARM_LDRD:
2263
3.42k
  case ARM_LDRD_PRE:
2264
4.66k
  case ARM_LDRD_POST:
2265
4.66k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address,
2266
4.66k
                  Decoder)))
2267
7
      return MCDisassembler_Fail;
2268
4.65k
    break;
2269
8.03k
  default:
2270
8.03k
    break;
2271
12.6k
  }
2272
2273
12.6k
  if (writeback) {
2274
    // On loads, the writeback operand comes after Rt.
2275
9.31k
    switch (MCInst_getOpcode(Inst)) {
2276
0
    case ARM_LDRD:
2277
521
    case ARM_LDRD_PRE:
2278
1.75k
    case ARM_LDRD_POST:
2279
1.75k
    case ARM_LDRH:
2280
2.19k
    case ARM_LDRH_PRE:
2281
2.62k
    case ARM_LDRH_POST:
2282
2.62k
    case ARM_LDRSH:
2283
3.24k
    case ARM_LDRSH_PRE:
2284
3.51k
    case ARM_LDRSH_POST:
2285
3.51k
    case ARM_LDRSB:
2286
3.82k
    case ARM_LDRSB_PRE:
2287
5.40k
    case ARM_LDRSB_POST:
2288
5.40k
    case ARM_LDRHTr:
2289
5.40k
    case ARM_LDRSBTr:
2290
5.40k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address,
2291
5.40k
                    Decoder)))
2292
0
        return MCDisassembler_Fail;
2293
5.40k
      break;
2294
5.40k
    default:
2295
3.91k
      break;
2296
9.31k
    }
2297
9.31k
  }
2298
2299
12.6k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2300
0
    return MCDisassembler_Fail;
2301
2302
12.6k
  if (type) {
2303
5.76k
    MCOperand_CreateReg0(Inst, (0));
2304
5.76k
    MCOperand_CreateImm0(Inst, (U | (imm << 4) | Rm));
2305
6.91k
  } else {
2306
6.91k
    if (!Check(&S,
2307
6.91k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2308
0
      return MCDisassembler_Fail;
2309
6.91k
    MCOperand_CreateImm0(Inst, (U));
2310
6.91k
  }
2311
2312
12.6k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2313
9
    return MCDisassembler_Fail;
2314
2315
12.6k
  return S;
2316
12.6k
}
2317
2318
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
2319
           uint64_t Address, const void *Decoder)
2320
784
{
2321
784
  DecodeStatus S = MCDisassembler_Success;
2322
2323
784
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2324
784
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
2325
2326
784
  switch (mode) {
2327
294
  case 0:
2328
294
    mode = ARM_AM_da;
2329
294
    break;
2330
91
  case 1:
2331
91
    mode = ARM_AM_ia;
2332
91
    break;
2333
260
  case 2:
2334
260
    mode = ARM_AM_db;
2335
260
    break;
2336
139
  case 3:
2337
139
    mode = ARM_AM_ib;
2338
139
    break;
2339
784
  }
2340
2341
784
  MCOperand_CreateImm0(Inst, (mode));
2342
784
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2343
0
    return MCDisassembler_Fail;
2344
2345
784
  return S;
2346
784
}
2347
2348
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2349
            uint64_t Address, const void *Decoder)
2350
582
{
2351
582
  DecodeStatus S = MCDisassembler_Success;
2352
2353
582
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2354
582
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2355
582
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2356
582
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2357
2358
582
  if (pred == 0xF)
2359
83
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2360
2361
499
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2362
0
    return MCDisassembler_Fail;
2363
499
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2364
0
    return MCDisassembler_Fail;
2365
499
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2366
0
    return MCDisassembler_Fail;
2367
499
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2368
0
    return MCDisassembler_Fail;
2369
499
  return S;
2370
499
}
2371
2372
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2373
                unsigned Insn,
2374
                uint64_t Address,
2375
                const void *Decoder)
2376
7.50k
{
2377
7.50k
  DecodeStatus S = MCDisassembler_Success;
2378
2379
7.50k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2380
7.50k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2381
7.50k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2382
2383
7.50k
  if (pred == 0xF) {
2384
    // Ambiguous with RFE and SRS
2385
813
    switch (MCInst_getOpcode(Inst)) {
2386
0
    case ARM_LDMDA:
2387
0
      MCInst_setOpcode(Inst, (ARM_RFEDA));
2388
0
      break;
2389
294
    case ARM_LDMDA_UPD:
2390
294
      MCInst_setOpcode(Inst, (ARM_RFEDA_UPD));
2391
294
      break;
2392
0
    case ARM_LDMDB:
2393
0
      MCInst_setOpcode(Inst, (ARM_RFEDB));
2394
0
      break;
2395
260
    case ARM_LDMDB_UPD:
2396
260
      MCInst_setOpcode(Inst, (ARM_RFEDB_UPD));
2397
260
      break;
2398
0
    case ARM_LDMIA:
2399
0
      MCInst_setOpcode(Inst, (ARM_RFEIA));
2400
0
      break;
2401
91
    case ARM_LDMIA_UPD:
2402
91
      MCInst_setOpcode(Inst, (ARM_RFEIA_UPD));
2403
91
      break;
2404
0
    case ARM_LDMIB:
2405
0
      MCInst_setOpcode(Inst, (ARM_RFEIB));
2406
0
      break;
2407
139
    case ARM_LDMIB_UPD:
2408
139
      MCInst_setOpcode(Inst, (ARM_RFEIB_UPD));
2409
139
      break;
2410
0
    case ARM_STMDA:
2411
0
      MCInst_setOpcode(Inst, (ARM_SRSDA));
2412
0
      break;
2413
3
    case ARM_STMDA_UPD:
2414
3
      MCInst_setOpcode(Inst, (ARM_SRSDA_UPD));
2415
3
      break;
2416
0
    case ARM_STMDB:
2417
0
      MCInst_setOpcode(Inst, (ARM_SRSDB));
2418
0
      break;
2419
4
    case ARM_STMDB_UPD:
2420
4
      MCInst_setOpcode(Inst, (ARM_SRSDB_UPD));
2421
4
      break;
2422
0
    case ARM_STMIA:
2423
0
      MCInst_setOpcode(Inst, (ARM_SRSIA));
2424
0
      break;
2425
2
    case ARM_STMIA_UPD:
2426
2
      MCInst_setOpcode(Inst, (ARM_SRSIA_UPD));
2427
2
      break;
2428
0
    case ARM_STMIB:
2429
0
      MCInst_setOpcode(Inst, (ARM_SRSIB));
2430
0
      break;
2431
2
    case ARM_STMIB_UPD:
2432
2
      MCInst_setOpcode(Inst, (ARM_SRSIB_UPD));
2433
2
      break;
2434
18
    default:
2435
18
      return MCDisassembler_Fail;
2436
813
    }
2437
2438
    // For stores (which become SRS's, the only operand is the mode.
2439
795
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2440
      // Check SRS encoding constraints
2441
11
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2442
11
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2443
11
        return MCDisassembler_Fail;
2444
2445
0
      MCOperand_CreateImm0(
2446
0
        Inst, (fieldFromInstruction_4(Insn, 0, 4)));
2447
0
      return S;
2448
11
    }
2449
2450
784
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2451
795
  }
2452
2453
6.68k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2454
0
    return MCDisassembler_Fail;
2455
6.68k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2456
0
    return MCDisassembler_Fail; // Tied
2457
6.68k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2458
0
    return MCDisassembler_Fail;
2459
6.68k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2460
9
    return MCDisassembler_Fail;
2461
2462
6.68k
  return S;
2463
6.68k
}
2464
2465
// Check for UNPREDICTABLE predicated ESB instruction
2466
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2467
            uint64_t Address, const void *Decoder)
2468
91
{
2469
91
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2470
91
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2471
2472
91
  DecodeStatus S = MCDisassembler_Success;
2473
2474
91
  MCOperand_CreateImm0(Inst, (imm8));
2475
2476
91
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2477
30
    return MCDisassembler_Fail;
2478
2479
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a
2480
  // NOP, so all predicates should be allowed.
2481
61
  if (imm8 == 0x10 && pred != 0xe &&
2482
61
      ((ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS)) != 0))
2483
0
    S = MCDisassembler_SoftFail;
2484
2485
61
  return S;
2486
91
}
2487
2488
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2489
           uint64_t Address, const void *Decoder)
2490
2.32k
{
2491
2.32k
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2492
2.32k
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2493
2.32k
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2494
2.32k
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2495
2496
2.32k
  DecodeStatus S = MCDisassembler_Success;
2497
2498
  // This decoder is called from multiple location that do not check
2499
  // the full encoding is valid before they do.
2500
2.32k
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2501
2.32k
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2502
2.32k
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2503
7
    return MCDisassembler_Fail;
2504
2505
  // imod == '01' --> UNPREDICTABLE
2506
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2507
  // return failure here.  The '01' imod value is unprintable, so there's
2508
  // nothing useful we could do even if we returned UNPREDICTABLE.
2509
2510
2.32k
  if (imod == 1)
2511
4
    return MCDisassembler_Fail;
2512
2513
2.31k
  if (imod && M) {
2514
159
    MCInst_setOpcode(Inst, (ARM_CPS3p));
2515
159
    MCOperand_CreateImm0(Inst, (imod));
2516
159
    MCOperand_CreateImm0(Inst, (iflags));
2517
159
    MCOperand_CreateImm0(Inst, (mode));
2518
2.15k
  } else if (imod && !M) {
2519
1.83k
    MCInst_setOpcode(Inst, (ARM_CPS2p));
2520
1.83k
    MCOperand_CreateImm0(Inst, (imod));
2521
1.83k
    MCOperand_CreateImm0(Inst, (iflags));
2522
1.83k
    if (mode)
2523
1.62k
      S = MCDisassembler_SoftFail;
2524
1.83k
  } else if (!imod && M) {
2525
255
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2526
255
    MCOperand_CreateImm0(Inst, (mode));
2527
255
    if (iflags)
2528
87
      S = MCDisassembler_SoftFail;
2529
255
  } else {
2530
    // imod == '00' && M == '0' --> UNPREDICTABLE
2531
73
    MCInst_setOpcode(Inst, (ARM_CPS1p));
2532
73
    MCOperand_CreateImm0(Inst, (mode));
2533
73
    S = MCDisassembler_SoftFail;
2534
73
  }
2535
2536
2.31k
  return S;
2537
2.32k
}
2538
2539
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2540
             uint64_t Address,
2541
             const void *Decoder)
2542
723
{
2543
723
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2544
723
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2545
723
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2546
723
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2547
2548
723
  DecodeStatus S = MCDisassembler_Success;
2549
2550
  // imod == '01' --> UNPREDICTABLE
2551
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2552
  // return failure here.  The '01' imod value is unprintable, so there's
2553
  // nothing useful we could do even if we returned UNPREDICTABLE.
2554
2555
723
  if (imod == 1)
2556
2
    return MCDisassembler_Fail;
2557
2558
721
  if (imod && M) {
2559
156
    MCInst_setOpcode(Inst, (ARM_t2CPS3p));
2560
156
    MCOperand_CreateImm0(Inst, (imod));
2561
156
    MCOperand_CreateImm0(Inst, (iflags));
2562
156
    MCOperand_CreateImm0(Inst, (mode));
2563
565
  } else if (imod && !M) {
2564
307
    MCInst_setOpcode(Inst, (ARM_t2CPS2p));
2565
307
    MCOperand_CreateImm0(Inst, (imod));
2566
307
    MCOperand_CreateImm0(Inst, (iflags));
2567
307
    if (mode)
2568
0
      S = MCDisassembler_SoftFail;
2569
307
  } else if (!imod && M) {
2570
258
    MCInst_setOpcode(Inst, (ARM_t2CPS1p));
2571
258
    MCOperand_CreateImm0(Inst, (mode));
2572
258
    if (iflags)
2573
212
      S = MCDisassembler_SoftFail;
2574
258
  } else {
2575
    // imod == '00' && M == '0' --> this is a HINT instruction
2576
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2577
    // HINT are defined only for immediate in [0..4]
2578
0
    if (imm > 4)
2579
0
      return MCDisassembler_Fail;
2580
0
    MCInst_setOpcode(Inst, (ARM_t2HINT));
2581
0
    MCOperand_CreateImm0(Inst, (imm));
2582
0
  }
2583
2584
721
  return S;
2585
721
}
2586
2587
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst *Inst, unsigned Insn,
2588
             uint64_t Address,
2589
             const void *Decoder)
2590
442
{
2591
442
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
2592
2593
442
  unsigned Opcode = ARM_t2HINT;
2594
2595
442
  if (imm == 0x0D) {
2596
56
    Opcode = ARM_t2PACBTI;
2597
386
  } else if (imm == 0x1D) {
2598
166
    Opcode = ARM_t2PAC;
2599
220
  } else if (imm == 0x2D) {
2600
15
    Opcode = ARM_t2AUT;
2601
205
  } else if (imm == 0x0F) {
2602
33
    Opcode = ARM_t2BTI;
2603
33
  }
2604
2605
442
  MCInst_setOpcode(Inst, (Opcode));
2606
442
  if (Opcode == ARM_t2HINT) {
2607
172
    MCOperand_CreateImm0(Inst, (imm));
2608
172
  }
2609
2610
442
  return MCDisassembler_Success;
2611
442
}
2612
2613
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2614
               uint64_t Address,
2615
               const void *Decoder)
2616
675
{
2617
675
  DecodeStatus S = MCDisassembler_Success;
2618
2619
675
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2620
675
  unsigned imm = 0;
2621
2622
675
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2623
675
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2624
675
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2625
675
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2626
2627
675
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2628
398
    if (!Check(&S,
2629
398
         DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2630
0
      return MCDisassembler_Fail;
2631
675
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2632
0
    return MCDisassembler_Fail;
2633
2634
675
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2635
675
    MCOperand_CreateImm0(Inst, (imm));
2636
2637
675
  return S;
2638
675
}
2639
2640
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2641
                uint64_t Address,
2642
                const void *Decoder)
2643
1.48k
{
2644
1.48k
  DecodeStatus S = MCDisassembler_Success;
2645
2646
1.48k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2647
1.48k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2648
1.48k
  unsigned imm = 0;
2649
2650
1.48k
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2651
1.48k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2652
2653
1.48k
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2654
698
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address,
2655
698
                Decoder)))
2656
0
      return MCDisassembler_Fail;
2657
2658
1.48k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2659
0
    return MCDisassembler_Fail;
2660
2661
1.48k
  if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2662
1.48k
    MCOperand_CreateImm0(Inst, (imm));
2663
2664
1.48k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2665
307
    return MCDisassembler_Fail;
2666
2667
1.18k
  return S;
2668
1.48k
}
2669
2670
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2671
            uint64_t Address, const void *Decoder)
2672
2.10k
{
2673
2.10k
  DecodeStatus S = MCDisassembler_Success;
2674
2675
2.10k
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2676
2.10k
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2677
2.10k
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2678
2.10k
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2679
2.10k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2680
2681
2.10k
  if (pred == 0xF)
2682
839
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2683
2684
1.27k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2685
0
    return MCDisassembler_Fail;
2686
1.27k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2687
0
    return MCDisassembler_Fail;
2688
1.27k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2689
0
    return MCDisassembler_Fail;
2690
1.27k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2691
0
    return MCDisassembler_Fail;
2692
2693
1.27k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2694
0
    return MCDisassembler_Fail;
2695
2696
1.27k
  return S;
2697
1.27k
}
2698
2699
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2700
           uint64_t Address, const void *Decoder)
2701
275
{
2702
275
  DecodeStatus S = MCDisassembler_Success;
2703
2704
275
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2705
275
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2706
275
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2707
2708
275
  if (Pred == 0xF)
2709
188
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2710
2711
87
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2712
0
    return MCDisassembler_Fail;
2713
87
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2714
0
    return MCDisassembler_Fail;
2715
87
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2716
0
    return MCDisassembler_Fail;
2717
2718
87
  return S;
2719
87
}
2720
2721
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2722
              uint64_t Address,
2723
              const void *Decoder)
2724
188
{
2725
188
  DecodeStatus S = MCDisassembler_Success;
2726
2727
188
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2728
2729
188
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) ||
2730
188
      !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2731
1
    return MCDisassembler_Fail;
2732
2733
  // Decoder can be called from DecodeTST, which does not check the full
2734
  // encoding is valid.
2735
187
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2736
187
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2737
0
    return MCDisassembler_Fail;
2738
187
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2739
187
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2740
111
    S = MCDisassembler_SoftFail;
2741
2742
187
  MCInst_setOpcode(Inst, (ARM_SETPAN));
2743
187
  MCOperand_CreateImm0(Inst, (Imm));
2744
2745
187
  return S;
2746
187
}
2747
2748
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2749
                 uint64_t Address,
2750
                 const void *Decoder)
2751
5.67k
{
2752
5.67k
  DecodeStatus S = MCDisassembler_Success;
2753
2754
5.67k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2755
5.67k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2756
5.67k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2757
2758
5.67k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2759
0
    return MCDisassembler_Fail;
2760
2761
5.67k
  if (!add)
2762
2.17k
    imm *= -1;
2763
5.67k
  if (imm == 0 && !add)
2764
250
    imm = INT32_MIN;
2765
5.67k
  MCOperand_CreateImm0(Inst, (imm));
2766
5.67k
  if (Rn == 15)
2767
160
    tryAddingPcLoadReferenceComment(Address, Address + imm + 8,
2768
160
            Decoder);
2769
2770
5.67k
  return S;
2771
5.67k
}
2772
2773
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2774
             uint64_t Address,
2775
             const void *Decoder)
2776
1.13k
{
2777
1.13k
  DecodeStatus S = MCDisassembler_Success;
2778
2779
1.13k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2780
  // U == 1 to add imm, 0 to subtract it.
2781
1.13k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2782
1.13k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2783
2784
1.13k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2785
0
    return MCDisassembler_Fail;
2786
2787
1.13k
  if (U)
2788
589
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_add, imm)));
2789
542
  else
2790
542
    MCOperand_CreateImm0(Inst, (ARM_AM_getAM5Opc(ARM_AM_sub, imm)));
2791
2792
1.13k
  return S;
2793
1.13k
}
2794
2795
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2796
                 uint64_t Address,
2797
                 const void *Decoder)
2798
1.00k
{
2799
1.00k
  DecodeStatus S = MCDisassembler_Success;
2800
2801
1.00k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2802
  // U == 1 to add imm, 0 to subtract it.
2803
1.00k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2804
1.00k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2805
2806
1.00k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2807
0
    return MCDisassembler_Fail;
2808
2809
1.00k
  if (U)
2810
428
    MCOperand_CreateImm0(Inst,
2811
428
             (ARM_AM_getAM5FP16Opc(ARM_AM_add, imm)));
2812
573
  else
2813
573
    MCOperand_CreateImm0(Inst,
2814
573
             (ARM_AM_getAM5FP16Opc(ARM_AM_sub, imm)));
2815
2816
1.00k
  return S;
2817
1.00k
}
2818
2819
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2820
             uint64_t Address,
2821
             const void *Decoder)
2822
8.28k
{
2823
8.28k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2824
8.28k
}
2825
2826
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2827
           uint64_t Address, const void *Decoder)
2828
701
{
2829
701
  DecodeStatus Status = MCDisassembler_Success;
2830
2831
  // Note the J1 and J2 values are from the encoded instruction.  So here
2832
  // change them to I1 and I2 values via as documented:
2833
  // I1 = NOT(J1 EOR S);
2834
  // I2 = NOT(J2 EOR S);
2835
  // and build the imm32 with one trailing zero as documented:
2836
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2837
701
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2838
701
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2839
701
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2840
701
  unsigned I1 = !(J1 ^ S);
2841
701
  unsigned I2 = !(J2 ^ S);
2842
701
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2843
701
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2844
701
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) |
2845
701
           imm11;
2846
701
  int imm32 = SignExtend32((tmp << 1), 25);
2847
701
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
2848
701
              Inst, Decoder))
2849
701
    MCOperand_CreateImm0(Inst, (imm32));
2850
2851
701
  return Status;
2852
701
}
2853
2854
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2855
                 uint64_t Address,
2856
                 const void *Decoder)
2857
4.04k
{
2858
4.04k
  DecodeStatus S = MCDisassembler_Success;
2859
2860
4.04k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2861
4.04k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2862
2863
4.04k
  if (pred == 0xF) {
2864
450
    MCInst_setOpcode(Inst, (ARM_BLXi));
2865
450
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2866
450
    if (!tryAddingSymbolicOperand(
2867
450
          Address, Address + SignExtend32((imm), 26) + 8,
2868
450
          true, 4, Inst, Decoder))
2869
450
      MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2870
450
    return S;
2871
450
  }
2872
2873
3.59k
  if (!tryAddingSymbolicOperand(Address,
2874
3.59k
              Address + SignExtend32((imm), 26) + 8,
2875
3.59k
              true, 4, Inst, Decoder))
2876
3.59k
    MCOperand_CreateImm0(Inst, (SignExtend32((imm), 26)));
2877
2878
  // We already have BL_pred for BL w/ predicate, no need to add addition
2879
  // predicate opreands for BL
2880
3.59k
  if (MCInst_getOpcode(Inst) != ARM_BL)
2881
3.42k
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
2882
3.42k
                  Decoder)))
2883
0
      return MCDisassembler_Fail;
2884
2885
3.59k
  return S;
2886
3.59k
}
2887
2888
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2889
             uint64_t Address,
2890
             const void *Decoder)
2891
43.2k
{
2892
43.2k
  DecodeStatus S = MCDisassembler_Success;
2893
2894
43.2k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2895
43.2k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2896
2897
43.2k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2898
0
    return MCDisassembler_Fail;
2899
43.2k
  if (!align)
2900
21.2k
    MCOperand_CreateImm0(Inst, (0));
2901
21.9k
  else
2902
21.9k
    MCOperand_CreateImm0(Inst, (4 << align));
2903
2904
43.2k
  return S;
2905
43.2k
}
2906
2907
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2908
           uint64_t Address, const void *Decoder)
2909
8.37k
{
2910
8.37k
  DecodeStatus S = MCDisassembler_Success;
2911
2912
8.37k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2913
8.37k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2914
8.37k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
2915
8.37k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2916
8.37k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2917
8.37k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2918
2919
  // First output register
2920
8.37k
  switch (MCInst_getOpcode(Inst)) {
2921
45
  case ARM_VLD1q16:
2922
219
  case ARM_VLD1q32:
2923
232
  case ARM_VLD1q64:
2924
268
  case ARM_VLD1q8:
2925
356
  case ARM_VLD1q16wb_fixed:
2926
427
  case ARM_VLD1q16wb_register:
2927
490
  case ARM_VLD1q32wb_fixed:
2928
543
  case ARM_VLD1q32wb_register:
2929
637
  case ARM_VLD1q64wb_fixed:
2930
788
  case ARM_VLD1q64wb_register:
2931
805
  case ARM_VLD1q8wb_fixed:
2932
966
  case ARM_VLD1q8wb_register:
2933
1.00k
  case ARM_VLD2d16:
2934
1.04k
  case ARM_VLD2d32:
2935
1.20k
  case ARM_VLD2d8:
2936
1.21k
  case ARM_VLD2d16wb_fixed:
2937
1.26k
  case ARM_VLD2d16wb_register:
2938
1.35k
  case ARM_VLD2d32wb_fixed:
2939
1.52k
  case ARM_VLD2d32wb_register:
2940
1.58k
  case ARM_VLD2d8wb_fixed:
2941
1.68k
  case ARM_VLD2d8wb_register:
2942
1.68k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
2943
1.68k
              Decoder)))
2944
1
      return MCDisassembler_Fail;
2945
1.67k
    break;
2946
1.67k
  case ARM_VLD2b16:
2947
46
  case ARM_VLD2b32:
2948
91
  case ARM_VLD2b8:
2949
115
  case ARM_VLD2b16wb_fixed:
2950
263
  case ARM_VLD2b16wb_register:
2951
346
  case ARM_VLD2b32wb_fixed:
2952
373
  case ARM_VLD2b32wb_register:
2953
471
  case ARM_VLD2b8wb_fixed:
2954
786
  case ARM_VLD2b8wb_register:
2955
786
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
2956
786
                    Decoder)))
2957
2
      return MCDisassembler_Fail;
2958
784
    break;
2959
5.91k
  default:
2960
5.91k
    if (!Check(&S,
2961
5.91k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2962
0
      return MCDisassembler_Fail;
2963
8.37k
  }
2964
2965
  // Second output register
2966
8.37k
  switch (MCInst_getOpcode(Inst)) {
2967
39
  case ARM_VLD3d8:
2968
98
  case ARM_VLD3d16:
2969
171
  case ARM_VLD3d32:
2970
287
  case ARM_VLD3d8_UPD:
2971
373
  case ARM_VLD3d16_UPD:
2972
450
  case ARM_VLD3d32_UPD:
2973
507
  case ARM_VLD4d8:
2974
1.02k
  case ARM_VLD4d16:
2975
1.08k
  case ARM_VLD4d32:
2976
1.45k
  case ARM_VLD4d8_UPD:
2977
1.74k
  case ARM_VLD4d16_UPD:
2978
1.80k
  case ARM_VLD4d32_UPD:
2979
1.80k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
2980
1.80k
                  Address, Decoder)))
2981
0
      return MCDisassembler_Fail;
2982
1.80k
    break;
2983
1.80k
  case ARM_VLD3q8:
2984
336
  case ARM_VLD3q16:
2985
401
  case ARM_VLD3q32:
2986
551
  case ARM_VLD3q8_UPD:
2987
711
  case ARM_VLD3q16_UPD:
2988
723
  case ARM_VLD3q32_UPD:
2989
855
  case ARM_VLD4q8:
2990
931
  case ARM_VLD4q16:
2991
1.06k
  case ARM_VLD4q32:
2992
1.17k
  case ARM_VLD4q8_UPD:
2993
1.30k
  case ARM_VLD4q16_UPD:
2994
1.40k
  case ARM_VLD4q32_UPD:
2995
1.40k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
2996
1.40k
                  Address, Decoder)))
2997
0
      return MCDisassembler_Fail;
2998
1.40k
    break;
2999
5.16k
  default:
3000
5.16k
    break;
3001
8.37k
  }
3002
3003
  // Third output register
3004
8.37k
  switch (MCInst_getOpcode(Inst)) {
3005
39
  case ARM_VLD3d8:
3006
98
  case ARM_VLD3d16:
3007
171
  case ARM_VLD3d32:
3008
287
  case ARM_VLD3d8_UPD:
3009
373
  case ARM_VLD3d16_UPD:
3010
450
  case ARM_VLD3d32_UPD:
3011
507
  case ARM_VLD4d8:
3012
1.02k
  case ARM_VLD4d16:
3013
1.08k
  case ARM_VLD4d32:
3014
1.45k
  case ARM_VLD4d8_UPD:
3015
1.74k
  case ARM_VLD4d16_UPD:
3016
1.80k
  case ARM_VLD4d32_UPD:
3017
1.80k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3018
1.80k
                  Address, Decoder)))
3019
0
      return MCDisassembler_Fail;
3020
1.80k
    break;
3021
1.80k
  case ARM_VLD3q8:
3022
336
  case ARM_VLD3q16:
3023
401
  case ARM_VLD3q32:
3024
551
  case ARM_VLD3q8_UPD:
3025
711
  case ARM_VLD3q16_UPD:
3026
723
  case ARM_VLD3q32_UPD:
3027
855
  case ARM_VLD4q8:
3028
931
  case ARM_VLD4q16:
3029
1.06k
  case ARM_VLD4q32:
3030
1.17k
  case ARM_VLD4q8_UPD:
3031
1.30k
  case ARM_VLD4q16_UPD:
3032
1.40k
  case ARM_VLD4q32_UPD:
3033
1.40k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3034
1.40k
                  Address, Decoder)))
3035
0
      return MCDisassembler_Fail;
3036
1.40k
    break;
3037
5.16k
  default:
3038
5.16k
    break;
3039
8.37k
  }
3040
3041
  // Fourth output register
3042
8.37k
  switch (MCInst_getOpcode(Inst)) {
3043
57
  case ARM_VLD4d8:
3044
576
  case ARM_VLD4d16:
3045
630
  case ARM_VLD4d32:
3046
1.00k
  case ARM_VLD4d8_UPD:
3047
1.29k
  case ARM_VLD4d16_UPD:
3048
1.35k
  case ARM_VLD4d32_UPD:
3049
1.35k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3050
1.35k
                  Address, Decoder)))
3051
0
      return MCDisassembler_Fail;
3052
1.35k
    break;
3053
1.35k
  case ARM_VLD4q8:
3054
208
  case ARM_VLD4q16:
3055
346
  case ARM_VLD4q32:
3056
452
  case ARM_VLD4q8_UPD:
3057
579
  case ARM_VLD4q16_UPD:
3058
680
  case ARM_VLD4q32_UPD:
3059
680
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3060
680
                  Address, Decoder)))
3061
0
      return MCDisassembler_Fail;
3062
680
    break;
3063
6.33k
  default:
3064
6.33k
    break;
3065
8.37k
  }
3066
3067
  // Writeback operand
3068
8.37k
  switch (MCInst_getOpcode(Inst)) {
3069
41
  case ARM_VLD1d8wb_fixed:
3070
104
  case ARM_VLD1d16wb_fixed:
3071
120
  case ARM_VLD1d32wb_fixed:
3072
257
  case ARM_VLD1d64wb_fixed:
3073
349
  case ARM_VLD1d8wb_register:
3074
575
  case ARM_VLD1d16wb_register:
3075
586
  case ARM_VLD1d32wb_register:
3076
605
  case ARM_VLD1d64wb_register:
3077
622
  case ARM_VLD1q8wb_fixed:
3078
710
  case ARM_VLD1q16wb_fixed:
3079
773
  case ARM_VLD1q32wb_fixed:
3080
867
  case ARM_VLD1q64wb_fixed:
3081
1.02k
  case ARM_VLD1q8wb_register:
3082
1.09k
  case ARM_VLD1q16wb_register:
3083
1.15k
  case ARM_VLD1q32wb_register:
3084
1.30k
  case ARM_VLD1q64wb_register:
3085
1.35k
  case ARM_VLD1d8Twb_fixed:
3086
1.42k
  case ARM_VLD1d8Twb_register:
3087
1.47k
  case ARM_VLD1d16Twb_fixed:
3088
1.54k
  case ARM_VLD1d16Twb_register:
3089
1.61k
  case ARM_VLD1d32Twb_fixed:
3090
1.63k
  case ARM_VLD1d32Twb_register:
3091
1.66k
  case ARM_VLD1d64Twb_fixed:
3092
1.71k
  case ARM_VLD1d64Twb_register:
3093
1.75k
  case ARM_VLD1d8Qwb_fixed:
3094
1.98k
  case ARM_VLD1d8Qwb_register:
3095
2.26k
  case ARM_VLD1d16Qwb_fixed:
3096
2.35k
  case ARM_VLD1d16Qwb_register:
3097
2.53k
  case ARM_VLD1d32Qwb_fixed:
3098
2.58k
  case ARM_VLD1d32Qwb_register:
3099
2.76k
  case ARM_VLD1d64Qwb_fixed:
3100
2.86k
  case ARM_VLD1d64Qwb_register:
3101
2.91k
  case ARM_VLD2d8wb_fixed:
3102
2.92k
  case ARM_VLD2d16wb_fixed:
3103
3.01k
  case ARM_VLD2d32wb_fixed:
3104
3.05k
  case ARM_VLD2q8wb_fixed:
3105
3.10k
  case ARM_VLD2q16wb_fixed:
3106
3.15k
  case ARM_VLD2q32wb_fixed:
3107
3.25k
  case ARM_VLD2d8wb_register:
3108
3.29k
  case ARM_VLD2d16wb_register:
3109
3.46k
  case ARM_VLD2d32wb_register:
3110
3.61k
  case ARM_VLD2q8wb_register:
3111
3.66k
  case ARM_VLD2q16wb_register:
3112
3.69k
  case ARM_VLD2q32wb_register:
3113
3.79k
  case ARM_VLD2b8wb_fixed:
3114
3.81k
  case ARM_VLD2b16wb_fixed:
3115
3.89k
  case ARM_VLD2b32wb_fixed:
3116
4.21k
  case ARM_VLD2b8wb_register:
3117
4.36k
  case ARM_VLD2b16wb_register:
3118
4.38k
  case ARM_VLD2b32wb_register:
3119
4.38k
    MCOperand_CreateImm0(Inst, (0));
3120
4.38k
    break;
3121
116
  case ARM_VLD3d8_UPD:
3122
202
  case ARM_VLD3d16_UPD:
3123
279
  case ARM_VLD3d32_UPD:
3124
429
  case ARM_VLD3q8_UPD:
3125
589
  case ARM_VLD3q16_UPD:
3126
601
  case ARM_VLD3q32_UPD:
3127
973
  case ARM_VLD4d8_UPD:
3128
1.26k
  case ARM_VLD4d16_UPD:
3129
1.32k
  case ARM_VLD4d32_UPD:
3130
1.43k
  case ARM_VLD4q8_UPD:
3131
1.56k
  case ARM_VLD4q16_UPD:
3132
1.66k
  case ARM_VLD4q32_UPD:
3133
1.66k
    if (!Check(&S,
3134
1.66k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3135
0
      return MCDisassembler_Fail;
3136
1.66k
    break;
3137
2.32k
  default:
3138
2.32k
    break;
3139
8.37k
  }
3140
3141
  // AddrMode6 Base (register+alignment)
3142
8.37k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3143
0
    return MCDisassembler_Fail;
3144
3145
  // AddrMode6 Offset (register)
3146
8.37k
  switch (MCInst_getOpcode(Inst)) {
3147
5.69k
  default:
3148
    // The below have been updated to have explicit am6offset split
3149
    // between fixed and register offset. For those instructions not
3150
    // yet updated, we need to add an additional reg0 operand for the
3151
    // fixed variant.
3152
    //
3153
    // The fixed offset encodes as Rm == 0xd, so we check for that.
3154
5.69k
    if (Rm == 0xd) {
3155
261
      MCOperand_CreateReg0(Inst, (0));
3156
261
      break;
3157
261
    }
3158
    // Fall through to handle the register offset variant.
3159
    // fall through
3160
5.47k
  case ARM_VLD1d8wb_fixed:
3161
5.53k
  case ARM_VLD1d16wb_fixed:
3162
5.55k
  case ARM_VLD1d32wb_fixed:
3163
5.68k
  case ARM_VLD1d64wb_fixed:
3164
5.73k
  case ARM_VLD1d8Twb_fixed:
3165
5.78k
  case ARM_VLD1d16Twb_fixed:
3166
5.85k
  case ARM_VLD1d32Twb_fixed:
3167
5.88k
  case ARM_VLD1d64Twb_fixed:
3168
5.91k
  case ARM_VLD1d8Qwb_fixed:
3169
6.20k
  case ARM_VLD1d16Qwb_fixed:
3170
6.38k
  case ARM_VLD1d32Qwb_fixed:
3171
6.57k
  case ARM_VLD1d64Qwb_fixed:
3172
6.66k
  case ARM_VLD1d8wb_register:
3173
6.89k
  case ARM_VLD1d16wb_register:
3174
6.90k
  case ARM_VLD1d32wb_register:
3175
6.92k
  case ARM_VLD1d64wb_register:
3176
6.93k
  case ARM_VLD1q8wb_fixed:
3177
7.02k
  case ARM_VLD1q16wb_fixed:
3178
7.08k
  case ARM_VLD1q32wb_fixed:
3179
7.18k
  case ARM_VLD1q64wb_fixed:
3180
7.34k
  case ARM_VLD1q8wb_register:
3181
7.41k
  case ARM_VLD1q16wb_register:
3182
7.46k
  case ARM_VLD1q32wb_register:
3183
7.61k
  case ARM_VLD1q64wb_register:
3184
    // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3185
    // variant encodes Rm == 0xf. Anything else is a register offset post-
3186
    // increment and we need to add the register operand to the instruction.
3187
7.61k
    if (Rm != 0xD && Rm != 0xF &&
3188
7.61k
        !Check(&S,
3189
3.89k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3190
0
      return MCDisassembler_Fail;
3191
7.61k
    break;
3192
7.61k
  case ARM_VLD2d8wb_fixed:
3193
66
  case ARM_VLD2d16wb_fixed:
3194
159
  case ARM_VLD2d32wb_fixed:
3195
257
  case ARM_VLD2b8wb_fixed:
3196
281
  case ARM_VLD2b16wb_fixed:
3197
364
  case ARM_VLD2b32wb_fixed:
3198
402
  case ARM_VLD2q8wb_fixed:
3199
452
  case ARM_VLD2q16wb_fixed:
3200
496
  case ARM_VLD2q32wb_fixed:
3201
496
    break;
3202
8.37k
  }
3203
3204
8.37k
  return S;
3205
8.37k
}
3206
3207
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
3208
              uint64_t Address,
3209
              const void *Decoder)
3210
16.3k
{
3211
16.3k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3212
16.3k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3213
16.3k
  if (type == 6 && (align & 2))
3214
3
    return MCDisassembler_Fail;
3215
16.3k
  if (type == 7 && (align & 2))
3216
0
    return MCDisassembler_Fail;
3217
16.3k
  if (type == 10 && align == 3)
3218
6
    return MCDisassembler_Fail;
3219
3220
16.3k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3221
16.3k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3222
16.3k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3223
16.3k
}
3224
3225
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
3226
              uint64_t Address,
3227
              const void *Decoder)
3228
11.6k
{
3229
11.6k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3230
11.6k
  if (size == 3)
3231
0
    return MCDisassembler_Fail;
3232
3233
11.6k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
3234
11.6k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3235
11.6k
  if (type == 8 && align == 3)
3236
3
    return MCDisassembler_Fail;
3237
11.6k
  if (type == 9 && align == 3)
3238
3
    return MCDisassembler_Fail;
3239
3240
11.6k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3241
11.6k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3242
11.6k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3243
11.6k
}
3244
3245
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
3246
              uint64_t Address,
3247
              const void *Decoder)
3248
6.29k
{
3249
6.29k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3250
6.29k
  if (size == 3)
3251
0
    return MCDisassembler_Fail;
3252
3253
6.29k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
3254
6.29k
  if (align & 2)
3255
0
    return MCDisassembler_Fail;
3256
3257
6.29k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3258
6.29k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3259
6.29k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3260
6.29k
}
3261
3262
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
3263
              uint64_t Address,
3264
              const void *Decoder)
3265
9.01k
{
3266
9.01k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3267
9.01k
  if (size == 3)
3268
0
    return MCDisassembler_Fail;
3269
3270
9.01k
  unsigned load = fieldFromInstruction_4(Insn, 21, 1);
3271
9.01k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder) :
3272
9.01k
          DecodeVSTInstruction(Inst, Insn, Address, Decoder);
3273
9.01k
}
3274
3275
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
3276
           uint64_t Address, const void *Decoder)
3277
22.7k
{
3278
22.7k
  DecodeStatus S = MCDisassembler_Success;
3279
3280
22.7k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3281
22.7k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3282
22.7k
  unsigned wb = fieldFromInstruction_4(Insn, 16, 4);
3283
22.7k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3284
22.7k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
3285
22.7k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3286
3287
  // Writeback Operand
3288
22.7k
  switch (MCInst_getOpcode(Inst)) {
3289
318
  case ARM_VST1d8wb_fixed:
3290
414
  case ARM_VST1d16wb_fixed:
3291
571
  case ARM_VST1d32wb_fixed:
3292
654
  case ARM_VST1d64wb_fixed:
3293
885
  case ARM_VST1d8wb_register:
3294
1.12k
  case ARM_VST1d16wb_register:
3295
1.18k
  case ARM_VST1d32wb_register:
3296
1.39k
  case ARM_VST1d64wb_register:
3297
1.51k
  case ARM_VST1q8wb_fixed:
3298
1.82k
  case ARM_VST1q16wb_fixed:
3299
1.85k
  case ARM_VST1q32wb_fixed:
3300
2.05k
  case ARM_VST1q64wb_fixed:
3301
2.54k
  case ARM_VST1q8wb_register:
3302
2.69k
  case ARM_VST1q16wb_register:
3303
3.06k
  case ARM_VST1q32wb_register:
3304
3.25k
  case ARM_VST1q64wb_register:
3305
3.39k
  case ARM_VST1d8Twb_fixed:
3306
3.49k
  case ARM_VST1d16Twb_fixed:
3307
3.64k
  case ARM_VST1d32Twb_fixed:
3308
3.77k
  case ARM_VST1d64Twb_fixed:
3309
4.03k
  case ARM_VST1d8Twb_register:
3310
4.50k
  case ARM_VST1d16Twb_register:
3311
4.62k
  case ARM_VST1d32Twb_register:
3312
4.69k
  case ARM_VST1d64Twb_register:
3313
4.95k
  case ARM_VST1d8Qwb_fixed:
3314
5.14k
  case ARM_VST1d16Qwb_fixed:
3315
5.63k
  case ARM_VST1d32Qwb_fixed:
3316
5.86k
  case ARM_VST1d64Qwb_fixed:
3317
6.25k
  case ARM_VST1d8Qwb_register:
3318
6.60k
  case ARM_VST1d16Qwb_register:
3319
6.81k
  case ARM_VST1d32Qwb_register:
3320
7.05k
  case ARM_VST1d64Qwb_register:
3321
7.25k
  case ARM_VST2d8wb_fixed:
3322
7.56k
  case ARM_VST2d16wb_fixed:
3323
7.82k
  case ARM_VST2d32wb_fixed:
3324
8.16k
  case ARM_VST2d8wb_register:
3325
8.30k
  case ARM_VST2d16wb_register:
3326
8.43k
  case ARM_VST2d32wb_register:
3327
8.66k
  case ARM_VST2q8wb_fixed:
3328
8.89k
  case ARM_VST2q16wb_fixed:
3329
9.08k
  case ARM_VST2q32wb_fixed:
3330
9.76k
  case ARM_VST2q8wb_register:
3331
10.1k
  case ARM_VST2q16wb_register:
3332
10.3k
  case ARM_VST2q32wb_register:
3333
10.6k
  case ARM_VST2b8wb_fixed:
3334
10.7k
  case ARM_VST2b16wb_fixed:
3335
10.8k
  case ARM_VST2b32wb_fixed:
3336
11.5k
  case ARM_VST2b8wb_register:
3337
11.8k
  case ARM_VST2b16wb_register:
3338
12.1k
  case ARM_VST2b32wb_register:
3339
12.1k
    if (Rm == 0xF)
3340
0
      return MCDisassembler_Fail;
3341
12.1k
    MCOperand_CreateImm0(Inst, (0));
3342
12.1k
    break;
3343
292
  case ARM_VST3d8_UPD:
3344
676
  case ARM_VST3d16_UPD:
3345
768
  case ARM_VST3d32_UPD:
3346
1.00k
  case ARM_VST3q8_UPD:
3347
1.38k
  case ARM_VST3q16_UPD:
3348
1.63k
  case ARM_VST3q32_UPD:
3349
2.36k
  case ARM_VST4d8_UPD:
3350
3.38k
  case ARM_VST4d16_UPD:
3351
3.82k
  case ARM_VST4d32_UPD:
3352
4.18k
  case ARM_VST4q8_UPD:
3353
4.69k
  case ARM_VST4q16_UPD:
3354
5.04k
  case ARM_VST4q32_UPD:
3355
5.04k
    if (!Check(&S,
3356
5.04k
         DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
3357
0
      return MCDisassembler_Fail;
3358
5.04k
    break;
3359
5.59k
  default:
3360
5.59k
    break;
3361
22.7k
  }
3362
3363
  // AddrMode6 Base (register+alignment)
3364
22.7k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
3365
0
    return MCDisassembler_Fail;
3366
3367
  // AddrMode6 Offset (register)
3368
22.7k
  switch (MCInst_getOpcode(Inst)) {
3369
17.8k
  default:
3370
17.8k
    if (Rm == 0xD)
3371
765
      MCOperand_CreateReg0(Inst, (0));
3372
17.0k
    else if (Rm != 0xF) {
3373
11.5k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
3374
11.5k
                    Decoder)))
3375
0
        return MCDisassembler_Fail;
3376
11.5k
    }
3377
17.8k
    break;
3378
17.8k
  case ARM_VST1d8wb_fixed:
3379
414
  case ARM_VST1d16wb_fixed:
3380
571
  case ARM_VST1d32wb_fixed:
3381
654
  case ARM_VST1d64wb_fixed:
3382
776
  case ARM_VST1q8wb_fixed:
3383
1.08k
  case ARM_VST1q16wb_fixed:
3384
1.11k
  case ARM_VST1q32wb_fixed:
3385
1.31k
  case ARM_VST1q64wb_fixed:
3386
1.45k
  case ARM_VST1d8Twb_fixed:
3387
1.54k
  case ARM_VST1d16Twb_fixed:
3388
1.70k
  case ARM_VST1d32Twb_fixed:
3389
1.82k
  case ARM_VST1d64Twb_fixed:
3390
2.08k
  case ARM_VST1d8Qwb_fixed:
3391
2.27k
  case ARM_VST1d16Qwb_fixed:
3392
2.76k
  case ARM_VST1d32Qwb_fixed:
3393
2.99k
  case ARM_VST1d64Qwb_fixed:
3394
3.19k
  case ARM_VST2d8wb_fixed:
3395
3.50k
  case ARM_VST2d16wb_fixed:
3396
3.77k
  case ARM_VST2d32wb_fixed:
3397
4.00k
  case ARM_VST2q8wb_fixed:
3398
4.23k
  case ARM_VST2q16wb_fixed:
3399
4.43k
  case ARM_VST2q32wb_fixed:
3400
4.67k
  case ARM_VST2b8wb_fixed:
3401
4.78k
  case ARM_VST2b16wb_fixed:
3402
4.87k
  case ARM_VST2b32wb_fixed:
3403
4.87k
    break;
3404
22.7k
  }
3405
3406
  // First input register
3407
22.7k
  switch (MCInst_getOpcode(Inst)) {
3408
106
  case ARM_VST1q16:
3409
425
  case ARM_VST1q32:
3410
517
  case ARM_VST1q64:
3411
688
  case ARM_VST1q8:
3412
993
  case ARM_VST1q16wb_fixed:
3413
1.14k
  case ARM_VST1q16wb_register:
3414
1.17k
  case ARM_VST1q32wb_fixed:
3415
1.54k
  case ARM_VST1q32wb_register:
3416
1.73k
  case ARM_VST1q64wb_fixed:
3417
1.93k
  case ARM_VST1q64wb_register:
3418
2.05k
  case ARM_VST1q8wb_fixed:
3419
2.55k
  case ARM_VST1q8wb_register:
3420
2.69k
  case ARM_VST2d16:
3421
2.78k
  case ARM_VST2d32:
3422
2.85k
  case ARM_VST2d8:
3423
3.16k
  case ARM_VST2d16wb_fixed:
3424
3.30k
  case ARM_VST2d16wb_register:
3425
3.57k
  case ARM_VST2d32wb_fixed:
3426
3.69k
  case ARM_VST2d32wb_register:
3427
3.89k
  case ARM_VST2d8wb_fixed:
3428
4.23k
  case ARM_VST2d8wb_register:
3429
4.23k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3430
4.23k
              Decoder)))
3431
3
      return MCDisassembler_Fail;
3432
4.23k
    break;
3433
4.23k
  case ARM_VST2b16:
3434
182
  case ARM_VST2b32:
3435
449
  case ARM_VST2b8:
3436
551
  case ARM_VST2b16wb_fixed:
3437
823
  case ARM_VST2b16wb_register:
3438
918
  case ARM_VST2b32wb_fixed:
3439
1.20k
  case ARM_VST2b32wb_register:
3440
1.45k
  case ARM_VST2b8wb_fixed:
3441
2.15k
  case ARM_VST2b8wb_register:
3442
2.15k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3443
2.15k
                    Decoder)))
3444
5
      return MCDisassembler_Fail;
3445
2.15k
    break;
3446
16.3k
  default:
3447
16.3k
    if (!Check(&S,
3448
16.3k
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3449
0
      return MCDisassembler_Fail;
3450
22.7k
  }
3451
3452
  // Second input register
3453
22.7k
  switch (MCInst_getOpcode(Inst)) {
3454
292
  case ARM_VST3d8:
3455
409
  case ARM_VST3d16:
3456
455
  case ARM_VST3d32:
3457
747
  case ARM_VST3d8_UPD:
3458
1.13k
  case ARM_VST3d16_UPD:
3459
1.22k
  case ARM_VST3d32_UPD:
3460
1.39k
  case ARM_VST4d8:
3461
1.92k
  case ARM_VST4d16:
3462
2.17k
  case ARM_VST4d32:
3463
2.90k
  case ARM_VST4d8_UPD:
3464
3.93k
  case ARM_VST4d16_UPD:
3465
4.37k
  case ARM_VST4d32_UPD:
3466
4.37k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32,
3467
4.37k
                  Address, Decoder)))
3468
0
      return MCDisassembler_Fail;
3469
4.37k
    break;
3470
4.37k
  case ARM_VST3q8:
3471
710
  case ARM_VST3q16:
3472
1.10k
  case ARM_VST3q32:
3473
1.34k
  case ARM_VST3q8_UPD:
3474
1.72k
  case ARM_VST3q16_UPD:
3475
1.97k
  case ARM_VST3q32_UPD:
3476
2.11k
  case ARM_VST4q8:
3477
2.38k
  case ARM_VST4q16:
3478
2.70k
  case ARM_VST4q32:
3479
3.06k
  case ARM_VST4q8_UPD:
3480
3.57k
  case ARM_VST4q16_UPD:
3481
3.92k
  case ARM_VST4q32_UPD:
3482
3.92k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3483
3.92k
                  Address, Decoder)))
3484
0
      return MCDisassembler_Fail;
3485
3.92k
    break;
3486
14.4k
  default:
3487
14.4k
    break;
3488
22.7k
  }
3489
3490
  // Third input register
3491
22.7k
  switch (MCInst_getOpcode(Inst)) {
3492
292
  case ARM_VST3d8:
3493
409
  case ARM_VST3d16:
3494
455
  case ARM_VST3d32:
3495
747
  case ARM_VST3d8_UPD:
3496
1.13k
  case ARM_VST3d16_UPD:
3497
1.22k
  case ARM_VST3d32_UPD:
3498
1.39k
  case ARM_VST4d8:
3499
1.92k
  case ARM_VST4d16:
3500
2.17k
  case ARM_VST4d32:
3501
2.90k
  case ARM_VST4d8_UPD:
3502
3.93k
  case ARM_VST4d16_UPD:
3503
4.37k
  case ARM_VST4d32_UPD:
3504
4.37k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32,
3505
4.37k
                  Address, Decoder)))
3506
0
      return MCDisassembler_Fail;
3507
4.37k
    break;
3508
4.37k
  case ARM_VST3q8:
3509
710
  case ARM_VST3q16:
3510
1.10k
  case ARM_VST3q32:
3511
1.34k
  case ARM_VST3q8_UPD:
3512
1.72k
  case ARM_VST3q16_UPD:
3513
1.97k
  case ARM_VST3q32_UPD:
3514
2.11k
  case ARM_VST4q8:
3515
2.38k
  case ARM_VST4q16:
3516
2.70k
  case ARM_VST4q32:
3517
3.06k
  case ARM_VST4q8_UPD:
3518
3.57k
  case ARM_VST4q16_UPD:
3519
3.92k
  case ARM_VST4q32_UPD:
3520
3.92k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32,
3521
3.92k
                  Address, Decoder)))
3522
0
      return MCDisassembler_Fail;
3523
3.92k
    break;
3524
14.4k
  default:
3525
14.4k
    break;
3526
22.7k
  }
3527
3528
  // Fourth input register
3529
22.7k
  switch (MCInst_getOpcode(Inst)) {
3530
167
  case ARM_VST4d8:
3531
697
  case ARM_VST4d16:
3532
953
  case ARM_VST4d32:
3533
1.68k
  case ARM_VST4d8_UPD:
3534
2.70k
  case ARM_VST4d16_UPD:
3535
3.14k
  case ARM_VST4d32_UPD:
3536
3.14k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32,
3537
3.14k
                  Address, Decoder)))
3538
0
      return MCDisassembler_Fail;
3539
3.14k
    break;
3540
3.14k
  case ARM_VST4q8:
3541
410
  case ARM_VST4q16:
3542
737
  case ARM_VST4q32:
3543
1.09k
  case ARM_VST4q8_UPD:
3544
1.60k
  case ARM_VST4q16_UPD:
3545
1.95k
  case ARM_VST4q32_UPD:
3546
1.95k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32,
3547
1.95k
                  Address, Decoder)))
3548
0
      return MCDisassembler_Fail;
3549
1.95k
    break;
3550
17.6k
  default:
3551
17.6k
    break;
3552
22.7k
  }
3553
3554
22.7k
  return S;
3555
22.7k
}
3556
3557
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3558
               uint64_t Address,
3559
               const void *Decoder)
3560
707
{
3561
707
  DecodeStatus S = MCDisassembler_Success;
3562
3563
707
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3564
707
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3565
707
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3566
707
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3567
707
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3568
707
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3569
3570
707
  if (size == 0 && align == 1)
3571
2
    return MCDisassembler_Fail;
3572
705
  align *= (1 << size);
3573
3574
705
  switch (MCInst_getOpcode(Inst)) {
3575
20
  case ARM_VLD1DUPq16:
3576
22
  case ARM_VLD1DUPq32:
3577
93
  case ARM_VLD1DUPq8:
3578
98
  case ARM_VLD1DUPq16wb_fixed:
3579
251
  case ARM_VLD1DUPq16wb_register:
3580
260
  case ARM_VLD1DUPq32wb_fixed:
3581
269
  case ARM_VLD1DUPq32wb_register:
3582
278
  case ARM_VLD1DUPq8wb_fixed:
3583
299
  case ARM_VLD1DUPq8wb_register:
3584
299
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3585
299
              Decoder)))
3586
2
      return MCDisassembler_Fail;
3587
297
    break;
3588
406
  default:
3589
406
    if (!Check(&S,
3590
406
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3591
0
      return MCDisassembler_Fail;
3592
406
    break;
3593
705
  }
3594
703
  if (Rm != 0xF) {
3595
396
    if (!Check(&S,
3596
396
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
      return MCDisassembler_Fail;
3598
396
  }
3599
3600
703
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3601
0
    return MCDisassembler_Fail;
3602
703
  MCOperand_CreateImm0(Inst, (align));
3603
3604
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3605
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3606
  // increment and we need to add the register operand to the instruction.
3607
703
  if (Rm != 0xD && Rm != 0xF &&
3608
703
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3609
0
    return MCDisassembler_Fail;
3610
3611
703
  return S;
3612
703
}
3613
3614
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3615
               uint64_t Address,
3616
               const void *Decoder)
3617
2.66k
{
3618
2.66k
  DecodeStatus S = MCDisassembler_Success;
3619
3620
2.66k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3621
2.66k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3622
2.66k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3623
2.66k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3624
2.66k
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3625
2.66k
  unsigned size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3626
2.66k
  align *= 2 * size;
3627
3628
2.66k
  switch (MCInst_getOpcode(Inst)) {
3629
257
  case ARM_VLD2DUPd16:
3630
387
  case ARM_VLD2DUPd32:
3631
493
  case ARM_VLD2DUPd8:
3632
729
  case ARM_VLD2DUPd16wb_fixed:
3633
840
  case ARM_VLD2DUPd16wb_register:
3634
1.07k
  case ARM_VLD2DUPd32wb_fixed:
3635
1.24k
  case ARM_VLD2DUPd32wb_register:
3636
1.35k
  case ARM_VLD2DUPd8wb_fixed:
3637
1.53k
  case ARM_VLD2DUPd8wb_register:
3638
1.53k
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address,
3639
1.53k
              Decoder)))
3640
3
      return MCDisassembler_Fail;
3641
1.52k
    break;
3642
1.52k
  case ARM_VLD2DUPd16x2:
3643
164
  case ARM_VLD2DUPd32x2:
3644
189
  case ARM_VLD2DUPd8x2:
3645
308
  case ARM_VLD2DUPd16x2wb_fixed:
3646
477
  case ARM_VLD2DUPd16x2wb_register:
3647
568
  case ARM_VLD2DUPd32x2wb_fixed:
3648
858
  case ARM_VLD2DUPd32x2wb_register:
3649
954
  case ARM_VLD2DUPd8x2wb_fixed:
3650
1.13k
  case ARM_VLD2DUPd8x2wb_register:
3651
1.13k
    if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address,
3652
1.13k
                    Decoder)))
3653
3
      return MCDisassembler_Fail;
3654
1.13k
    break;
3655
1.13k
  default:
3656
0
    if (!Check(&S,
3657
0
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3658
0
      return MCDisassembler_Fail;
3659
0
    break;
3660
2.66k
  }
3661
3662
2.65k
  if (Rm != 0xF)
3663
1.97k
    MCOperand_CreateImm0(Inst, (0));
3664
3665
2.65k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3666
0
    return MCDisassembler_Fail;
3667
2.65k
  MCOperand_CreateImm0(Inst, (align));
3668
3669
2.65k
  if (Rm != 0xD && Rm != 0xF) {
3670
1.09k
    if (!Check(&S,
3671
1.09k
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3672
0
      return MCDisassembler_Fail;
3673
1.09k
  }
3674
3675
2.65k
  return S;
3676
2.65k
}
3677
3678
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3679
               uint64_t Address,
3680
               const void *Decoder)
3681
830
{
3682
830
  DecodeStatus S = MCDisassembler_Success;
3683
3684
830
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3685
830
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3686
830
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3687
830
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3688
830
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3689
3690
830
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3691
0
    return MCDisassembler_Fail;
3692
830
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3693
830
                Decoder)))
3694
0
    return MCDisassembler_Fail;
3695
830
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3696
830
                Address, Decoder)))
3697
0
    return MCDisassembler_Fail;
3698
830
  if (Rm != 0xF) {
3699
658
    if (!Check(&S,
3700
658
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3701
0
      return MCDisassembler_Fail;
3702
658
  }
3703
3704
830
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3705
0
    return MCDisassembler_Fail;
3706
830
  MCOperand_CreateImm0(Inst, (0));
3707
3708
830
  if (Rm == 0xD)
3709
314
    MCOperand_CreateReg0(Inst, (0));
3710
516
  else if (Rm != 0xF) {
3711
344
    if (!Check(&S,
3712
344
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3713
0
      return MCDisassembler_Fail;
3714
344
  }
3715
3716
830
  return S;
3717
830
}
3718
3719
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3720
               uint64_t Address,
3721
               const void *Decoder)
3722
978
{
3723
978
  DecodeStatus S = MCDisassembler_Success;
3724
3725
978
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3726
978
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3727
978
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3728
978
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3729
978
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
3730
978
  unsigned inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3731
978
  unsigned align = fieldFromInstruction_4(Insn, 4, 1);
3732
3733
978
  if (size == 0x3) {
3734
107
    if (align == 0)
3735
1
      return MCDisassembler_Fail;
3736
106
    align = 16;
3737
871
  } else {
3738
871
    if (size == 2) {
3739
161
      align *= 8;
3740
710
    } else {
3741
710
      size = 1 << size;
3742
710
      align *= 4 * size;
3743
710
    }
3744
871
  }
3745
3746
977
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3747
0
    return MCDisassembler_Fail;
3748
977
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address,
3749
977
                Decoder)))
3750
0
    return MCDisassembler_Fail;
3751
977
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2 * inc) % 32,
3752
977
                Address, Decoder)))
3753
0
    return MCDisassembler_Fail;
3754
977
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3 * inc) % 32,
3755
977
                Address, Decoder)))
3756
0
    return MCDisassembler_Fail;
3757
977
  if (Rm != 0xF) {
3758
752
    if (!Check(&S,
3759
752
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3760
0
      return MCDisassembler_Fail;
3761
752
  }
3762
3763
977
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3764
0
    return MCDisassembler_Fail;
3765
977
  MCOperand_CreateImm0(Inst, (align));
3766
3767
977
  if (Rm == 0xD)
3768
509
    MCOperand_CreateReg0(Inst, (0));
3769
468
  else if (Rm != 0xF) {
3770
243
    if (!Check(&S,
3771
243
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3772
0
      return MCDisassembler_Fail;
3773
243
  }
3774
3775
977
  return S;
3776
977
}
3777
3778
static DecodeStatus DecodeVMOVModImmInstruction(MCInst *Inst, unsigned Insn,
3779
            uint64_t Address,
3780
            const void *Decoder)
3781
1.30k
{
3782
1.30k
  DecodeStatus S = MCDisassembler_Success;
3783
3784
1.30k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3785
1.30k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3786
1.30k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3787
1.30k
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3788
1.30k
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3789
1.30k
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3790
1.30k
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3791
1.30k
  unsigned Q = fieldFromInstruction_4(Insn, 6, 1);
3792
3793
1.30k
  if (Q) {
3794
570
    if (!Check(&S,
3795
570
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3796
5
      return MCDisassembler_Fail;
3797
734
  } else {
3798
734
    if (!Check(&S,
3799
734
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3800
0
      return MCDisassembler_Fail;
3801
734
  }
3802
3803
1.29k
  MCOperand_CreateImm0(Inst, (imm));
3804
3805
1.29k
  switch (MCInst_getOpcode(Inst)) {
3806
34
  case ARM_VORRiv4i16:
3807
55
  case ARM_VORRiv2i32:
3808
105
  case ARM_VBICiv4i16:
3809
163
  case ARM_VBICiv2i32:
3810
163
    if (!Check(&S,
3811
163
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3812
0
      return MCDisassembler_Fail;
3813
163
    break;
3814
163
  case ARM_VORRiv8i16:
3815
158
  case ARM_VORRiv4i32:
3816
188
  case ARM_VBICiv8i16:
3817
223
  case ARM_VBICiv4i32:
3818
223
    if (!Check(&S,
3819
223
         DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3820
0
      return MCDisassembler_Fail;
3821
223
    break;
3822
913
  default:
3823
913
    break;
3824
1.29k
  }
3825
3826
1.29k
  return S;
3827
1.29k
}
3828
3829
static DecodeStatus DecodeMVEModImmInstruction(MCInst *Inst, unsigned Insn,
3830
                 uint64_t Address,
3831
                 const void *Decoder)
3832
304
{
3833
304
  DecodeStatus S = MCDisassembler_Success;
3834
3835
304
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
3836
304
           fieldFromInstruction_4(Insn, 13, 3));
3837
304
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
3838
304
  unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
3839
304
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3840
304
  imm |= fieldFromInstruction_4(Insn, 28, 1) << 7;
3841
304
  imm |= cmode << 8;
3842
304
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3843
3844
304
  if (cmode == 0xF && MCInst_getOpcode(Inst) == ARM_MVE_VMVNimmi32)
3845
2
    return MCDisassembler_Fail;
3846
3847
302
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3848
219
    return MCDisassembler_Fail;
3849
3850
83
  MCOperand_CreateImm0(Inst, (imm));
3851
3852
83
  MCOperand_CreateImm0(Inst, (ARMVCC_None));
3853
83
  MCOperand_CreateReg0(Inst, (0));
3854
83
  MCOperand_CreateImm0(Inst, (0));
3855
3856
83
  return S;
3857
302
}
3858
3859
static DecodeStatus DecodeMVEVADCInstruction(MCInst *Inst, unsigned Insn,
3860
               uint64_t Address,
3861
               const void *Decoder)
3862
1.01k
{
3863
1.01k
  DecodeStatus S = MCDisassembler_Success;
3864
3865
1.01k
  unsigned Qd = fieldFromInstruction_4(Insn, 13, 3);
3866
1.01k
  Qd |= fieldFromInstruction_4(Insn, 22, 1) << 3;
3867
1.01k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
3868
227
    return MCDisassembler_Fail;
3869
790
  MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3870
3871
790
  unsigned Qn = fieldFromInstruction_4(Insn, 17, 3);
3872
790
  Qn |= fieldFromInstruction_4(Insn, 7, 1) << 3;
3873
790
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
3874
437
    return MCDisassembler_Fail;
3875
353
  unsigned Qm = fieldFromInstruction_4(Insn, 1, 3);
3876
353
  Qm |= fieldFromInstruction_4(Insn, 5, 1) << 3;
3877
353
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3878
201
    return MCDisassembler_Fail;
3879
152
  if (!fieldFromInstruction_4(Insn, 12,
3880
152
            1)) // I bit clear => need input FPSCR
3881
65
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
3882
152
  MCOperand_CreateImm0(Inst, (Qd));
3883
3884
152
  return S;
3885
353
}
3886
3887
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3888
               uint64_t Address,
3889
               const void *Decoder)
3890
207
{
3891
207
  DecodeStatus S = MCDisassembler_Success;
3892
3893
207
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3894
207
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3895
207
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3896
207
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3897
207
  unsigned size = fieldFromInstruction_4(Insn, 18, 2);
3898
3899
207
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3900
2
    return MCDisassembler_Fail;
3901
205
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3902
0
    return MCDisassembler_Fail;
3903
205
  MCOperand_CreateImm0(Inst, (8 << size));
3904
3905
205
  return S;
3906
205
}
3907
3908
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3909
           uint64_t Address, const void *Decoder)
3910
1.28k
{
3911
1.28k
  MCOperand_CreateImm0(Inst, (8 - Val));
3912
1.28k
  return MCDisassembler_Success;
3913
1.28k
}
3914
3915
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3916
            uint64_t Address, const void *Decoder)
3917
1.17k
{
3918
1.17k
  MCOperand_CreateImm0(Inst, (16 - Val));
3919
1.17k
  return MCDisassembler_Success;
3920
1.17k
}
3921
3922
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3923
            uint64_t Address, const void *Decoder)
3924
1.68k
{
3925
1.68k
  MCOperand_CreateImm0(Inst, (32 - Val));
3926
1.68k
  return MCDisassembler_Success;
3927
1.68k
}
3928
3929
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3930
            uint64_t Address, const void *Decoder)
3931
1.00k
{
3932
1.00k
  MCOperand_CreateImm0(Inst, (64 - Val));
3933
1.00k
  return MCDisassembler_Success;
3934
1.00k
}
3935
3936
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3937
           uint64_t Address, const void *Decoder)
3938
2.03k
{
3939
2.03k
  DecodeStatus S = MCDisassembler_Success;
3940
3941
2.03k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3942
2.03k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3943
2.03k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3944
2.03k
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3945
2.03k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
3946
2.03k
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3947
2.03k
  unsigned op = fieldFromInstruction_4(Insn, 6, 1);
3948
3949
2.03k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3950
0
    return MCDisassembler_Fail;
3951
2.03k
  if (op) {
3952
680
    if (!Check(&S,
3953
680
         DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3954
0
      return MCDisassembler_Fail; // Writeback
3955
680
  }
3956
3957
2.03k
  switch (MCInst_getOpcode(Inst)) {
3958
590
  case ARM_VTBL2:
3959
756
  case ARM_VTBX2:
3960
756
    if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address,
3961
756
              Decoder)))
3962
3
      return MCDisassembler_Fail;
3963
753
    break;
3964
1.27k
  default:
3965
1.27k
    if (!Check(&S,
3966
1.27k
         DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3967
0
      return MCDisassembler_Fail;
3968
2.03k
  }
3969
3970
2.02k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3971
0
    return MCDisassembler_Fail;
3972
3973
2.02k
  return S;
3974
2.02k
}
3975
3976
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3977
               uint64_t Address,
3978
               const void *Decoder)
3979
38.4k
{
3980
38.4k
  DecodeStatus S = MCDisassembler_Success;
3981
3982
38.4k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3983
38.4k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3984
3985
38.4k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3986
0
    return MCDisassembler_Fail;
3987
3988
38.4k
  switch (MCInst_getOpcode(Inst)) {
3989
0
  default:
3990
0
    return MCDisassembler_Fail;
3991
19.5k
  case ARM_tADR:
3992
19.5k
    break; // tADR does not explicitly represent the PC as an operand.
3993
18.8k
  case ARM_tADDrSPi:
3994
18.8k
    MCOperand_CreateReg0(Inst, (ARM_SP));
3995
18.8k
    break;
3996
38.4k
  }
3997
3998
38.4k
  MCOperand_CreateImm0(Inst, (imm));
3999
38.4k
  return S;
4000
38.4k
}
4001
4002
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
4003
           uint64_t Address, const void *Decoder)
4004
8.90k
{
4005
8.90k
  if (!tryAddingSymbolicOperand(
4006
8.90k
        Address, Address + SignExtend32((Val << 1), 12) + 4, true,
4007
8.90k
        2, Inst, Decoder))
4008
8.90k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 12)));
4009
8.90k
  return MCDisassembler_Success;
4010
8.90k
}
4011
4012
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
4013
              uint64_t Address, const void *Decoder)
4014
1.08k
{
4015
1.08k
  if (!tryAddingSymbolicOperand(Address,
4016
1.08k
              Address + SignExtend32((Val), 21) + 4,
4017
1.08k
              true, 4, Inst, Decoder))
4018
1.08k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val), 21)));
4019
1.08k
  return MCDisassembler_Success;
4020
1.08k
}
4021
4022
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
4023
              uint64_t Address,
4024
              const void *Decoder)
4025
5.88k
{
4026
5.88k
  if (!tryAddingSymbolicOperand(Address, Address + (Val << 1) + 4, true,
4027
5.88k
              2, Inst, Decoder))
4028
5.88k
    MCOperand_CreateImm0(Inst, (Val << 1));
4029
5.88k
  return MCDisassembler_Success;
4030
5.88k
}
4031
4032
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
4033
            uint64_t Address, const void *Decoder)
4034
33.1k
{
4035
33.1k
  DecodeStatus S = MCDisassembler_Success;
4036
4037
33.1k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4038
33.1k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
4039
4040
33.1k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4041
0
    return MCDisassembler_Fail;
4042
33.1k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
33.1k
  return S;
4046
33.1k
}
4047
4048
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
4049
            uint64_t Address, const void *Decoder)
4050
189k
{
4051
189k
  DecodeStatus S = MCDisassembler_Success;
4052
4053
189k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
4054
189k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
4055
4056
189k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
4057
0
    return MCDisassembler_Fail;
4058
189k
  MCOperand_CreateImm0(Inst, (imm));
4059
4060
189k
  return S;
4061
189k
}
4062
4063
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
4064
            uint64_t Address, const void *Decoder)
4065
20.4k
{
4066
20.4k
  unsigned imm = Val << 2;
4067
4068
20.4k
  MCOperand_CreateImm0(Inst, (imm));
4069
20.4k
  tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4,
4070
20.4k
          Decoder);
4071
4072
20.4k
  return MCDisassembler_Success;
4073
20.4k
}
4074
4075
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
4076
            uint64_t Address, const void *Decoder)
4077
27.7k
{
4078
27.7k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4079
27.7k
  MCOperand_CreateImm0(Inst, (Val));
4080
4081
27.7k
  return MCDisassembler_Success;
4082
27.7k
}
4083
4084
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
4085
            uint64_t Address, const void *Decoder)
4086
1.31k
{
4087
1.31k
  DecodeStatus S = MCDisassembler_Success;
4088
4089
1.31k
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
4090
1.31k
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
4091
1.31k
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
4092
4093
  // Thumb stores cannot use PC as dest register.
4094
1.31k
  switch (MCInst_getOpcode(Inst)) {
4095
239
  case ARM_t2STRHs:
4096
356
  case ARM_t2STRBs:
4097
496
  case ARM_t2STRs:
4098
496
    if (Rn == 15)
4099
2
      return MCDisassembler_Fail;
4100
494
    break;
4101
823
  default:
4102
823
    break;
4103
1.31k
  }
4104
4105
1.31k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4106
0
    return MCDisassembler_Fail;
4107
1.31k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4108
0
    return MCDisassembler_Fail;
4109
1.31k
  MCOperand_CreateImm0(Inst, (imm));
4110
4111
1.31k
  return S;
4112
1.31k
}
4113
4114
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
4115
              uint64_t Address, const void *Decoder)
4116
2.02k
{
4117
2.02k
  DecodeStatus S = MCDisassembler_Success;
4118
4119
2.02k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4120
2.02k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4121
4122
2.02k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4123
2.02k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4124
4125
2.02k
  if (Rn == 15) {
4126
1.19k
    switch (MCInst_getOpcode(Inst)) {
4127
60
    case ARM_t2LDRBs:
4128
60
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4129
60
      break;
4130
26
    case ARM_t2LDRHs:
4131
26
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4132
26
      break;
4133
74
    case ARM_t2LDRSHs:
4134
74
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4135
74
      break;
4136
134
    case ARM_t2LDRSBs:
4137
134
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4138
134
      break;
4139
211
    case ARM_t2LDRs:
4140
211
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4141
211
      break;
4142
490
    case ARM_t2PLDs:
4143
490
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4144
490
      break;
4145
200
    case ARM_t2PLIs:
4146
200
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4147
200
      break;
4148
1
    default:
4149
1
      return MCDisassembler_Fail;
4150
1.19k
    }
4151
4152
1.19k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4153
1.19k
  }
4154
4155
824
  if (Rt == 15) {
4156
630
    switch (MCInst_getOpcode(Inst)) {
4157
1
    case ARM_t2LDRSHs:
4158
1
      return MCDisassembler_Fail;
4159
0
    case ARM_t2LDRHs:
4160
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWs));
4161
0
      break;
4162
0
    case ARM_t2LDRSBs:
4163
0
      MCInst_setOpcode(Inst, (ARM_t2PLIs));
4164
0
      break;
4165
629
    default:
4166
629
      break;
4167
630
    }
4168
630
  }
4169
4170
823
  switch (MCInst_getOpcode(Inst)) {
4171
276
  case ARM_t2PLDs:
4172
276
    break;
4173
26
  case ARM_t2PLIs:
4174
26
    if (!hasV7Ops)
4175
0
      return MCDisassembler_Fail;
4176
26
    break;
4177
327
  case ARM_t2PLDWs:
4178
327
    if (!hasV7Ops || !hasMP)
4179
0
      return MCDisassembler_Fail;
4180
327
    break;
4181
327
  default:
4182
194
    if (!Check(&S,
4183
194
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4184
0
      return MCDisassembler_Fail;
4185
823
  }
4186
4187
823
  unsigned addrmode = fieldFromInstruction_4(Insn, 4, 2);
4188
823
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
4189
823
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
4190
823
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
4191
0
    return MCDisassembler_Fail;
4192
4193
823
  return S;
4194
823
}
4195
4196
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
4197
             uint64_t Address, const void *Decoder)
4198
2.72k
{
4199
2.72k
  DecodeStatus S = MCDisassembler_Success;
4200
4201
2.72k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4202
2.72k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4203
2.72k
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
4204
2.72k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4205
2.72k
  imm |= (U << 8);
4206
2.72k
  imm |= (Rn << 9);
4207
2.72k
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
4208
4209
2.72k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4210
2.72k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4211
4212
2.72k
  if (Rn == 15) {
4213
1.25k
    switch (MCInst_getOpcode(Inst)) {
4214
43
    case ARM_t2LDRi8:
4215
43
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4216
43
      break;
4217
160
    case ARM_t2LDRBi8:
4218
160
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4219
160
      break;
4220
210
    case ARM_t2LDRSBi8:
4221
210
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4222
210
      break;
4223
127
    case ARM_t2LDRHi8:
4224
127
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4225
127
      break;
4226
198
    case ARM_t2LDRSHi8:
4227
198
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4228
198
      break;
4229
201
    case ARM_t2PLDi8:
4230
201
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4231
201
      break;
4232
311
    case ARM_t2PLIi8:
4233
311
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4234
311
      break;
4235
2
    default:
4236
2
      return MCDisassembler_Fail;
4237
1.25k
    }
4238
1.25k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4239
1.25k
  }
4240
4241
1.47k
  if (Rt == 15) {
4242
1.14k
    switch (MCInst_getOpcode(Inst)) {
4243
2
    case ARM_t2LDRSHi8:
4244
2
      return MCDisassembler_Fail;
4245
0
    case ARM_t2LDRHi8:
4246
0
      if (!add)
4247
0
        MCInst_setOpcode(Inst, (ARM_t2PLDWi8));
4248
0
      break;
4249
0
    case ARM_t2LDRSBi8:
4250
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi8));
4251
0
      break;
4252
1.14k
    default:
4253
1.14k
      break;
4254
1.14k
    }
4255
1.14k
  }
4256
4257
1.47k
  switch (MCInst_getOpcode(Inst)) {
4258
694
  case ARM_t2PLDi8:
4259
694
    break;
4260
263
  case ARM_t2PLIi8:
4261
263
    if (!hasV7Ops)
4262
0
      return MCDisassembler_Fail;
4263
263
    break;
4264
263
  case ARM_t2PLDWi8:
4265
175
    if (!hasV7Ops || !hasMP)
4266
0
      return MCDisassembler_Fail;
4267
175
    break;
4268
338
  default:
4269
338
    if (!Check(&S,
4270
338
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4271
0
      return MCDisassembler_Fail;
4272
1.47k
  }
4273
4274
1.47k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4275
0
    return MCDisassembler_Fail;
4276
1.47k
  return S;
4277
1.47k
}
4278
4279
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
4280
              uint64_t Address, const void *Decoder)
4281
3.29k
{
4282
3.29k
  DecodeStatus S = MCDisassembler_Success;
4283
4284
3.29k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4285
3.29k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4286
3.29k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4287
3.29k
  imm |= (Rn << 13);
4288
4289
3.29k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
4290
3.29k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4291
4292
3.29k
  if (Rn == 15) {
4293
1.87k
    switch (MCInst_getOpcode(Inst)) {
4294
81
    case ARM_t2LDRi12:
4295
81
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4296
81
      break;
4297
639
    case ARM_t2LDRHi12:
4298
639
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4299
639
      break;
4300
414
    case ARM_t2LDRSHi12:
4301
414
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4302
414
      break;
4303
138
    case ARM_t2LDRBi12:
4304
138
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4305
138
      break;
4306
298
    case ARM_t2LDRSBi12:
4307
298
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4308
298
      break;
4309
104
    case ARM_t2PLDi12:
4310
104
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4311
104
      break;
4312
196
    case ARM_t2PLIi12:
4313
196
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4314
196
      break;
4315
3
    default:
4316
3
      return MCDisassembler_Fail;
4317
1.87k
    }
4318
1.87k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4319
1.87k
  }
4320
4321
1.41k
  if (Rt == 15) {
4322
564
    switch (MCInst_getOpcode(Inst)) {
4323
2
    case ARM_t2LDRSHi12:
4324
2
      return MCDisassembler_Fail;
4325
0
    case ARM_t2LDRHi12:
4326
0
      MCInst_setOpcode(Inst, (ARM_t2PLDWi12));
4327
0
      break;
4328
0
    case ARM_t2LDRSBi12:
4329
0
      MCInst_setOpcode(Inst, (ARM_t2PLIi12));
4330
0
      break;
4331
562
    default:
4332
562
      break;
4333
564
    }
4334
564
  }
4335
4336
1.41k
  switch (MCInst_getOpcode(Inst)) {
4337
75
  case ARM_t2PLDi12:
4338
75
    break;
4339
255
  case ARM_t2PLIi12:
4340
255
    if (!hasV7Ops)
4341
0
      return MCDisassembler_Fail;
4342
255
    break;
4343
255
  case ARM_t2PLDWi12:
4344
199
    if (!hasV7Ops || !hasMP)
4345
0
      return MCDisassembler_Fail;
4346
199
    break;
4347
887
  default:
4348
887
    if (!Check(&S,
4349
887
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4350
0
      return MCDisassembler_Fail;
4351
1.41k
  }
4352
4353
1.41k
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
4354
0
    return MCDisassembler_Fail;
4355
1.41k
  return S;
4356
1.41k
}
4357
4358
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn, uint64_t Address,
4359
          const void *Decoder)
4360
2.54k
{
4361
2.54k
  DecodeStatus S = MCDisassembler_Success;
4362
4363
2.54k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4364
2.54k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4365
2.54k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
4366
2.54k
  imm |= (Rn << 9);
4367
4368
2.54k
  if (Rn == 15) {
4369
746
    switch (MCInst_getOpcode(Inst)) {
4370
103
    case ARM_t2LDRT:
4371
103
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4372
103
      break;
4373
95
    case ARM_t2LDRBT:
4374
95
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4375
95
      break;
4376
296
    case ARM_t2LDRHT:
4377
296
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4378
296
      break;
4379
39
    case ARM_t2LDRSBT:
4380
39
      MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4381
39
      break;
4382
213
    case ARM_t2LDRSHT:
4383
213
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4384
213
      break;
4385
0
    default:
4386
0
      return MCDisassembler_Fail;
4387
746
    }
4388
746
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4389
746
  }
4390
4391
1.80k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4392
0
    return MCDisassembler_Fail;
4393
1.80k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
4394
0
    return MCDisassembler_Fail;
4395
1.80k
  return S;
4396
1.80k
}
4397
4398
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
4399
              uint64_t Address, const void *Decoder)
4400
8.91k
{
4401
8.91k
  DecodeStatus S = MCDisassembler_Success;
4402
4403
8.91k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4404
8.91k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
4405
8.91k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
4406
4407
8.91k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
4408
4409
8.91k
  if (Rt == 15) {
4410
2.82k
    switch (MCInst_getOpcode(Inst)) {
4411
235
    case ARM_t2LDRBpci:
4412
421
    case ARM_t2LDRHpci:
4413
421
      MCInst_setOpcode(Inst, (ARM_t2PLDpci));
4414
421
      break;
4415
30
    case ARM_t2LDRSBpci:
4416
30
      MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4417
30
      break;
4418
8
    case ARM_t2LDRSHpci:
4419
8
      return MCDisassembler_Fail;
4420
2.36k
    default:
4421
2.36k
      break;
4422
2.82k
    }
4423
2.82k
  }
4424
4425
8.90k
  switch (MCInst_getOpcode(Inst)) {
4426
1.44k
  case ARM_t2PLDpci:
4427
1.44k
    break;
4428
1.23k
  case ARM_t2PLIpci:
4429
1.23k
    if (!hasV7Ops)
4430
0
      return MCDisassembler_Fail;
4431
1.23k
    break;
4432
6.23k
  default:
4433
6.23k
    if (!Check(&S,
4434
6.23k
         DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4435
0
      return MCDisassembler_Fail;
4436
8.90k
  }
4437
4438
8.90k
  if (!U) {
4439
    // Special case for #-0.
4440
7.04k
    if (imm == 0)
4441
1.04k
      imm = INT32_MIN;
4442
5.99k
    else
4443
5.99k
      imm = -imm;
4444
7.04k
  }
4445
8.90k
  MCOperand_CreateImm0(Inst, (imm));
4446
4447
8.90k
  return S;
4448
8.90k
}
4449
4450
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val, uint64_t Address,
4451
           const void *Decoder)
4452
13.6k
{
4453
13.6k
  if (Val == 0)
4454
740
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4455
12.9k
  else {
4456
12.9k
    int imm = Val & 0xFF;
4457
4458
12.9k
    if (!(Val & 0x100))
4459
4.19k
      imm *= -1;
4460
12.9k
    MCOperand_CreateImm0(Inst, (imm * 4));
4461
12.9k
  }
4462
4463
13.6k
  return MCDisassembler_Success;
4464
13.6k
}
4465
4466
static DecodeStatus DecodeT2Imm7S4(MCInst *Inst, unsigned Val, uint64_t Address,
4467
           const void *Decoder)
4468
1.73k
{
4469
1.73k
  if (Val == 0)
4470
213
    MCOperand_CreateImm0(Inst, (INT32_MIN));
4471
1.52k
  else {
4472
1.52k
    int imm = Val & 0x7F;
4473
4474
1.52k
    if (!(Val & 0x80))
4475
507
      imm *= -1;
4476
1.52k
    MCOperand_CreateImm0(Inst, (imm * 4));
4477
1.52k
  }
4478
4479
1.73k
  return MCDisassembler_Success;
4480
1.73k
}
4481
4482
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
4483
             uint64_t Address,
4484
             const void *Decoder)
4485
10.1k
{
4486
10.1k
  DecodeStatus S = MCDisassembler_Success;
4487
4488
10.1k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4489
10.1k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4490
4491
10.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4492
0
    return MCDisassembler_Fail;
4493
10.1k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
4494
0
    return MCDisassembler_Fail;
4495
4496
10.1k
  return S;
4497
10.1k
}
4498
4499
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst *Inst, unsigned Val,
4500
             uint64_t Address,
4501
             const void *Decoder)
4502
1.73k
{
4503
1.73k
  DecodeStatus S = MCDisassembler_Success;
4504
4505
1.73k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4506
1.73k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4507
4508
1.73k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4509
0
    return MCDisassembler_Fail;
4510
1.73k
  if (!Check(&S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
4511
0
    return MCDisassembler_Fail;
4512
4513
1.73k
  return S;
4514
1.73k
}
4515
4516
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst, unsigned Val,
4517
            uint64_t Address,
4518
            const void *Decoder)
4519
1.26k
{
4520
1.26k
  DecodeStatus S = MCDisassembler_Success;
4521
4522
1.26k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
4523
1.26k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4524
4525
1.26k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4526
0
    return MCDisassembler_Fail;
4527
4528
1.26k
  MCOperand_CreateImm0(Inst, (imm));
4529
4530
1.26k
  return S;
4531
1.26k
}
4532
4533
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val, uint64_t Address,
4534
         const void *Decoder)
4535
8.13k
{
4536
8.13k
  int imm = Val & 0xFF;
4537
8.13k
  if (Val == 0)
4538
1.37k
    imm = INT32_MIN;
4539
6.75k
  else if (!(Val & 0x100))
4540
2.60k
    imm *= -1;
4541
8.13k
  MCOperand_CreateImm0(Inst, (imm));
4542
4543
8.13k
  return MCDisassembler_Success;
4544
8.13k
}
4545
4546
#define DEFINE_DecodeT2Imm7(shift) \
4547
  static DecodeStatus CONCAT(DecodeT2Imm7, shift)(MCInst * Inst, \
4548
              unsigned Val, \
4549
              uint64_t Address, \
4550
              const void *Decoder) \
4551
3.85k
  { \
4552
3.85k
    int imm = Val & 0x7F; \
4553
3.85k
    if (Val == 0) \
4554
3.85k
      imm = INT32_MIN; \
4555
3.85k
    else if (!(Val & 0x80)) \
4556
2.54k
      imm *= -1; \
4557
3.85k
    if (imm != INT32_MIN) \
4558
3.85k
      imm *= (1U << shift); \
4559
3.85k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
3.85k
\
4561
3.85k
    return MCDisassembler_Success; \
4562
3.85k
  }
ARMDisassembler.c:DecodeT2Imm7_0
Line
Count
Source
4551
1.23k
  { \
4552
1.23k
    int imm = Val & 0x7F; \
4553
1.23k
    if (Val == 0) \
4554
1.23k
      imm = INT32_MIN; \
4555
1.23k
    else if (!(Val & 0x80)) \
4556
823
      imm *= -1; \
4557
1.23k
    if (imm != INT32_MIN) \
4558
1.23k
      imm *= (1U << shift); \
4559
1.23k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
1.23k
\
4561
1.23k
    return MCDisassembler_Success; \
4562
1.23k
  }
ARMDisassembler.c:DecodeT2Imm7_1
Line
Count
Source
4551
1.34k
  { \
4552
1.34k
    int imm = Val & 0x7F; \
4553
1.34k
    if (Val == 0) \
4554
1.34k
      imm = INT32_MIN; \
4555
1.34k
    else if (!(Val & 0x80)) \
4556
775
      imm *= -1; \
4557
1.34k
    if (imm != INT32_MIN) \
4558
1.34k
      imm *= (1U << shift); \
4559
1.34k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
1.34k
\
4561
1.34k
    return MCDisassembler_Success; \
4562
1.34k
  }
ARMDisassembler.c:DecodeT2Imm7_2
Line
Count
Source
4551
1.27k
  { \
4552
1.27k
    int imm = Val & 0x7F; \
4553
1.27k
    if (Val == 0) \
4554
1.27k
      imm = INT32_MIN; \
4555
1.27k
    else if (!(Val & 0x80)) \
4556
942
      imm *= -1; \
4557
1.27k
    if (imm != INT32_MIN) \
4558
1.27k
      imm *= (1U << shift); \
4559
1.27k
    MCOperand_CreateImm0(Inst, (imm)); \
4560
1.27k
\
4561
1.27k
    return MCDisassembler_Success; \
4562
1.27k
  }
4563
DEFINE_DecodeT2Imm7(0);
4564
DEFINE_DecodeT2Imm7(1);
4565
DEFINE_DecodeT2Imm7(2);
4566
4567
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4568
           uint64_t Address, const void *Decoder)
4569
8.14k
{
4570
8.14k
  DecodeStatus S = MCDisassembler_Success;
4571
4572
8.14k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4573
8.14k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4574
4575
  // Thumb stores cannot use PC as dest register.
4576
8.14k
  switch (MCInst_getOpcode(Inst)) {
4577
406
  case ARM_t2STRT:
4578
726
  case ARM_t2STRBT:
4579
1.06k
  case ARM_t2STRHT:
4580
1.16k
  case ARM_t2STRi8:
4581
1.48k
  case ARM_t2STRHi8:
4582
1.74k
  case ARM_t2STRBi8:
4583
1.74k
    if (Rn == 15)
4584
7
      return MCDisassembler_Fail;
4585
1.73k
    break;
4586
6.39k
  default:
4587
6.39k
    break;
4588
8.14k
  }
4589
4590
  // Some instructions always use an additive offset.
4591
8.13k
  switch (MCInst_getOpcode(Inst)) {
4592
407
  case ARM_t2LDRT:
4593
994
  case ARM_t2LDRBT:
4594
1.40k
  case ARM_t2LDRHT:
4595
1.65k
  case ARM_t2LDRSBT:
4596
1.80k
  case ARM_t2LDRSHT:
4597
2.20k
  case ARM_t2STRT:
4598
2.52k
  case ARM_t2STRBT:
4599
2.86k
  case ARM_t2STRHT:
4600
2.86k
    imm |= 0x100;
4601
2.86k
    break;
4602
5.27k
  default:
4603
5.27k
    break;
4604
8.13k
  }
4605
4606
8.13k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4607
0
    return MCDisassembler_Fail;
4608
8.13k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4609
0
    return MCDisassembler_Fail;
4610
4611
8.13k
  return S;
4612
8.13k
}
4613
4614
#define DEFINE_DecodeTAddrModeImm7(shift) \
4615
  static DecodeStatus CONCAT(DecodeTAddrModeImm7, shift)( \
4616
    MCInst * Inst, unsigned Val, uint64_t Address, \
4617
    const void *Decoder) \
4618
797
  { \
4619
797
    DecodeStatus S = MCDisassembler_Success; \
4620
797
\
4621
797
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
797
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
797
\
4624
797
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
797
                   Decoder))) \
4626
797
      return MCDisassembler_Fail; \
4627
797
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
797
                 Decoder))) \
4629
797
      return MCDisassembler_Fail; \
4630
797
\
4631
797
    return S; \
4632
797
  }
ARMDisassembler.c:DecodeTAddrModeImm7_0
Line
Count
Source
4618
450
  { \
4619
450
    DecodeStatus S = MCDisassembler_Success; \
4620
450
\
4621
450
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
450
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
450
\
4624
450
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
450
                   Decoder))) \
4626
450
      return MCDisassembler_Fail; \
4627
450
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
450
                 Decoder))) \
4629
450
      return MCDisassembler_Fail; \
4630
450
\
4631
450
    return S; \
4632
450
  }
ARMDisassembler.c:DecodeTAddrModeImm7_1
Line
Count
Source
4618
347
  { \
4619
347
    DecodeStatus S = MCDisassembler_Success; \
4620
347
\
4621
347
    unsigned Rn = fieldFromInstruction_4(Val, 8, 3); \
4622
347
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4623
347
\
4624
347
    if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, \
4625
347
                   Decoder))) \
4626
347
      return MCDisassembler_Fail; \
4627
347
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4628
347
                 Decoder))) \
4629
347
      return MCDisassembler_Fail; \
4630
347
\
4631
347
    return S; \
4632
347
  }
4633
DEFINE_DecodeTAddrModeImm7(0);
4634
DEFINE_DecodeTAddrModeImm7(1);
4635
4636
#define DEFINE_DecodeT2AddrModeImm7(shift, WriteBack) \
4637
  static DecodeStatus CONCAT(DecodeT2AddrModeImm7, \
4638
           CONCAT(shift, WriteBack))( \
4639
    MCInst * Inst, unsigned Val, uint64_t Address, \
4640
    const void *Decoder) \
4641
1.92k
  { \
4642
1.92k
    DecodeStatus S = MCDisassembler_Success; \
4643
1.92k
\
4644
1.92k
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
1.92k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
1.92k
    if (WriteBack) { \
4647
697
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
697
                 Inst, Rn, Address, Decoder))) \
4649
697
        return MCDisassembler_Fail; \
4650
1.23k
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
1.23k
                Inst, Rn, Address, Decoder))) \
4652
1.23k
      return MCDisassembler_Fail; \
4653
1.92k
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
1.92k
                 Decoder))) \
4655
1.92k
      return MCDisassembler_Fail; \
4656
1.92k
\
4657
1.92k
    return S; \
4658
1.92k
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_0
Line
Count
Source
4641
220
  { \
4642
220
    DecodeStatus S = MCDisassembler_Success; \
4643
220
\
4644
220
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
220
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
220
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
220
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
220
                Inst, Rn, Address, Decoder))) \
4652
220
      return MCDisassembler_Fail; \
4653
220
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
220
                 Decoder))) \
4655
220
      return MCDisassembler_Fail; \
4656
220
\
4657
220
    return S; \
4658
220
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_0
Line
Count
Source
4641
618
  { \
4642
618
    DecodeStatus S = MCDisassembler_Success; \
4643
618
\
4644
618
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
618
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
618
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
618
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
618
                Inst, Rn, Address, Decoder))) \
4652
618
      return MCDisassembler_Fail; \
4653
618
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
618
                 Decoder))) \
4655
618
      return MCDisassembler_Fail; \
4656
618
\
4657
618
    return S; \
4658
618
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_0_1
Line
Count
Source
4641
135
  { \
4642
135
    DecodeStatus S = MCDisassembler_Success; \
4643
135
\
4644
135
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
135
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
135
    if (WriteBack) { \
4647
135
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
135
                 Inst, Rn, Address, Decoder))) \
4649
135
        return MCDisassembler_Fail; \
4650
135
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
135
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
135
                 Decoder))) \
4655
135
      return MCDisassembler_Fail; \
4656
135
\
4657
135
    return S; \
4658
135
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_1_1
Line
Count
Source
4641
195
  { \
4642
195
    DecodeStatus S = MCDisassembler_Success; \
4643
195
\
4644
195
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
195
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
195
    if (WriteBack) { \
4647
195
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
195
                 Inst, Rn, Address, Decoder))) \
4649
195
        return MCDisassembler_Fail; \
4650
195
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
195
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
195
                 Decoder))) \
4655
195
      return MCDisassembler_Fail; \
4656
195
\
4657
195
    return S; \
4658
195
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_0
Line
Count
Source
4641
392
  { \
4642
392
    DecodeStatus S = MCDisassembler_Success; \
4643
392
\
4644
392
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
392
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
392
    if (WriteBack) { \
4647
0
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
0
                 Inst, Rn, Address, Decoder))) \
4649
0
        return MCDisassembler_Fail; \
4650
392
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
392
                Inst, Rn, Address, Decoder))) \
4652
392
      return MCDisassembler_Fail; \
4653
392
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
392
                 Decoder))) \
4655
392
      return MCDisassembler_Fail; \
4656
392
\
4657
392
    return S; \
4658
392
  }
ARMDisassembler.c:DecodeT2AddrModeImm7_2_1
Line
Count
Source
4641
367
  { \
4642
367
    DecodeStatus S = MCDisassembler_Success; \
4643
367
\
4644
367
    unsigned Rn = fieldFromInstruction_4(Val, 8, 4); \
4645
367
    unsigned imm = fieldFromInstruction_4(Val, 0, 8); \
4646
367
    if (WriteBack) { \
4647
367
      if (!Check(&S, DecoderGPRRegisterClass( \
4648
367
                 Inst, Rn, Address, Decoder))) \
4649
367
        return MCDisassembler_Fail; \
4650
367
    } else if (!Check(&S, DecodeGPRnopcRegisterClass( \
4651
0
                Inst, Rn, Address, Decoder))) \
4652
0
      return MCDisassembler_Fail; \
4653
367
    if (!Check(&S, CONCAT(DecodeT2Imm7, shift)(Inst, imm, Address, \
4654
367
                 Decoder))) \
4655
367
      return MCDisassembler_Fail; \
4656
367
\
4657
367
    return S; \
4658
367
  }
4659
DEFINE_DecodeT2AddrModeImm7(0, 0);
4660
DEFINE_DecodeT2AddrModeImm7(1, 0);
4661
DEFINE_DecodeT2AddrModeImm7(2, 0);
4662
DEFINE_DecodeT2AddrModeImm7(0, 1);
4663
DEFINE_DecodeT2AddrModeImm7(1, 1);
4664
DEFINE_DecodeT2AddrModeImm7(2, 1);
4665
4666
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4667
            uint64_t Address, const void *Decoder)
4668
5.22k
{
4669
5.22k
  DecodeStatus S = MCDisassembler_Success;
4670
4671
5.22k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4672
5.22k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4673
5.22k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4674
5.22k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4675
5.22k
  addr |= Rn << 9;
4676
5.22k
  unsigned load = fieldFromInstruction_4(Insn, 20, 1);
4677
4678
5.22k
  if (Rn == 15) {
4679
2.09k
    switch (MCInst_getOpcode(Inst)) {
4680
217
    case ARM_t2LDR_PRE:
4681
503
    case ARM_t2LDR_POST:
4682
503
      MCInst_setOpcode(Inst, (ARM_t2LDRpci));
4683
503
      break;
4684
278
    case ARM_t2LDRB_PRE:
4685
359
    case ARM_t2LDRB_POST:
4686
359
      MCInst_setOpcode(Inst, (ARM_t2LDRBpci));
4687
359
      break;
4688
210
    case ARM_t2LDRH_PRE:
4689
313
    case ARM_t2LDRH_POST:
4690
313
      MCInst_setOpcode(Inst, (ARM_t2LDRHpci));
4691
313
      break;
4692
347
    case ARM_t2LDRSB_PRE:
4693
615
    case ARM_t2LDRSB_POST:
4694
615
      if (Rt == 15)
4695
292
        MCInst_setOpcode(Inst, (ARM_t2PLIpci));
4696
323
      else
4697
323
        MCInst_setOpcode(Inst, (ARM_t2LDRSBpci));
4698
615
      break;
4699
216
    case ARM_t2LDRSH_PRE:
4700
298
    case ARM_t2LDRSH_POST:
4701
298
      MCInst_setOpcode(Inst, (ARM_t2LDRSHpci));
4702
298
      break;
4703
5
    default:
4704
5
      return MCDisassembler_Fail;
4705
2.09k
    }
4706
2.08k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4707
2.09k
  }
4708
4709
3.12k
  if (!load) {
4710
1.71k
    if (!Check(&S,
4711
1.71k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
      return MCDisassembler_Fail;
4713
1.71k
  }
4714
4715
3.12k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4716
0
    return MCDisassembler_Fail;
4717
4718
3.12k
  if (load) {
4719
1.41k
    if (!Check(&S,
4720
1.41k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4721
0
      return MCDisassembler_Fail;
4722
1.41k
  }
4723
4724
3.12k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
3.12k
  return S;
4728
3.12k
}
4729
4730
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4731
            uint64_t Address, const void *Decoder)
4732
1.32k
{
4733
1.32k
  DecodeStatus S = MCDisassembler_Success;
4734
4735
1.32k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4736
1.32k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4737
4738
  // Thumb stores cannot use PC as dest register.
4739
1.32k
  switch (MCInst_getOpcode(Inst)) {
4740
126
  case ARM_t2STRi12:
4741
304
  case ARM_t2STRBi12:
4742
406
  case ARM_t2STRHi12:
4743
406
    if (Rn == 15)
4744
2
      return MCDisassembler_Fail;
4745
404
    break;
4746
920
  default:
4747
920
    break;
4748
1.32k
  }
4749
4750
1.32k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4751
0
    return MCDisassembler_Fail;
4752
1.32k
  MCOperand_CreateImm0(Inst, (imm));
4753
4754
1.32k
  return S;
4755
1.32k
}
4756
4757
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4758
          uint64_t Address, const void *Decoder)
4759
2.57k
{
4760
2.57k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4761
4762
2.57k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4763
2.57k
  MCOperand_CreateReg0(Inst, (ARM_SP));
4764
2.57k
  MCOperand_CreateImm0(Inst, (imm));
4765
4766
2.57k
  return MCDisassembler_Success;
4767
2.57k
}
4768
4769
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4770
          uint64_t Address, const void *Decoder)
4771
731
{
4772
731
  DecodeStatus S = MCDisassembler_Success;
4773
4774
731
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4775
476
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4776
476
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4777
4778
476
    if (!Check(&S,
4779
476
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4780
0
      return MCDisassembler_Fail;
4781
476
    MCOperand_CreateReg0(Inst, (ARM_SP));
4782
476
    if (!Check(&S,
4783
476
         DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4784
0
      return MCDisassembler_Fail;
4785
476
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4786
255
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4787
4788
255
    MCOperand_CreateReg0(Inst, (ARM_SP));
4789
255
    MCOperand_CreateReg0(Inst, (ARM_SP));
4790
255
    if (!Check(&S,
4791
255
         DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4792
0
      return MCDisassembler_Fail;
4793
255
  }
4794
4795
731
  return S;
4796
731
}
4797
4798
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4799
           uint64_t Address, const void *Decoder)
4800
470
{
4801
470
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4802
470
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4803
4804
470
  MCOperand_CreateImm0(Inst, (imod));
4805
470
  MCOperand_CreateImm0(Inst, (flags));
4806
4807
470
  return MCDisassembler_Success;
4808
470
}
4809
4810
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4811
             uint64_t Address, const void *Decoder)
4812
2.57k
{
4813
2.57k
  DecodeStatus S = MCDisassembler_Success;
4814
2.57k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4815
2.57k
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4816
4817
2.57k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4818
0
    return MCDisassembler_Fail;
4819
2.57k
  MCOperand_CreateImm0(Inst, (add));
4820
4821
2.57k
  return S;
4822
2.57k
}
4823
4824
static DecodeStatus DecodeMveAddrModeRQ(MCInst *Inst, unsigned Insn,
4825
          uint64_t Address, const void *Decoder)
4826
335
{
4827
335
  DecodeStatus S = MCDisassembler_Success;
4828
335
  unsigned Rn = fieldFromInstruction_4(Insn, 3, 4);
4829
335
  unsigned Qm = fieldFromInstruction_4(Insn, 0, 3);
4830
4831
335
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4832
0
    return MCDisassembler_Fail;
4833
335
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
4834
0
    return MCDisassembler_Fail;
4835
4836
335
  return S;
4837
335
}
4838
4839
#define DEFINE_DecodeMveAddrModeQ(shift) \
4840
  static DecodeStatus CONCAT(DecodeMveAddrModeQ, shift)( \
4841
    MCInst * Inst, unsigned Insn, uint64_t Address, \
4842
    const void *Decoder) \
4843
1.12k
  { \
4844
1.12k
    DecodeStatus S = MCDisassembler_Success; \
4845
1.12k
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
1.12k
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
1.12k
\
4848
1.12k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
1.12k
                   Decoder))) \
4850
1.12k
      return MCDisassembler_Fail; \
4851
1.12k
\
4852
1.12k
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
518
      if (imm == 0) \
4854
518
        imm = INT32_MIN; \
4855
518
      else \
4856
518
        imm *= -1; \
4857
518
    } \
4858
1.12k
    if (imm != INT32_MIN) \
4859
1.12k
      imm *= (1U << shift); \
4860
1.12k
    MCOperand_CreateImm0(Inst, (imm)); \
4861
1.12k
\
4862
1.12k
    return S; \
4863
1.12k
  }
ARMDisassembler.c:DecodeMveAddrModeQ_2
Line
Count
Source
4843
750
  { \
4844
750
    DecodeStatus S = MCDisassembler_Success; \
4845
750
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
750
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
750
\
4848
750
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
750
                   Decoder))) \
4850
750
      return MCDisassembler_Fail; \
4851
750
\
4852
750
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
373
      if (imm == 0) \
4854
373
        imm = INT32_MIN; \
4855
373
      else \
4856
373
        imm *= -1; \
4857
373
    } \
4858
750
    if (imm != INT32_MIN) \
4859
750
      imm *= (1U << shift); \
4860
750
    MCOperand_CreateImm0(Inst, (imm)); \
4861
750
\
4862
750
    return S; \
4863
750
  }
ARMDisassembler.c:DecodeMveAddrModeQ_3
Line
Count
Source
4843
378
  { \
4844
378
    DecodeStatus S = MCDisassembler_Success; \
4845
378
    unsigned Qm = fieldFromInstruction_4(Insn, 8, 3); \
4846
378
    int imm = fieldFromInstruction_4(Insn, 0, 7); \
4847
378
\
4848
378
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, \
4849
378
                   Decoder))) \
4850
378
      return MCDisassembler_Fail; \
4851
378
\
4852
378
    if (!fieldFromInstruction_4(Insn, 7, 1)) { \
4853
145
      if (imm == 0) \
4854
145
        imm = INT32_MIN; \
4855
145
      else \
4856
145
        imm *= -1; \
4857
145
    } \
4858
378
    if (imm != INT32_MIN) \
4859
378
      imm *= (1U << shift); \
4860
378
    MCOperand_CreateImm0(Inst, (imm)); \
4861
378
\
4862
378
    return S; \
4863
378
  }
4864
DEFINE_DecodeMveAddrModeQ(2);
4865
DEFINE_DecodeMveAddrModeQ(3);
4866
4867
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4868
           uint64_t Address, const void *Decoder)
4869
131
{
4870
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4871
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4872
  // the encoded instruction.  So here change to I1 and I2 values via:
4873
  // I1 = NOT(J1 EOR S);
4874
  // I2 = NOT(J2 EOR S);
4875
  // and build the imm32 with two trailing zeros as documented:
4876
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4877
131
  unsigned S = (Val >> 23) & 1;
4878
131
  unsigned J1 = (Val >> 22) & 1;
4879
131
  unsigned J2 = (Val >> 21) & 1;
4880
131
  unsigned I1 = !(J1 ^ S);
4881
131
  unsigned I2 = !(J2 ^ S);
4882
131
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4883
131
  int imm32 = SignExtend32((tmp << 1), 25);
4884
4885
131
  if (!tryAddingSymbolicOperand(Address, (Address & ~2u) + imm32 + 4,
4886
131
              true, 4, Inst, Decoder))
4887
131
    MCOperand_CreateImm0(Inst, (imm32));
4888
131
  return MCDisassembler_Success;
4889
131
}
4890
4891
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4892
              uint64_t Address, const void *Decoder)
4893
26.3k
{
4894
26.3k
  if (Val == 0xA || Val == 0xB)
4895
399
    return MCDisassembler_Fail;
4896
4897
25.9k
  if (!isValidCoprocessorNumber(Inst, Val))
4898
14
    return MCDisassembler_Fail;
4899
4900
25.9k
  MCOperand_CreateImm0(Inst, (Val));
4901
25.9k
  return MCDisassembler_Success;
4902
25.9k
}
4903
4904
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4905
             uint64_t Address,
4906
             const void *Decoder)
4907
283
{
4908
283
  DecodeStatus S = MCDisassembler_Success;
4909
4910
283
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4911
283
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4912
4913
283
  if (Rn == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
4914
198
    S = MCDisassembler_SoftFail;
4915
283
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
    return MCDisassembler_Fail;
4917
283
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4918
0
    return MCDisassembler_Fail;
4919
283
  return S;
4920
283
}
4921
4922
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4923
                 uint64_t Address,
4924
                 const void *Decoder)
4925
2.18k
{
4926
2.18k
  DecodeStatus S = MCDisassembler_Success;
4927
4928
2.18k
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4929
2.18k
  if (pred == 0xE || pred == 0xF) {
4930
173
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4931
173
    switch (opc) {
4932
173
    default:
4933
173
      return MCDisassembler_Fail;
4934
0
    case 0xf3bf8f4:
4935
0
      MCInst_setOpcode(Inst, (ARM_t2DSB));
4936
0
      break;
4937
0
    case 0xf3bf8f5:
4938
0
      MCInst_setOpcode(Inst, (ARM_t2DMB));
4939
0
      break;
4940
0
    case 0xf3bf8f6:
4941
0
      MCInst_setOpcode(Inst, (ARM_t2ISB));
4942
0
      break;
4943
173
    }
4944
4945
0
    unsigned imm = fieldFromInstruction_4(Insn, 0, 4);
4946
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4947
173
  }
4948
4949
2.01k
  unsigned brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4950
2.01k
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4951
2.01k
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4952
2.01k
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4953
2.01k
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4954
4955
2.01k
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4956
0
    return MCDisassembler_Fail;
4957
2.01k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4958
0
    return MCDisassembler_Fail;
4959
4960
2.01k
  return S;
4961
2.01k
}
4962
4963
// Decode a shifted immediate operand.  These basically consist
4964
// of an 8-bit value, and a 4-bit directive that specifies either
4965
// a splat operation or a rotation.
4966
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val, uint64_t Address,
4967
          const void *Decoder)
4968
7.58k
{
4969
7.58k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4970
7.58k
  if (ctrl == 0) {
4971
4.25k
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4972
4.25k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4973
4.25k
    switch (byte) {
4974
2.48k
    case 0:
4975
2.48k
      MCOperand_CreateImm0(Inst, (imm));
4976
2.48k
      break;
4977
418
    case 1:
4978
418
      MCOperand_CreateImm0(Inst, ((imm << 16) | imm));
4979
418
      break;
4980
787
    case 2:
4981
787
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 8)));
4982
787
      break;
4983
568
    case 3:
4984
568
      MCOperand_CreateImm0(Inst, ((imm << 24) | (imm << 16) |
4985
568
                (imm << 8) | imm));
4986
568
      break;
4987
4.25k
    }
4988
4.25k
  } else {
4989
3.32k
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4990
3.32k
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4991
3.32k
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4992
3.32k
    MCOperand_CreateImm0(Inst, (imm));
4993
3.32k
  }
4994
4995
7.58k
  return MCDisassembler_Success;
4996
7.58k
}
4997
4998
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4999
            uint64_t Address,
5000
            const void *Decoder)
5001
16.4k
{
5002
16.4k
  if (!tryAddingSymbolicOperand(Address,
5003
16.4k
              Address + SignExtend32((Val << 1), 9) + 4,
5004
16.4k
              true, 2, Inst, Decoder))
5005
16.4k
    MCOperand_CreateImm0(Inst, (SignExtend32((Val << 1), 9)));
5006
16.4k
  return MCDisassembler_Success;
5007
16.4k
}
5008
5009
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
5010
                 uint64_t Address,
5011
                 const void *Decoder)
5012
2.07k
{
5013
  // Val is passed in as S:J1:J2:imm10:imm11
5014
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
5015
  // the encoded instruction.  So here change to I1 and I2 values via:
5016
  // I1 = NOT(J1 EOR S);
5017
  // I2 = NOT(J2 EOR S);
5018
  // and build the imm32 with one trailing zero as documented:
5019
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
5020
2.07k
  unsigned S = (Val >> 23) & 1;
5021
2.07k
  unsigned J1 = (Val >> 22) & 1;
5022
2.07k
  unsigned J2 = (Val >> 21) & 1;
5023
2.07k
  unsigned I1 = !(J1 ^ S);
5024
2.07k
  unsigned I2 = !(J2 ^ S);
5025
2.07k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
5026
2.07k
  int imm32 = SignExtend32((tmp << 1), 25);
5027
5028
2.07k
  if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4, true, 4,
5029
2.07k
              Inst, Decoder))
5030
2.07k
    MCOperand_CreateImm0(Inst, (imm32));
5031
2.07k
  return MCDisassembler_Success;
5032
2.07k
}
5033
5034
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
5035
             uint64_t Address,
5036
             const void *Decoder)
5037
3.92k
{
5038
3.92k
  if (Val & ~0xf)
5039
0
    return MCDisassembler_Fail;
5040
5041
3.92k
  MCOperand_CreateImm0(Inst, (Val));
5042
3.92k
  return MCDisassembler_Success;
5043
3.92k
}
5044
5045
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
5046
            uint64_t Address,
5047
            const void *Decoder)
5048
1.12k
{
5049
1.12k
  if (Val & ~0xf)
5050
0
    return MCDisassembler_Fail;
5051
5052
1.12k
  MCOperand_CreateImm0(Inst, (Val));
5053
1.12k
  return MCDisassembler_Success;
5054
1.12k
}
5055
5056
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val, uint64_t Address,
5057
          const void *Decoder)
5058
5.15k
{
5059
5.15k
  DecodeStatus S = MCDisassembler_Success;
5060
5061
5.15k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
5062
4.50k
    unsigned ValLow = Val & 0xff;
5063
5064
    // Validate the SYSm value first.
5065
4.50k
    switch (ValLow) {
5066
116
    case 0:  // apsr
5067
372
    case 1:  // iapsr
5068
613
    case 2:  // eapsr
5069
819
    case 3:  // xpsr
5070
827
    case 5:  // ipsr
5071
846
    case 6:  // epsr
5072
892
    case 7:  // iepsr
5073
1.11k
    case 8:  // msp
5074
1.11k
    case 9:  // psp
5075
1.25k
    case 16: // primask
5076
1.31k
    case 20: // control
5077
1.31k
      break;
5078
56
    case 17: // basepri
5079
158
    case 18: // basepri_max
5080
315
    case 19: // faultmask
5081
315
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5082
315
             ARM_HasV7Ops)))
5083
        // Values basepri, basepri_max and faultmask are only valid for
5084
        // v7m.
5085
0
        return MCDisassembler_Fail;
5086
315
      break;
5087
315
    case 0x8a: // msplim_ns
5088
56
    case 0x8b: // psplim_ns
5089
115
    case 0x91: // basepri_ns
5090
169
    case 0x93: // faultmask_ns
5091
169
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5092
169
             ARM_HasV8MMainlineOps)))
5093
0
        return MCDisassembler_Fail;
5094
      // fall through
5095
179
    case 10:   // msplim
5096
230
    case 11:   // psplim
5097
233
    case 0x88: // msp_ns
5098
299
    case 0x89: // psp_ns
5099
438
    case 0x90: // primask_ns
5100
476
    case 0x94: // control_ns
5101
669
    case 0x98: // sp_ns
5102
669
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5103
669
             ARM_Feature8MSecExt)))
5104
0
        return MCDisassembler_Fail;
5105
669
      break;
5106
669
    case 0x20: // pac_key_p_0
5107
74
    case 0x21: // pac_key_p_1
5108
315
    case 0x22: // pac_key_p_2
5109
447
    case 0x23: // pac_key_p_3
5110
534
    case 0x24: // pac_key_u_0
5111
703
    case 0x25: // pac_key_u_1
5112
737
    case 0x26: // pac_key_u_2
5113
799
    case 0x27: // pac_key_u_3
5114
930
    case 0xa0: // pac_key_p_0_ns
5115
1.02k
    case 0xa1: // pac_key_p_1_ns
5116
1.06k
    case 0xa2: // pac_key_p_2_ns
5117
1.11k
    case 0xa3: // pac_key_p_3_ns
5118
1.33k
    case 0xa4: // pac_key_u_0_ns
5119
1.48k
    case 0xa5: // pac_key_u_1_ns
5120
1.60k
    case 0xa6: // pac_key_u_2_ns
5121
1.67k
    case 0xa7: // pac_key_u_3_ns
5122
1.67k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5123
1.67k
             ARM_FeaturePACBTI)))
5124
0
        return MCDisassembler_Fail;
5125
1.67k
      break;
5126
1.67k
    default:
5127
      // Architecturally defined as unpredictable
5128
529
      S = MCDisassembler_SoftFail;
5129
529
      break;
5130
4.50k
    }
5131
5132
4.50k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
5133
3.89k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
5134
3.89k
      if (!(ARM_getFeatureBits(Inst->csh->mode,
5135
3.89k
             ARM_HasV7Ops))) {
5136
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values
5137
        // are unpredictable.
5138
0
        if (Mask != 2)
5139
0
          S = MCDisassembler_SoftFail;
5140
3.89k
      } else {
5141
        // The ARMv7-M architecture stores an additional 2-bit mask
5142
        // value in MSR bits {11-10}. The mask is used only with apsr,
5143
        // iapsr, eapsr and xpsr, it has to be 0b10 in other cases. Bit
5144
        // mask{1} indicates if the NZCVQ bits should be moved by the
5145
        // instruction. Bit mask{0} indicates the move for the GE{3:0}
5146
        // bits, the mask{0} bit can be set only if the processor
5147
        // includes the DSP extension.
5148
3.89k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
5149
3.89k
            (!(ARM_getFeatureBits(Inst->csh->mode,
5150
1.17k
                ARM_FeatureDSP)) &&
5151
1.17k
             (Mask & 1)))
5152
2.72k
          S = MCDisassembler_SoftFail;
5153
3.89k
      }
5154
3.89k
    }
5155
4.50k
  } else {
5156
    // A/R class
5157
650
    if (Val == 0)
5158
12
      return MCDisassembler_Fail;
5159
650
  }
5160
5.13k
  MCOperand_CreateImm0(Inst, (Val));
5161
5.13k
  return S;
5162
5.15k
}
5163
5164
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
5165
            uint64_t Address, const void *Decoder)
5166
828
{
5167
828
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
5168
828
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
5169
5170
  // The table of encodings for these banked registers comes from B9.2.3 of
5171
  // the ARM ARM. There are patterns, but nothing regular enough to make this
5172
  // logic neater. So by fiat, these values are UNPREDICTABLE:
5173
828
  if (!ARMBankedReg_lookupBankedRegByEncoding((R << 5) | SysM))
5174
59
    return MCDisassembler_Fail;
5175
5176
769
  MCOperand_CreateImm0(Inst, (Val));
5177
769
  return MCDisassembler_Success;
5178
828
}
5179
5180
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
5181
          uint64_t Address, const void *Decoder)
5182
208
{
5183
208
  DecodeStatus S = MCDisassembler_Success;
5184
5185
208
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5186
208
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5187
208
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5188
5189
208
  if (Rn == 0xF)
5190
110
    S = MCDisassembler_SoftFail;
5191
5192
208
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5193
2
    return MCDisassembler_Fail;
5194
206
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5195
0
    return MCDisassembler_Fail;
5196
206
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5197
1
    return MCDisassembler_Fail;
5198
5199
205
  return S;
5200
206
}
5201
5202
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
5203
           uint64_t Address, const void *Decoder)
5204
551
{
5205
551
  DecodeStatus S = MCDisassembler_Success;
5206
5207
551
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5208
551
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
5209
551
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5210
551
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5211
5212
551
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
5213
0
    return MCDisassembler_Fail;
5214
5215
551
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
5216
371
    S = MCDisassembler_SoftFail;
5217
5218
551
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
5219
2
    return MCDisassembler_Fail;
5220
549
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
549
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5223
2
    return MCDisassembler_Fail;
5224
5225
547
  return S;
5226
549
}
5227
5228
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
5229
            uint64_t Address, const void *Decoder)
5230
3.64k
{
5231
3.64k
  DecodeStatus S = MCDisassembler_Success;
5232
5233
3.64k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5234
3.64k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5235
3.64k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5236
3.64k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5237
3.64k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5238
3.64k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5239
5240
3.64k
  if (Rn == 0xF || Rn == Rt)
5241
517
    S = MCDisassembler_SoftFail;
5242
5243
3.64k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5244
0
    return MCDisassembler_Fail;
5245
3.64k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5246
0
    return MCDisassembler_Fail;
5247
3.64k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5248
0
    return MCDisassembler_Fail;
5249
3.64k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5250
14
    return MCDisassembler_Fail;
5251
5252
3.63k
  return S;
5253
3.64k
}
5254
5255
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
5256
            uint64_t Address, const void *Decoder)
5257
1.77k
{
5258
1.77k
  DecodeStatus S = MCDisassembler_Success;
5259
5260
1.77k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5261
1.77k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5262
1.77k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5263
1.77k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5264
1.77k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5265
1.77k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5266
1.77k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5267
5268
1.77k
  if (Rn == 0xF || Rn == Rt)
5269
475
    S = MCDisassembler_SoftFail;
5270
1.77k
  if (Rm == 0xF)
5271
545
    S = MCDisassembler_SoftFail;
5272
5273
1.77k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5274
0
    return MCDisassembler_Fail;
5275
1.77k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5276
0
    return MCDisassembler_Fail;
5277
1.77k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5278
0
    return MCDisassembler_Fail;
5279
1.77k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5280
3
    return MCDisassembler_Fail;
5281
5282
1.77k
  return S;
5283
1.77k
}
5284
5285
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
5286
            uint64_t Address, const void *Decoder)
5287
3.55k
{
5288
3.55k
  DecodeStatus S = MCDisassembler_Success;
5289
5290
3.55k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5291
3.55k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5292
3.55k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5293
3.55k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5294
3.55k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5295
3.55k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5296
5297
3.55k
  if (Rn == 0xF || Rn == Rt)
5298
899
    S = MCDisassembler_SoftFail;
5299
5300
3.55k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
3.55k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5303
0
    return MCDisassembler_Fail;
5304
3.55k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
5305
0
    return MCDisassembler_Fail;
5306
3.55k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
4
    return MCDisassembler_Fail;
5308
5309
3.55k
  return S;
5310
3.55k
}
5311
5312
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
5313
            uint64_t Address, const void *Decoder)
5314
2.66k
{
5315
2.66k
  DecodeStatus S = MCDisassembler_Success;
5316
5317
2.66k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5318
2.66k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5319
2.66k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
5320
2.66k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
5321
2.66k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
5322
2.66k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5323
5324
2.66k
  if (Rn == 0xF || Rn == Rt)
5325
158
    S = MCDisassembler_SoftFail;
5326
5327
2.66k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5328
0
    return MCDisassembler_Fail;
5329
2.66k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5330
0
    return MCDisassembler_Fail;
5331
2.66k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
5332
0
    return MCDisassembler_Fail;
5333
2.66k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5334
3
    return MCDisassembler_Fail;
5335
5336
2.66k
  return S;
5337
2.66k
}
5338
5339
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5340
         const void *Decoder)
5341
2.21k
{
5342
2.21k
  DecodeStatus S = MCDisassembler_Success;
5343
5344
2.21k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5345
2.21k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5346
2.21k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5347
2.21k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5348
2.21k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5349
5350
2.21k
  unsigned align = 0;
5351
2.21k
  unsigned index = 0;
5352
2.21k
  switch (size) {
5353
0
  default:
5354
0
    return MCDisassembler_Fail;
5355
1.00k
  case 0:
5356
1.00k
    if (fieldFromInstruction_4(Insn, 4, 1))
5357
0
      return MCDisassembler_Fail; // UNDEFINED
5358
1.00k
    index = fieldFromInstruction_4(Insn, 5, 3);
5359
1.00k
    break;
5360
447
  case 1:
5361
447
    if (fieldFromInstruction_4(Insn, 5, 1))
5362
3
      return MCDisassembler_Fail; // UNDEFINED
5363
444
    index = fieldFromInstruction_4(Insn, 6, 2);
5364
444
    if (fieldFromInstruction_4(Insn, 4, 1))
5365
63
      align = 2;
5366
444
    break;
5367
766
  case 2:
5368
766
    if (fieldFromInstruction_4(Insn, 6, 1))
5369
0
      return MCDisassembler_Fail; // UNDEFINED
5370
766
    index = fieldFromInstruction_4(Insn, 7, 1);
5371
5372
766
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5373
572
    case 0:
5374
572
      align = 0;
5375
572
      break;
5376
190
    case 3:
5377
190
      align = 4;
5378
190
      break;
5379
4
    default:
5380
4
      return MCDisassembler_Fail;
5381
766
    }
5382
762
    break;
5383
2.21k
  }
5384
5385
2.20k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5386
0
    return MCDisassembler_Fail;
5387
2.20k
  if (Rm != 0xF) { // Writeback
5388
1.93k
    if (!Check(&S,
5389
1.93k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5390
0
      return MCDisassembler_Fail;
5391
1.93k
  }
5392
2.20k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
2.20k
  MCOperand_CreateImm0(Inst, (align));
5395
2.20k
  if (Rm != 0xF) {
5396
1.93k
    if (Rm != 0xD) {
5397
1.39k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5398
1.39k
                    Decoder)))
5399
0
        return MCDisassembler_Fail;
5400
1.39k
    } else
5401
533
      MCOperand_CreateReg0(Inst, (0));
5402
1.93k
  }
5403
5404
2.20k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
2.20k
  MCOperand_CreateImm0(Inst, (index));
5407
5408
2.20k
  return S;
5409
2.20k
}
5410
5411
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5412
         const void *Decoder)
5413
1.60k
{
5414
1.60k
  DecodeStatus S = MCDisassembler_Success;
5415
5416
1.60k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5417
1.60k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5418
1.60k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5419
1.60k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5420
1.60k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5421
5422
1.60k
  unsigned align = 0;
5423
1.60k
  unsigned index = 0;
5424
1.60k
  switch (size) {
5425
0
  default:
5426
0
    return MCDisassembler_Fail;
5427
428
  case 0:
5428
428
    if (fieldFromInstruction_4(Insn, 4, 1))
5429
0
      return MCDisassembler_Fail; // UNDEFINED
5430
428
    index = fieldFromInstruction_4(Insn, 5, 3);
5431
428
    break;
5432
679
  case 1:
5433
679
    if (fieldFromInstruction_4(Insn, 5, 1))
5434
0
      return MCDisassembler_Fail; // UNDEFINED
5435
679
    index = fieldFromInstruction_4(Insn, 6, 2);
5436
679
    if (fieldFromInstruction_4(Insn, 4, 1))
5437
215
      align = 2;
5438
679
    break;
5439
501
  case 2:
5440
501
    if (fieldFromInstruction_4(Insn, 6, 1))
5441
0
      return MCDisassembler_Fail; // UNDEFINED
5442
501
    index = fieldFromInstruction_4(Insn, 7, 1);
5443
5444
501
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5445
414
    case 0:
5446
414
      align = 0;
5447
414
      break;
5448
84
    case 3:
5449
84
      align = 4;
5450
84
      break;
5451
3
    default:
5452
3
      return MCDisassembler_Fail;
5453
501
    }
5454
498
    break;
5455
1.60k
  }
5456
5457
1.60k
  if (Rm != 0xF) { // Writeback
5458
1.49k
    if (!Check(&S,
5459
1.49k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5460
0
      return MCDisassembler_Fail;
5461
1.49k
  }
5462
1.60k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5463
0
    return MCDisassembler_Fail;
5464
1.60k
  MCOperand_CreateImm0(Inst, (align));
5465
1.60k
  if (Rm != 0xF) {
5466
1.49k
    if (Rm != 0xD) {
5467
1.08k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5468
1.08k
                    Decoder)))
5469
0
        return MCDisassembler_Fail;
5470
1.08k
    } else
5471
413
      MCOperand_CreateReg0(Inst, (0));
5472
1.49k
  }
5473
5474
1.60k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5475
0
    return MCDisassembler_Fail;
5476
1.60k
  MCOperand_CreateImm0(Inst, (index));
5477
5478
1.60k
  return S;
5479
1.60k
}
5480
5481
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5482
         const void *Decoder)
5483
1.67k
{
5484
1.67k
  DecodeStatus S = MCDisassembler_Success;
5485
5486
1.67k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5487
1.67k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5488
1.67k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5489
1.67k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5490
1.67k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5491
5492
1.67k
  unsigned align = 0;
5493
1.67k
  unsigned index = 0;
5494
1.67k
  unsigned inc = 1;
5495
1.67k
  switch (size) {
5496
0
  default:
5497
0
    return MCDisassembler_Fail;
5498
860
  case 0:
5499
860
    index = fieldFromInstruction_4(Insn, 5, 3);
5500
860
    if (fieldFromInstruction_4(Insn, 4, 1))
5501
359
      align = 2;
5502
860
    break;
5503
475
  case 1:
5504
475
    index = fieldFromInstruction_4(Insn, 6, 2);
5505
475
    if (fieldFromInstruction_4(Insn, 4, 1))
5506
203
      align = 4;
5507
475
    if (fieldFromInstruction_4(Insn, 5, 1))
5508
150
      inc = 2;
5509
475
    break;
5510
341
  case 2:
5511
341
    if (fieldFromInstruction_4(Insn, 5, 1))
5512
0
      return MCDisassembler_Fail; // UNDEFINED
5513
341
    index = fieldFromInstruction_4(Insn, 7, 1);
5514
341
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5515
66
      align = 8;
5516
341
    if (fieldFromInstruction_4(Insn, 6, 1))
5517
92
      inc = 2;
5518
341
    break;
5519
1.67k
  }
5520
5521
1.67k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5522
0
    return MCDisassembler_Fail;
5523
1.67k
  if (!Check(&S,
5524
1.67k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5525
3
    return MCDisassembler_Fail;
5526
1.67k
  if (Rm != 0xF) { // Writeback
5527
1.37k
    if (!Check(&S,
5528
1.37k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5529
0
      return MCDisassembler_Fail;
5530
1.37k
  }
5531
1.67k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5532
0
    return MCDisassembler_Fail;
5533
1.67k
  MCOperand_CreateImm0(Inst, (align));
5534
1.67k
  if (Rm != 0xF) {
5535
1.37k
    if (Rm != 0xD) {
5536
952
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5537
952
                    Decoder)))
5538
0
        return MCDisassembler_Fail;
5539
952
    } else
5540
420
      MCOperand_CreateReg0(Inst, (0));
5541
1.37k
  }
5542
5543
1.67k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5544
0
    return MCDisassembler_Fail;
5545
1.67k
  if (!Check(&S,
5546
1.67k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5547
0
    return MCDisassembler_Fail;
5548
1.67k
  MCOperand_CreateImm0(Inst, (index));
5549
5550
1.67k
  return S;
5551
1.67k
}
5552
5553
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5554
         const void *Decoder)
5555
3.56k
{
5556
3.56k
  DecodeStatus S = MCDisassembler_Success;
5557
5558
3.56k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5559
3.56k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5560
3.56k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5561
3.56k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5562
3.56k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5563
5564
3.56k
  unsigned align = 0;
5565
3.56k
  unsigned index = 0;
5566
3.56k
  unsigned inc = 1;
5567
3.56k
  switch (size) {
5568
0
  default:
5569
0
    return MCDisassembler_Fail;
5570
1.41k
  case 0:
5571
1.41k
    index = fieldFromInstruction_4(Insn, 5, 3);
5572
1.41k
    if (fieldFromInstruction_4(Insn, 4, 1))
5573
581
      align = 2;
5574
1.41k
    break;
5575
1.04k
  case 1:
5576
1.04k
    index = fieldFromInstruction_4(Insn, 6, 2);
5577
1.04k
    if (fieldFromInstruction_4(Insn, 4, 1))
5578
228
      align = 4;
5579
1.04k
    if (fieldFromInstruction_4(Insn, 5, 1))
5580
589
      inc = 2;
5581
1.04k
    break;
5582
1.11k
  case 2:
5583
1.11k
    if (fieldFromInstruction_4(Insn, 5, 1))
5584
0
      return MCDisassembler_Fail; // UNDEFINED
5585
1.11k
    index = fieldFromInstruction_4(Insn, 7, 1);
5586
1.11k
    if (fieldFromInstruction_4(Insn, 4, 1) != 0)
5587
585
      align = 8;
5588
1.11k
    if (fieldFromInstruction_4(Insn, 6, 1))
5589
514
      inc = 2;
5590
1.11k
    break;
5591
3.56k
  }
5592
5593
3.56k
  if (Rm != 0xF) { // Writeback
5594
2.60k
    if (!Check(&S,
5595
2.60k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5596
0
      return MCDisassembler_Fail;
5597
2.60k
  }
5598
3.56k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5599
0
    return MCDisassembler_Fail;
5600
3.56k
  MCOperand_CreateImm0(Inst, (align));
5601
3.56k
  if (Rm != 0xF) {
5602
2.60k
    if (Rm != 0xD) {
5603
1.61k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5604
1.61k
                    Decoder)))
5605
0
        return MCDisassembler_Fail;
5606
1.61k
    } else
5607
992
      MCOperand_CreateReg0(Inst, (0));
5608
2.60k
  }
5609
5610
3.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5611
0
    return MCDisassembler_Fail;
5612
3.56k
  if (!Check(&S,
5613
3.56k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5614
5
    return MCDisassembler_Fail;
5615
3.56k
  MCOperand_CreateImm0(Inst, (index));
5616
5617
3.56k
  return S;
5618
3.56k
}
5619
5620
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5621
         const void *Decoder)
5622
1.57k
{
5623
1.57k
  DecodeStatus S = MCDisassembler_Success;
5624
5625
1.57k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5626
1.57k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5627
1.57k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5628
1.57k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5629
1.57k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5630
5631
1.57k
  unsigned align = 0;
5632
1.57k
  unsigned index = 0;
5633
1.57k
  unsigned inc = 1;
5634
1.57k
  switch (size) {
5635
0
  default:
5636
0
    return MCDisassembler_Fail;
5637
728
  case 0:
5638
728
    if (fieldFromInstruction_4(Insn, 4, 1))
5639
0
      return MCDisassembler_Fail; // UNDEFINED
5640
728
    index = fieldFromInstruction_4(Insn, 5, 3);
5641
728
    break;
5642
300
  case 1:
5643
300
    if (fieldFromInstruction_4(Insn, 4, 1))
5644
0
      return MCDisassembler_Fail; // UNDEFINED
5645
300
    index = fieldFromInstruction_4(Insn, 6, 2);
5646
300
    if (fieldFromInstruction_4(Insn, 5, 1))
5647
102
      inc = 2;
5648
300
    break;
5649
545
  case 2:
5650
545
    if (fieldFromInstruction_4(Insn, 4, 2))
5651
0
      return MCDisassembler_Fail; // UNDEFINED
5652
545
    index = fieldFromInstruction_4(Insn, 7, 1);
5653
545
    if (fieldFromInstruction_4(Insn, 6, 1))
5654
142
      inc = 2;
5655
545
    break;
5656
1.57k
  }
5657
5658
1.57k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5659
0
    return MCDisassembler_Fail;
5660
1.57k
  if (!Check(&S,
5661
1.57k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5662
2
    return MCDisassembler_Fail;
5663
1.57k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5664
1.57k
                Decoder)))
5665
2
    return MCDisassembler_Fail;
5666
5667
1.56k
  if (Rm != 0xF) { // Writeback
5668
868
    if (!Check(&S,
5669
868
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5670
0
      return MCDisassembler_Fail;
5671
868
  }
5672
1.56k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5673
0
    return MCDisassembler_Fail;
5674
1.56k
  MCOperand_CreateImm0(Inst, (align));
5675
1.56k
  if (Rm != 0xF) {
5676
868
    if (Rm != 0xD) {
5677
468
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5678
468
                    Decoder)))
5679
0
        return MCDisassembler_Fail;
5680
468
    } else
5681
400
      MCOperand_CreateReg0(Inst, (0));
5682
868
  }
5683
5684
1.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5685
0
    return MCDisassembler_Fail;
5686
1.56k
  if (!Check(&S,
5687
1.56k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5688
0
    return MCDisassembler_Fail;
5689
1.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5690
1.56k
                Decoder)))
5691
0
    return MCDisassembler_Fail;
5692
1.56k
  MCOperand_CreateImm0(Inst, (index));
5693
5694
1.56k
  return S;
5695
1.56k
}
5696
5697
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5698
         const void *Decoder)
5699
1.35k
{
5700
1.35k
  DecodeStatus S = MCDisassembler_Success;
5701
5702
1.35k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5703
1.35k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5704
1.35k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5705
1.35k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5706
1.35k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5707
5708
1.35k
  unsigned align = 0;
5709
1.35k
  unsigned index = 0;
5710
1.35k
  unsigned inc = 1;
5711
1.35k
  switch (size) {
5712
0
  default:
5713
0
    return MCDisassembler_Fail;
5714
473
  case 0:
5715
473
    if (fieldFromInstruction_4(Insn, 4, 1))
5716
0
      return MCDisassembler_Fail; // UNDEFINED
5717
473
    index = fieldFromInstruction_4(Insn, 5, 3);
5718
473
    break;
5719
435
  case 1:
5720
435
    if (fieldFromInstruction_4(Insn, 4, 1))
5721
0
      return MCDisassembler_Fail; // UNDEFINED
5722
435
    index = fieldFromInstruction_4(Insn, 6, 2);
5723
435
    if (fieldFromInstruction_4(Insn, 5, 1))
5724
106
      inc = 2;
5725
435
    break;
5726
451
  case 2:
5727
451
    if (fieldFromInstruction_4(Insn, 4, 2))
5728
0
      return MCDisassembler_Fail; // UNDEFINED
5729
451
    index = fieldFromInstruction_4(Insn, 7, 1);
5730
451
    if (fieldFromInstruction_4(Insn, 6, 1))
5731
115
      inc = 2;
5732
451
    break;
5733
1.35k
  }
5734
5735
1.35k
  if (Rm != 0xF) { // Writeback
5736
882
    if (!Check(&S,
5737
882
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5738
0
      return MCDisassembler_Fail;
5739
882
  }
5740
1.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5741
0
    return MCDisassembler_Fail;
5742
1.35k
  MCOperand_CreateImm0(Inst, (align));
5743
1.35k
  if (Rm != 0xF) {
5744
882
    if (Rm != 0xD) {
5745
674
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5746
674
                    Decoder)))
5747
0
        return MCDisassembler_Fail;
5748
674
    } else
5749
208
      MCOperand_CreateReg0(Inst, (0));
5750
882
  }
5751
5752
1.35k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5753
0
    return MCDisassembler_Fail;
5754
1.35k
  if (!Check(&S,
5755
1.35k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5756
2
    return MCDisassembler_Fail;
5757
1.35k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5758
1.35k
                Decoder)))
5759
2
    return MCDisassembler_Fail;
5760
1.35k
  MCOperand_CreateImm0(Inst, (index));
5761
5762
1.35k
  return S;
5763
1.35k
}
5764
5765
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5766
         const void *Decoder)
5767
2.18k
{
5768
2.18k
  DecodeStatus S = MCDisassembler_Success;
5769
5770
2.18k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5771
2.18k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5772
2.18k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5773
2.18k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5774
2.18k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5775
5776
2.18k
  unsigned align = 0;
5777
2.18k
  unsigned index = 0;
5778
2.18k
  unsigned inc = 1;
5779
2.18k
  switch (size) {
5780
0
  default:
5781
0
    return MCDisassembler_Fail;
5782
820
  case 0:
5783
820
    if (fieldFromInstruction_4(Insn, 4, 1))
5784
179
      align = 4;
5785
820
    index = fieldFromInstruction_4(Insn, 5, 3);
5786
820
    break;
5787
1.01k
  case 1:
5788
1.01k
    if (fieldFromInstruction_4(Insn, 4, 1))
5789
424
      align = 8;
5790
1.01k
    index = fieldFromInstruction_4(Insn, 6, 2);
5791
1.01k
    if (fieldFromInstruction_4(Insn, 5, 1))
5792
510
      inc = 2;
5793
1.01k
    break;
5794
347
  case 2:
5795
347
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5796
122
    case 0:
5797
122
      align = 0;
5798
122
      break;
5799
2
    case 3:
5800
2
      return MCDisassembler_Fail;
5801
223
    default:
5802
223
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5803
223
      break;
5804
347
    }
5805
5806
345
    index = fieldFromInstruction_4(Insn, 7, 1);
5807
345
    if (fieldFromInstruction_4(Insn, 6, 1))
5808
127
      inc = 2;
5809
345
    break;
5810
2.18k
  }
5811
5812
2.18k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5813
0
    return MCDisassembler_Fail;
5814
2.18k
  if (!Check(&S,
5815
2.18k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5816
2
    return MCDisassembler_Fail;
5817
2.18k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5818
2.18k
                Decoder)))
5819
3
    return MCDisassembler_Fail;
5820
2.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5821
2.17k
                Decoder)))
5822
2
    return MCDisassembler_Fail;
5823
5824
2.17k
  if (Rm != 0xF) { // Writeback
5825
1.65k
    if (!Check(&S,
5826
1.65k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5827
0
      return MCDisassembler_Fail;
5828
1.65k
  }
5829
2.17k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5830
0
    return MCDisassembler_Fail;
5831
2.17k
  MCOperand_CreateImm0(Inst, (align));
5832
2.17k
  if (Rm != 0xF) {
5833
1.65k
    if (Rm != 0xD) {
5834
1.10k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5835
1.10k
                    Decoder)))
5836
0
        return MCDisassembler_Fail;
5837
1.10k
    } else
5838
549
      MCOperand_CreateReg0(Inst, (0));
5839
1.65k
  }
5840
5841
2.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5842
0
    return MCDisassembler_Fail;
5843
2.17k
  if (!Check(&S,
5844
2.17k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5845
0
    return MCDisassembler_Fail;
5846
2.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5847
2.17k
                Decoder)))
5848
0
    return MCDisassembler_Fail;
5849
2.17k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5850
2.17k
                Decoder)))
5851
0
    return MCDisassembler_Fail;
5852
2.17k
  MCOperand_CreateImm0(Inst, (index));
5853
5854
2.17k
  return S;
5855
2.17k
}
5856
5857
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn, uint64_t Address,
5858
         const void *Decoder)
5859
1.95k
{
5860
1.95k
  DecodeStatus S = MCDisassembler_Success;
5861
5862
1.95k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5863
1.95k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5864
1.95k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5865
1.95k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5866
1.95k
  unsigned size = fieldFromInstruction_4(Insn, 10, 2);
5867
5868
1.95k
  unsigned align = 0;
5869
1.95k
  unsigned index = 0;
5870
1.95k
  unsigned inc = 1;
5871
1.95k
  switch (size) {
5872
0
  default:
5873
0
    return MCDisassembler_Fail;
5874
617
  case 0:
5875
617
    if (fieldFromInstruction_4(Insn, 4, 1))
5876
384
      align = 4;
5877
617
    index = fieldFromInstruction_4(Insn, 5, 3);
5878
617
    break;
5879
883
  case 1:
5880
883
    if (fieldFromInstruction_4(Insn, 4, 1))
5881
457
      align = 8;
5882
883
    index = fieldFromInstruction_4(Insn, 6, 2);
5883
883
    if (fieldFromInstruction_4(Insn, 5, 1))
5884
264
      inc = 2;
5885
883
    break;
5886
451
  case 2:
5887
451
    switch (fieldFromInstruction_4(Insn, 4, 2)) {
5888
266
    case 0:
5889
266
      align = 0;
5890
266
      break;
5891
3
    case 3:
5892
3
      return MCDisassembler_Fail;
5893
182
    default:
5894
182
      align = 4 << fieldFromInstruction_4(Insn, 4, 2);
5895
182
      break;
5896
451
    }
5897
5898
448
    index = fieldFromInstruction_4(Insn, 7, 1);
5899
448
    if (fieldFromInstruction_4(Insn, 6, 1))
5900
158
      inc = 2;
5901
448
    break;
5902
1.95k
  }
5903
5904
1.94k
  if (Rm != 0xF) { // Writeback
5905
1.10k
    if (!Check(&S,
5906
1.10k
         DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5907
0
      return MCDisassembler_Fail;
5908
1.10k
  }
5909
1.94k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5910
0
    return MCDisassembler_Fail;
5911
1.94k
  MCOperand_CreateImm0(Inst, (align));
5912
1.94k
  if (Rm != 0xF) {
5913
1.10k
    if (Rm != 0xD) {
5914
900
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address,
5915
900
                    Decoder)))
5916
0
        return MCDisassembler_Fail;
5917
900
    } else
5918
203
      MCOperand_CreateReg0(Inst, (0));
5919
1.10k
  }
5920
5921
1.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5922
0
    return MCDisassembler_Fail;
5923
1.94k
  if (!Check(&S,
5924
1.94k
       DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5925
3
    return MCDisassembler_Fail;
5926
1.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2 * inc, Address,
5927
1.94k
                Decoder)))
5928
3
    return MCDisassembler_Fail;
5929
1.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3 * inc, Address,
5930
1.94k
                Decoder)))
5931
4
    return MCDisassembler_Fail;
5932
1.93k
  MCOperand_CreateImm0(Inst, (index));
5933
5934
1.93k
  return S;
5935
1.94k
}
5936
5937
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn, uint64_t Address,
5938
          const void *Decoder)
5939
388
{
5940
388
  DecodeStatus S = MCDisassembler_Success;
5941
388
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5942
388
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5943
388
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5944
388
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5945
388
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5946
5947
388
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5948
148
    S = MCDisassembler_SoftFail;
5949
5950
388
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5951
0
    return MCDisassembler_Fail;
5952
388
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5953
3
    return MCDisassembler_Fail;
5954
385
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5955
0
    return MCDisassembler_Fail;
5956
385
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5957
0
    return MCDisassembler_Fail;
5958
385
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5959
3
    return MCDisassembler_Fail;
5960
5961
382
  return S;
5962
385
}
5963
5964
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn, uint64_t Address,
5965
          const void *Decoder)
5966
190
{
5967
190
  DecodeStatus S = MCDisassembler_Success;
5968
190
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5969
190
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5970
190
  unsigned Rm = fieldFromInstruction_4(Insn, 5, 1);
5971
190
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5972
190
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5973
5974
190
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5975
106
    S = MCDisassembler_SoftFail;
5976
5977
190
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5978
0
    return MCDisassembler_Fail;
5979
190
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5980
0
    return MCDisassembler_Fail;
5981
190
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm, Address, Decoder)))
5982
0
    return MCDisassembler_Fail;
5983
190
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5984
2
    return MCDisassembler_Fail;
5985
188
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5986
3
    return MCDisassembler_Fail;
5987
5988
185
  return S;
5989
188
}
5990
5991
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn, uint64_t Address,
5992
           const void *Decoder)
5993
12.8k
{
5994
12.8k
  DecodeStatus S = MCDisassembler_Success;
5995
12.8k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5996
12.8k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5997
5998
12.8k
  if (pred == 0xF) {
5999
587
    pred = 0xE;
6000
587
    S = MCDisassembler_SoftFail;
6001
587
  }
6002
6003
12.8k
  if (mask == 0x0)
6004
0
    return MCDisassembler_Fail;
6005
6006
  // IT masks are encoded as a sequence of replacement low-order bits
6007
  // for the condition code. So if the low bit of the starting
6008
  // condition code is 1, then we have to flip all the bits above the
6009
  // terminating bit (which is the lowest 1 bit).
6010
12.8k
  if (pred & 1) {
6011
8.80k
    unsigned LowBit = mask & -mask;
6012
8.80k
    unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
6013
8.80k
    mask ^= BitsAboveLowBit;
6014
8.80k
  }
6015
6016
12.8k
  MCOperand_CreateImm0(Inst, (pred));
6017
12.8k
  MCOperand_CreateImm0(Inst, (mask));
6018
12.8k
  return S;
6019
12.8k
}
6020
6021
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
6022
                 uint64_t Address,
6023
                 const void *Decoder)
6024
3.78k
{
6025
3.78k
  DecodeStatus S = MCDisassembler_Success;
6026
6027
3.78k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6028
3.78k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6029
3.78k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6030
3.78k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6031
3.78k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6032
3.78k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6033
3.78k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6034
3.78k
  bool writeback = (W == 1) | (P == 0);
6035
6036
3.78k
  addr |= (U << 8) | (Rn << 9);
6037
6038
3.78k
  if (writeback && (Rn == Rt || Rn == Rt2))
6039
1.24k
    Check(&S, MCDisassembler_SoftFail);
6040
3.78k
  if (Rt == Rt2)
6041
513
    Check(&S, MCDisassembler_SoftFail);
6042
6043
  // Rt
6044
3.78k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6045
0
    return MCDisassembler_Fail;
6046
  // Rt2
6047
3.78k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6048
0
    return MCDisassembler_Fail;
6049
  // Writeback operand
6050
3.78k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6051
0
    return MCDisassembler_Fail;
6052
  // addr
6053
3.78k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6054
0
    return MCDisassembler_Fail;
6055
6056
3.78k
  return S;
6057
3.78k
}
6058
6059
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
6060
                 uint64_t Address,
6061
                 const void *Decoder)
6062
4.70k
{
6063
4.70k
  DecodeStatus S = MCDisassembler_Success;
6064
6065
4.70k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6066
4.70k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
6067
4.70k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6068
4.70k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
6069
4.70k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
6070
4.70k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
6071
4.70k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
6072
4.70k
  bool writeback = (W == 1) | (P == 0);
6073
6074
4.70k
  addr |= (U << 8) | (Rn << 9);
6075
6076
4.70k
  if (writeback && (Rn == Rt || Rn == Rt2))
6077
2.11k
    Check(&S, MCDisassembler_SoftFail);
6078
6079
  // Writeback operand
6080
4.70k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
6081
0
    return MCDisassembler_Fail;
6082
  // Rt
6083
4.70k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
6084
0
    return MCDisassembler_Fail;
6085
  // Rt2
6086
4.70k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
6087
0
    return MCDisassembler_Fail;
6088
  // addr
6089
4.70k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
6090
0
    return MCDisassembler_Fail;
6091
6092
4.70k
  return S;
6093
4.70k
}
6094
6095
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn, uint64_t Address,
6096
        const void *Decoder)
6097
500
{
6098
500
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
6099
500
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
6100
500
  if (sign1 != sign2)
6101
1
    return MCDisassembler_Fail;
6102
499
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
6103
499
  CS_ASSERT(MCInst_getNumOperands(Inst) == 0 &&
6104
499
      "We should receive an empty Inst");
6105
499
  DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
6106
6107
499
  unsigned Val = fieldFromInstruction_4(Insn, 0, 8);
6108
499
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
6109
499
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
6110
  // If sign, then it is decreasing the address.
6111
499
  if (sign1) {
6112
    // Following ARMv7 Architecture Manual, when the offset
6113
    // is zero, it is decoded as a subw, not as a adr.w
6114
158
    if (!Val) {
6115
64
      MCInst_setOpcode(Inst, (ARM_t2SUBri12));
6116
64
      MCOperand_CreateReg0(Inst, (ARM_PC));
6117
64
    } else
6118
94
      Val = -Val;
6119
158
  }
6120
499
  MCOperand_CreateImm0(Inst, (Val));
6121
499
  return S;
6122
500
}
6123
6124
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
6125
                uint64_t Address,
6126
                const void *Decoder)
6127
589
{
6128
589
  DecodeStatus S = MCDisassembler_Success;
6129
6130
  // Shift of "asr #32" is not allowed in Thumb2 mode.
6131
589
  if (Val == 0x20)
6132
1
    S = MCDisassembler_Fail;
6133
589
  MCOperand_CreateImm0(Inst, (Val));
6134
589
  return S;
6135
589
}
6136
6137
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn, uint64_t Address,
6138
             const void *Decoder)
6139
1.65k
{
6140
1.65k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
6141
1.65k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 0, 4);
6142
1.65k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6143
1.65k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
6144
6145
1.65k
  if (pred == 0xF)
6146
871
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
6147
6148
787
  DecodeStatus S = MCDisassembler_Success;
6149
6150
787
  if (Rt == Rn || Rn == Rt2)
6151
194
    S = MCDisassembler_SoftFail;
6152
6153
787
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6154
0
    return MCDisassembler_Fail;
6155
787
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
6156
0
    return MCDisassembler_Fail;
6157
787
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6158
0
    return MCDisassembler_Fail;
6159
787
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
6160
0
    return MCDisassembler_Fail;
6161
6162
787
  return S;
6163
787
}
6164
6165
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn, uint64_t Address,
6166
        const void *Decoder)
6167
2.20k
{
6168
2.20k
  bool hasFullFP16 =
6169
2.20k
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6170
6171
2.20k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6172
2.20k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6173
2.20k
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6174
2.20k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6175
2.20k
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6176
2.20k
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6177
2.20k
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6178
6179
2.20k
  DecodeStatus S = MCDisassembler_Success;
6180
6181
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6182
2.20k
  if (!(imm & 0x38)) {
6183
1.42k
    if (cmode == 0xF) {
6184
328
      if (op == 1)
6185
3
        return MCDisassembler_Fail;
6186
325
      MCInst_setOpcode(Inst, (ARM_VMOVv2f32));
6187
325
    }
6188
1.42k
    if (hasFullFP16) {
6189
1.42k
      if (cmode == 0xE) {
6190
0
        if (op == 1) {
6191
0
          MCInst_setOpcode(Inst, (ARM_VMOVv1i64));
6192
0
        } else {
6193
0
          MCInst_setOpcode(Inst, (ARM_VMOVv8i8));
6194
0
        }
6195
0
      }
6196
1.42k
      if (cmode == 0xD) {
6197
341
        if (op == 1) {
6198
92
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6199
249
        } else {
6200
249
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6201
249
        }
6202
341
      }
6203
1.42k
      if (cmode == 0xC) {
6204
756
        if (op == 1) {
6205
330
          MCInst_setOpcode(Inst, (ARM_VMVNv2i32));
6206
426
        } else {
6207
426
          MCInst_setOpcode(Inst, (ARM_VMOVv2i32));
6208
426
        }
6209
756
      }
6210
1.42k
    }
6211
1.42k
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6212
1.42k
               Decoder);
6213
1.42k
  }
6214
6215
784
  if (!(imm & 0x20))
6216
3
    return MCDisassembler_Fail;
6217
6218
781
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
6219
0
    return MCDisassembler_Fail;
6220
781
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6221
0
    return MCDisassembler_Fail;
6222
781
  MCOperand_CreateImm0(Inst, (64 - imm));
6223
6224
781
  return S;
6225
781
}
6226
6227
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn, uint64_t Address,
6228
        const void *Decoder)
6229
529
{
6230
529
  bool hasFullFP16 =
6231
529
    ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
6232
6233
529
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6234
529
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6235
529
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6236
529
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6237
529
  unsigned imm = fieldFromInstruction_4(Insn, 16, 6);
6238
529
  unsigned cmode = fieldFromInstruction_4(Insn, 8, 4);
6239
529
  unsigned op = fieldFromInstruction_4(Insn, 5, 1);
6240
6241
529
  DecodeStatus S = MCDisassembler_Success;
6242
6243
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
6244
529
  if (!(imm & 0x38)) {
6245
293
    if (cmode == 0xF) {
6246
44
      if (op == 1)
6247
2
        return MCDisassembler_Fail;
6248
42
      MCInst_setOpcode(Inst, (ARM_VMOVv4f32));
6249
42
    }
6250
291
    if (hasFullFP16) {
6251
291
      if (cmode == 0xE) {
6252
0
        if (op == 1) {
6253
0
          MCInst_setOpcode(Inst, (ARM_VMOVv2i64));
6254
0
        } else {
6255
0
          MCInst_setOpcode(Inst, (ARM_VMOVv16i8));
6256
0
        }
6257
0
      }
6258
291
      if (cmode == 0xD) {
6259
84
        if (op == 1) {
6260
29
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6261
55
        } else {
6262
55
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6263
55
        }
6264
84
      }
6265
291
      if (cmode == 0xC) {
6266
165
        if (op == 1) {
6267
15
          MCInst_setOpcode(Inst, (ARM_VMVNv4i32));
6268
150
        } else {
6269
150
          MCInst_setOpcode(Inst, (ARM_VMOVv4i32));
6270
150
        }
6271
165
      }
6272
291
    }
6273
291
    return DecodeVMOVModImmInstruction(Inst, Insn, Address,
6274
291
               Decoder);
6275
293
  }
6276
6277
236
  if (!(imm & 0x20))
6278
2
    return MCDisassembler_Fail;
6279
6280
234
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
6281
2
    return MCDisassembler_Fail;
6282
232
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
6283
2
    return MCDisassembler_Fail;
6284
230
  MCOperand_CreateImm0(Inst, (64 - imm));
6285
6286
230
  return S;
6287
232
}
6288
6289
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst,
6290
                   unsigned Insn,
6291
                   uint64_t Address,
6292
                   const void *Decoder)
6293
245
{
6294
245
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
6295
245
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
6296
245
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
6297
245
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
6298
245
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
6299
245
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
6300
245
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
6301
245
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
6302
6303
245
  DecodeStatus S = MCDisassembler_Success;
6304
6305
245
  typedef DecodeStatus (*DecoderFunction)(MCInst *Inst, unsigned RegNo,
6306
245
            uint64_t Address,
6307
245
            const void *Decoder);
6308
6309
245
  DecoderFunction DestRegDecoder = q ? DecodeQPRRegisterClass :
6310
245
               DecodeDPRRegisterClass;
6311
6312
245
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6313
1
    return MCDisassembler_Fail;
6314
244
  if (!Check(&S, DestRegDecoder(Inst, Vd, Address, Decoder)))
6315
0
    return MCDisassembler_Fail;
6316
244
  if (!Check(&S, DestRegDecoder(Inst, Vn, Address, Decoder)))
6317
1
    return MCDisassembler_Fail;
6318
243
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
6319
0
    return MCDisassembler_Fail;
6320
  // The lane index does not have any bits in the encoding, because it can
6321
  // only be 0.
6322
243
  MCOperand_CreateImm0(Inst, (0));
6323
243
  MCOperand_CreateImm0(Inst, (rotate));
6324
6325
243
  return S;
6326
243
}
6327
6328
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val, uint64_t Address,
6329
            const void *Decoder)
6330
2.41k
{
6331
2.41k
  DecodeStatus S = MCDisassembler_Success;
6332
6333
2.41k
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
6334
2.41k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6335
2.41k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
6336
2.41k
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
6337
2.41k
  unsigned Cond = fieldFromInstruction_4(Val, 28, 4);
6338
6339
2.41k
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
6340
1.26k
    S = MCDisassembler_SoftFail;
6341
6342
2.41k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
6343
0
    return MCDisassembler_Fail;
6344
2.41k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
6345
0
    return MCDisassembler_Fail;
6346
2.41k
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
6347
0
    return MCDisassembler_Fail;
6348
2.41k
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
6349
0
    return MCDisassembler_Fail;
6350
2.41k
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
6351
4
    return MCDisassembler_Fail;
6352
6353
2.41k
  return S;
6354
2.41k
}
6355
6356
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
6357
              uint64_t Address,
6358
              const void *Decoder)
6359
1.96k
{
6360
1.96k
  DecodeStatus S = MCDisassembler_Success;
6361
6362
1.96k
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
6363
1.96k
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
6364
1.96k
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
6365
1.96k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6366
1.96k
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
6367
6368
1.96k
  if ((cop & ~0x1) == 0xa)
6369
9
    return MCDisassembler_Fail;
6370
6371
1.95k
  if (Rt == Rt2)
6372
183
    S = MCDisassembler_SoftFail;
6373
6374
  // We have to check if the instruction is MRRC2
6375
  // or MCRR2 when constructing the operands for
6376
  // Inst. Reason is because MRRC2 stores to two
6377
  // registers so its tablegen desc has two
6378
  // outputs whereas MCRR doesn't store to any
6379
  // registers so all of its operands are listed
6380
  // as inputs, therefore the operand order for
6381
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
6382
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
6383
6384
1.95k
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
6385
590
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6386
590
                Decoder)))
6387
0
      return MCDisassembler_Fail;
6388
590
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6389
590
                Decoder)))
6390
0
      return MCDisassembler_Fail;
6391
590
  }
6392
1.95k
  MCOperand_CreateImm0(Inst, (cop));
6393
1.95k
  MCOperand_CreateImm0(Inst, (opc1));
6394
1.95k
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
6395
1.36k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6396
1.36k
                Decoder)))
6397
0
      return MCDisassembler_Fail;
6398
1.36k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address,
6399
1.36k
                Decoder)))
6400
0
      return MCDisassembler_Fail;
6401
1.36k
  }
6402
1.95k
  MCOperand_CreateImm0(Inst, (CRm));
6403
6404
1.95k
  return S;
6405
1.95k
}
6406
6407
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
6408
           uint64_t Address, const void *Decoder)
6409
1.00k
{
6410
1.00k
  DecodeStatus S = MCDisassembler_Success;
6411
6412
  // Add explicit operand for the destination sysreg, for cases where
6413
  // we have to model it for code generation purposes.
6414
1.00k
  switch (MCInst_getOpcode(Inst)) {
6415
193
  case ARM_VMSR_FPSCR_NZCVQC:
6416
193
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6417
193
    break;
6418
0
  case ARM_VMSR_P0:
6419
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6420
0
    break;
6421
1.00k
  }
6422
6423
1.00k
  if (MCInst_getOpcode(Inst) != ARM_FMSTAT) {
6424
978
    unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
6425
6426
978
    if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb) &&
6427
978
        !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) {
6428
309
      if (Rt == 13 || Rt == 15)
6429
135
        S = MCDisassembler_SoftFail;
6430
309
      Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address,
6431
309
               Decoder));
6432
309
    } else
6433
669
      Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address,
6434
669
                   Decoder));
6435
978
  }
6436
6437
  // Add explicit operand for the source sysreg, similarly to above.
6438
1.00k
  switch (MCInst_getOpcode(Inst)) {
6439
69
  case ARM_VMRS_FPSCR_NZCVQC:
6440
69
    MCOperand_CreateReg0(Inst, (ARM_FPSCR_NZCV));
6441
69
    break;
6442
0
  case ARM_VMRS_P0:
6443
0
    MCOperand_CreateReg0(Inst, (ARM_VPR));
6444
0
    break;
6445
1.00k
  }
6446
6447
1.00k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_ModeThumb)) {
6448
557
    MCOperand_CreateImm0(Inst, (ARMCC_AL));
6449
557
    MCOperand_CreateReg0(Inst, (0));
6450
557
  } else {
6451
444
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
6452
444
    if (!Check(&S, DecodePredicateOperand(Inst, pred, Address,
6453
444
                  Decoder)))
6454
1
      return MCDisassembler_Fail;
6455
444
  }
6456
6457
1.00k
  return S;
6458
1.00k
}
6459
6460
#define DEFINE_DecodeBFLabelOperand(isSigned, isNeg, zeroPermitted, size) \
6461
  static DecodeStatus CONCAT( \
6462
    DecodeBFLabelOperand, \
6463
    CONCAT(isSigned, CONCAT(isNeg, CONCAT(zeroPermitted, size))))( \
6464
    MCInst * Inst, unsigned Val, uint64_t Address, \
6465
    const void *Decoder) \
6466
1.28k
  { \
6467
1.28k
    DecodeStatus S = MCDisassembler_Success; \
6468
1.28k
    if (Val == 0 && !zeroPermitted) \
6469
1.28k
      S = MCDisassembler_Fail; \
6470
1.28k
\
6471
1.28k
    uint64_t DecVal; \
6472
1.28k
    if (isSigned) \
6473
1.28k
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
1.28k
    else \
6475
1.28k
      DecVal = (Val << 1); \
6476
1.28k
\
6477
1.28k
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
1.28k
                true, 4, Inst, Decoder)) \
6479
1.28k
      MCOperand_CreateImm0(Inst, \
6480
1.28k
               (isNeg ? -DecVal : DecVal)); \
6481
1.28k
    return S; \
6482
1.28k
  }
ARMDisassembler.c:DecodeBFLabelOperand_0_1_1_11
Line
Count
Source
6466
119
  { \
6467
119
    DecodeStatus S = MCDisassembler_Success; \
6468
119
    if (Val == 0 && !zeroPermitted) \
6469
119
      S = MCDisassembler_Fail; \
6470
119
\
6471
119
    uint64_t DecVal; \
6472
119
    if (isSigned) \
6473
119
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
119
    else \
6475
119
      DecVal = (Val << 1); \
6476
119
\
6477
119
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
119
                true, 4, Inst, Decoder)) \
6479
119
      MCOperand_CreateImm0(Inst, \
6480
119
               (isNeg ? -DecVal : DecVal)); \
6481
119
    return S; \
6482
119
  }
ARMDisassembler.c:DecodeBFLabelOperand_0_0_1_11
Line
Count
Source
6466
365
  { \
6467
365
    DecodeStatus S = MCDisassembler_Success; \
6468
365
    if (Val == 0 && !zeroPermitted) \
6469
365
      S = MCDisassembler_Fail; \
6470
365
\
6471
365
    uint64_t DecVal; \
6472
365
    if (isSigned) \
6473
365
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
365
    else \
6475
365
      DecVal = (Val << 1); \
6476
365
\
6477
365
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
365
                true, 4, Inst, Decoder)) \
6479
365
      MCOperand_CreateImm0(Inst, \
6480
365
               (isNeg ? -DecVal : DecVal)); \
6481
365
    return S; \
6482
365
  }
ARMDisassembler.c:DecodeBFLabelOperand_0_0_0_4
Line
Count
Source
6466
471
  { \
6467
471
    DecodeStatus S = MCDisassembler_Success; \
6468
471
    if (Val == 0 && !zeroPermitted) \
6469
471
      S = MCDisassembler_Fail; \
6470
471
\
6471
471
    uint64_t DecVal; \
6472
471
    if (isSigned) \
6473
471
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
471
    else \
6475
471
      DecVal = (Val << 1); \
6476
471
\
6477
471
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
471
                true, 4, Inst, Decoder)) \
6479
471
      MCOperand_CreateImm0(Inst, \
6480
471
               (isNeg ? -DecVal : DecVal)); \
6481
471
    return S; \
6482
471
  }
ARMDisassembler.c:DecodeBFLabelOperand_1_0_1_18
Line
Count
Source
6466
100
  { \
6467
100
    DecodeStatus S = MCDisassembler_Success; \
6468
100
    if (Val == 0 && !zeroPermitted) \
6469
100
      S = MCDisassembler_Fail; \
6470
100
\
6471
100
    uint64_t DecVal; \
6472
100
    if (isSigned) \
6473
100
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
100
    else \
6475
100
      DecVal = (Val << 1); \
6476
100
\
6477
100
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
100
                true, 4, Inst, Decoder)) \
6479
100
      MCOperand_CreateImm0(Inst, \
6480
100
               (isNeg ? -DecVal : DecVal)); \
6481
100
    return S; \
6482
100
  }
ARMDisassembler.c:DecodeBFLabelOperand_1_0_1_12
Line
Count
Source
6466
163
  { \
6467
163
    DecodeStatus S = MCDisassembler_Success; \
6468
163
    if (Val == 0 && !zeroPermitted) \
6469
163
      S = MCDisassembler_Fail; \
6470
163
\
6471
163
    uint64_t DecVal; \
6472
163
    if (isSigned) \
6473
163
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
163
    else \
6475
163
      DecVal = (Val << 1); \
6476
163
\
6477
163
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
163
                true, 4, Inst, Decoder)) \
6479
163
      MCOperand_CreateImm0(Inst, \
6480
163
               (isNeg ? -DecVal : DecVal)); \
6481
163
    return S; \
6482
163
  }
ARMDisassembler.c:DecodeBFLabelOperand_1_0_1_16
Line
Count
Source
6466
65
  { \
6467
65
    DecodeStatus S = MCDisassembler_Success; \
6468
65
    if (Val == 0 && !zeroPermitted) \
6469
65
      S = MCDisassembler_Fail; \
6470
65
\
6471
65
    uint64_t DecVal; \
6472
65
    if (isSigned) \
6473
65
      DecVal = SignExtend32((Val << 1), size + 1); \
6474
65
    else \
6475
65
      DecVal = (Val << 1); \
6476
65
\
6477
65
    if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, \
6478
65
                true, 4, Inst, Decoder)) \
6479
65
      MCOperand_CreateImm0(Inst, \
6480
65
               (isNeg ? -DecVal : DecVal)); \
6481
65
    return S; \
6482
65
  }
6483
DEFINE_DecodeBFLabelOperand(false, false, false, 4);
6484
DEFINE_DecodeBFLabelOperand(true, false, true, 18);
6485
DEFINE_DecodeBFLabelOperand(true, false, true, 12);
6486
DEFINE_DecodeBFLabelOperand(true, false, true, 16);
6487
DEFINE_DecodeBFLabelOperand(false, true, true, 11);
6488
DEFINE_DecodeBFLabelOperand(false, false, true, 11);
6489
6490
static DecodeStatus DecodeBFAfterTargetOperand(MCInst *Inst, unsigned Val,
6491
                 uint64_t Address,
6492
                 const void *Decoder)
6493
163
{
6494
163
  uint64_t LocImm = MCOperand_getImm(MCInst_getOperand(Inst, (0)));
6495
163
  Val = LocImm + (2 << Val);
6496
163
  if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
6497
163
              Decoder))
6498
163
    MCOperand_CreateImm0(Inst, (Val));
6499
163
  return MCDisassembler_Success;
6500
163
}
6501
6502
static DecodeStatus DecodePredNoALOperand(MCInst *Inst, unsigned Val,
6503
            uint64_t Address, const void *Decoder)
6504
944
{
6505
944
  if (Val >= ARMCC_AL) // also exclude the non-condition NV
6506
3
    return MCDisassembler_Fail;
6507
941
  MCOperand_CreateImm0(Inst, (Val));
6508
941
  return MCDisassembler_Success;
6509
944
}
6510
6511
static DecodeStatus DecodeLOLoop(MCInst *Inst, unsigned Insn, uint64_t Address,
6512
         const void *Decoder)
6513
1.38k
{
6514
1.38k
  DecodeStatus S = MCDisassembler_Success;
6515
6516
1.38k
  if (MCInst_getOpcode(Inst) == ARM_MVE_LCTP)
6517
0
    return S;
6518
6519
1.38k
  unsigned Imm = fieldFromInstruction_4(Insn, 11, 1) |
6520
1.38k
           fieldFromInstruction_4(Insn, 1, 10) << 1;
6521
1.38k
  switch (MCInst_getOpcode(Inst)) {
6522
52
  case ARM_t2LEUpdate:
6523
61
  case ARM_MVE_LETP:
6524
61
    MCOperand_CreateReg0(Inst, (ARM_LR));
6525
61
    MCOperand_CreateReg0(Inst, (ARM_LR));
6526
    // fall through
6527
119
  case ARM_t2LE:
6528
119
    if (!Check(&S, CONCAT(DecodeBFLabelOperand,
6529
119
              CONCAT(false,
6530
119
               CONCAT(true, CONCAT(true, 11))))(
6531
119
               Inst, Imm, Address, Decoder)))
6532
0
      return MCDisassembler_Fail;
6533
119
    break;
6534
119
  case ARM_t2WLS:
6535
231
  case ARM_MVE_WLSTP_8:
6536
261
  case ARM_MVE_WLSTP_16:
6537
349
  case ARM_MVE_WLSTP_32:
6538
365
  case ARM_MVE_WLSTP_64:
6539
365
    MCOperand_CreateReg0(Inst, (ARM_LR));
6540
365
    if (!Check(&S,
6541
365
         DecoderGPRRegisterClass(
6542
365
           Inst, fieldFromInstruction_4(Insn, 16, 4),
6543
365
           Address, Decoder)) ||
6544
365
        !Check(&S, CONCAT(DecodeBFLabelOperand,
6545
365
              CONCAT(false,
6546
365
               CONCAT(false, CONCAT(true, 11))))(
6547
365
               Inst, Imm, Address, Decoder)))
6548
0
      return MCDisassembler_Fail;
6549
365
    break;
6550
365
  case ARM_t2DLS:
6551
709
  case ARM_MVE_DLSTP_8:
6552
733
  case ARM_MVE_DLSTP_16:
6553
875
  case ARM_MVE_DLSTP_32:
6554
902
  case ARM_MVE_DLSTP_64: {
6555
902
    unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
6556
902
    if (Rn == 0xF) {
6557
      // Enforce all the rest of the instruction bits in LCTP, which
6558
      // won't have been reliably checked based on LCTP's own tablegen
6559
      // record, because we came to this decode by a roundabout route.
6560
463
      uint32_t CanonicalLCTP = 0xF00FE001,
6561
463
         SBZMask = 0x00300FFE;
6562
463
      if ((Insn & ~SBZMask) != CanonicalLCTP)
6563
1
        return MCDisassembler_Fail; // a mandatory bit is wrong: hard
6564
          // fail
6565
462
      if (Insn != CanonicalLCTP)
6566
291
        Check(&S,
6567
291
              MCDisassembler_SoftFail); // an SBZ bit is wrong: soft fail
6568
6569
462
      MCInst_setOpcode(Inst, (ARM_MVE_LCTP));
6570
462
    } else {
6571
439
      MCOperand_CreateReg0(Inst, (ARM_LR));
6572
439
      if (!Check(&S,
6573
439
           DecoderGPRRegisterClass(
6574
439
             Inst,
6575
439
             fieldFromInstruction_4(Insn, 16, 4),
6576
439
             Address, Decoder)))
6577
0
        return MCDisassembler_Fail;
6578
439
    }
6579
901
    break;
6580
902
  }
6581
1.38k
  }
6582
1.38k
  return S;
6583
1.38k
}
6584
6585
static DecodeStatus DecodeLongShiftOperand(MCInst *Inst, unsigned Val,
6586
             uint64_t Address,
6587
             const void *Decoder)
6588
289
{
6589
289
  DecodeStatus S = MCDisassembler_Success;
6590
6591
289
  if (Val == 0)
6592
50
    Val = 32;
6593
6594
289
  MCOperand_CreateImm0(Inst, (Val));
6595
6596
289
  return S;
6597
289
}
6598
6599
static DecodeStatus DecodetGPROddRegisterClass(MCInst *Inst, unsigned RegNo,
6600
                 uint64_t Address,
6601
                 const void *Decoder)
6602
3.15k
{
6603
3.15k
  if ((RegNo) + 1 > 11)
6604
813
    return MCDisassembler_Fail;
6605
6606
2.34k
  unsigned Register = GPRDecoderTable[(RegNo) + 1];
6607
2.34k
  MCOperand_CreateReg0(Inst, (Register));
6608
2.34k
  return MCDisassembler_Success;
6609
3.15k
}
6610
6611
static DecodeStatus DecodetGPREvenRegisterClass(MCInst *Inst, unsigned RegNo,
6612
            uint64_t Address,
6613
            const void *Decoder)
6614
5.71k
{
6615
5.71k
  if ((RegNo) > 14)
6616
0
    return MCDisassembler_Fail;
6617
6618
5.71k
  unsigned Register = GPRDecoderTable[(RegNo)];
6619
5.71k
  MCOperand_CreateReg0(Inst, (Register));
6620
5.71k
  return MCDisassembler_Success;
6621
5.71k
}
6622
6623
static DecodeStatus DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst *Inst,
6624
                  unsigned RegNo,
6625
                  uint64_t Address,
6626
                  const void *Decoder)
6627
0
{
6628
0
  if (RegNo == 15) {
6629
0
    MCOperand_CreateReg0(Inst, (ARM_APSR_NZCV));
6630
0
    return MCDisassembler_Success;
6631
0
  }
6632
6633
0
  unsigned Register = GPRDecoderTable[RegNo];
6634
0
  MCOperand_CreateReg0(Inst, (Register));
6635
6636
0
  if (RegNo == 13)
6637
0
    return MCDisassembler_SoftFail;
6638
6639
0
  return MCDisassembler_Success;
6640
0
}
6641
6642
static DecodeStatus DecodeVSCCLRM(MCInst *Inst, unsigned Insn, uint64_t Address,
6643
          const void *Decoder)
6644
155
{
6645
155
  DecodeStatus S = MCDisassembler_Success;
6646
6647
155
  MCOperand_CreateImm0(Inst, (ARMCC_AL));
6648
155
  MCOperand_CreateReg0(Inst, (0));
6649
155
  if (MCInst_getOpcode(Inst) == ARM_VSCCLRMD) {
6650
21
    unsigned reglist = (fieldFromInstruction_4(Insn, 1, 7) << 1) |
6651
21
           (fieldFromInstruction_4(Insn, 12, 4) << 8) |
6652
21
           (fieldFromInstruction_4(Insn, 22, 1) << 12);
6653
21
    if (!Check(&S, DecodeDPRRegListOperand(Inst, reglist, Address,
6654
21
                   Decoder))) {
6655
0
      return MCDisassembler_Fail;
6656
0
    }
6657
134
  } else {
6658
134
    unsigned reglist = fieldFromInstruction_4(Insn, 0, 8) |
6659
134
           (fieldFromInstruction_4(Insn, 22, 1) << 8) |
6660
134
           (fieldFromInstruction_4(Insn, 12, 4) << 9);
6661
134
    if (!Check(&S, DecodeSPRRegListOperand(Inst, reglist, Address,
6662
134
                   Decoder))) {
6663
0
      return MCDisassembler_Fail;
6664
0
    }
6665
134
  }
6666
155
  MCOperand_CreateReg0(Inst, (ARM_VPR));
6667
6668
155
  return S;
6669
155
}
6670
6671
static DecodeStatus DecodeMQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6672
              uint64_t Address,
6673
              const void *Decoder)
6674
53.8k
{
6675
53.8k
  if (RegNo > 7)
6676
9.57k
    return MCDisassembler_Fail;
6677
6678
44.2k
  unsigned Register = QPRDecoderTable[RegNo];
6679
44.2k
  MCOperand_CreateReg0(Inst, (Register));
6680
44.2k
  return MCDisassembler_Success;
6681
53.8k
}
6682
6683
static const uint16_t QQPRDecoderTable[] = { ARM_Q0_Q1, ARM_Q1_Q2, ARM_Q2_Q3,
6684
               ARM_Q3_Q4, ARM_Q4_Q5, ARM_Q5_Q6,
6685
               ARM_Q6_Q7 };
6686
6687
static DecodeStatus DecodeMQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6688
               uint64_t Address,
6689
               const void *Decoder)
6690
664
{
6691
664
  if (RegNo > 6)
6692
338
    return MCDisassembler_Fail;
6693
6694
326
  unsigned Register = QQPRDecoderTable[RegNo];
6695
326
  MCOperand_CreateReg0(Inst, (Register));
6696
326
  return MCDisassembler_Success;
6697
664
}
6698
6699
static const uint16_t QQQQPRDecoderTable[] = { ARM_Q0_Q1_Q2_Q3, ARM_Q1_Q2_Q3_Q4,
6700
                 ARM_Q2_Q3_Q4_Q5, ARM_Q3_Q4_Q5_Q6,
6701
                 ARM_Q4_Q5_Q6_Q7 };
6702
6703
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst *Inst, unsigned RegNo,
6704
                 uint64_t Address,
6705
                 const void *Decoder)
6706
1.49k
{
6707
1.49k
  if (RegNo > 4)
6708
194
    return MCDisassembler_Fail;
6709
6710
1.30k
  unsigned Register = QQQQPRDecoderTable[RegNo];
6711
1.30k
  MCOperand_CreateReg0(Inst, (Register));
6712
1.30k
  return MCDisassembler_Success;
6713
1.49k
}
6714
6715
static DecodeStatus DecodeVPTMaskOperand(MCInst *Inst, unsigned Val,
6716
           uint64_t Address, const void *Decoder)
6717
4.89k
{
6718
4.89k
  DecodeStatus S = MCDisassembler_Success;
6719
6720
  // Parse VPT mask and encode it in the MCInst as an immediate with the same
6721
  // format as the it_mask.  That is, from the second 'e|t' encode 'e' as 1
6722
  // and 't' as 0 and finish with a 1.
6723
4.89k
  unsigned Imm = 0;
6724
  // We always start with a 't'.
6725
4.89k
  unsigned CurBit = 0;
6726
16.2k
  for (int i = 3; i >= 0; --i) {
6727
    // If the bit we are looking at is not the same as last one, invert the
6728
    // CurBit, if it is the same leave it as is.
6729
16.2k
    CurBit ^= (Val >> i) & 1U;
6730
6731
    // Encode the CurBit at the right place in the immediate.
6732
16.2k
    Imm |= (CurBit << i);
6733
6734
    // If we are done, finish the encoding with a 1.
6735
16.2k
    if ((Val & ~(~0U << i)) == 0) {
6736
4.89k
      Imm |= 1U << i;
6737
4.89k
      break;
6738
4.89k
    }
6739
16.2k
  }
6740
6741
4.89k
  MCOperand_CreateImm0(Inst, (Imm));
6742
6743
4.89k
  return S;
6744
4.89k
}
6745
6746
static DecodeStatus DecodeVpredROperand(MCInst *Inst, unsigned RegNo,
6747
          uint64_t Address, const void *Decoder)
6748
3.91k
{
6749
  // The vpred_r operand type includes an MQPR register field derived
6750
  // from the encoding. But we don't actually want to add an operand
6751
  // to the MCInst at this stage, because AddThumbPredicate will do it
6752
  // later, and will infer the register number from the TIED_TO
6753
  // constraint. So this is a deliberately empty decoder method that
6754
  // will inhibit the auto-generated disassembly code from adding an
6755
  // operand at all.
6756
3.91k
  return MCDisassembler_Success;
6757
3.91k
}
6758
6759
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst *Inst,
6760
                  unsigned Val,
6761
                  uint64_t Address,
6762
                  const void *Decoder)
6763
1.18k
{
6764
1.18k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_EQ : ARMCC_NE));
6765
1.18k
  return MCDisassembler_Success;
6766
1.18k
}
6767
6768
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst *Inst,
6769
                  unsigned Val,
6770
                  uint64_t Address,
6771
                  const void *Decoder)
6772
2.12k
{
6773
2.12k
  unsigned Code;
6774
2.12k
  switch (Val & 0x3) {
6775
688
  case 0:
6776
688
    Code = ARMCC_GE;
6777
688
    break;
6778
657
  case 1:
6779
657
    Code = ARMCC_LT;
6780
657
    break;
6781
390
  case 2:
6782
390
    Code = ARMCC_GT;
6783
390
    break;
6784
393
  case 3:
6785
393
    Code = ARMCC_LE;
6786
393
    break;
6787
2.12k
  }
6788
2.12k
  MCOperand_CreateImm0(Inst, (Code));
6789
2.12k
  return MCDisassembler_Success;
6790
2.12k
}
6791
6792
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst *Inst,
6793
                  unsigned Val,
6794
                  uint64_t Address,
6795
                  const void *Decoder)
6796
1.39k
{
6797
1.39k
  MCOperand_CreateImm0(Inst, ((Val & 0x1) == 0 ? ARMCC_HS : ARMCC_HI));
6798
1.39k
  return MCDisassembler_Success;
6799
1.39k
}
6800
6801
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst *Inst,
6802
                   unsigned Val,
6803
                   uint64_t Address,
6804
                   const void *Decoder)
6805
1.73k
{
6806
1.73k
  unsigned Code;
6807
1.73k
  switch (Val) {
6808
355
  default:
6809
355
    return MCDisassembler_Fail;
6810
194
  case 0:
6811
194
    Code = ARMCC_EQ;
6812
194
    break;
6813
224
  case 1:
6814
224
    Code = ARMCC_NE;
6815
224
    break;
6816
425
  case 4:
6817
425
    Code = ARMCC_GE;
6818
425
    break;
6819
175
  case 5:
6820
175
    Code = ARMCC_LT;
6821
175
    break;
6822
251
  case 6:
6823
251
    Code = ARMCC_GT;
6824
251
    break;
6825
110
  case 7:
6826
110
    Code = ARMCC_LE;
6827
110
    break;
6828
1.73k
  }
6829
6830
1.37k
  MCOperand_CreateImm0(Inst, (Code));
6831
1.37k
  return MCDisassembler_Success;
6832
1.73k
}
6833
6834
static DecodeStatus DecodeVCVTImmOperand(MCInst *Inst, unsigned Val,
6835
           uint64_t Address, const void *Decoder)
6836
539
{
6837
539
  DecodeStatus S = MCDisassembler_Success;
6838
6839
539
  unsigned DecodedVal = 64 - Val;
6840
6841
539
  switch (MCInst_getOpcode(Inst)) {
6842
15
  case ARM_MVE_VCVTf16s16_fix:
6843
160
  case ARM_MVE_VCVTs16f16_fix:
6844
236
  case ARM_MVE_VCVTf16u16_fix:
6845
314
  case ARM_MVE_VCVTu16f16_fix:
6846
314
    if (DecodedVal > 16)
6847
0
      return MCDisassembler_Fail;
6848
314
    break;
6849
314
  case ARM_MVE_VCVTf32s32_fix:
6850
99
  case ARM_MVE_VCVTs32f32_fix:
6851
169
  case ARM_MVE_VCVTf32u32_fix:
6852
225
  case ARM_MVE_VCVTu32f32_fix:
6853
225
    if (DecodedVal > 32)
6854
0
      return MCDisassembler_Fail;
6855
225
    break;
6856
539
  }
6857
6858
539
  MCOperand_CreateImm0(Inst, (64 - Val));
6859
6860
539
  return S;
6861
539
}
6862
6863
static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode)
6864
1.73k
{
6865
1.73k
  switch (Opcode) {
6866
0
  case ARM_VSTR_P0_off:
6867
0
  case ARM_VSTR_P0_pre:
6868
0
  case ARM_VSTR_P0_post:
6869
0
  case ARM_VLDR_P0_off:
6870
0
  case ARM_VLDR_P0_pre:
6871
0
  case ARM_VLDR_P0_post:
6872
0
    return ARM_P0;
6873
1.73k
  default:
6874
1.73k
    return 0;
6875
1.73k
  }
6876
1.73k
}
6877
6878
#define DEFINE_DecodeVSTRVLDR_SYSREG(Writeback) \
6879
  static DecodeStatus CONCAT(DecodeVSTRVLDR_SYSREG, Writeback)( \
6880
    MCInst * Inst, unsigned Val, uint64_t Address, \
6881
    const void *Decoder) \
6882
1.73k
  { \
6883
1.73k
    switch (MCInst_getOpcode(Inst)) { \
6884
39
    case ARM_VSTR_FPSCR_pre: \
6885
46
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
95
    case ARM_VLDR_FPSCR_pre: \
6887
111
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
164
    case ARM_VSTR_FPSCR_off: \
6889
354
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
375
    case ARM_VLDR_FPSCR_off: \
6891
435
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
458
    case ARM_VSTR_FPSCR_post: \
6893
518
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
555
    case ARM_VLDR_FPSCR_post: \
6895
715
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
715
\
6897
715
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
715
            ARM_HasMVEIntegerOps) && \
6899
715
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
715
            ARM_FeatureVFP2)) \
6901
715
        return MCDisassembler_Fail; \
6902
1.73k
    } \
6903
1.73k
\
6904
1.73k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.73k
    unsigned Sysreg = \
6906
1.73k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.73k
    if (Sysreg) \
6908
1.73k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.73k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.73k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.73k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.73k
        (Rn << 8); \
6913
1.73k
\
6914
1.73k
    if (Writeback) { \
6915
1.29k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.29k
                 Inst, Rn, Address, Decoder))) \
6917
1.29k
        return MCDisassembler_Fail; \
6918
1.29k
    } \
6919
1.73k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.73k
                  Decoder))) \
6921
1.73k
      return MCDisassembler_Fail; \
6922
1.73k
\
6923
1.73k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.73k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.73k
\
6926
1.73k
    return S; \
6927
1.73k
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_0
Line
Count
Source
6882
438
  { \
6883
438
    switch (MCInst_getOpcode(Inst)) { \
6884
0
    case ARM_VSTR_FPSCR_pre: \
6885
0
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
0
    case ARM_VLDR_FPSCR_pre: \
6887
0
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
53
    case ARM_VSTR_FPSCR_off: \
6889
243
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
264
    case ARM_VLDR_FPSCR_off: \
6891
324
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
324
    case ARM_VSTR_FPSCR_post: \
6893
324
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
324
    case ARM_VLDR_FPSCR_post: \
6895
324
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
324
\
6897
324
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
324
            ARM_HasMVEIntegerOps) && \
6899
324
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
324
            ARM_FeatureVFP2)) \
6901
324
        return MCDisassembler_Fail; \
6902
438
    } \
6903
438
\
6904
438
    DecodeStatus S = MCDisassembler_Success; \
6905
438
    unsigned Sysreg = \
6906
438
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
438
    if (Sysreg) \
6908
438
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
438
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
438
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
438
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
438
        (Rn << 8); \
6913
438
\
6914
438
    if (Writeback) { \
6915
0
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
0
                 Inst, Rn, Address, Decoder))) \
6917
0
        return MCDisassembler_Fail; \
6918
0
    } \
6919
438
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
438
                  Decoder))) \
6921
438
      return MCDisassembler_Fail; \
6922
438
\
6923
438
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
438
    MCOperand_CreateReg0(Inst, (0)); \
6925
438
\
6926
438
    return S; \
6927
438
  }
ARMDisassembler.c:DecodeVSTRVLDR_SYSREG_1
Line
Count
Source
6882
1.29k
  { \
6883
1.29k
    switch (MCInst_getOpcode(Inst)) { \
6884
39
    case ARM_VSTR_FPSCR_pre: \
6885
46
    case ARM_VSTR_FPSCR_NZCVQC_pre: \
6886
95
    case ARM_VLDR_FPSCR_pre: \
6887
111
    case ARM_VLDR_FPSCR_NZCVQC_pre: \
6888
111
    case ARM_VSTR_FPSCR_off: \
6889
111
    case ARM_VSTR_FPSCR_NZCVQC_off: \
6890
111
    case ARM_VLDR_FPSCR_off: \
6891
111
    case ARM_VLDR_FPSCR_NZCVQC_off: \
6892
134
    case ARM_VSTR_FPSCR_post: \
6893
194
    case ARM_VSTR_FPSCR_NZCVQC_post: \
6894
231
    case ARM_VLDR_FPSCR_post: \
6895
391
    case ARM_VLDR_FPSCR_NZCVQC_post: \
6896
391
\
6897
391
      if (!ARM_getFeatureBits(Inst->csh->mode, \
6898
391
            ARM_HasMVEIntegerOps) && \
6899
391
          !ARM_getFeatureBits(Inst->csh->mode, \
6900
391
            ARM_FeatureVFP2)) \
6901
391
        return MCDisassembler_Fail; \
6902
1.29k
    } \
6903
1.29k
\
6904
1.29k
    DecodeStatus S = MCDisassembler_Success; \
6905
1.29k
    unsigned Sysreg = \
6906
1.29k
      FixedRegForVSTRVLDR_SYSREG(MCInst_getOpcode(Inst)); \
6907
1.29k
    if (Sysreg) \
6908
1.29k
      MCOperand_CreateReg0(Inst, (Sysreg)); \
6909
1.29k
    unsigned Rn = fieldFromInstruction_4(Val, 16, 4); \
6910
1.29k
    unsigned addr = fieldFromInstruction_4(Val, 0, 7) | \
6911
1.29k
        (fieldFromInstruction_4(Val, 23, 1) << 7) | \
6912
1.29k
        (Rn << 8); \
6913
1.29k
\
6914
1.29k
    if (Writeback) { \
6915
1.29k
      if (!Check(&S, DecodeGPRnopcRegisterClass( \
6916
1.29k
                 Inst, Rn, Address, Decoder))) \
6917
1.29k
        return MCDisassembler_Fail; \
6918
1.29k
    } \
6919
1.29k
    if (!Check(&S, DecodeT2AddrModeImm7s4(Inst, addr, Address, \
6920
1.29k
                  Decoder))) \
6921
1.29k
      return MCDisassembler_Fail; \
6922
1.29k
\
6923
1.29k
    MCOperand_CreateImm0(Inst, (ARMCC_AL)); \
6924
1.29k
    MCOperand_CreateReg0(Inst, (0)); \
6925
1.29k
\
6926
1.29k
    return S; \
6927
1.29k
  }
6928
DEFINE_DecodeVSTRVLDR_SYSREG(false);
6929
DEFINE_DecodeVSTRVLDR_SYSREG(true);
6930
6931
static inline DecodeStatus DecodeMVE_MEM_pre(MCInst *Inst, unsigned Val,
6932
               uint64_t Address,
6933
               const void *Decoder, unsigned Rn,
6934
               OperandDecoder RnDecoder,
6935
               OperandDecoder AddrDecoder)
6936
1.41k
{
6937
1.41k
  DecodeStatus S = MCDisassembler_Success;
6938
6939
1.41k
  unsigned Qd = fieldFromInstruction_4(Val, 13, 3);
6940
1.41k
  unsigned addr = fieldFromInstruction_4(Val, 0, 7) |
6941
1.41k
      (fieldFromInstruction_4(Val, 23, 1) << 7) | (Rn << 8);
6942
6943
1.41k
  if (!Check(&S, RnDecoder(Inst, Rn, Address, Decoder)))
6944
0
    return MCDisassembler_Fail;
6945
1.41k
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
6946
0
    return MCDisassembler_Fail;
6947
1.41k
  if (!Check(&S, AddrDecoder(Inst, addr, Address, Decoder)))
6948
0
    return MCDisassembler_Fail;
6949
6950
1.41k
  return S;
6951
1.41k
}
6952
6953
#define DEFINE_DecodeMVE_MEM_1_pre(shift) \
6954
  static DecodeStatus CONCAT(DecodeMVE_MEM_1_pre, shift)( \
6955
    MCInst * Inst, unsigned Val, uint64_t Address, \
6956
    const void *Decoder) \
6957
278
  { \
6958
278
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
278
           fieldFromInstruction_4(Val, 16, 3), \
6960
278
           DecodetGPRRegisterClass, \
6961
278
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
278
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_0
Line
Count
Source
6957
144
  { \
6958
144
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
144
           fieldFromInstruction_4(Val, 16, 3), \
6960
144
           DecodetGPRRegisterClass, \
6961
144
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
144
  }
ARMDisassembler.c:DecodeMVE_MEM_1_pre_1
Line
Count
Source
6957
134
  { \
6958
134
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6959
134
           fieldFromInstruction_4(Val, 16, 3), \
6960
134
           DecodetGPRRegisterClass, \
6961
134
           CONCAT(DecodeTAddrModeImm7, shift)); \
6962
134
  }
6963
DEFINE_DecodeMVE_MEM_1_pre(0);
6964
DEFINE_DecodeMVE_MEM_1_pre(1);
6965
6966
#define DEFINE_DecodeMVE_MEM_2_pre(shift) \
6967
  static DecodeStatus CONCAT(DecodeMVE_MEM_2_pre, shift)( \
6968
    MCInst * Inst, unsigned Val, uint64_t Address, \
6969
    const void *Decoder) \
6970
697
  { \
6971
697
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
697
           fieldFromInstruction_4(Val, 16, 4), \
6973
697
           DecoderGPRRegisterClass, \
6974
697
           CONCAT(DecodeT2AddrModeImm7, \
6975
697
            CONCAT(shift, 1))); \
6976
697
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_0
Line
Count
Source
6970
135
  { \
6971
135
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
135
           fieldFromInstruction_4(Val, 16, 4), \
6973
135
           DecoderGPRRegisterClass, \
6974
135
           CONCAT(DecodeT2AddrModeImm7, \
6975
135
            CONCAT(shift, 1))); \
6976
135
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_1
Line
Count
Source
6970
195
  { \
6971
195
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
195
           fieldFromInstruction_4(Val, 16, 4), \
6973
195
           DecoderGPRRegisterClass, \
6974
195
           CONCAT(DecodeT2AddrModeImm7, \
6975
195
            CONCAT(shift, 1))); \
6976
195
  }
ARMDisassembler.c:DecodeMVE_MEM_2_pre_2
Line
Count
Source
6970
367
  { \
6971
367
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6972
367
           fieldFromInstruction_4(Val, 16, 4), \
6973
367
           DecoderGPRRegisterClass, \
6974
367
           CONCAT(DecodeT2AddrModeImm7, \
6975
367
            CONCAT(shift, 1))); \
6976
367
  }
6977
DEFINE_DecodeMVE_MEM_2_pre(0);
6978
DEFINE_DecodeMVE_MEM_2_pre(1);
6979
DEFINE_DecodeMVE_MEM_2_pre(2);
6980
6981
#define DEFINE_DecodeMVE_MEM_3_pre(shift) \
6982
  static DecodeStatus CONCAT(DecodeMVE_MEM_3_pre, shift)( \
6983
    MCInst * Inst, unsigned Val, uint64_t Address, \
6984
    const void *Decoder) \
6985
442
  { \
6986
442
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
442
           fieldFromInstruction_4(Val, 17, 3), \
6988
442
           DecodeMQPRRegisterClass, \
6989
442
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
442
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_2
Line
Count
Source
6985
369
  { \
6986
369
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
369
           fieldFromInstruction_4(Val, 17, 3), \
6988
369
           DecodeMQPRRegisterClass, \
6989
369
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
369
  }
ARMDisassembler.c:DecodeMVE_MEM_3_pre_3
Line
Count
Source
6985
73
  { \
6986
73
    return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder, \
6987
73
           fieldFromInstruction_4(Val, 17, 3), \
6988
73
           DecodeMQPRRegisterClass, \
6989
73
           CONCAT(DecodeMveAddrModeQ, shift)); \
6990
73
  }
6991
DEFINE_DecodeMVE_MEM_3_pre(2);
6992
DEFINE_DecodeMVE_MEM_3_pre(3);
6993
6994
#define DEFINE_DecodePowerTwoOperand(MinLog, MaxLog) \
6995
  static DecodeStatus CONCAT(DecodePowerTwoOperand, \
6996
           CONCAT(MinLog, MaxLog))( \
6997
    MCInst * Inst, unsigned Val, uint64_t Address, \
6998
    const void *Decoder) \
6999
717
  { \
7000
717
    DecodeStatus S = MCDisassembler_Success; \
7001
717
\
7002
717
    if (Val < MinLog || Val > MaxLog) \
7003
717
      return MCDisassembler_Fail; \
7004
717
\
7005
717
    MCOperand_CreateImm0(Inst, (1LL << Val)); \
7006
717
    return S; \
7007
717
  }
7008
DEFINE_DecodePowerTwoOperand(0, 3);
7009
7010
#define DEFINE_DecodeMVEPairVectorIndexOperand(start) \
7011
  static DecodeStatus CONCAT(DecodeMVEPairVectorIndexOperand, start)( \
7012
    MCInst * Inst, unsigned Val, uint64_t Address, \
7013
    const void *Decoder) \
7014
0
  { \
7015
0
    DecodeStatus S = MCDisassembler_Success; \
7016
0
\
7017
0
    MCOperand_CreateImm0(Inst, (start + Val)); \
7018
0
\
7019
0
    return S; \
7020
0
  }
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_2
Unexecuted instantiation: ARMDisassembler.c:DecodeMVEPairVectorIndexOperand_0
7021
DEFINE_DecodeMVEPairVectorIndexOperand(2);
7022
DEFINE_DecodeMVEPairVectorIndexOperand(0);
7023
7024
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst *Inst, unsigned Insn,
7025
           uint64_t Address, const void *Decoder)
7026
0
{
7027
0
  DecodeStatus S = MCDisassembler_Success;
7028
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7029
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7030
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7031
0
           fieldFromInstruction_4(Insn, 13, 3));
7032
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7033
7034
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7035
0
    return MCDisassembler_Fail;
7036
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7037
0
    return MCDisassembler_Fail;
7038
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7039
0
    return MCDisassembler_Fail;
7040
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7041
0
            2)(Inst, index, Address, Decoder)))
7042
0
    return MCDisassembler_Fail;
7043
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7044
0
            0)(Inst, index, Address, Decoder)))
7045
0
    return MCDisassembler_Fail;
7046
7047
0
  return S;
7048
0
}
7049
7050
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst *Inst, unsigned Insn,
7051
           uint64_t Address, const void *Decoder)
7052
0
{
7053
0
  DecodeStatus S = MCDisassembler_Success;
7054
0
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
7055
0
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
7056
0
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7057
0
           fieldFromInstruction_4(Insn, 13, 3));
7058
0
  unsigned index = fieldFromInstruction_4(Insn, 4, 1);
7059
7060
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7061
0
    return MCDisassembler_Fail;
7062
0
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7063
0
    return MCDisassembler_Fail;
7064
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
7065
0
    return MCDisassembler_Fail;
7066
0
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
7067
0
    return MCDisassembler_Fail;
7068
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7069
0
            2)(Inst, index, Address, Decoder)))
7070
0
    return MCDisassembler_Fail;
7071
0
  if (!Check(&S, CONCAT(DecodeMVEPairVectorIndexOperand,
7072
0
            0)(Inst, index, Address, Decoder)))
7073
0
    return MCDisassembler_Fail;
7074
7075
0
  return S;
7076
0
}
7077
7078
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst *Inst, unsigned Insn,
7079
              uint64_t Address,
7080
              const void *Decoder)
7081
0
{
7082
0
  DecodeStatus S = MCDisassembler_Success;
7083
7084
0
  unsigned RdaLo = fieldFromInstruction_4(Insn, 17, 3) << 1;
7085
0
  unsigned RdaHi = fieldFromInstruction_4(Insn, 9, 3) << 1;
7086
0
  unsigned Rm = fieldFromInstruction_4(Insn, 12, 4);
7087
7088
0
  if (RdaHi == 14) {
7089
    // This value of RdaHi (really indicating pc, because RdaHi has to
7090
    // be an odd-numbered register, so the low bit will be set by the
7091
    // decode function below) indicates that we must decode as SQRSHR
7092
    // or UQRSHL, which both have a single Rda register field with all
7093
    // four bits.
7094
0
    unsigned Rda = fieldFromInstruction_4(Insn, 16, 4);
7095
7096
0
    switch (MCInst_getOpcode(Inst)) {
7097
0
    case ARM_MVE_ASRLr:
7098
0
    case ARM_MVE_SQRSHRL:
7099
0
      MCInst_setOpcode(Inst, (ARM_MVE_SQRSHR));
7100
0
      break;
7101
0
    case ARM_MVE_LSLLr:
7102
0
    case ARM_MVE_UQRSHLL:
7103
0
      MCInst_setOpcode(Inst, (ARM_MVE_UQRSHL));
7104
0
      break;
7105
0
    default:
7106
      // llvm_unreachable("Unexpected starting opcode!");
7107
0
      break;
7108
0
    }
7109
7110
    // Rda as output parameter
7111
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7112
0
                   Decoder)))
7113
0
      return MCDisassembler_Fail;
7114
7115
    // Rda again as input parameter
7116
0
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rda, Address,
7117
0
                   Decoder)))
7118
0
      return MCDisassembler_Fail;
7119
7120
    // Rm, the amount to shift by
7121
0
    if (!Check(&S,
7122
0
         DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7123
0
      return MCDisassembler_Fail;
7124
7125
0
    if (fieldFromInstruction_4(Insn, 6, 3) != 4)
7126
0
      return MCDisassembler_SoftFail;
7127
7128
0
    if (Rda == Rm)
7129
0
      return MCDisassembler_SoftFail;
7130
7131
0
    return S;
7132
0
  }
7133
7134
  // Otherwise, we decode as whichever opcode our caller has already
7135
  // put into Inst. Those all look the same:
7136
7137
  // RdaLo,RdaHi as output parameters
7138
0
  if (!Check(&S,
7139
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7140
0
    return MCDisassembler_Fail;
7141
0
  if (!Check(&S,
7142
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7143
0
    return MCDisassembler_Fail;
7144
7145
  // RdaLo,RdaHi again as input parameters
7146
0
  if (!Check(&S,
7147
0
       DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
7148
0
    return MCDisassembler_Fail;
7149
0
  if (!Check(&S,
7150
0
       DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
7151
0
    return MCDisassembler_Fail;
7152
7153
  // Rm, the amount to shift by
7154
0
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
7155
0
    return MCDisassembler_Fail;
7156
7157
0
  if (MCInst_getOpcode(Inst) == ARM_MVE_SQRSHRL ||
7158
0
      MCInst_getOpcode(Inst) == ARM_MVE_UQRSHLL) {
7159
0
    unsigned Saturate = fieldFromInstruction_4(Insn, 7, 1);
7160
    // Saturate, the bit position for saturation
7161
0
    MCOperand_CreateImm0(Inst, (Saturate));
7162
0
  }
7163
7164
0
  return S;
7165
0
}
7166
7167
static DecodeStatus DecodeMVEVCVTt1fp(MCInst *Inst, unsigned Insn,
7168
              uint64_t Address, const void *Decoder)
7169
653
{
7170
653
  DecodeStatus S = MCDisassembler_Success;
7171
653
  unsigned Qd = ((fieldFromInstruction_4(Insn, 22, 1) << 3) |
7172
653
           fieldFromInstruction_4(Insn, 13, 3));
7173
653
  unsigned Qm = ((fieldFromInstruction_4(Insn, 5, 1) << 3) |
7174
653
           fieldFromInstruction_4(Insn, 1, 3));
7175
653
  unsigned imm6 = fieldFromInstruction_4(Insn, 16, 6);
7176
7177
653
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
7178
76
    return MCDisassembler_Fail;
7179
577
  if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
7180
38
    return MCDisassembler_Fail;
7181
539
  if (!Check(&S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
7182
0
    return MCDisassembler_Fail;
7183
7184
539
  return S;
7185
539
}
7186
7187
#define DEFINE_DecodeMVEVCMP(scalar, predicate_decoder) \
7188
  static DecodeStatus CONCAT(DecodeMVEVCMP, \
7189
           CONCAT(scalar, predicate_decoder))( \
7190
    MCInst * Inst, unsigned Insn, uint64_t Address, \
7191
    const void *Decoder) \
7192
2.80k
  { \
7193
2.80k
    DecodeStatus S = MCDisassembler_Success; \
7194
2.80k
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
2.80k
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
2.80k
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
2.80k
                   Decoder))) \
7198
2.80k
      return MCDisassembler_Fail; \
7199
2.80k
\
7200
2.80k
    unsigned fc; \
7201
2.80k
\
7202
2.80k
    if (scalar) { \
7203
1.59k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
1.59k
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
1.59k
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
1.59k
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
1.59k
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
1.59k
                 Inst, Rm, Address, Decoder))) \
7209
1.59k
        return MCDisassembler_Fail; \
7210
1.59k
    } else { \
7211
1.20k
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
1.20k
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
1.20k
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
1.20k
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
1.20k
                << 4 | \
7216
1.20k
              fieldFromInstruction_4(Insn, 1, 3); \
7217
1.20k
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
1.20k
                 Inst, Qm, Address, Decoder))) \
7219
1.20k
        return MCDisassembler_Fail; \
7220
1.20k
    } \
7221
2.80k
\
7222
2.80k
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
2.33k
      return MCDisassembler_Fail; \
7224
2.33k
\
7225
2.33k
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
2.13k
    MCOperand_CreateReg0(Inst, (0)); \
7227
2.13k
    MCOperand_CreateImm0(Inst, (0)); \
7228
2.13k
\
7229
2.13k
    return S; \
7230
2.33k
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
169
  { \
7193
169
    DecodeStatus S = MCDisassembler_Success; \
7194
169
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
169
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
169
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
169
                   Decoder))) \
7198
169
      return MCDisassembler_Fail; \
7199
169
\
7200
169
    unsigned fc; \
7201
169
\
7202
169
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
169
    } else { \
7211
169
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
169
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
169
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
169
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
169
                << 4 | \
7216
169
              fieldFromInstruction_4(Insn, 1, 3); \
7217
169
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
169
                 Inst, Qm, Address, Decoder))) \
7219
169
        return MCDisassembler_Fail; \
7220
169
    } \
7221
169
\
7222
169
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
100
      return MCDisassembler_Fail; \
7224
100
\
7225
100
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
100
    MCOperand_CreateReg0(Inst, (0)); \
7227
100
    MCOperand_CreateImm0(Inst, (0)); \
7228
100
\
7229
100
    return S; \
7230
100
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
433
  { \
7193
433
    DecodeStatus S = MCDisassembler_Success; \
7194
433
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
433
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
433
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
433
                   Decoder))) \
7198
433
      return MCDisassembler_Fail; \
7199
433
\
7200
433
    unsigned fc; \
7201
433
\
7202
433
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
433
    } else { \
7211
433
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
433
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
433
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
433
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
433
                << 4 | \
7216
433
              fieldFromInstruction_4(Insn, 1, 3); \
7217
433
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
433
                 Inst, Qm, Address, Decoder))) \
7219
433
        return MCDisassembler_Fail; \
7220
433
    } \
7221
433
\
7222
433
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
282
      return MCDisassembler_Fail; \
7224
282
\
7225
282
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
282
    MCOperand_CreateReg0(Inst, (0)); \
7227
282
    MCOperand_CreateImm0(Inst, (0)); \
7228
282
\
7229
282
    return S; \
7230
282
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
500
  { \
7193
500
    DecodeStatus S = MCDisassembler_Success; \
7194
500
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
500
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
500
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
500
                   Decoder))) \
7198
500
      return MCDisassembler_Fail; \
7199
500
\
7200
500
    unsigned fc; \
7201
500
\
7202
500
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
500
    } else { \
7211
500
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
500
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
500
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
500
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
500
                << 4 | \
7216
500
              fieldFromInstruction_4(Insn, 1, 3); \
7217
500
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
500
                 Inst, Qm, Address, Decoder))) \
7219
500
        return MCDisassembler_Fail; \
7220
500
    } \
7221
500
\
7222
500
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
261
      return MCDisassembler_Fail; \
7224
261
\
7225
261
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
261
    MCOperand_CreateReg0(Inst, (0)); \
7227
261
    MCOperand_CreateImm0(Inst, (0)); \
7228
261
\
7229
261
    return S; \
7230
261
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedIPredicateOperand
Line
Count
Source
7192
399
  { \
7193
399
    DecodeStatus S = MCDisassembler_Success; \
7194
399
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
399
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
399
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
399
                   Decoder))) \
7198
399
      return MCDisassembler_Fail; \
7199
399
\
7200
399
    unsigned fc; \
7201
399
\
7202
399
    if (scalar) { \
7203
399
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
399
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
399
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
399
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
399
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
399
                 Inst, Rm, Address, Decoder))) \
7209
399
        return MCDisassembler_Fail; \
7210
399
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
399
\
7222
399
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
399
      return MCDisassembler_Fail; \
7224
399
\
7225
399
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
399
    MCOperand_CreateReg0(Inst, (0)); \
7227
399
    MCOperand_CreateImm0(Inst, (0)); \
7228
399
\
7229
399
    return S; \
7230
399
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedUPredicateOperand
Line
Count
Source
7192
161
  { \
7193
161
    DecodeStatus S = MCDisassembler_Success; \
7194
161
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
161
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
161
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
161
                   Decoder))) \
7198
161
      return MCDisassembler_Fail; \
7199
161
\
7200
161
    unsigned fc; \
7201
161
\
7202
161
    if (scalar) { \
7203
161
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
161
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
161
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
161
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
161
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
161
                 Inst, Rm, Address, Decoder))) \
7209
161
        return MCDisassembler_Fail; \
7210
161
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
161
\
7222
161
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
161
      return MCDisassembler_Fail; \
7224
161
\
7225
161
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
161
    MCOperand_CreateReg0(Inst, (0)); \
7227
161
    MCOperand_CreateImm0(Inst, (0)); \
7228
161
\
7229
161
    return S; \
7230
161
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedSPredicateOperand
Line
Count
Source
7192
601
  { \
7193
601
    DecodeStatus S = MCDisassembler_Success; \
7194
601
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
601
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
601
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
601
                   Decoder))) \
7198
601
      return MCDisassembler_Fail; \
7199
601
\
7200
601
    unsigned fc; \
7201
601
\
7202
601
    if (scalar) { \
7203
601
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
601
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
601
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
601
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
601
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
601
                 Inst, Rm, Address, Decoder))) \
7209
601
        return MCDisassembler_Fail; \
7210
601
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
601
\
7222
601
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
601
      return MCDisassembler_Fail; \
7224
601
\
7225
601
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
601
    MCOperand_CreateReg0(Inst, (0)); \
7227
601
    MCOperand_CreateImm0(Inst, (0)); \
7228
601
\
7229
601
    return S; \
7230
601
  }
ARMDisassembler.c:DecodeMVEVCMP_0_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
106
  { \
7193
106
    DecodeStatus S = MCDisassembler_Success; \
7194
106
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
106
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
106
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
106
                   Decoder))) \
7198
106
      return MCDisassembler_Fail; \
7199
106
\
7200
106
    unsigned fc; \
7201
106
\
7202
106
    if (scalar) { \
7203
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
0
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
0
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
0
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
0
                 Inst, Rm, Address, Decoder))) \
7209
0
        return MCDisassembler_Fail; \
7210
106
    } else { \
7211
106
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
106
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
106
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
106
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
106
                << 4 | \
7216
106
              fieldFromInstruction_4(Insn, 1, 3); \
7217
106
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
106
                 Inst, Qm, Address, Decoder))) \
7219
106
        return MCDisassembler_Fail; \
7220
106
    } \
7221
106
\
7222
106
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
93
      return MCDisassembler_Fail; \
7224
93
\
7225
93
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
83
    MCOperand_CreateReg0(Inst, (0)); \
7227
83
    MCOperand_CreateImm0(Inst, (0)); \
7228
83
\
7229
83
    return S; \
7230
93
  }
ARMDisassembler.c:DecodeMVEVCMP_1_DecodeRestrictedFPPredicateOperand
Line
Count
Source
7192
436
  { \
7193
436
    DecodeStatus S = MCDisassembler_Success; \
7194
436
    MCOperand_CreateReg0(Inst, (ARM_VPR)); \
7195
436
    unsigned Qn = fieldFromInstruction_4(Insn, 17, 3); \
7196
436
    if (!Check(&S, DecodeMQPRRegisterClass(Inst, Qn, Address, \
7197
436
                   Decoder))) \
7198
436
      return MCDisassembler_Fail; \
7199
436
\
7200
436
    unsigned fc; \
7201
436
\
7202
436
    if (scalar) { \
7203
436
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7204
436
           fieldFromInstruction_4(Insn, 7, 1) | \
7205
436
           fieldFromInstruction_4(Insn, 5, 1) << 1; \
7206
436
      unsigned Rm = fieldFromInstruction_4(Insn, 0, 4); \
7207
436
      if (!Check(&S, DecodeGPRwithZRRegisterClass( \
7208
436
                 Inst, Rm, Address, Decoder))) \
7209
436
        return MCDisassembler_Fail; \
7210
436
    } else { \
7211
0
      fc = fieldFromInstruction_4(Insn, 12, 1) << 2 | \
7212
0
           fieldFromInstruction_4(Insn, 7, 1) | \
7213
0
           fieldFromInstruction_4(Insn, 0, 1) << 1; \
7214
0
      unsigned Qm = fieldFromInstruction_4(Insn, 5, 1) \
7215
0
                << 4 | \
7216
0
              fieldFromInstruction_4(Insn, 1, 3); \
7217
0
      if (!Check(&S, DecodeMQPRRegisterClass( \
7218
0
                 Inst, Qm, Address, Decoder))) \
7219
0
        return MCDisassembler_Fail; \
7220
0
    } \
7221
436
\
7222
436
    if (!Check(&S, predicate_decoder(Inst, fc, Address, Decoder))) \
7223
436
      return MCDisassembler_Fail; \
7224
436
\
7225
436
    MCOperand_CreateImm0(Inst, (ARMVCC_None)); \
7226
244
    MCOperand_CreateReg0(Inst, (0)); \
7227
244
    MCOperand_CreateImm0(Inst, (0)); \
7228
244
\
7229
244
    return S; \
7230
436
  }
7231
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedIPredicateOperand);
7232
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedUPredicateOperand);
7233
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedSPredicateOperand);
7234
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedIPredicateOperand);
7235
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedUPredicateOperand);
7236
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedSPredicateOperand);
7237
DEFINE_DecodeMVEVCMP(false, DecodeRestrictedFPPredicateOperand);
7238
DEFINE_DecodeMVEVCMP(true, DecodeRestrictedFPPredicateOperand);
7239
7240
static DecodeStatus DecodeMveVCTP(MCInst *Inst, unsigned Insn, uint64_t Address,
7241
          const void *Decoder)
7242
585
{
7243
585
  DecodeStatus S = MCDisassembler_Success;
7244
585
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7245
585
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7246
585
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
7247
0
    return MCDisassembler_Fail;
7248
585
  return S;
7249
585
}
7250
7251
static DecodeStatus DecodeMVEVPNOT(MCInst *Inst, unsigned Insn,
7252
           uint64_t Address, const void *Decoder)
7253
502
{
7254
502
  DecodeStatus S = MCDisassembler_Success;
7255
502
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7256
502
  MCOperand_CreateReg0(Inst, (ARM_VPR));
7257
502
  return S;
7258
502
}
7259
7260
static DecodeStatus DecodeT2AddSubSPImm(MCInst *Inst, unsigned Insn,
7261
          uint64_t Address, const void *Decoder)
7262
522
{
7263
522
  const unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
7264
522
  const unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
7265
522
  const unsigned Imm12 = fieldFromInstruction_4(Insn, 26, 1) << 11 |
7266
522
             fieldFromInstruction_4(Insn, 12, 3) << 8 |
7267
522
             fieldFromInstruction_4(Insn, 0, 8);
7268
522
  const unsigned TypeT3 = fieldFromInstruction_4(Insn, 25, 1);
7269
522
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
7270
522
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
7271
522
  unsigned S = fieldFromInstruction_4(Insn, 20, 1);
7272
522
  if (sign1 != sign2)
7273
0
    return MCDisassembler_Fail;
7274
7275
  // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
7276
522
  DecodeStatus DS = MCDisassembler_Success;
7277
522
  if ((!Check(&DS, DecodeGPRspRegisterClass(Inst, Rd, Address,
7278
522
              Decoder))) || // dst
7279
522
      (!Check(&DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
7280
0
    return MCDisassembler_Fail;
7281
522
  if (TypeT3) {
7282
203
    MCInst_setOpcode(Inst,
7283
203
         (sign1 ? ARM_t2SUBspImm12 : ARM_t2ADDspImm12));
7284
203
    MCOperand_CreateImm0(Inst, (Imm12)); // zext imm12
7285
319
  } else {
7286
319
    MCInst_setOpcode(Inst,
7287
319
         (sign1 ? ARM_t2SUBspImm : ARM_t2ADDspImm));
7288
319
    if (!Check(&DS, DecodeT2SOImm(Inst, Imm12, Address,
7289
319
                Decoder)))      // imm12
7290
0
      return MCDisassembler_Fail;
7291
319
    if (!Check(&DS, DecodeCCOutOperand(Inst, S, Address,
7292
319
               Decoder))) // cc_out
7293
0
      return MCDisassembler_Fail;
7294
319
  }
7295
7296
522
  return DS;
7297
522
}
7298
7299
DecodeStatus ARM_LLVM_getInstruction(csh handle, const uint8_t *code,
7300
             size_t code_len, MCInst *instr,
7301
             uint16_t *size, uint64_t address,
7302
             void *info)
7303
801k
{
7304
801k
  return getInstruction(handle, code, code_len, instr, size, address,
7305
801k
            info);
7306
801k
}