Coverage Report

Created: 2025-07-01 07:03

/src/capstonenext/arch/ARM/ARMInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an ARM MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <capstone/arm.h>
28
29
#include <capstone/platform.h>
30
31
#include "../../Mapping.h"
32
#include "../../MCInst.h"
33
#include "../../MCInstPrinter.h"
34
#include "../../MCRegisterInfo.h"
35
#include "../../SStream.h"
36
37
#include "ARMAddressingModes.h"
38
#include "ARMBaseInfo.h"
39
#include "ARMDisassemblerExtension.h"
40
#include "ARMInstPrinter.h"
41
#include "ARMLinkage.h"
42
#include "ARMMapping.h"
43
44
#define GET_BANKEDREG_IMPL
45
#include "ARMGenSystemRegister.inc"
46
47
58.6k
#define CONCAT(a, b) CONCAT_(a, b)
48
58.6k
#define CONCAT_(a, b) a##_##b
49
50
#define DEBUG_TYPE "asm-printer"
51
52
// Static function declarations. These are functions which have the same identifiers
53
// over all architectures. Therefor they need to be static.
54
#ifndef CAPSTONE_DIET
55
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
56
            unsigned OpIdx, unsigned PrintMethodIdx,
57
            SStream *O);
58
#endif
59
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
60
61
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
62
///
63
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
64
unsigned translateShiftImm(unsigned imm)
65
50.8k
{
66
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
67
50.8k
  CS_ASSERT((imm & ~0x1f) == 0 && "Invalid shift encoding");
68
69
50.8k
  if (imm == 0)
70
3.29k
    return 32;
71
47.6k
  return imm;
72
50.8k
}
73
74
/// Prints the shift value with an immediate value.
75
static inline void printRegImmShift(MCInst *MI, SStream *O,
76
            ARM_AM_ShiftOpc ShOpc, unsigned ShImm,
77
            bool UseMarkup)
78
18.2k
{
79
18.2k
  add_cs_detail(MI, ARM_OP_GROUP_RegImmShift, ShOpc, ShImm);
80
18.2k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
81
529
    return;
82
17.6k
  SStream_concat0(O, ", ");
83
84
17.6k
  CS_ASSERT(!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
85
17.6k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
86
87
17.6k
  if (ShOpc != ARM_AM_rrx) {
88
16.6k
    SStream_concat0(O, " ");
89
16.6k
    if (getUseMarkup())
90
0
      SStream_concat0(O, "<imm:");
91
16.6k
    SStream_concat(O, "%s%d", "#", translateShiftImm(ShImm));
92
16.6k
    if (getUseMarkup())
93
0
      SStream_concat0(O, ">");
94
16.6k
  }
95
17.6k
}
96
97
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
98
660k
{
99
660k
  add_cs_detail(MI, ARM_OP_GROUP_PredicateOperand, OpNum);
100
660k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
101
660k
    MCInst_getOperand(MI, (OpNum)));
102
  // Handle the undefined 15 CC value here for printing so we don't abort().
103
660k
  if ((unsigned)CC == 15)
104
1.27k
    SStream_concat0(O, "<und>");
105
658k
  else if (CC != ARMCC_AL)
106
109k
    SStream_concat0(O, ARMCondCodeToString(CC));
107
660k
}
108
109
static void printRegName(SStream *OS, unsigned RegNo)
110
2.87M
{
111
2.87M
  SStream_concat(OS, "%s%s", markup("<reg:"),
112
2.87M
           getRegisterName(RegNo, ARM_NoRegAltName));
113
2.87M
  SStream_concat0(OS, markup(">"));
114
2.87M
}
115
116
static inline void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
117
1.29M
{
118
1.29M
  add_cs_detail(MI, ARM_OP_GROUP_Operand, OpNo);
119
1.29M
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
120
1.29M
  if (MCOperand_isReg(Op)) {
121
1.07M
    unsigned Reg = MCOperand_getReg(Op);
122
1.07M
    printRegName(O, Reg);
123
1.07M
  } else if (MCOperand_isImm(Op)) {
124
224k
    SStream_concat(O, "%s", markup("<imm:"));
125
224k
    SStream_concat1(O, '#');
126
224k
    printInt64(O, MCOperand_getImm(Op));
127
224k
    SStream_concat0(O, markup(">"));
128
224k
  } else {
129
0
    CS_ASSERT_RET(0 && "Expressions are not supported.");
130
0
  }
131
1.29M
}
132
133
static inline void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
134
30.1k
{
135
30.1k
  add_cs_detail(MI, ARM_OP_GROUP_RegisterList, OpNum);
136
30.1k
  if (MCInst_getOpcode(MI) != ARM_t2CLRM) {
137
30.1k
  }
138
139
30.1k
  SStream_concat0(O, "{");
140
192k
  for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
141
162k
    if (i != OpNum)
142
132k
      SStream_concat0(O, ", ");
143
162k
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (i))));
144
162k
  }
145
30.1k
  SStream_concat0(O, "}");
146
30.1k
}
147
148
static inline void printSBitModifierOperand(MCInst *MI, unsigned OpNum,
149
              SStream *O)
150
203k
{
151
203k
  add_cs_detail(MI, ARM_OP_GROUP_SBitModifierOperand, OpNum);
152
203k
  if (MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))) {
153
177k
    SStream_concat0(O, "s");
154
177k
  }
155
203k
}
156
157
static inline void printOperandAddr(MCInst *MI, uint64_t Address,
158
            unsigned OpNum, SStream *O)
159
40.6k
{
160
40.6k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
161
40.6k
  if (!MCOperand_isImm(Op) || !MI->csh->PrintBranchImmAsAddress ||
162
40.6k
      getUseMarkup()) {
163
0
    printOperand(MI, OpNum, O);
164
0
    return;
165
0
  }
166
40.6k
  int64_t Imm = MCOperand_getImm(Op);
167
  // For ARM instructions the PC offset is 8 bytes, for Thumb instructions it
168
  // is 4 bytes.
169
40.6k
  uint64_t Offset = ARM_getFeatureBits(MI->csh->mode, ARM_ModeThumb) ? 4 :
170
40.6k
                       8;
171
172
  // A Thumb instruction BLX(i) can be 16-bit aligned while targets Arm code
173
  // which is 32-bit aligned. The target address for the case is calculated as
174
  //   targetAddress = Align(PC,4) + imm32;
175
  // where
176
  //   Align(x, y) = y * (x DIV y);
177
40.6k
  if (MCInst_getOpcode(MI) == ARM_tBLXi)
178
131
    Address &= ~0x3;
179
180
40.6k
  uint64_t Target = Address + Imm + Offset;
181
182
40.6k
  Target &= 0xffffffff;
183
40.6k
  ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Target);
184
40.6k
  printUInt64(O, Target);
185
40.6k
}
186
187
static inline void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum,
188
               SStream *O)
189
15.2k
{
190
15.2k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbLdrLabelOperand, OpNum);
191
15.2k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
192
15.2k
  if (MCOperand_isExpr(MO1)) {
193
    // MO1.getExpr()->print(O, &MAI);
194
0
    return;
195
0
  }
196
197
15.2k
  SStream_concat(O, "%s", markup("<mem:"));
198
15.2k
  SStream_concat0(O, "[pc, ");
199
200
15.2k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
201
202
  // Special value for #-0. All others are normal.
203
15.2k
  if (OffImm == INT32_MIN)
204
802
    OffImm = 0;
205
15.2k
  SStream_concat(O, "%s", markup("<imm:"));
206
15.2k
  printInt32Bang(O, OffImm);
207
15.2k
  SStream_concat0(O, markup(">"));
208
15.2k
  SStream_concat(O, "%s", "]");
209
15.2k
  SStream_concat0(O, markup(">"));
210
15.2k
}
211
212
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
213
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
214
//    REG 0   0           - e.g. R5
215
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
216
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
217
static inline void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
218
3.96k
{
219
3.96k
  add_cs_detail(MI, ARM_OP_GROUP_SORegRegOperand, OpNum);
220
3.96k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
221
3.96k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
222
3.96k
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
223
224
3.96k
  printRegName(O, MCOperand_getReg(MO1));
225
226
  // Print the shift opc.
227
3.96k
  ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(MCOperand_getImm(MO3));
228
3.96k
  SStream_concat(O, "%s", ", ");
229
3.96k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
230
3.96k
  if (ShOpc == ARM_AM_rrx)
231
0
    return;
232
233
3.96k
  SStream_concat0(O, " ");
234
235
3.96k
  printRegName(O, MCOperand_getReg(MO2));
236
3.96k
}
237
238
static inline void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
239
8.11k
{
240
8.11k
  add_cs_detail(MI, ARM_OP_GROUP_SORegImmOperand, OpNum);
241
8.11k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
242
8.11k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
243
244
8.11k
  printRegName(O, MCOperand_getReg(MO1));
245
246
  // Print the shift opc.
247
8.11k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
248
8.11k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
249
8.11k
       getUseMarkup());
250
8.11k
}
251
252
//===--------------------------------------------------------------------===//
253
// Addressing Mode #2
254
//===--------------------------------------------------------------------===//
255
256
static inline void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
257
                SStream *O)
258
4.17k
{
259
4.17k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
260
4.17k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
261
4.17k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
262
263
4.17k
  SStream_concat(O, "%s", markup("<mem:"));
264
4.17k
  SStream_concat0(O, "[");
265
4.17k
  printRegName(O, MCOperand_getReg(MO1));
266
267
4.17k
  if (!MCOperand_getReg(MO2)) {
268
0
    if (ARM_AM_getAM2Offset(
269
0
          MCOperand_getImm(MO3))) { // Don't print +0.
270
0
      SStream_concat(
271
0
        O, "%s%s%s", ", ", markup("<imm:"), "#",
272
0
        ARM_AM_getAddrOpcStr(
273
0
          ARM_AM_getAM2Op(MCOperand_getImm(MO3))),
274
0
        ARM_AM_getAM2Offset(MCOperand_getImm(MO3)));
275
0
      SStream_concat0(O, markup(">"));
276
0
    }
277
0
    SStream_concat(O, "%s", "]");
278
0
    SStream_concat0(O, markup(">"));
279
0
    return;
280
0
  }
281
282
4.17k
  SStream_concat0(O, ", ");
283
4.17k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
284
4.17k
           ARM_AM_getAM2Op(MCOperand_getImm(MO3))));
285
4.17k
  printRegName(O, MCOperand_getReg(MO2));
286
287
4.17k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO3)),
288
4.17k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO3)),
289
4.17k
       getUseMarkup());
290
4.17k
  SStream_concat(O, "%s", "]");
291
4.17k
  SStream_concat0(O, markup(">"));
292
4.17k
}
293
294
static inline void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
295
29
{
296
29
  add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBB, Op);
297
29
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
298
29
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
299
29
  SStream_concat(O, "%s", markup("<mem:"));
300
29
  SStream_concat0(O, "[");
301
29
  printRegName(O, MCOperand_getReg(MO1));
302
29
  SStream_concat0(O, ", ");
303
29
  printRegName(O, MCOperand_getReg(MO2));
304
29
  SStream_concat(O, "%s", "]");
305
29
  SStream_concat0(O, markup(">"));
306
29
}
307
308
static inline void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
309
254
{
310
254
  add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBH, Op);
311
254
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
312
254
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
313
254
  SStream_concat(O, "%s", markup("<mem:"));
314
254
  SStream_concat0(O, "[");
315
254
  printRegName(O, MCOperand_getReg(MO1));
316
254
  SStream_concat0(O, ", ");
317
254
  printRegName(O, MCOperand_getReg(MO2));
318
254
  SStream_concat(O, "%s%s%s%s%s", ", lsl ", markup("<imm:"), "#1",
319
254
           markup(">"), "]");
320
254
  SStream_concat0(O, markup(">"));
321
254
}
322
323
static inline void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
324
9.21k
{
325
9.21k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode2Operand, Op);
326
9.21k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
327
328
9.21k
  if (!MCOperand_isReg(
329
9.21k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
330
0
    printOperand(MI, Op, O);
331
0
    return;
332
0
  }
333
334
9.21k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
335
9.21k
}
336
337
static inline void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum,
338
                 SStream *O)
339
7.48k
{
340
7.48k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode2OffsetOperand, OpNum);
341
7.48k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
342
7.48k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
343
344
7.48k
  if (!MCOperand_getReg(MO1)) {
345
4.61k
    unsigned ImmOffs = ARM_AM_getAM2Offset(MCOperand_getImm(MO2));
346
4.61k
    SStream_concat(O, "%s", markup("<imm:"));
347
4.61k
    SStream_concat1(O, '#');
348
4.61k
    SStream_concat(O, "%s",
349
4.61k
             ARM_AM_getAddrOpcStr(
350
4.61k
               ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
351
4.61k
    printUInt32(O, ImmOffs);
352
4.61k
    SStream_concat0(O, markup(">"));
353
4.61k
    return;
354
4.61k
  }
355
356
2.86k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
357
2.86k
           ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
358
2.86k
  printRegName(O, MCOperand_getReg(MO1));
359
360
2.86k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO2)),
361
2.86k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO2)),
362
2.86k
       getUseMarkup());
363
2.86k
}
364
365
//===--------------------------------------------------------------------===//
366
// Addressing Mode #3
367
//===--------------------------------------------------------------------===//
368
369
static inline void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
370
                SStream *O, bool AlwaysPrintImm0)
371
2.32k
{
372
2.32k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
373
2.32k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
374
2.32k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
375
376
2.32k
  SStream_concat(O, "%s", markup("<mem:"));
377
2.32k
  SStream_concat0(O, "[");
378
379
2.32k
  printRegName(O, MCOperand_getReg(MO1));
380
381
2.32k
  if (MCOperand_getReg(MO2)) {
382
1.10k
    SStream_concat(O, "%s", ", ");
383
1.10k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
384
1.10k
             MCOperand_getImm(MO3))));
385
1.10k
    printRegName(O, MCOperand_getReg(MO2));
386
1.10k
    SStream_concat1(O, ']');
387
1.10k
    SStream_concat0(O, markup(">"));
388
1.10k
    return;
389
1.10k
  }
390
391
  // If the op is sub we have to print the immediate even if it is 0
392
1.22k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO3));
393
1.22k
  ARM_AM_AddrOpc op = ARM_AM_getAM3Op(MCOperand_getImm(MO3));
394
395
1.22k
  if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM_sub)) {
396
1.12k
    SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), "#",
397
1.12k
             ARM_AM_getAddrOpcStr(op));
398
1.12k
    printUInt32(O, ImmOffs);
399
1.12k
    SStream_concat0(O, markup(">"));
400
1.12k
  }
401
1.22k
  SStream_concat1(O, ']');
402
1.22k
  SStream_concat0(O, markup(">"));
403
1.22k
}
404
405
#define DEFINE_printAddrMode3Operand(AlwaysPrintImm0) \
406
  static inline void CONCAT(printAddrMode3Operand, AlwaysPrintImm0)( \
407
    MCInst * MI, unsigned Op, SStream *O) \
408
2.32k
  { \
409
2.32k
    add_cs_detail(MI, \
410
2.32k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
2.32k
             AlwaysPrintImm0), \
412
2.32k
            Op, AlwaysPrintImm0); \
413
2.32k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
2.32k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
2.32k
\
419
2.32k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
2.32k
  }
ARMInstPrinter.c:printAddrMode3Operand_0
Line
Count
Source
408
1.15k
  { \
409
1.15k
    add_cs_detail(MI, \
410
1.15k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
1.15k
             AlwaysPrintImm0), \
412
1.15k
            Op, AlwaysPrintImm0); \
413
1.15k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
1.15k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
1.15k
\
419
1.15k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
1.15k
  }
ARMInstPrinter.c:printAddrMode3Operand_1
Line
Count
Source
408
1.17k
  { \
409
1.17k
    add_cs_detail(MI, \
410
1.17k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
1.17k
             AlwaysPrintImm0), \
412
1.17k
            Op, AlwaysPrintImm0); \
413
1.17k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
1.17k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
1.17k
\
419
1.17k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
1.17k
  }
421
DEFINE_printAddrMode3Operand(false);
422
DEFINE_printAddrMode3Operand(true);
423
424
static inline void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum,
425
                 SStream *O)
426
3.15k
{
427
3.15k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode3OffsetOperand, OpNum);
428
3.15k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
429
3.15k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
430
431
3.15k
  if (MCOperand_getReg(MO1)) {
432
1.88k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
433
1.88k
             MCOperand_getImm(MO2))));
434
1.88k
    printRegName(O, MCOperand_getReg(MO1));
435
1.88k
    return;
436
1.88k
  }
437
438
1.26k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO2));
439
1.26k
  SStream_concat(O, "%s", markup("<imm:"));
440
1.26k
  SStream_concat1(O, '#');
441
1.26k
  SStream_concat(
442
1.26k
    O, "%s",
443
1.26k
    ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(MCOperand_getImm(MO2))));
444
1.26k
  printUInt32(O, ImmOffs);
445
1.26k
  SStream_concat0(O, markup(">"));
446
1.26k
}
447
448
static inline void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum,
449
             SStream *O)
450
265
{
451
265
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8Operand, OpNum);
452
265
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
453
265
  unsigned Imm = MCOperand_getImm(MO);
454
265
  SStream_concat(O, "%s", markup("<imm:"));
455
265
  SStream_concat1(O, '#');
456
265
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
457
265
  printUInt32(O, (Imm & 0xff));
458
265
  SStream_concat0(O, markup(">"));
459
265
}
460
461
static inline void printPostIdxRegOperand(MCInst *MI, unsigned OpNum,
462
            SStream *O)
463
707
{
464
707
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxRegOperand, OpNum);
465
707
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
466
707
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
467
468
707
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
469
707
  printRegName(O, MCOperand_getReg(MO1));
470
707
}
471
472
static inline void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum,
473
               SStream *O)
474
6.89k
{
475
6.89k
  add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8s4Operand, OpNum);
476
6.89k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
477
6.89k
  unsigned Imm = MCOperand_getImm(MO);
478
6.89k
  SStream_concat(O, "%s", markup("<imm:"));
479
6.89k
  SStream_concat1(O, '#');
480
6.89k
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
481
6.89k
  printUInt32(O, (Imm & 0xff) << 2);
482
6.89k
  SStream_concat0(O, markup(">"));
483
6.89k
}
484
485
#define DEFINE_printMveAddrModeRQOperand(shift) \
486
  static inline void CONCAT(printMveAddrModeRQOperand, shift)( \
487
    MCInst * MI, unsigned OpNum, SStream *O) \
488
335
  { \
489
335
    add_cs_detail( \
490
335
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
335
      OpNum, shift); \
492
335
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
335
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
335
\
495
335
    SStream_concat(O, "%s", markup("<mem:")); \
496
335
    SStream_concat0(O, "["); \
497
335
    printRegName(O, MCOperand_getReg(MO1)); \
498
335
    SStream_concat0(O, ", "); \
499
335
    printRegName(O, MCOperand_getReg(MO2)); \
500
335
\
501
335
    if (shift > 0) \
502
335
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
297
           getUseMarkup()); \
504
335
\
505
335
    SStream_concat(O, "%s", "]"); \
506
335
    SStream_concat0(O, markup(">")); \
507
335
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_0
Line
Count
Source
488
38
  { \
489
38
    add_cs_detail( \
490
38
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
38
      OpNum, shift); \
492
38
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
38
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
38
\
495
38
    SStream_concat(O, "%s", markup("<mem:")); \
496
38
    SStream_concat0(O, "["); \
497
38
    printRegName(O, MCOperand_getReg(MO1)); \
498
38
    SStream_concat0(O, ", "); \
499
38
    printRegName(O, MCOperand_getReg(MO2)); \
500
38
\
501
38
    if (shift > 0) \
502
38
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
0
           getUseMarkup()); \
504
38
\
505
38
    SStream_concat(O, "%s", "]"); \
506
38
    SStream_concat0(O, markup(">")); \
507
38
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_3
Line
Count
Source
488
181
  { \
489
181
    add_cs_detail( \
490
181
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
181
      OpNum, shift); \
492
181
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
181
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
181
\
495
181
    SStream_concat(O, "%s", markup("<mem:")); \
496
181
    SStream_concat0(O, "["); \
497
181
    printRegName(O, MCOperand_getReg(MO1)); \
498
181
    SStream_concat0(O, ", "); \
499
181
    printRegName(O, MCOperand_getReg(MO2)); \
500
181
\
501
181
    if (shift > 0) \
502
181
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
181
           getUseMarkup()); \
504
181
\
505
181
    SStream_concat(O, "%s", "]"); \
506
181
    SStream_concat0(O, markup(">")); \
507
181
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_1
Line
Count
Source
488
19
  { \
489
19
    add_cs_detail( \
490
19
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
19
      OpNum, shift); \
492
19
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
19
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
19
\
495
19
    SStream_concat(O, "%s", markup("<mem:")); \
496
19
    SStream_concat0(O, "["); \
497
19
    printRegName(O, MCOperand_getReg(MO1)); \
498
19
    SStream_concat0(O, ", "); \
499
19
    printRegName(O, MCOperand_getReg(MO2)); \
500
19
\
501
19
    if (shift > 0) \
502
19
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
19
           getUseMarkup()); \
504
19
\
505
19
    SStream_concat(O, "%s", "]"); \
506
19
    SStream_concat0(O, markup(">")); \
507
19
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_2
Line
Count
Source
488
97
  { \
489
97
    add_cs_detail( \
490
97
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
97
      OpNum, shift); \
492
97
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
97
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
97
\
495
97
    SStream_concat(O, "%s", markup("<mem:")); \
496
97
    SStream_concat0(O, "["); \
497
97
    printRegName(O, MCOperand_getReg(MO1)); \
498
97
    SStream_concat0(O, ", "); \
499
97
    printRegName(O, MCOperand_getReg(MO2)); \
500
97
\
501
97
    if (shift > 0) \
502
97
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
97
           getUseMarkup()); \
504
97
\
505
97
    SStream_concat(O, "%s", "]"); \
506
97
    SStream_concat0(O, markup(">")); \
507
97
  }
508
DEFINE_printMveAddrModeRQOperand(0);
509
DEFINE_printMveAddrModeRQOperand(3);
510
DEFINE_printMveAddrModeRQOperand(1);
511
DEFINE_printMveAddrModeRQOperand(2);
512
513
#define DEFINE_printAddrMode5Operand(AlwaysPrintImm0) \
514
  static inline void CONCAT(printAddrMode5Operand, AlwaysPrintImm0)( \
515
    MCInst * MI, unsigned OpNum, SStream *O) \
516
12.0k
  { \
517
12.0k
    add_cs_detail(MI, \
518
12.0k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
12.0k
             AlwaysPrintImm0), \
520
12.0k
            OpNum, AlwaysPrintImm0); \
521
12.0k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
12.0k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
12.0k
\
524
12.0k
    SStream_concat(O, "%s", markup("<mem:")); \
525
12.0k
    SStream_concat0(O, "["); \
526
12.0k
    printRegName(O, MCOperand_getReg(MO1)); \
527
12.0k
\
528
12.0k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
12.0k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
12.0k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
11.7k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
11.7k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
11.7k
      printUInt32(O, ImmOffs * 4); \
534
11.7k
      SStream_concat0(O, markup(">")); \
535
11.7k
    } \
536
12.0k
    SStream_concat(O, "%s", "]"); \
537
12.0k
    SStream_concat0(O, markup(">")); \
538
12.0k
  }
ARMInstPrinter.c:printAddrMode5Operand_0
Line
Count
Source
516
5.73k
  { \
517
5.73k
    add_cs_detail(MI, \
518
5.73k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
5.73k
             AlwaysPrintImm0), \
520
5.73k
            OpNum, AlwaysPrintImm0); \
521
5.73k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
5.73k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
5.73k
\
524
5.73k
    SStream_concat(O, "%s", markup("<mem:")); \
525
5.73k
    SStream_concat0(O, "["); \
526
5.73k
    printRegName(O, MCOperand_getReg(MO1)); \
527
5.73k
\
528
5.73k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
5.73k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
5.73k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
5.46k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
5.46k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
5.46k
      printUInt32(O, ImmOffs * 4); \
534
5.46k
      SStream_concat0(O, markup(">")); \
535
5.46k
    } \
536
5.73k
    SStream_concat(O, "%s", "]"); \
537
5.73k
    SStream_concat0(O, markup(">")); \
538
5.73k
  }
ARMInstPrinter.c:printAddrMode5Operand_1
Line
Count
Source
516
6.26k
  { \
517
6.26k
    add_cs_detail(MI, \
518
6.26k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
6.26k
             AlwaysPrintImm0), \
520
6.26k
            OpNum, AlwaysPrintImm0); \
521
6.26k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
6.26k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
6.26k
\
524
6.26k
    SStream_concat(O, "%s", markup("<mem:")); \
525
6.26k
    SStream_concat0(O, "["); \
526
6.26k
    printRegName(O, MCOperand_getReg(MO1)); \
527
6.26k
\
528
6.26k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
6.26k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
6.26k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
6.26k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
6.26k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
6.26k
      printUInt32(O, ImmOffs * 4); \
534
6.26k
      SStream_concat0(O, markup(">")); \
535
6.26k
    } \
536
6.26k
    SStream_concat(O, "%s", "]"); \
537
6.26k
    SStream_concat0(O, markup(">")); \
538
6.26k
  }
539
DEFINE_printAddrMode5Operand(false);
540
DEFINE_printAddrMode5Operand(true);
541
542
#define DEFINE_printAddrMode5FP16Operand(AlwaysPrintImm0) \
543
  static inline void CONCAT(printAddrMode5FP16Operand, AlwaysPrintImm0)( \
544
    MCInst * MI, unsigned OpNum, SStream *O) \
545
682
  { \
546
682
    add_cs_detail(MI, \
547
682
            CONCAT(ARM_OP_GROUP_AddrMode5FP16Operand, \
548
682
             AlwaysPrintImm0), \
549
682
            OpNum, AlwaysPrintImm0); \
550
682
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
551
682
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
552
682
\
553
682
    if (!MCOperand_isReg(MO1)) { \
554
0
      printOperand(MI, OpNum, O); \
555
0
      return; \
556
0
    } \
557
682
\
558
682
    SStream_concat(O, "%s", markup("<mem:")); \
559
682
    SStream_concat0(O, "["); \
560
682
    printRegName(O, MCOperand_getReg(MO1)); \
561
682
\
562
682
    unsigned ImmOffs = \
563
682
      ARM_AM_getAM5FP16Offset(MCOperand_getImm(MO2)); \
564
682
    unsigned Op = ARM_AM_getAM5FP16Op(MCOperand_getImm(MO2)); \
565
682
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
566
502
      SStream_concat( \
567
502
        O, "%s%s%s%s", ", ", markup("<imm:"), "#", \
568
502
        ARM_AM_getAddrOpcStr(ARM_AM_getAM5FP16Op( \
569
502
          MCOperand_getImm(MO2)))); \
570
502
      printUInt32(O, ImmOffs * 2); \
571
502
      SStream_concat0(O, markup(">")); \
572
502
    } \
573
682
    SStream_concat(O, "%s", "]"); \
574
682
    SStream_concat0(O, markup(">")); \
575
682
  }
576
DEFINE_printAddrMode5FP16Operand(false);
577
578
static inline void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
579
30.2k
{
580
30.2k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode6Operand, OpNum);
581
30.2k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
582
30.2k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
583
584
30.2k
  SStream_concat(O, "%s", markup("<mem:"));
585
30.2k
  SStream_concat0(O, "[");
586
30.2k
  printRegName(O, MCOperand_getReg(MO1));
587
30.2k
  if (MCOperand_getImm(MO2)) {
588
13.5k
    SStream_concat(O, "%s", ":");
589
13.5k
    printInt64(O, ((uint32_t)MCOperand_getImm(MO2)) << 3);
590
13.5k
  }
591
30.2k
  SStream_concat(O, "%s", "]");
592
30.2k
  SStream_concat0(O, markup(">"));
593
30.2k
}
594
595
static inline void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
596
27.0k
{
597
27.0k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode7Operand, OpNum);
598
27.0k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
599
27.0k
  SStream_concat(O, "%s", markup("<mem:"));
600
27.0k
  SStream_concat0(O, "[");
601
27.0k
  printRegName(O, MCOperand_getReg(MO1));
602
27.0k
  SStream_concat(O, "%s", "]");
603
27.0k
  SStream_concat0(O, markup(">"));
604
27.0k
}
605
606
static inline void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum,
607
                 SStream *O)
608
11.0k
{
609
11.0k
  add_cs_detail(MI, ARM_OP_GROUP_AddrMode6OffsetOperand, OpNum);
610
11.0k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
611
11.0k
  if (MCOperand_getReg(MO) == 0)
612
3.07k
    SStream_concat0(O, "!");
613
7.95k
  else {
614
7.95k
    SStream_concat0(O, ", ");
615
7.95k
    printRegName(O, MCOperand_getReg(MO));
616
7.95k
  }
617
11.0k
}
618
619
static inline void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum,
620
              SStream *O)
621
372
{
622
372
  add_cs_detail(MI, ARM_OP_GROUP_BitfieldInvMaskImmOperand, OpNum);
623
372
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
624
372
  uint32_t v = ~MCOperand_getImm(MO);
625
372
  int32_t lsb = CountTrailingZeros_32(v);
626
372
  int32_t width = (32 - countLeadingZeros(v)) - lsb;
627
628
372
  SStream_concat(O, "%s", markup("<imm:"));
629
372
  SStream_concat1(O, '#');
630
372
  printInt32(O, lsb);
631
372
  SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
632
372
  printInt32Bang(O, width);
633
372
  SStream_concat0(O, markup(">"));
634
372
}
635
636
static inline void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
637
1.35k
{
638
1.35k
  add_cs_detail(MI, ARM_OP_GROUP_MemBOption, OpNum);
639
1.35k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
1.35k
  SStream_concat0(O, ARM_MB_MemBOptToString(
641
1.35k
           val, ARM_getFeatureBits(MI->csh->mode,
642
1.35k
                 ARM_HasV8Ops)));
643
1.35k
}
644
645
static inline void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
646
1.12k
{
647
1.12k
  add_cs_detail(MI, ARM_OP_GROUP_InstSyncBOption, OpNum);
648
1.12k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
649
1.12k
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
650
1.12k
}
651
652
static inline void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
653
0
{
654
0
  add_cs_detail(MI, ARM_OP_GROUP_TraceSyncBOption, OpNum);
655
0
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
656
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
657
0
}
658
659
static inline void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
660
734
{
661
734
  add_cs_detail(MI, ARM_OP_GROUP_ShiftImmOperand, OpNum);
662
734
  unsigned ShiftOp = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
663
734
  bool isASR = (ShiftOp & (1 << 5)) != 0;
664
734
  unsigned Amt = ShiftOp & 0x1f;
665
734
  if (isASR) {
666
257
    SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
667
257
    printUInt32(O, Amt == 0 ? 32 : Amt);
668
257
    SStream_concat0(O, markup(">"));
669
477
  } else if (Amt) {
670
305
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
671
305
    printUInt32(O, Amt);
672
305
    SStream_concat0(O, markup(">"));
673
305
  }
674
734
}
675
676
static inline void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
677
483
{
678
483
  add_cs_detail(MI, ARM_OP_GROUP_PKHLSLShiftImm, OpNum);
679
483
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
680
483
  if (Imm == 0)
681
336
    return;
682
683
147
  SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
684
147
  printUInt32(O, Imm);
685
147
  SStream_concat0(O, markup(">"));
686
147
}
687
688
static inline void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
689
567
{
690
567
  add_cs_detail(MI, ARM_OP_GROUP_PKHASRShiftImm, OpNum);
691
567
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
692
  // A shift amount of 32 is encoded as 0.
693
567
  if (Imm == 0)
694
299
    Imm = 32;
695
696
567
  SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
697
567
  printUInt32(O, Imm);
698
567
  SStream_concat0(O, markup(">"));
699
567
}
700
701
static inline void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
702
262
{
703
262
  add_cs_detail(MI, ARM_OP_GROUP_GPRPairOperand, OpNum);
704
262
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
705
262
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
706
262
  SStream_concat0(O, ", ");
707
262
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
708
262
}
709
710
static inline void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
711
67
{
712
67
  add_cs_detail(MI, ARM_OP_GROUP_SetendOperand, OpNum);
713
67
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
714
67
  if (MCOperand_getImm(Op))
715
34
    SStream_concat0(O, "be");
716
33
  else
717
33
    SStream_concat0(O, "le");
718
67
}
719
720
static inline void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
721
1.32k
{
722
1.32k
  add_cs_detail(MI, ARM_OP_GROUP_CPSIMod, OpNum);
723
1.32k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
724
1.32k
  SStream_concat0(O, ARM_PROC_IModToString(MCOperand_getImm(Op)));
725
1.32k
}
726
727
static inline void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
728
1.32k
{
729
1.32k
  add_cs_detail(MI, ARM_OP_GROUP_CPSIFlag, OpNum);
730
1.32k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
731
1.32k
  unsigned IFlags = MCOperand_getImm(Op);
732
5.28k
  for (int i = 2; i >= 0; --i)
733
3.96k
    if (IFlags & (1 << i))
734
1.26k
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
735
736
1.32k
  if (IFlags == 0)
737
318
    SStream_concat0(O, "none");
738
1.32k
}
739
740
static inline void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
741
4.96k
{
742
4.96k
  add_cs_detail(MI, ARM_OP_GROUP_MSRMaskOperand, OpNum);
743
4.96k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
744
745
4.96k
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
746
4.50k
    unsigned SYSm = MCOperand_getImm(Op) & 0xFFF; // 12-bit SYSm
747
4.50k
    unsigned Opcode = MCInst_getOpcode(MI);
748
749
    // For writes, handle extended mask bits if the DSP extension is
750
    // present.
751
4.50k
    if (Opcode == ARM_t2MSR_M &&
752
4.50k
        ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
753
3.89k
      const ARMSysReg_MClassSysReg *TheReg =
754
3.89k
        ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(
755
3.89k
          SYSm);
756
3.89k
      if (TheReg && MClassSysReg_isInRequiredFeatures(
757
1.15k
                TheReg, ARM_FeatureDSP)) {
758
286
        SStream_concat0(O, TheReg->Name);
759
286
        return;
760
286
      }
761
3.89k
    }
762
763
    // Handle the basic 8-bit mask.
764
4.21k
    SYSm &= 0xff;
765
4.21k
    if (Opcode == ARM_t2MSR_M &&
766
4.21k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
767
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as
768
      // an alias for MSR APSR_nzcvq.
769
3.61k
      const ARMSysReg_MClassSysReg *TheReg =
770
3.61k
        ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(
771
3.61k
          SYSm);
772
3.61k
      if (TheReg) {
773
517
        SStream_concat0(O, TheReg->Name);
774
517
        return;
775
517
      }
776
3.61k
    }
777
778
3.69k
    const ARMSysReg_MClassSysReg *TheReg =
779
3.69k
      ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(SYSm);
780
3.69k
    if (TheReg) {
781
3.16k
      SStream_concat0(O, TheReg->Name);
782
3.16k
      return;
783
3.16k
    }
784
785
529
    printUInt32(O, SYSm);
786
787
529
    return;
788
3.69k
  }
789
790
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
791
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
792
464
  unsigned SpecRegRBit = MCOperand_getImm(Op) >> 4;
793
464
  unsigned Mask = MCOperand_getImm(Op) & 0xf;
794
795
464
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
796
289
    SStream_concat0(O, "apsr_");
797
289
    switch (Mask) {
798
0
    default:
799
0
      CS_ASSERT_RET(0 && "Unexpected mask value!");
800
64
    case 4:
801
64
      SStream_concat0(O, "g");
802
64
      return;
803
34
    case 8:
804
34
      SStream_concat0(O, "nzcvq");
805
34
      return;
806
191
    case 12:
807
191
      SStream_concat0(O, "nzcvqg");
808
191
      return;
809
289
    }
810
289
  }
811
812
175
  if (SpecRegRBit)
813
79
    SStream_concat0(O, "spsr");
814
96
  else
815
96
    SStream_concat0(O, "cpsr");
816
817
175
  if (Mask) {
818
164
    SStream_concat0(O, "_");
819
820
164
    if (Mask & 8)
821
41
      SStream_concat0(O, "f");
822
823
164
    if (Mask & 4)
824
84
      SStream_concat0(O, "s");
825
826
164
    if (Mask & 2)
827
148
      SStream_concat0(O, "x");
828
829
164
    if (Mask & 1)
830
35
      SStream_concat0(O, "c");
831
164
  }
832
175
}
833
834
static inline void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
835
763
{
836
763
  add_cs_detail(MI, ARM_OP_GROUP_BankedRegOperand, OpNum);
837
763
  uint32_t Banked = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
838
763
  const ARMBankedReg_BankedReg *TheReg =
839
763
    ARMBankedReg_lookupBankedRegByEncoding(Banked);
840
841
763
  const char *Name = TheReg->Name;
842
843
  // uint32_t isSPSR = (Banked & 0x20) >> 5;
844
  // if (isSPSR)
845
  //  Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_'
846
763
  SStream_concat0(O, Name);
847
763
}
848
849
static inline void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum,
850
              SStream *O)
851
18.2k
{
852
18.2k
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryPredicateOperand, OpNum);
853
18.2k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
854
18.2k
    MCInst_getOperand(MI, (OpNum)));
855
18.2k
  SStream_concat0(O, ARMCondCodeToString(CC));
856
18.2k
}
857
858
static inline void
859
printMandatoryRestrictedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
860
6.08k
{
861
6.08k
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryRestrictedPredicateOperand,
862
6.08k
          OpNum);
863
6.08k
  if ((ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ==
864
6.08k
      ARMCC_HS)
865
944
    SStream_concat0(O, "cs");
866
5.14k
  else
867
5.14k
    printMandatoryPredicateOperand(MI, OpNum, O);
868
6.08k
}
869
870
static inline void
871
printMandatoryInvertedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
872
706
{
873
706
  add_cs_detail(MI, ARM_OP_GROUP_MandatoryInvertedPredicateOperand,
874
706
          OpNum);
875
706
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
876
706
    MCInst_getOperand(MI, (OpNum)));
877
706
  SStream_concat0(O, ARMCondCodeToString(ARMCC_getOppositeCondition(CC)));
878
706
}
879
880
static inline void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
881
20.0k
{
882
20.0k
  add_cs_detail(MI, ARM_OP_GROUP_NoHashImmediate, OpNum);
883
20.0k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
884
20.0k
}
885
886
static inline void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
887
48.6k
{
888
48.6k
  add_cs_detail(MI, ARM_OP_GROUP_PImmediate, OpNum);
889
48.6k
  SStream_concat(O, "%s%d", "p",
890
48.6k
           MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
891
48.6k
}
892
893
static inline void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
894
92.2k
{
895
92.2k
  add_cs_detail(MI, ARM_OP_GROUP_CImmediate, OpNum);
896
92.2k
  SStream_concat(O, "%s%d", "c",
897
92.2k
           MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
898
92.2k
}
899
900
static inline void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
901
3.01k
{
902
3.01k
  add_cs_detail(MI, ARM_OP_GROUP_CoprocOptionImm, OpNum);
903
3.01k
  SStream_concat(O, "%s", "{");
904
3.01k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
905
3.01k
  SStream_concat0(O, "}");
906
3.01k
}
907
908
#define DEFINE_printAdrLabelOperand(scale) \
909
  static inline void CONCAT(printAdrLabelOperand, scale)( \
910
    MCInst * MI, unsigned OpNum, SStream *O) \
911
10.9k
  { \
912
10.9k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \
913
10.9k
            OpNum, scale); \
914
10.9k
    MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \
915
10.9k
\
916
10.9k
    if (MCOperand_isExpr(MO)) { \
917
0
      return; \
918
0
    } \
919
10.9k
\
920
10.9k
    int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \
921
10.9k
\
922
10.9k
    SStream_concat0(O, markup("<imm:")); \
923
10.9k
    if (OffImm == INT32_MIN) \
924
10.9k
      SStream_concat0(O, "#-0"); \
925
10.9k
    else if (OffImm < 0) { \
926
94
      printInt32Bang(O, OffImm); \
927
10.8k
    } else { \
928
10.8k
      printInt32Bang(O, OffImm); \
929
10.8k
    } \
930
10.9k
    SStream_concat0(O, markup(">")); \
931
10.9k
  }
ARMInstPrinter.c:printAdrLabelOperand_0
Line
Count
Source
911
435
  { \
912
435
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \
913
435
            OpNum, scale); \
914
435
    MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \
915
435
\
916
435
    if (MCOperand_isExpr(MO)) { \
917
0
      return; \
918
0
    } \
919
435
\
920
435
    int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \
921
435
\
922
435
    SStream_concat0(O, markup("<imm:")); \
923
435
    if (OffImm == INT32_MIN) \
924
435
      SStream_concat0(O, "#-0"); \
925
435
    else if (OffImm < 0) { \
926
94
      printInt32Bang(O, OffImm); \
927
341
    } else { \
928
341
      printInt32Bang(O, OffImm); \
929
341
    } \
930
435
    SStream_concat0(O, markup(">")); \
931
435
  }
ARMInstPrinter.c:printAdrLabelOperand_2
Line
Count
Source
911
10.5k
  { \
912
10.5k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \
913
10.5k
            OpNum, scale); \
914
10.5k
    MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \
915
10.5k
\
916
10.5k
    if (MCOperand_isExpr(MO)) { \
917
0
      return; \
918
0
    } \
919
10.5k
\
920
10.5k
    int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \
921
10.5k
\
922
10.5k
    SStream_concat0(O, markup("<imm:")); \
923
10.5k
    if (OffImm == INT32_MIN) \
924
10.5k
      SStream_concat0(O, "#-0"); \
925
10.5k
    else if (OffImm < 0) { \
926
0
      printInt32Bang(O, OffImm); \
927
10.5k
    } else { \
928
10.5k
      printInt32Bang(O, OffImm); \
929
10.5k
    } \
930
10.5k
    SStream_concat0(O, markup(">")); \
931
10.5k
  }
932
DEFINE_printAdrLabelOperand(0);
933
DEFINE_printAdrLabelOperand(2);
934
935
#define DEFINE_printAdrLabelOperandAddr(scale) \
936
  static inline void CONCAT(printAdrLabelOperandAddr, scale)( \
937
    MCInst * MI, uint64_t Address, unsigned OpNum, SStream *O) \
938
10.5k
  { \
939
10.5k
    CONCAT(printAdrLabelOperand, scale)(MI, OpNum, O); \
940
10.5k
  }
941
DEFINE_printAdrLabelOperandAddr(2);
942
943
static inline void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum,
944
            SStream *O)
945
14.5k
{
946
14.5k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbS4ImmOperand, OpNum);
947
14.5k
  SStream_concat(O, "%s", markup("<imm:"));
948
14.5k
  printInt64Bang(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) * 4);
949
14.5k
  SStream_concat0(O, markup(">"));
950
14.5k
}
951
952
static inline void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
953
33.1k
{
954
33.1k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbSRImm, OpNum);
955
33.1k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
956
33.1k
  SStream_concat(O, "%s", markup("<imm:"));
957
33.1k
  printUInt32Bang(O, (Imm == 0 ? 32 : Imm));
958
33.1k
  SStream_concat0(O, markup(">"));
959
33.1k
}
960
961
static inline void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
962
12.8k
{
963
12.8k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbITMask, OpNum);
964
  // (3 - the number of trailing zeros) is the number of then / else.
965
12.8k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
966
12.8k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
967
968
48.5k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
969
35.6k
    if ((Mask >> Pos) & 1)
970
7.72k
      SStream_concat0(O, "e");
971
972
27.9k
    else
973
27.9k
      SStream_concat0(O, "t");
974
35.6k
  }
975
12.8k
}
976
977
static inline void printThumbAddrModeRROperand(MCInst *MI, unsigned Op,
978
                 SStream *O)
979
20.5k
{
980
20.5k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeRROperand, Op);
981
20.5k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
982
20.5k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
983
984
20.5k
  if (!MCOperand_isReg(
985
20.5k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
986
0
    printOperand(MI, Op, O);
987
0
    return;
988
0
  }
989
990
20.5k
  SStream_concat(O, "%s", markup("<mem:"));
991
20.5k
  SStream_concat0(O, "[");
992
20.5k
  printRegName(O, MCOperand_getReg(MO1));
993
20.5k
  unsigned RegNum = MCOperand_getReg(MO2);
994
20.5k
  if (RegNum) {
995
20.5k
    SStream_concat0(O, ", ");
996
20.5k
    printRegName(O, RegNum);
997
20.5k
  }
998
20.5k
  SStream_concat(O, "%s", "]");
999
20.5k
  SStream_concat0(O, markup(">"));
1000
20.5k
}
1001
1002
static inline void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op,
1003
              SStream *O, unsigned Scale)
1004
122k
{
1005
122k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
1006
122k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
1007
1008
122k
  if (!MCOperand_isReg(
1009
122k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
1010
0
    printOperand(MI, Op, O);
1011
0
    return;
1012
0
  }
1013
1014
122k
  SStream_concat(O, "%s", markup("<mem:"));
1015
122k
  SStream_concat0(O, "[");
1016
122k
  printRegName(O, MCOperand_getReg(MO1));
1017
122k
  unsigned ImmOffs = MCOperand_getImm(MO2);
1018
122k
  if (ImmOffs) {
1019
115k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1020
115k
    printUInt32Bang(O, ImmOffs * Scale);
1021
115k
    SStream_concat0(O, markup(">"));
1022
115k
  }
1023
122k
  SStream_concat(O, "%s", "]");
1024
122k
  SStream_concat0(O, markup(">"));
1025
122k
}
1026
1027
static inline void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op,
1028
               SStream *O)
1029
61.8k
{
1030
61.8k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S1Operand, Op);
1031
61.8k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
1032
61.8k
}
1033
1034
static inline void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op,
1035
               SStream *O)
1036
51.0k
{
1037
51.0k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S2Operand, Op);
1038
51.0k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
1039
51.0k
}
1040
1041
static inline void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op,
1042
               SStream *O)
1043
76.8k
{
1044
76.8k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S4Operand, Op);
1045
76.8k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1046
76.8k
}
1047
1048
static inline void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op,
1049
                 SStream *O)
1050
27.7k
{
1051
27.7k
  add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeSPOperand, Op);
1052
27.7k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1053
27.7k
}
1054
1055
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1056
// register with shift forms.
1057
// REG 0   0           - e.g. R5
1058
// REG IMM, SH_OPC     - e.g. R5, LSL #3
1059
static inline void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
1060
2.74k
{
1061
2.74k
  add_cs_detail(MI, ARM_OP_GROUP_T2SOOperand, OpNum);
1062
2.74k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1063
2.74k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1064
1065
2.74k
  unsigned Reg = MCOperand_getReg(MO1);
1066
2.74k
  printRegName(O, Reg);
1067
1068
  // Print the shift opc.
1069
1070
2.74k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
1071
2.74k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
1072
2.74k
       getUseMarkup());
1073
2.74k
}
1074
1075
#define DEFINE_printAddrModeImm12Operand(AlwaysPrintImm0) \
1076
  static inline void CONCAT(printAddrModeImm12Operand, AlwaysPrintImm0)( \
1077
    MCInst * MI, unsigned OpNum, SStream *O) \
1078
6.98k
  { \
1079
6.98k
    add_cs_detail(MI, \
1080
6.98k
            CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \
1081
6.98k
             AlwaysPrintImm0), \
1082
6.98k
            OpNum, AlwaysPrintImm0); \
1083
6.98k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1084
6.98k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1085
6.98k
\
1086
6.98k
    if (!MCOperand_isReg(MO1)) { \
1087
0
      printOperand(MI, OpNum, O); \
1088
0
      return; \
1089
0
    } \
1090
6.98k
\
1091
6.98k
    SStream_concat(O, "%s", markup("<mem:")); \
1092
6.98k
    SStream_concat0(O, "["); \
1093
6.98k
    printRegName(O, MCOperand_getReg(MO1)); \
1094
6.98k
\
1095
6.98k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1096
6.98k
    bool isSub = OffImm < 0; \
1097
6.98k
\
1098
6.98k
    if (OffImm == INT32_MIN) \
1099
6.98k
      OffImm = 0; \
1100
6.98k
    if (isSub) { \
1101
2.16k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1102
2.16k
      printInt32Bang(O, OffImm); \
1103
2.16k
      SStream_concat0(O, markup(">")); \
1104
4.82k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1105
4.76k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1106
4.76k
      printInt32Bang(O, OffImm); \
1107
4.76k
      SStream_concat0(O, markup(">")); \
1108
4.76k
    } \
1109
6.98k
    SStream_concat(O, "%s", "]"); \
1110
6.98k
    SStream_concat0(O, markup(">")); \
1111
6.98k
  }
ARMInstPrinter.c:printAddrModeImm12Operand_0
Line
Count
Source
1078
3.11k
  { \
1079
3.11k
    add_cs_detail(MI, \
1080
3.11k
            CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \
1081
3.11k
             AlwaysPrintImm0), \
1082
3.11k
            OpNum, AlwaysPrintImm0); \
1083
3.11k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1084
3.11k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1085
3.11k
\
1086
3.11k
    if (!MCOperand_isReg(MO1)) { \
1087
0
      printOperand(MI, OpNum, O); \
1088
0
      return; \
1089
0
    } \
1090
3.11k
\
1091
3.11k
    SStream_concat(O, "%s", markup("<mem:")); \
1092
3.11k
    SStream_concat0(O, "["); \
1093
3.11k
    printRegName(O, MCOperand_getReg(MO1)); \
1094
3.11k
\
1095
3.11k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1096
3.11k
    bool isSub = OffImm < 0; \
1097
3.11k
\
1098
3.11k
    if (OffImm == INT32_MIN) \
1099
3.11k
      OffImm = 0; \
1100
3.11k
    if (isSub) { \
1101
837
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1102
837
      printInt32Bang(O, OffImm); \
1103
837
      SStream_concat0(O, markup(">")); \
1104
2.27k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1105
2.21k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1106
2.21k
      printInt32Bang(O, OffImm); \
1107
2.21k
      SStream_concat0(O, markup(">")); \
1108
2.21k
    } \
1109
3.11k
    SStream_concat(O, "%s", "]"); \
1110
3.11k
    SStream_concat0(O, markup(">")); \
1111
3.11k
  }
ARMInstPrinter.c:printAddrModeImm12Operand_1
Line
Count
Source
1078
3.87k
  { \
1079
3.87k
    add_cs_detail(MI, \
1080
3.87k
            CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \
1081
3.87k
             AlwaysPrintImm0), \
1082
3.87k
            OpNum, AlwaysPrintImm0); \
1083
3.87k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1084
3.87k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1085
3.87k
\
1086
3.87k
    if (!MCOperand_isReg(MO1)) { \
1087
0
      printOperand(MI, OpNum, O); \
1088
0
      return; \
1089
0
    } \
1090
3.87k
\
1091
3.87k
    SStream_concat(O, "%s", markup("<mem:")); \
1092
3.87k
    SStream_concat0(O, "["); \
1093
3.87k
    printRegName(O, MCOperand_getReg(MO1)); \
1094
3.87k
\
1095
3.87k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1096
3.87k
    bool isSub = OffImm < 0; \
1097
3.87k
\
1098
3.87k
    if (OffImm == INT32_MIN) \
1099
3.87k
      OffImm = 0; \
1100
3.87k
    if (isSub) { \
1101
1.33k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1102
1.33k
      printInt32Bang(O, OffImm); \
1103
1.33k
      SStream_concat0(O, markup(">")); \
1104
2.54k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1105
2.54k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1106
2.54k
      printInt32Bang(O, OffImm); \
1107
2.54k
      SStream_concat0(O, markup(">")); \
1108
2.54k
    } \
1109
3.87k
    SStream_concat(O, "%s", "]"); \
1110
3.87k
    SStream_concat0(O, markup(">")); \
1111
3.87k
  }
1112
DEFINE_printAddrModeImm12Operand(false);
1113
DEFINE_printAddrModeImm12Operand(true);
1114
1115
#define DEFINE_printT2AddrModeImm8Operand(AlwaysPrintImm0) \
1116
  static inline void CONCAT(printT2AddrModeImm8Operand, \
1117
          AlwaysPrintImm0)(MCInst * MI, \
1118
               unsigned OpNum, SStream *O) \
1119
6.67k
  { \
1120
6.67k
    add_cs_detail(MI, \
1121
6.67k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \
1122
6.67k
             AlwaysPrintImm0), \
1123
6.67k
            OpNum, AlwaysPrintImm0); \
1124
6.67k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1125
6.67k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1126
6.67k
\
1127
6.67k
    SStream_concat(O, "%s", markup("<mem:")); \
1128
6.67k
    SStream_concat0(O, "["); \
1129
6.67k
    printRegName(O, MCOperand_getReg(MO1)); \
1130
6.67k
\
1131
6.67k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1132
6.67k
    bool isSub = OffImm < 0; \
1133
6.67k
\
1134
6.67k
    if (OffImm == INT32_MIN) \
1135
6.67k
      OffImm = 0; \
1136
6.67k
    if (isSub) { \
1137
3.60k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1138
3.60k
      printInt32Bang(O, OffImm); \
1139
3.60k
      SStream_concat0(O, markup(">")); \
1140
3.60k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1141
2.43k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1142
2.43k
      printInt32Bang(O, OffImm); \
1143
2.43k
      SStream_concat0(O, markup(">")); \
1144
2.43k
    } \
1145
6.67k
    SStream_concat(O, "%s", "]"); \
1146
6.67k
    SStream_concat0(O, markup(">")); \
1147
6.67k
  }
ARMInstPrinter.c:printT2AddrModeImm8Operand_0
Line
Count
Source
1119
5.57k
  { \
1120
5.57k
    add_cs_detail(MI, \
1121
5.57k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \
1122
5.57k
             AlwaysPrintImm0), \
1123
5.57k
            OpNum, AlwaysPrintImm0); \
1124
5.57k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1125
5.57k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1126
5.57k
\
1127
5.57k
    SStream_concat(O, "%s", markup("<mem:")); \
1128
5.57k
    SStream_concat0(O, "["); \
1129
5.57k
    printRegName(O, MCOperand_getReg(MO1)); \
1130
5.57k
\
1131
5.57k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1132
5.57k
    bool isSub = OffImm < 0; \
1133
5.57k
\
1134
5.57k
    if (OffImm == INT32_MIN) \
1135
5.57k
      OffImm = 0; \
1136
5.57k
    if (isSub) { \
1137
3.11k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1138
3.11k
      printInt32Bang(O, OffImm); \
1139
3.11k
      SStream_concat0(O, markup(">")); \
1140
3.11k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1141
1.82k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1142
1.82k
      printInt32Bang(O, OffImm); \
1143
1.82k
      SStream_concat0(O, markup(">")); \
1144
1.82k
    } \
1145
5.57k
    SStream_concat(O, "%s", "]"); \
1146
5.57k
    SStream_concat0(O, markup(">")); \
1147
5.57k
  }
ARMInstPrinter.c:printT2AddrModeImm8Operand_1
Line
Count
Source
1119
1.09k
  { \
1120
1.09k
    add_cs_detail(MI, \
1121
1.09k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \
1122
1.09k
             AlwaysPrintImm0), \
1123
1.09k
            OpNum, AlwaysPrintImm0); \
1124
1.09k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1125
1.09k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1126
1.09k
\
1127
1.09k
    SStream_concat(O, "%s", markup("<mem:")); \
1128
1.09k
    SStream_concat0(O, "["); \
1129
1.09k
    printRegName(O, MCOperand_getReg(MO1)); \
1130
1.09k
\
1131
1.09k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1132
1.09k
    bool isSub = OffImm < 0; \
1133
1.09k
\
1134
1.09k
    if (OffImm == INT32_MIN) \
1135
1.09k
      OffImm = 0; \
1136
1.09k
    if (isSub) { \
1137
484
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1138
484
      printInt32Bang(O, OffImm); \
1139
484
      SStream_concat0(O, markup(">")); \
1140
611
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1141
611
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1142
611
      printInt32Bang(O, OffImm); \
1143
611
      SStream_concat0(O, markup(">")); \
1144
611
    } \
1145
1.09k
    SStream_concat(O, "%s", "]"); \
1146
1.09k
    SStream_concat0(O, markup(">")); \
1147
1.09k
  }
1148
DEFINE_printT2AddrModeImm8Operand(true);
1149
DEFINE_printT2AddrModeImm8Operand(false);
1150
1151
#define DEFINE_printT2AddrModeImm8s4Operand(AlwaysPrintImm0) \
1152
  static inline void CONCAT(printT2AddrModeImm8s4Operand, \
1153
          AlwaysPrintImm0)(MCInst * MI, \
1154
               unsigned OpNum, SStream *O) \
1155
5.30k
  { \
1156
5.30k
    add_cs_detail(MI, \
1157
5.30k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \
1158
5.30k
             AlwaysPrintImm0), \
1159
5.30k
            OpNum, AlwaysPrintImm0); \
1160
5.30k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1161
5.30k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1162
5.30k
\
1163
5.30k
    if (!MCOperand_isReg(MO1)) { \
1164
0
      printOperand(MI, OpNum, O); \
1165
0
      return; \
1166
0
    } \
1167
5.30k
\
1168
5.30k
    SStream_concat(O, "%s", markup("<mem:")); \
1169
5.30k
    SStream_concat0(O, "["); \
1170
5.30k
    printRegName(O, MCOperand_getReg(MO1)); \
1171
5.30k
\
1172
5.30k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1173
5.30k
    bool isSub = OffImm < 0; \
1174
5.30k
\
1175
5.30k
    if (OffImm == INT32_MIN) \
1176
5.30k
      OffImm = 0; \
1177
5.30k
    if (isSub) { \
1178
1.81k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1179
1.81k
      printInt32Bang(O, OffImm); \
1180
1.81k
      SStream_concat0(O, markup(">")); \
1181
3.49k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1182
3.44k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1183
3.44k
      printInt32Bang(O, OffImm); \
1184
3.44k
      SStream_concat0(O, markup(">")); \
1185
3.44k
    } \
1186
5.30k
    SStream_concat(O, "%s", "]"); \
1187
5.30k
    SStream_concat0(O, markup(">")); \
1188
5.30k
  }
ARMInstPrinter.c:printT2AddrModeImm8s4Operand_0
Line
Count
Source
1155
1.06k
  { \
1156
1.06k
    add_cs_detail(MI, \
1157
1.06k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \
1158
1.06k
             AlwaysPrintImm0), \
1159
1.06k
            OpNum, AlwaysPrintImm0); \
1160
1.06k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1161
1.06k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1162
1.06k
\
1163
1.06k
    if (!MCOperand_isReg(MO1)) { \
1164
0
      printOperand(MI, OpNum, O); \
1165
0
      return; \
1166
0
    } \
1167
1.06k
\
1168
1.06k
    SStream_concat(O, "%s", markup("<mem:")); \
1169
1.06k
    SStream_concat0(O, "["); \
1170
1.06k
    printRegName(O, MCOperand_getReg(MO1)); \
1171
1.06k
\
1172
1.06k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1173
1.06k
    bool isSub = OffImm < 0; \
1174
1.06k
\
1175
1.06k
    if (OffImm == INT32_MIN) \
1176
1.06k
      OffImm = 0; \
1177
1.06k
    if (isSub) { \
1178
627
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1179
627
      printInt32Bang(O, OffImm); \
1180
627
      SStream_concat0(O, markup(">")); \
1181
627
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1182
390
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1183
390
      printInt32Bang(O, OffImm); \
1184
390
      SStream_concat0(O, markup(">")); \
1185
390
    } \
1186
1.06k
    SStream_concat(O, "%s", "]"); \
1187
1.06k
    SStream_concat0(O, markup(">")); \
1188
1.06k
  }
ARMInstPrinter.c:printT2AddrModeImm8s4Operand_1
Line
Count
Source
1155
4.23k
  { \
1156
4.23k
    add_cs_detail(MI, \
1157
4.23k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \
1158
4.23k
             AlwaysPrintImm0), \
1159
4.23k
            OpNum, AlwaysPrintImm0); \
1160
4.23k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1161
4.23k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1162
4.23k
\
1163
4.23k
    if (!MCOperand_isReg(MO1)) { \
1164
0
      printOperand(MI, OpNum, O); \
1165
0
      return; \
1166
0
    } \
1167
4.23k
\
1168
4.23k
    SStream_concat(O, "%s", markup("<mem:")); \
1169
4.23k
    SStream_concat0(O, "["); \
1170
4.23k
    printRegName(O, MCOperand_getReg(MO1)); \
1171
4.23k
\
1172
4.23k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1173
4.23k
    bool isSub = OffImm < 0; \
1174
4.23k
\
1175
4.23k
    if (OffImm == INT32_MIN) \
1176
4.23k
      OffImm = 0; \
1177
4.23k
    if (isSub) { \
1178
1.18k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1179
1.18k
      printInt32Bang(O, OffImm); \
1180
1.18k
      SStream_concat0(O, markup(">")); \
1181
3.05k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1182
3.05k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1183
3.05k
      printInt32Bang(O, OffImm); \
1184
3.05k
      SStream_concat0(O, markup(">")); \
1185
3.05k
    } \
1186
4.23k
    SStream_concat(O, "%s", "]"); \
1187
4.23k
    SStream_concat0(O, markup(">")); \
1188
4.23k
  }
1189
1190
DEFINE_printT2AddrModeImm8s4Operand(false);
1191
DEFINE_printT2AddrModeImm8s4Operand(true);
1192
1193
static inline void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum,
1194
                 SStream *O)
1195
332
{
1196
332
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand, OpNum);
1197
332
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1198
332
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1199
1200
332
  SStream_concat(O, "%s", markup("<mem:"));
1201
332
  SStream_concat0(O, "[");
1202
332
  printRegName(O, MCOperand_getReg(MO1));
1203
332
  if (MCOperand_getImm(MO2)) {
1204
275
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1205
275
    printInt64Bang(O, (int32_t)(MCOperand_getImm(MO2) * 4));
1206
275
    SStream_concat0(O, markup(">"));
1207
275
  }
1208
332
  SStream_concat(O, "%s", "]");
1209
332
  SStream_concat0(O, markup(">"));
1210
332
}
1211
1212
static inline void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum,
1213
                SStream *O)
1214
1.51k
{
1215
1.51k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8OffsetOperand, OpNum);
1216
1.51k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1217
1.51k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1218
1.51k
  SStream_concat(O, "%s", ", ");
1219
1.51k
  SStream_concat0(O, markup("<imm:"));
1220
1.51k
  if (OffImm == INT32_MIN)
1221
365
    SStream_concat0(O, "#-0");
1222
1.14k
  else if (OffImm < 0) {
1223
690
    printInt32Bang(O, OffImm);
1224
690
  } else {
1225
455
    printInt32Bang(O, OffImm);
1226
455
  }
1227
1.51k
  SStream_concat0(O, markup(">"));
1228
1.51k
}
1229
1230
static inline void
1231
printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1232
2.27k
{
1233
2.27k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand, OpNum);
1234
2.27k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1235
2.27k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1236
1237
2.27k
  SStream_concat(O, "%s", ", ");
1238
2.27k
  SStream_concat0(O, markup("<imm:"));
1239
2.27k
  if (OffImm == INT32_MIN)
1240
164
    SStream_concat0(O, "#-0");
1241
2.11k
  else if (OffImm < 0) {
1242
345
    printInt32Bang(O, OffImm);
1243
1.77k
  } else {
1244
1.77k
    printInt32Bang(O, OffImm);
1245
1.77k
  }
1246
2.27k
  SStream_concat0(O, markup(">"));
1247
2.27k
}
1248
1249
static inline void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum,
1250
                 SStream *O)
1251
1.31k
{
1252
1.31k
  add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeSoRegOperand, OpNum);
1253
1.31k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1254
1.31k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1255
1.31k
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
1256
1257
1.31k
  SStream_concat(O, "%s", markup("<mem:"));
1258
1.31k
  SStream_concat0(O, "[");
1259
1.31k
  printRegName(O, MCOperand_getReg(MO1));
1260
1261
1.31k
  SStream_concat0(O, ", ");
1262
1.31k
  printRegName(O, MCOperand_getReg(MO2));
1263
1264
1.31k
  unsigned ShAmt = MCOperand_getImm(MO3);
1265
1.31k
  if (ShAmt) {
1266
444
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
1267
444
    printUInt32(O, ShAmt);
1268
444
    SStream_concat0(O, markup(">"));
1269
444
  }
1270
1.31k
  SStream_concat(O, "%s", "]");
1271
1.31k
  SStream_concat0(O, markup(">"));
1272
1.31k
}
1273
1274
static inline void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1275
272
{
1276
272
  add_cs_detail(MI, ARM_OP_GROUP_FPImmOperand, OpNum);
1277
272
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1278
272
  SStream_concat(O, "%s", markup("<imm:"));
1279
272
  printFloatBang(O, ARM_AM_getFPImmFloat(MCOperand_getImm(MO)));
1280
272
  SStream_concat0(O, markup(">"));
1281
272
}
1282
1283
static inline void printVMOVModImmOperand(MCInst *MI, unsigned OpNum,
1284
            SStream *O)
1285
1.52k
{
1286
1.52k
  add_cs_detail(MI, ARM_OP_GROUP_VMOVModImmOperand, OpNum);
1287
1.52k
  unsigned EncodedImm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1288
1.52k
  unsigned EltBits;
1289
1.52k
  uint64_t Val = ARM_AM_decodeVMOVModImm(EncodedImm, &EltBits);
1290
1.52k
  SStream_concat(O, "%s", markup("<imm:"));
1291
1.52k
  printUInt64Bang(O, Val);
1292
1.52k
  SStream_concat0(O, markup(">"));
1293
1.52k
}
1294
1295
static inline void printImmPlusOneOperand(MCInst *MI, unsigned OpNum,
1296
            SStream *O)
1297
570
{
1298
570
  add_cs_detail(MI, ARM_OP_GROUP_ImmPlusOneOperand, OpNum);
1299
570
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1300
570
  SStream_concat(O, "%s", markup("<imm:"));
1301
570
  printUInt32Bang(O, Imm + 1);
1302
570
  SStream_concat0(O, markup(">"));
1303
570
}
1304
1305
static inline void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1306
808
{
1307
808
  add_cs_detail(MI, ARM_OP_GROUP_RotImmOperand, OpNum);
1308
808
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1309
808
  if (Imm == 0)
1310
106
    return;
1311
1312
702
  SStream_concat(O, "%s%s%s%d", ", ror ", markup("<imm:"), "#", 8 * Imm);
1313
702
  SStream_concat0(O, markup(">"));
1314
702
}
1315
1316
static inline void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1317
6.20k
{
1318
6.20k
  add_cs_detail(MI, ARM_OP_GROUP_ModImmOperand, OpNum);
1319
6.20k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
1320
1321
  // Support for fixups (MCFixup)
1322
6.20k
  if (MCOperand_isExpr(Op)) {
1323
0
    printOperand(MI, OpNum, O);
1324
0
    return;
1325
0
  }
1326
1327
6.20k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
1328
6.20k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
1329
1330
6.20k
  bool PrintUnsigned = false;
1331
6.20k
  switch (MCInst_getOpcode(MI)) {
1332
211
  case ARM_MOVi:
1333
    // Movs to PC should be treated unsigned
1334
211
    PrintUnsigned =
1335
211
      (MCOperand_getReg(MCInst_getOperand(MI, (OpNum - 1))) ==
1336
211
       ARM_PC);
1337
211
    break;
1338
259
  case ARM_MSRi:
1339
    // Movs to special registers should be treated unsigned
1340
259
    PrintUnsigned = true;
1341
259
    break;
1342
6.20k
  }
1343
1344
6.20k
  int32_t Rotated = ARM_AM_rotr32(Bits, Rot);
1345
6.20k
  if (ARM_AM_getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
1346
    // #rot has the least possible value
1347
5.27k
    SStream_concat(O, "%s", "#");
1348
5.27k
    SStream_concat0(O, markup("<imm:"));
1349
5.27k
    if (PrintUnsigned)
1350
191
      printUInt32(O, (uint32_t)(Rotated));
1351
5.08k
    else
1352
5.08k
      printInt32(O, Rotated);
1353
5.27k
    SStream_concat0(O, markup(">"));
1354
5.27k
    return;
1355
5.27k
  }
1356
1357
  // Explicit #bits, #rot implied
1358
931
  SStream_concat(O, "%s%s%u", "#", markup("<imm:"), Bits);
1359
931
  SStream_concat(O, "%s%s%s%u", markup(">"), ", #", markup("<imm:"), Rot);
1360
931
  SStream_concat0(O, markup(">"));
1361
931
}
1362
1363
static inline void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
1364
638
{
1365
638
  add_cs_detail(MI, ARM_OP_GROUP_FBits16, OpNum);
1366
638
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1367
638
  SStream_concat(O, "%d",
1368
638
           16 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1369
638
  SStream_concat0(O, markup(">"));
1370
638
}
1371
1372
static inline void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
1373
505
{
1374
505
  add_cs_detail(MI, ARM_OP_GROUP_FBits32, OpNum);
1375
505
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1376
505
  printInt64(O, 32 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1377
505
  SStream_concat0(O, markup(">"));
1378
505
}
1379
1380
static inline void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1381
7.00k
{
1382
7.00k
  add_cs_detail(MI, ARM_OP_GROUP_VectorIndex, OpNum);
1383
7.00k
  SStream_concat(O, "%s", "[");
1384
7.00k
  printInt64(O,
1385
7.00k
       (int32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1386
7.00k
  SStream_concat0(O, "]");
1387
7.00k
}
1388
1389
static inline void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
1390
1.49k
{
1391
1.49k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListOne, OpNum);
1392
1.49k
  SStream_concat0(O, "{");
1393
1.49k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1394
1.49k
  SStream_concat0(O, "}");
1395
1.49k
}
1396
1397
static inline void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
1398
4.12k
{
1399
4.12k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwo, OpNum);
1400
4.12k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1401
4.12k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1402
4.12k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1403
4.12k
  SStream_concat0(O, "{");
1404
4.12k
  printRegName(O, Reg0);
1405
4.12k
  SStream_concat0(O, ", ");
1406
4.12k
  printRegName(O, Reg1);
1407
4.12k
  SStream_concat0(O, "}");
1408
4.12k
}
1409
1410
static inline void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum,
1411
              SStream *O)
1412
1.71k
{
1413
1.71k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpaced, OpNum);
1414
1.71k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1415
1.71k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1416
1.71k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1417
1.71k
  SStream_concat0(O, "{");
1418
1.71k
  printRegName(O, Reg0);
1419
1.71k
  SStream_concat0(O, ", ");
1420
1.71k
  printRegName(O, Reg1);
1421
1.71k
  SStream_concat0(O, "}");
1422
1.71k
}
1423
1424
static inline void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
1425
1.37k
{
1426
1.37k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThree, OpNum);
1427
  // Normally, it's not safe to use register enum values directly with
1428
  // addition to get the next register, but for VFP registers, the
1429
  // sort order is guaranteed because they're all of the form D<n>.
1430
1.37k
  SStream_concat0(O, "{");
1431
1.37k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1432
1.37k
  SStream_concat0(O, ", ");
1433
1.37k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1434
1.37k
  SStream_concat0(O, ", ");
1435
1.37k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1436
1.37k
  SStream_concat0(O, "}");
1437
1.37k
}
1438
1439
static inline void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
1440
4.28k
{
1441
4.28k
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFour, OpNum);
1442
  // Normally, it's not safe to use register enum values directly with
1443
  // addition to get the next register, but for VFP registers, the
1444
  // sort order is guaranteed because they're all of the form D<n>.
1445
4.28k
  SStream_concat0(O, "{");
1446
4.28k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1447
4.28k
  SStream_concat0(O, ", ");
1448
4.28k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1449
4.28k
  SStream_concat0(O, ", ");
1450
4.28k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1451
4.28k
  SStream_concat0(O, ", ");
1452
4.28k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1453
4.28k
  SStream_concat0(O, "}");
1454
4.28k
}
1455
1456
static inline void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum,
1457
                SStream *O)
1458
267
{
1459
267
  add_cs_detail(MI, ARM_OP_GROUP_VectorListOneAllLanes, OpNum);
1460
267
  SStream_concat0(O, "{");
1461
267
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1462
267
  SStream_concat0(O, "[]}");
1463
267
}
1464
1465
static inline void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum,
1466
                SStream *O)
1467
575
{
1468
575
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoAllLanes, OpNum);
1469
575
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1470
575
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1471
575
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1472
575
  SStream_concat0(O, "{");
1473
575
  printRegName(O, Reg0);
1474
575
  SStream_concat0(O, "[], ");
1475
575
  printRegName(O, Reg1);
1476
575
  SStream_concat0(O, "[]}");
1477
575
}
1478
1479
static inline void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum,
1480
            SStream *O)
1481
0
{
1482
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeAllLanes, OpNum);
1483
  // Normally, it's not safe to use register enum values directly with
1484
  // addition to get the next register, but for VFP registers, the
1485
  // sort order is guaranteed because they're all of the form D<n>.
1486
0
  SStream_concat0(O, "{");
1487
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1488
0
  SStream_concat0(O, "[], ");
1489
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1490
0
  SStream_concat0(O, "[], ");
1491
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1492
0
  SStream_concat0(O, "[]}");
1493
0
}
1494
1495
static inline void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum,
1496
                 SStream *O)
1497
0
{
1498
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourAllLanes, OpNum);
1499
  // Normally, it's not safe to use register enum values directly with
1500
  // addition to get the next register, but for VFP registers, the
1501
  // sort order is guaranteed because they're all of the form D<n>.
1502
0
  SStream_concat0(O, "{");
1503
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1504
0
  SStream_concat0(O, "[], ");
1505
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1506
0
  SStream_concat0(O, "[], ");
1507
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1508
0
  SStream_concat0(O, "[], ");
1509
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1510
0
  SStream_concat0(O, "[]}");
1511
0
}
1512
1513
static inline void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum,
1514
                SStream *O)
1515
431
{
1516
431
  add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpacedAllLanes, OpNum);
1517
431
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1518
431
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1519
431
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1520
431
  SStream_concat0(O, "{");
1521
431
  printRegName(O, Reg0);
1522
431
  SStream_concat0(O, "[], ");
1523
431
  printRegName(O, Reg1);
1524
431
  SStream_concat0(O, "[]}");
1525
431
}
1526
1527
static inline void
1528
printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
1529
0
{
1530
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpacedAllLanes, OpNum);
1531
  // Normally, it's not safe to use register enum values directly with
1532
  // addition to get the next register, but for VFP registers, the
1533
  // sort order is guaranteed because they're all of the form D<n>.
1534
0
  SStream_concat0(O, "{");
1535
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1536
0
  SStream_concat0(O, "[], ");
1537
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1538
0
  SStream_concat0(O, "[], ");
1539
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1540
0
  SStream_concat0(O, "[]}");
1541
0
}
1542
1543
static inline void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum,
1544
                 SStream *O)
1545
0
{
1546
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpacedAllLanes, OpNum);
1547
  // Normally, it's not safe to use register enum values directly with
1548
  // addition to get the next register, but for VFP registers, the
1549
  // sort order is guaranteed because they're all of the form D<n>.
1550
0
  SStream_concat0(O, "{");
1551
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1552
0
  SStream_concat0(O, "[], ");
1553
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1554
0
  SStream_concat0(O, "[], ");
1555
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1556
0
  SStream_concat0(O, "[], ");
1557
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1558
0
  SStream_concat0(O, "[]}");
1559
0
}
1560
1561
static inline void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum,
1562
                SStream *O)
1563
0
{
1564
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpaced, OpNum);
1565
  // Normally, it's not safe to use register enum values directly with
1566
  // addition to get the next register, but for VFP registers, the
1567
  // sort order is guaranteed because they're all of the form D<n>.
1568
0
  SStream_concat0(O, "{");
1569
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1570
0
  SStream_concat0(O, ", ");
1571
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1572
0
  SStream_concat0(O, ", ");
1573
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1574
0
  SStream_concat0(O, "}");
1575
0
}
1576
1577
static inline void printVectorListFourSpaced(MCInst *MI, unsigned OpNum,
1578
               SStream *O)
1579
0
{
1580
0
  add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpaced, OpNum);
1581
  // Normally, it's not safe to use register enum values directly with
1582
  // addition to get the next register, but for VFP registers, the
1583
  // sort order is guaranteed because they're all of the form D<n>.
1584
0
  SStream_concat0(O, "{");
1585
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1586
0
  SStream_concat0(O, ", ");
1587
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1588
0
  SStream_concat0(O, ", ");
1589
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1590
0
  SStream_concat0(O, ", ");
1591
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1592
0
  SStream_concat0(O, "}");
1593
0
}
1594
1595
#define DEFINE_printMVEVectorList(NumRegs) \
1596
  static inline void CONCAT(printMVEVectorList, NumRegs)( \
1597
    MCInst * MI, unsigned OpNum, SStream *O) \
1598
1.10k
  { \
1599
1.10k
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
1.10k
            OpNum, NumRegs); \
1601
1.10k
    unsigned Reg = \
1602
1.10k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
1.10k
    const char *Prefix = "{"; \
1604
5.09k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
3.99k
      SStream_concat0(O, Prefix); \
1606
3.99k
      printRegName( \
1607
3.99k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
3.99k
                  ARM_qsub_0 + i)); \
1609
3.99k
      Prefix = ", "; \
1610
3.99k
    } \
1611
1.10k
    SStream_concat0(O, "}"); \
1612
1.10k
  }
ARMInstPrinter.c:printMVEVectorList_2
Line
Count
Source
1598
206
  { \
1599
206
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
206
            OpNum, NumRegs); \
1601
206
    unsigned Reg = \
1602
206
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
206
    const char *Prefix = "{"; \
1604
618
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
412
      SStream_concat0(O, Prefix); \
1606
412
      printRegName( \
1607
412
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
412
                  ARM_qsub_0 + i)); \
1609
412
      Prefix = ", "; \
1610
412
    } \
1611
206
    SStream_concat0(O, "}"); \
1612
206
  }
ARMInstPrinter.c:printMVEVectorList_4
Line
Count
Source
1598
895
  { \
1599
895
    add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1600
895
            OpNum, NumRegs); \
1601
895
    unsigned Reg = \
1602
895
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1603
895
    const char *Prefix = "{"; \
1604
4.47k
    for (unsigned i = 0; i < NumRegs; i++) { \
1605
3.58k
      SStream_concat0(O, Prefix); \
1606
3.58k
      printRegName( \
1607
3.58k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1608
3.58k
                  ARM_qsub_0 + i)); \
1609
3.58k
      Prefix = ", "; \
1610
3.58k
    } \
1611
895
    SStream_concat0(O, "}"); \
1612
895
  }
1613
DEFINE_printMVEVectorList(2) DEFINE_printMVEVectorList(4)
1614
1615
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
1616
  static inline void CONCAT(printComplexRotationOp, \
1617
          CONCAT(Angle, Remainder))( \
1618
    MCInst * MI, unsigned OpNo, SStream *O) \
1619
1.78k
  { \
1620
1.78k
    add_cs_detail( \
1621
1.78k
      MI, \
1622
1.78k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
1.78k
             Remainder), \
1624
1.78k
      OpNo, Angle, Remainder); \
1625
1.78k
    unsigned Val = \
1626
1.78k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
1.78k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
1.78k
  }
ARMInstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
1619
954
  { \
1620
954
    add_cs_detail( \
1621
954
      MI, \
1622
954
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
954
             Remainder), \
1624
954
      OpNo, Angle, Remainder); \
1625
954
    unsigned Val = \
1626
954
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
954
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
954
  }
ARMInstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
1619
826
  { \
1620
826
    add_cs_detail( \
1621
826
      MI, \
1622
826
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1623
826
             Remainder), \
1624
826
      OpNo, Angle, Remainder); \
1625
826
    unsigned Val = \
1626
826
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1627
826
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
1628
826
  }
1629
  DEFINE_printComplexRotationOp(90, 0) DEFINE_printComplexRotationOp(180,
1630
                     90)
1631
1632
    static inline void printVPTPredicateOperand(MCInst *MI,
1633
                  unsigned OpNum,
1634
                  SStream *O)
1635
17.4k
{
1636
17.4k
  add_cs_detail(MI, ARM_OP_GROUP_VPTPredicateOperand, OpNum);
1637
17.4k
  ARMVCC_VPTCodes CC = (ARMVCC_VPTCodes)MCOperand_getImm(
1638
17.4k
    MCInst_getOperand(MI, (OpNum)));
1639
17.4k
  if (CC != ARMVCC_None)
1640
1.88k
    SStream_concat0(O, ARMVPTPredToString(CC));
1641
17.4k
}
1642
1643
static inline void printVPTMask(MCInst *MI, unsigned OpNum, SStream *O)
1644
4.04k
{
1645
4.04k
  add_cs_detail(MI, ARM_OP_GROUP_VPTMask, OpNum);
1646
  // (3 - the number of trailing zeroes) is the number of them / else.
1647
4.04k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1648
4.04k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
1649
1650
14.0k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1651
10.0k
    bool T = ((Mask >> Pos) & 1) == 0;
1652
10.0k
    if (T)
1653
5.76k
      SStream_concat0(O, "t");
1654
1655
4.26k
    else
1656
4.26k
      SStream_concat0(O, "e");
1657
10.0k
  }
1658
4.04k
}
1659
1660
static inline void printMveSaturateOp(MCInst *MI, unsigned OpNum, SStream *O)
1661
0
{
1662
0
  add_cs_detail(MI, ARM_OP_GROUP_MveSaturateOp, OpNum);
1663
0
  uint32_t Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1664
1665
0
  printUInt32Bang(O, (Val == 1 ? 48 : 64));
1666
0
}
1667
1668
#define PRINT_ALIAS_INSTR
1669
#include "ARMGenAsmWriter.inc"
1670
1671
static void printInst(MCInst *MI, SStream *O, void *info)
1672
796k
{
1673
796k
  bool isAlias = false;
1674
796k
  bool useAliasDetails = map_use_alias_details(MI);
1675
796k
  map_set_fill_detail_ops(MI, useAliasDetails);
1676
796k
  unsigned Opcode = MCInst_getOpcode(MI);
1677
796k
  uint64_t Address = MI->address;
1678
1679
796k
  switch (Opcode) {
1680
  // Check for MOVs and print canonical forms, instead.
1681
247
  case ARM_MOVsr: {
1682
247
    isAlias = true;
1683
247
    MCInst_setIsAlias(MI, isAlias);
1684
    // FIXME: Thumb variants?
1685
247
    MCOperand *MO3 = MCInst_getOperand(MI, (3));
1686
1687
247
    SStream_concat1(O, ' ');
1688
247
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1689
247
             MCOperand_getImm(MO3))));
1690
247
    printSBitModifierOperand(MI, 6, O);
1691
247
    printPredicateOperand(MI, 4, O);
1692
1693
247
    SStream_concat0(O, " ");
1694
1695
247
    printOperand(MI, 0, O);
1696
247
    SStream_concat0(O, ", ");
1697
247
    printOperand(MI, 1, O);
1698
1699
247
    SStream_concat0(O, ", ");
1700
247
    printOperand(MI, 2, O);
1701
1702
247
    if (useAliasDetails)
1703
247
      return;
1704
0
    else
1705
0
      goto add_real_detail;
1706
247
  }
1707
1708
578
  case ARM_MOVsi: {
1709
578
    isAlias = true;
1710
578
    MCInst_setIsAlias(MI, isAlias);
1711
    // FIXME: Thumb variants?
1712
578
    MCOperand *MO2 = MCInst_getOperand(MI, (2));
1713
1714
578
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1715
578
             MCOperand_getImm(MO2))));
1716
578
    printSBitModifierOperand(MI, 5, O);
1717
578
    printPredicateOperand(MI, 3, O);
1718
1719
578
    SStream_concat0(O, " ");
1720
1721
578
    printOperand(MI, 0, O);
1722
578
    SStream_concat0(O, ", ");
1723
578
    printOperand(MI, 1, O);
1724
1725
578
    if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == ARM_AM_rrx) {
1726
72
      if (useAliasDetails)
1727
72
        return;
1728
0
      else
1729
0
        goto add_real_detail;
1730
72
    }
1731
1732
506
    SStream_concat(O, "%s%s%s%d", ", ", markup("<imm:"), "#",
1733
506
             translateShiftImm(ARM_AM_getSORegOffset(
1734
506
               MCOperand_getImm(MO2))));
1735
506
    SStream_concat0(O, markup(">"));
1736
506
    if (useAliasDetails)
1737
506
      return;
1738
0
    else
1739
0
      goto add_real_detail;
1740
506
  }
1741
1742
  // A8.6.123 PUSH
1743
293
  case ARM_STMDB_UPD:
1744
387
  case ARM_t2STMDB_UPD:
1745
387
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1746
387
        MCInst_getNumOperands(MI) > 5) {
1747
53
      isAlias = true;
1748
53
      MCInst_setIsAlias(MI, isAlias);
1749
      // Should only print PUSH if there are at least two registers in the
1750
      // list.
1751
53
      SStream_concat0(O, "push");
1752
53
      printPredicateOperand(MI, 2, O);
1753
53
      if (Opcode == ARM_t2STMDB_UPD)
1754
27
        SStream_concat0(O, ".w");
1755
53
      SStream_concat0(O, " ");
1756
1757
53
      printRegisterList(MI, 4, O);
1758
53
      if (useAliasDetails)
1759
53
        return;
1760
0
      else
1761
0
        goto add_real_detail;
1762
53
    } else
1763
334
      break;
1764
1765
1.63k
  case ARM_STR_PRE_IMM:
1766
1.63k
    if (MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP &&
1767
1.63k
        MCOperand_getImm(MCInst_getOperand(MI, (3))) == -4) {
1768
0
      isAlias = true;
1769
0
      MCInst_setIsAlias(MI, isAlias);
1770
0
      SStream_concat1(O, ' ');
1771
0
      SStream_concat0(O, "push");
1772
0
      printPredicateOperand(MI, 4, O);
1773
0
      SStream_concat0(O, " {");
1774
0
      printOperand(MI, 1, O);
1775
0
      SStream_concat0(O, "}");
1776
0
      if (useAliasDetails)
1777
0
        return;
1778
0
      else
1779
0
        goto add_real_detail;
1780
0
    } else
1781
1.63k
      break;
1782
1783
  // A8.6.122 POP
1784
663
  case ARM_LDMIA_UPD:
1785
1.17k
  case ARM_t2LDMIA_UPD:
1786
1.17k
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1787
1.17k
        MCInst_getNumOperands(MI) > 5) {
1788
432
      isAlias = true;
1789
432
      MCInst_setIsAlias(MI, isAlias);
1790
      // Should only print POP if there are at least two registers in the
1791
      // list.
1792
432
      SStream_concat0(O, "pop");
1793
432
      printPredicateOperand(MI, 2, O);
1794
432
      if (Opcode == ARM_t2LDMIA_UPD)
1795
267
        SStream_concat0(O, ".w");
1796
432
      SStream_concat0(O, " ");
1797
1798
432
      printRegisterList(MI, 4, O);
1799
432
      if (useAliasDetails)
1800
432
        return;
1801
0
      else
1802
0
        goto add_real_detail;
1803
432
    } else
1804
747
      break;
1805
1806
759
  case ARM_LDR_POST_IMM:
1807
759
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1808
759
        ((ARM_AM_getAM2Offset(MCOperand_getImm(
1809
255
            MCInst_getOperand(MI, (4)))) == 4))) {
1810
53
      isAlias = true;
1811
53
      MCInst_setIsAlias(MI, isAlias);
1812
53
      SStream_concat0(O, "pop");
1813
53
      printPredicateOperand(MI, 5, O);
1814
53
      SStream_concat0(O, " {");
1815
53
      printOperand(MI, 0, O);
1816
53
      SStream_concat0(O, "}");
1817
53
      if (useAliasDetails)
1818
53
        return;
1819
0
      else
1820
0
        goto add_real_detail;
1821
53
    } else
1822
706
      break;
1823
220
  case ARM_t2LDR_POST:
1824
220
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1825
220
        (Opcode == ARM_t2LDR_POST &&
1826
123
         (MCOperand_getImm(MCInst_getOperand(MI, (3))) == 4))) {
1827
66
      isAlias = true;
1828
66
      MCInst_setIsAlias(MI, isAlias);
1829
66
      SStream_concat0(O, "pop");
1830
66
      printPredicateOperand(MI, 4, O);
1831
66
      SStream_concat0(O, " {");
1832
66
      printOperand(MI, 0, O);
1833
66
      SStream_concat0(O, "}");
1834
66
      if (useAliasDetails)
1835
66
        return;
1836
0
      else
1837
0
        goto add_real_detail;
1838
66
    } else
1839
154
      break;
1840
1841
  // A8.6.355 VPUSH
1842
200
  case ARM_VSTMSDB_UPD:
1843
248
  case ARM_VSTMDDB_UPD:
1844
248
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1845
170
      isAlias = true;
1846
170
      MCInst_setIsAlias(MI, isAlias);
1847
170
      SStream_concat0(O, "vpush");
1848
170
      printPredicateOperand(MI, 2, O);
1849
170
      SStream_concat0(O, " ");
1850
1851
170
      printRegisterList(MI, 4, O);
1852
170
      if (useAliasDetails)
1853
170
        return;
1854
0
      else
1855
0
        goto add_real_detail;
1856
170
    } else
1857
78
      break;
1858
1859
  // A8.6.354 VPOP
1860
119
  case ARM_VLDMSIA_UPD:
1861
163
  case ARM_VLDMDIA_UPD:
1862
163
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1863
29
      isAlias = true;
1864
29
      MCInst_setIsAlias(MI, isAlias);
1865
29
      SStream_concat1(O, ' ');
1866
29
      SStream_concat0(O, "vpop");
1867
29
      printPredicateOperand(MI, 2, O);
1868
29
      SStream_concat0(O, " ");
1869
1870
29
      printRegisterList(MI, 4, O);
1871
29
      if (useAliasDetails)
1872
29
        return;
1873
0
      else
1874
0
        goto add_real_detail;
1875
29
    } else
1876
134
      break;
1877
1878
9.50k
  case ARM_tLDMIA: {
1879
9.50k
    isAlias = true;
1880
9.50k
    MCInst_setIsAlias(MI, isAlias);
1881
9.50k
    bool Writeback = true;
1882
9.50k
    unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1883
51.9k
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
1884
42.4k
      if (MCOperand_getReg(MCInst_getOperand(MI, (i))) ==
1885
42.4k
          BaseReg)
1886
4.85k
        Writeback = false;
1887
42.4k
    }
1888
1889
9.50k
    SStream_concat0(O, "ldm");
1890
1891
9.50k
    printPredicateOperand(MI, 1, O);
1892
9.50k
    SStream_concat0(O, " ");
1893
1894
9.50k
    printOperand(MI, 0, O);
1895
9.50k
    if (Writeback) {
1896
4.65k
      SStream_concat0(O, "!");
1897
4.65k
    }
1898
9.50k
    SStream_concat0(O, ", ");
1899
9.50k
    printRegisterList(MI, 3, O);
1900
9.50k
    if (useAliasDetails)
1901
9.50k
      return;
1902
0
    else
1903
0
      goto add_real_detail;
1904
9.50k
  }
1905
1906
  // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
1907
  // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
1908
  // a single GPRPair reg operand is used in the .td file to replace the two
1909
  // GPRs. However, when decoding them, the two GRPs cannot be automatically
1910
  // expressed as a GPRPair, so we have to manually merge them.
1911
  // FIXME: We would really like to be able to tablegen'erate this.
1912
51
  case ARM_LDREXD:
1913
131
  case ARM_STREXD:
1914
181
  case ARM_LDAEXD:
1915
262
  case ARM_STLEXD: {
1916
262
    const MCRegisterClass *MRC =
1917
262
      MCRegisterInfo_getRegClass(MI->MRI, ARM_GPRRegClassID);
1918
262
    bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
1919
262
    unsigned Reg = MCOperand_getReg(
1920
262
      MCInst_getOperand(MI, isStore ? 1 : 0));
1921
1922
262
    if (MCRegisterClass_contains(MRC, Reg)) {
1923
0
      MCInst NewMI;
1924
1925
0
      MCInst_Init(&NewMI, CS_ARCH_ARM);
1926
0
      MCInst_setOpcode(&NewMI, Opcode);
1927
1928
0
      if (isStore)
1929
0
        MCInst_addOperand2(&NewMI,
1930
0
               MCInst_getOperand(MI, 0));
1931
1932
0
      MCOperand_CreateReg0(
1933
0
        &NewMI,
1934
0
        MCRegisterInfo_getMatchingSuperReg(
1935
0
          MI->MRI, Reg, ARM_gsub_0,
1936
0
          MCRegisterInfo_getRegClass(
1937
0
            MI->MRI,
1938
0
            ARM_GPRPairRegClassID)));
1939
1940
      // Copy the rest operands into NewMI.
1941
0
      for (unsigned i = isStore ? 3 : 2;
1942
0
           i < MCInst_getNumOperands(MI); ++i)
1943
0
        MCInst_addOperand2(&NewMI,
1944
0
               MCInst_getOperand(MI, i));
1945
1946
0
      printInstruction(&NewMI, Address, O);
1947
0
      return;
1948
0
    }
1949
262
    break;
1950
262
  }
1951
262
  case ARM_TSB:
1952
65
  case ARM_t2TSB:
1953
65
    isAlias = true;
1954
65
    MCInst_setIsAlias(MI, isAlias);
1955
1956
65
    SStream_concat0(O, " tsb csync");
1957
65
    if (useAliasDetails)
1958
65
      return;
1959
0
    else
1960
0
      goto add_real_detail;
1961
495
  case ARM_t2DSB:
1962
495
    isAlias = true;
1963
495
    MCInst_setIsAlias(MI, isAlias);
1964
1965
495
    switch (MCOperand_getImm(MCInst_getOperand(MI, (0)))) {
1966
289
    default:
1967
289
      if (!printAliasInstr(MI, Address, O))
1968
289
        printInstruction(MI, Address, O);
1969
289
      break;
1970
50
    case 0:
1971
50
      SStream_concat0(O, " ssbb");
1972
50
      break;
1973
156
    case 4:
1974
156
      SStream_concat0(O, " pssbb");
1975
156
      break;
1976
495
    };
1977
495
    if (useAliasDetails)
1978
495
      return;
1979
0
    else
1980
0
      goto add_real_detail;
1981
796k
  }
1982
1983
785k
  if (!isAlias)
1984
785k
    isAlias |= printAliasInstr(MI, Address, O);
1985
1986
785k
add_real_detail:
1987
785k
  MCInst_setIsAlias(MI, isAlias);
1988
785k
  if (!isAlias || !useAliasDetails) {
1989
782k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
1990
782k
    if (isAlias)
1991
0
      SStream_Close(O);
1992
782k
    printInstruction(MI, Address, O);
1993
782k
    if (isAlias)
1994
0
      SStream_Open(O);
1995
782k
  }
1996
785k
}
1997
1998
const char *ARM_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
1999
526k
{
2000
526k
  return getRegisterName(RegNo, AltIdx);
2001
526k
}
2002
2003
void ARM_LLVM_printInstruction(MCInst *MI, SStream *O,
2004
             void * /* MCRegisterInfo* */ info)
2005
796k
{
2006
796k
  printInst(MI, O, info);
2007
796k
}