/src/capstonenext/arch/M680X/M680XDisassembler.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* Capstone Disassembly Engine */ |
2 | | /* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */ |
3 | | |
4 | | /* ======================================================================== */ |
5 | | /* ================================ INCLUDES ============================== */ |
6 | | /* ======================================================================== */ |
7 | | |
8 | | #include <stdlib.h> |
9 | | #include <stdio.h> |
10 | | #include <string.h> |
11 | | |
12 | | #include "../../cs_priv.h" |
13 | | #include "../../utils.h" |
14 | | |
15 | | #include "../../MCInst.h" |
16 | | #include "../../MCInstrDesc.h" |
17 | | #include "../../MCRegisterInfo.h" |
18 | | #include "M680XInstPrinter.h" |
19 | | #include "M680XDisassembler.h" |
20 | | #include "M680XDisassemblerInternals.h" |
21 | | |
22 | | #ifdef CAPSTONE_HAS_M680X |
23 | | |
24 | | #ifndef DECL_SPEC |
25 | | #ifdef _MSC_VER |
26 | | #define DECL_SPEC __cdecl |
27 | | #else |
28 | | #define DECL_SPEC |
29 | | #endif // _MSC_VER |
30 | | #endif // DECL_SPEC |
31 | | |
32 | | /* ======================================================================== */ |
33 | | /* ============================ GENERAL DEFINES =========================== */ |
34 | | /* ======================================================================== */ |
35 | | |
36 | | /* ======================================================================== */ |
37 | | /* =============================== PROTOTYPES ============================= */ |
38 | | /* ======================================================================== */ |
39 | | |
40 | | typedef enum insn_hdlr_id { |
41 | | illgl_hid, |
42 | | rel8_hid, |
43 | | rel16_hid, |
44 | | imm8_hid, |
45 | | imm16_hid, |
46 | | imm32_hid, |
47 | | dir_hid, |
48 | | ext_hid, |
49 | | idxX_hid, |
50 | | idxY_hid, |
51 | | idx09_hid, |
52 | | inh_hid, |
53 | | rr09_hid, |
54 | | rbits_hid, |
55 | | bitmv_hid, |
56 | | tfm_hid, |
57 | | opidx_hid, |
58 | | opidxdr_hid, |
59 | | idxX0_hid, |
60 | | idxX16_hid, |
61 | | imm8rel_hid, |
62 | | idxS_hid, |
63 | | idxS16_hid, |
64 | | idxXp_hid, |
65 | | idxX0p_hid, |
66 | | idx12_hid, |
67 | | idx12s_hid, |
68 | | rr12_hid, |
69 | | loop_hid, |
70 | | index_hid, |
71 | | imm8i12x_hid, |
72 | | imm16i12x_hid, |
73 | | exti12x_hid, |
74 | | HANDLER_ID_ENDING, |
75 | | } insn_hdlr_id; |
76 | | |
77 | | // Access modes for the first 4 operands. If there are more than |
78 | | // four operands they use the same access mode as the 4th operand. |
79 | | // |
80 | | // u: unchanged |
81 | | // r: (r)read access |
82 | | // w: (w)write access |
83 | | // m: (m)odify access (= read + write) |
84 | | // |
85 | | typedef enum e_access_mode { |
86 | | |
87 | | uuuu, |
88 | | rrrr, |
89 | | wwww, |
90 | | rwww, |
91 | | rrrm, |
92 | | rmmm, |
93 | | wrrr, |
94 | | mrrr, |
95 | | mwww, |
96 | | mmmm, |
97 | | mwrr, |
98 | | mmrr, |
99 | | wmmm, |
100 | | rruu, |
101 | | muuu, |
102 | | ACCESS_MODE_ENDING, |
103 | | } e_access_mode; |
104 | | |
105 | | // Access type values are compatible with enum cs_ac_type: |
106 | | typedef cs_ac_type e_access; |
107 | 0 | #define UNCHANGED CS_AC_INVALID |
108 | 399k | #define READ CS_AC_READ |
109 | 482k | #define WRITE CS_AC_WRITE |
110 | 554k | #define MODIFY CS_AC_READ_WRITE |
111 | | |
112 | | /* Properties of one instruction in PAGE1 (without prefix) */ |
113 | | typedef struct inst_page1 { |
114 | | unsigned insn : 9; // A value of type m680x_insn |
115 | | unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id |
116 | | unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id |
117 | | } inst_page1; |
118 | | |
119 | | /* Properties of one instruction in any other PAGE X */ |
120 | | typedef struct inst_pageX { |
121 | | unsigned opcode : 8; // The opcode byte |
122 | | unsigned insn : 9; // A value of type m680x_insn |
123 | | unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id |
124 | | unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id |
125 | | } inst_pageX; |
126 | | |
127 | | typedef struct insn_props { |
128 | | unsigned group : 4; |
129 | | unsigned access_mode : 5; // A value of type e_access_mode |
130 | | unsigned reg0 : 5; // A value of type m680x_reg |
131 | | unsigned reg1 : 5; // A value of type m680x_reg |
132 | | bool cc_modified : 1; |
133 | | bool update_reg_access : 1; |
134 | | } insn_props; |
135 | | |
136 | | #include "m6800.inc" |
137 | | #include "m6801.inc" |
138 | | #include "hd6301.inc" |
139 | | #include "m6811.inc" |
140 | | #include "cpu12.inc" |
141 | | #include "m6805.inc" |
142 | | #include "m6808.inc" |
143 | | #include "hcs08.inc" |
144 | | #include "m6809.inc" |
145 | | #include "hd6309.inc" |
146 | | |
147 | | #include "insn_props.inc" |
148 | | |
149 | | ////////////////////////////////////////////////////////////////////////////// |
150 | | |
151 | | // M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2). |
152 | | // A reader is needed to read a byte or word from a given memory address. |
153 | | // See also X86 reader(...) |
154 | | static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address) |
155 | 912k | { |
156 | 912k | if (address < info->offset || |
157 | 912k | (uint32_t)(address - info->offset) >= info->size) |
158 | | // out of code buffer range |
159 | 1.84k | return false; |
160 | | |
161 | 910k | *byte = info->code[address - info->offset]; |
162 | | |
163 | 910k | return true; |
164 | 912k | } |
165 | | |
166 | | static bool read_byte_sign_extended(const m680x_info *info, int16_t *word, |
167 | | uint16_t address) |
168 | 56.0k | { |
169 | 56.0k | if (address < info->offset || |
170 | 56.0k | (uint32_t)(address - info->offset) >= info->size) |
171 | | // out of code buffer range |
172 | 0 | return false; |
173 | | |
174 | 56.0k | *word = (int16_t) info->code[address - info->offset]; |
175 | | |
176 | 56.0k | if (*word & 0x80) |
177 | 17.1k | *word |= 0xFF00; |
178 | | |
179 | 56.0k | return true; |
180 | 56.0k | } |
181 | | |
182 | | static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address) |
183 | 64.2k | { |
184 | 64.2k | if (address < info->offset || |
185 | 64.2k | (uint32_t)(address + 1 - info->offset) >= info->size) |
186 | | // out of code buffer range |
187 | 20 | return false; |
188 | | |
189 | 64.2k | *word = (uint16_t)info->code[address - info->offset] << 8; |
190 | 64.2k | *word |= (uint16_t)info->code[address + 1 - info->offset]; |
191 | | |
192 | 64.2k | return true; |
193 | 64.2k | } |
194 | | |
195 | | static bool read_sdword(const m680x_info *info, int32_t *sdword, |
196 | | uint16_t address) |
197 | 826 | { |
198 | 826 | if (address < info->offset || |
199 | 826 | (uint32_t)(address + 3 - info->offset) >= info->size) |
200 | | // out of code buffer range |
201 | 0 | return false; |
202 | | |
203 | 826 | *sdword = (uint32_t)info->code[address - info->offset] << 24; |
204 | 826 | *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16; |
205 | 826 | *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8; |
206 | 826 | *sdword |= (uint32_t)info->code[address + 3 - info->offset]; |
207 | | |
208 | 826 | return true; |
209 | 826 | } |
210 | | |
211 | | // For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most |
212 | | // entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is |
213 | | // used which contains the opcode. Using a binary search for the right opcode |
214 | | // is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ). |
215 | | static int binary_search(const inst_pageX *const inst_pageX_table, |
216 | | size_t table_size, unsigned int opcode) |
217 | 155k | { |
218 | | // As part of the algorithm last may get negative. |
219 | | // => signed integer has to be used. |
220 | 155k | int first = 0; |
221 | 155k | int last = (int)table_size - 1; |
222 | 155k | int middle = (first + last) / 2; |
223 | | |
224 | 764k | while (first <= last) { |
225 | 687k | if (inst_pageX_table[middle].opcode < opcode) { |
226 | 204k | first = middle + 1; |
227 | 204k | } |
228 | 482k | else if (inst_pageX_table[middle].opcode == opcode) { |
229 | 78.6k | return middle; /* item found */ |
230 | 78.6k | } |
231 | 403k | else |
232 | 403k | last = middle - 1; |
233 | | |
234 | 608k | middle = (first + last) / 2; |
235 | 608k | } |
236 | | |
237 | 77.2k | if (first > last) |
238 | 77.2k | return -1; /* item not found */ |
239 | | |
240 | 0 | return -2; |
241 | 77.2k | } |
242 | | |
243 | | void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id) |
244 | 382k | { |
245 | 382k | const m680x_info *const info = (const m680x_info *)handle->printer_info; |
246 | 382k | const cpu_tables *cpu = info->cpu; |
247 | 382k | uint8_t insn_prefix = (id >> 8) & 0xff; |
248 | | // opcode is the first instruction byte without the prefix. |
249 | 382k | uint8_t opcode = id & 0xff; |
250 | 382k | int index; |
251 | 382k | int i; |
252 | | |
253 | 382k | insn->id = M680X_INS_ILLGL; |
254 | | |
255 | 909k | for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) { |
256 | 892k | if (cpu->pageX_table_size[i] == 0 || |
257 | 892k | (cpu->inst_pageX_table[i] == NULL)) |
258 | 339k | break; |
259 | | |
260 | 552k | if (cpu->pageX_prefix[i] == insn_prefix) { |
261 | 25.3k | index = binary_search(cpu->inst_pageX_table[i], |
262 | 25.3k | cpu->pageX_table_size[i], opcode); |
263 | 25.3k | insn->id = (index >= 0) ? |
264 | 15.0k | cpu->inst_pageX_table[i][index].insn : |
265 | 25.3k | M680X_INS_ILLGL; |
266 | 25.3k | return; |
267 | 25.3k | } |
268 | 552k | } |
269 | | |
270 | 356k | if (insn_prefix != 0) |
271 | 0 | return; |
272 | | |
273 | 356k | insn->id = cpu->inst_page1_table[id].insn; |
274 | | |
275 | 356k | if (insn->id != M680X_INS_ILLGL) |
276 | 306k | return; |
277 | | |
278 | | // Check if opcode byte is present in an overlay table |
279 | 78.9k | for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) { |
280 | 72.0k | if (cpu->overlay_table_size[i] == 0 || |
281 | 72.0k | (cpu->inst_overlay_table[i] == NULL)) |
282 | 19.4k | break; |
283 | | |
284 | 52.6k | if ((index = binary_search(cpu->inst_overlay_table[i], |
285 | 52.6k | cpu->overlay_table_size[i], |
286 | 52.6k | opcode)) >= 0) { |
287 | 24.2k | insn->id = cpu->inst_overlay_table[i][index].insn; |
288 | 24.2k | return; |
289 | 24.2k | } |
290 | 52.6k | } |
291 | 50.5k | } |
292 | | |
293 | | static void add_insn_group(cs_detail *detail, m680x_group_type group) |
294 | 369k | { |
295 | 369k | if (detail != NULL && |
296 | 369k | (group != M680X_GRP_INVALID) && (group != M680X_GRP_ENDING)) |
297 | 96.5k | detail->groups[detail->groups_count++] = (uint8_t)group; |
298 | 369k | } |
299 | | |
300 | | static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg) |
301 | 1.04M | { |
302 | 1.04M | uint8_t i; |
303 | | |
304 | 1.73M | for (i = 0; i < count; ++i) { |
305 | 727k | if (regs[i] == (uint16_t)reg) |
306 | 30.9k | return true; |
307 | 727k | } |
308 | | |
309 | 1.01M | return false; |
310 | 1.04M | } |
311 | | |
312 | | static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access) |
313 | 697k | { |
314 | 697k | cs_detail *detail = MI->flat_insn->detail; |
315 | | |
316 | 697k | if (detail == NULL || (reg == M680X_REG_INVALID)) |
317 | 0 | return; |
318 | | |
319 | 697k | switch (access) { |
320 | 344k | case MODIFY: |
321 | 344k | if (!exists_reg_list(detail->regs_read, |
322 | 344k | detail->regs_read_count, reg)) |
323 | 337k | detail->regs_read[detail->regs_read_count++] = |
324 | 337k | (uint16_t)reg; |
325 | | |
326 | | // intentionally fall through |
327 | | |
328 | 453k | case WRITE: |
329 | 453k | if (!exists_reg_list(detail->regs_write, |
330 | 453k | detail->regs_write_count, reg)) |
331 | 445k | detail->regs_write[detail->regs_write_count++] = |
332 | 445k | (uint16_t)reg; |
333 | | |
334 | 453k | break; |
335 | | |
336 | 243k | case READ: |
337 | 243k | if (!exists_reg_list(detail->regs_read, |
338 | 243k | detail->regs_read_count, reg)) |
339 | 227k | detail->regs_read[detail->regs_read_count++] = |
340 | 227k | (uint16_t)reg; |
341 | | |
342 | 243k | break; |
343 | | |
344 | 0 | case UNCHANGED: |
345 | 0 | default: |
346 | 0 | break; |
347 | 697k | } |
348 | 697k | } |
349 | | |
350 | | static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op, |
351 | | e_access access) |
352 | 491k | { |
353 | 491k | if (MI->flat_insn->detail == NULL) |
354 | 0 | return; |
355 | | |
356 | 491k | switch (op->type) { |
357 | 220k | case M680X_OP_REGISTER: |
358 | 220k | add_reg_to_rw_list(MI, op->reg, access); |
359 | 220k | break; |
360 | | |
361 | 99.4k | case M680X_OP_INDEXED: |
362 | 99.4k | add_reg_to_rw_list(MI, op->idx.base_reg, READ); |
363 | | |
364 | 99.4k | if (op->idx.base_reg == M680X_REG_X && |
365 | 99.4k | info->cpu->reg_byte_size[M680X_REG_H]) |
366 | 18.3k | add_reg_to_rw_list(MI, M680X_REG_H, READ); |
367 | | |
368 | | |
369 | 99.4k | if (op->idx.offset_reg != M680X_REG_INVALID) |
370 | 9.67k | add_reg_to_rw_list(MI, op->idx.offset_reg, READ); |
371 | | |
372 | 99.4k | if (op->idx.inc_dec) { |
373 | 22.0k | add_reg_to_rw_list(MI, op->idx.base_reg, WRITE); |
374 | | |
375 | 22.0k | if (op->idx.base_reg == M680X_REG_X && |
376 | 22.0k | info->cpu->reg_byte_size[M680X_REG_H]) |
377 | 6.22k | add_reg_to_rw_list(MI, M680X_REG_H, WRITE); |
378 | 22.0k | } |
379 | | |
380 | 99.4k | break; |
381 | | |
382 | 172k | default: |
383 | 172k | break; |
384 | 491k | } |
385 | 491k | } |
386 | | |
387 | | static const e_access g_access_mode_to_access[4][15] = { |
388 | | { |
389 | | UNCHANGED, READ, WRITE, READ, READ, READ, WRITE, MODIFY, |
390 | | MODIFY, MODIFY, MODIFY, MODIFY, WRITE, READ, MODIFY, |
391 | | }, |
392 | | { |
393 | | UNCHANGED, READ, WRITE, WRITE, READ, MODIFY, READ, READ, |
394 | | WRITE, MODIFY, WRITE, MODIFY, MODIFY, READ, UNCHANGED, |
395 | | }, |
396 | | { |
397 | | UNCHANGED, READ, WRITE, WRITE, READ, MODIFY, READ, READ, |
398 | | WRITE, MODIFY, READ, READ, MODIFY, UNCHANGED, UNCHANGED, |
399 | | }, |
400 | | { |
401 | | UNCHANGED, READ, WRITE, WRITE, MODIFY, MODIFY, READ, READ, |
402 | | WRITE, MODIFY, READ, READ, MODIFY, UNCHANGED, UNCHANGED, |
403 | | }, |
404 | | }; |
405 | | |
406 | | static e_access get_access(int operator_index, e_access_mode access_mode) |
407 | 1.02M | { |
408 | 1.02M | int idx = (operator_index > 3) ? 3 : operator_index; |
409 | | |
410 | 1.02M | return g_access_mode_to_access[idx][access_mode]; |
411 | 1.02M | } |
412 | | |
413 | | static void build_regs_read_write_counts(MCInst *MI, m680x_info *info, |
414 | | e_access_mode access_mode) |
415 | 330k | { |
416 | 330k | cs_m680x *m680x = &info->m680x; |
417 | 330k | int i; |
418 | | |
419 | 330k | if (MI->flat_insn->detail == NULL || (!m680x->op_count)) |
420 | 43.8k | return; |
421 | | |
422 | 778k | for (i = 0; i < m680x->op_count; ++i) { |
423 | | |
424 | 491k | e_access access = get_access(i, access_mode); |
425 | 491k | update_am_reg_list(MI, info, &m680x->operands[i], access); |
426 | 491k | } |
427 | 286k | } |
428 | | |
429 | | static void add_operators_access(MCInst *MI, m680x_info *info, |
430 | | e_access_mode access_mode) |
431 | 330k | { |
432 | 330k | cs_m680x *m680x = &info->m680x; |
433 | 330k | int offset = 0; |
434 | 330k | int i; |
435 | | |
436 | 330k | if (MI->flat_insn->detail == NULL || (!m680x->op_count) || |
437 | 330k | (access_mode == uuuu)) |
438 | 80.7k | return; |
439 | | |
440 | 702k | for (i = 0; i < m680x->op_count; ++i) { |
441 | 452k | e_access access; |
442 | | |
443 | | // Ugly fix: MULD has a register operand, an immediate operand |
444 | | // AND an implicitly changed register W |
445 | 452k | if (info->insn == M680X_INS_MULD && (i == 1)) |
446 | 447 | offset = 1; |
447 | | |
448 | 452k | access = get_access(i + offset, access_mode); |
449 | 452k | m680x->operands[i].access = access; |
450 | 452k | } |
451 | 249k | } |
452 | | |
453 | | typedef struct insn_to_changed_regs { |
454 | | m680x_insn insn; |
455 | | e_access_mode access_mode; |
456 | | m680x_reg regs[10]; |
457 | | } insn_to_changed_regs; |
458 | | |
459 | | static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info) |
460 | 34.8k | { |
461 | | //TABLE |
462 | 1.89M | #define EOL M680X_REG_INVALID |
463 | 34.8k | static const insn_to_changed_regs changed_regs[] = { |
464 | 34.8k | { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } }, |
465 | 34.8k | { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } }, |
466 | 34.8k | { |
467 | 34.8k | M680X_INS_CWAI, mrrr, { |
468 | 34.8k | M680X_REG_S, M680X_REG_PC, M680X_REG_U, |
469 | 34.8k | M680X_REG_Y, M680X_REG_X, M680X_REG_DP, |
470 | 34.8k | M680X_REG_D, M680X_REG_CC, EOL |
471 | 34.8k | }, |
472 | 34.8k | }, |
473 | 34.8k | { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } }, |
474 | 34.8k | { |
475 | 34.8k | M680X_INS_DIV, mmrr, { |
476 | 34.8k | M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL |
477 | 34.8k | } |
478 | 34.8k | }, |
479 | 34.8k | { |
480 | 34.8k | M680X_INS_EDIV, mmrr, { |
481 | 34.8k | M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL |
482 | 34.8k | } |
483 | 34.8k | }, |
484 | 34.8k | { |
485 | 34.8k | M680X_INS_EDIVS, mmrr, { |
486 | 34.8k | M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL |
487 | 34.8k | } |
488 | 34.8k | }, |
489 | 34.8k | { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } }, |
490 | 34.8k | { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } }, |
491 | 34.8k | { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } }, |
492 | 34.8k | { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } }, |
493 | 34.8k | { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } }, |
494 | 34.8k | { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } }, |
495 | 34.8k | { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } }, |
496 | 34.8k | { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } }, |
497 | 34.8k | { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } }, |
498 | 34.8k | { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } }, |
499 | 34.8k | { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } }, |
500 | 34.8k | { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } }, |
501 | 34.8k | { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } }, |
502 | 34.8k | { |
503 | 34.8k | M680X_INS_MEM, mmrr, { |
504 | 34.8k | M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL |
505 | 34.8k | } |
506 | 34.8k | }, |
507 | 34.8k | { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } }, |
508 | 34.8k | { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } }, |
509 | 34.8k | { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } }, |
510 | 34.8k | { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } }, |
511 | 34.8k | { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } }, |
512 | 34.8k | { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } }, |
513 | 34.8k | { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } }, |
514 | 34.8k | { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } }, |
515 | 34.8k | { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } }, |
516 | 34.8k | { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } }, |
517 | 34.8k | { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } }, |
518 | 34.8k | { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } }, |
519 | 34.8k | { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } }, |
520 | 34.8k | { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } }, |
521 | 34.8k | { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } }, |
522 | 34.8k | { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } }, |
523 | 34.8k | { |
524 | 34.8k | M680X_INS_REV, mmrr, { |
525 | 34.8k | M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL |
526 | 34.8k | } |
527 | 34.8k | }, |
528 | 34.8k | { |
529 | 34.8k | M680X_INS_REVW, mmmm, { |
530 | 34.8k | M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL |
531 | 34.8k | } |
532 | 34.8k | }, |
533 | 34.8k | { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } }, |
534 | 34.8k | { |
535 | 34.8k | M680X_INS_RTI, mwww, { |
536 | 34.8k | M680X_REG_S, M680X_REG_CC, M680X_REG_B, |
537 | 34.8k | M680X_REG_A, M680X_REG_DP, M680X_REG_X, |
538 | 34.8k | M680X_REG_Y, M680X_REG_U, M680X_REG_PC, |
539 | 34.8k | EOL |
540 | 34.8k | }, |
541 | 34.8k | }, |
542 | 34.8k | { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } }, |
543 | 34.8k | { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } }, |
544 | 34.8k | { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } }, |
545 | 34.8k | { |
546 | 34.8k | M680X_INS_SWI, mmrr, { |
547 | 34.8k | M680X_REG_S, M680X_REG_PC, M680X_REG_U, |
548 | 34.8k | M680X_REG_Y, M680X_REG_X, M680X_REG_DP, |
549 | 34.8k | M680X_REG_A, M680X_REG_B, M680X_REG_CC, |
550 | 34.8k | EOL |
551 | 34.8k | } |
552 | 34.8k | }, |
553 | 34.8k | { |
554 | 34.8k | M680X_INS_SWI2, mmrr, { |
555 | 34.8k | M680X_REG_S, M680X_REG_PC, M680X_REG_U, |
556 | 34.8k | M680X_REG_Y, M680X_REG_X, M680X_REG_DP, |
557 | 34.8k | M680X_REG_A, M680X_REG_B, M680X_REG_CC, |
558 | 34.8k | EOL |
559 | 34.8k | }, |
560 | 34.8k | }, |
561 | 34.8k | { |
562 | 34.8k | M680X_INS_SWI3, mmrr, { |
563 | 34.8k | M680X_REG_S, M680X_REG_PC, M680X_REG_U, |
564 | 34.8k | M680X_REG_Y, M680X_REG_X, M680X_REG_DP, |
565 | 34.8k | M680X_REG_A, M680X_REG_B, M680X_REG_CC, |
566 | 34.8k | EOL |
567 | 34.8k | }, |
568 | 34.8k | }, |
569 | 34.8k | { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } }, |
570 | 34.8k | { |
571 | 34.8k | M680X_INS_WAI, mrrr, { |
572 | 34.8k | M680X_REG_S, M680X_REG_PC, M680X_REG_X, |
573 | 34.8k | M680X_REG_A, M680X_REG_B, M680X_REG_CC, |
574 | 34.8k | EOL |
575 | 34.8k | } |
576 | 34.8k | }, |
577 | 34.8k | { |
578 | 34.8k | M680X_INS_WAV, rmmm, { |
579 | 34.8k | M680X_REG_A, M680X_REG_B, M680X_REG_X, |
580 | 34.8k | M680X_REG_Y, EOL |
581 | 34.8k | } |
582 | 34.8k | }, |
583 | 34.8k | { |
584 | 34.8k | M680X_INS_WAVR, rmmm, { |
585 | 34.8k | M680X_REG_A, M680X_REG_B, M680X_REG_X, |
586 | 34.8k | M680X_REG_Y, EOL |
587 | 34.8k | } |
588 | 34.8k | }, |
589 | 34.8k | }; |
590 | | |
591 | 34.8k | int i, j; |
592 | | |
593 | 34.8k | if (MI->flat_insn->detail == NULL) |
594 | 0 | return; |
595 | | |
596 | 1.80M | for (i = 0; i < ARR_SIZE(changed_regs); ++i) { |
597 | 1.77M | if (info->insn == changed_regs[i].insn) { |
598 | 34.8k | e_access_mode access_mode = changed_regs[i].access_mode; |
599 | | |
600 | 124k | for (j = 0; changed_regs[i].regs[j] != EOL; ++j) { |
601 | 89.6k | e_access access; |
602 | | |
603 | 89.6k | m680x_reg reg = changed_regs[i].regs[j]; |
604 | | |
605 | 89.6k | if (!info->cpu->reg_byte_size[reg]) { |
606 | 6.25k | if (info->insn != M680X_INS_MUL) |
607 | 5.78k | continue; |
608 | | |
609 | | // Hack for M68HC05: MUL uses reg. A,X |
610 | 474 | reg = M680X_REG_X; |
611 | 474 | } |
612 | | |
613 | 83.8k | access = get_access(j, access_mode); |
614 | 83.8k | add_reg_to_rw_list(MI, reg, access); |
615 | 83.8k | } |
616 | 34.8k | } |
617 | 1.77M | } |
618 | | |
619 | 34.8k | #undef EOL |
620 | 34.8k | } |
621 | | |
622 | | typedef struct insn_desc { |
623 | | uint32_t opcode; |
624 | | m680x_insn insn; |
625 | | insn_hdlr_id hid[2]; |
626 | | uint16_t insn_size; |
627 | | } insn_desc; |
628 | | |
629 | | // If successful return the additional byte size needed for M6809 |
630 | | // indexed addressing mode (including the indexed addressing post_byte). |
631 | | // On error return -1. |
632 | | static int get_indexed09_post_byte_size(const m680x_info *info, |
633 | | uint16_t address) |
634 | 47.6k | { |
635 | 47.6k | uint8_t ir = 0; |
636 | 47.6k | uint8_t post_byte; |
637 | | |
638 | | // Read the indexed addressing post byte. |
639 | 47.6k | if (!read_byte(info, &post_byte, address)) |
640 | 191 | return -1; |
641 | | |
642 | | // Depending on the indexed addressing mode more bytes have to be read. |
643 | 47.4k | switch (post_byte & 0x9F) { |
644 | 2.07k | case 0x87: |
645 | 3.55k | case 0x8A: |
646 | 4.63k | case 0x8E: |
647 | 6.54k | case 0x8F: |
648 | 6.82k | case 0x90: |
649 | 7.09k | case 0x92: |
650 | 7.65k | case 0x97: |
651 | 8.11k | case 0x9A: |
652 | 8.66k | case 0x9E: |
653 | 8.66k | return -1; // illegal indexed post bytes |
654 | | |
655 | 997 | case 0x88: // n8,R |
656 | 3.35k | case 0x8C: // n8,PCR |
657 | 4.14k | case 0x98: // [n8,R] |
658 | 4.64k | case 0x9C: // [n8,PCR] |
659 | 4.64k | if (!read_byte(info, &ir, address + 1)) |
660 | 31 | return -1; |
661 | 4.61k | return 2; |
662 | | |
663 | 1.33k | case 0x89: // n16,R |
664 | 3.36k | case 0x8D: // n16,PCR |
665 | 4.08k | case 0x99: // [n16,R] |
666 | 4.49k | case 0x9D: // [n16,PCR] |
667 | 4.49k | if (!read_byte(info, &ir, address + 2)) |
668 | 58 | return -1; |
669 | 4.43k | return 3; |
670 | | |
671 | 957 | case 0x9F: // [n] |
672 | 957 | if ((post_byte & 0x60) != 0 || |
673 | 957 | !read_byte(info, &ir, address + 2)) |
674 | 766 | return -1; |
675 | 191 | return 3; |
676 | 47.4k | } |
677 | | |
678 | | // Any other indexed post byte is valid and |
679 | | // no additional bytes have to be read. |
680 | 28.7k | return 1; |
681 | 47.4k | } |
682 | | |
683 | | // If successful return the additional byte size needed for CPU12 |
684 | | // indexed addressing mode (including the indexed addressing post_byte). |
685 | | // On error return -1. |
686 | | static int get_indexed12_post_byte_size(const m680x_info *info, |
687 | | uint16_t address, bool is_subset) |
688 | 35.4k | { |
689 | 35.4k | uint8_t ir; |
690 | 35.4k | uint8_t post_byte; |
691 | | |
692 | | // Read the indexed addressing post byte. |
693 | 35.4k | if (!read_byte(info, &post_byte, address)) |
694 | 128 | return -1; |
695 | | |
696 | | // Depending on the indexed addressing mode more bytes have to be read. |
697 | 35.3k | if (!(post_byte & 0x20)) // n5,R |
698 | 12.5k | return 1; |
699 | | |
700 | 22.8k | switch (post_byte & 0xe7) { |
701 | 1.55k | case 0xe0: |
702 | 3.24k | case 0xe1: // n9,R |
703 | 3.24k | if (is_subset) |
704 | 306 | return -1; |
705 | | |
706 | 2.93k | if (!read_byte(info, &ir, address)) |
707 | 0 | return -1; |
708 | 2.93k | return 2; |
709 | | |
710 | 2.80k | case 0xe2: // n16,R |
711 | 4.66k | case 0xe3: // [n16,R] |
712 | 4.66k | if (is_subset) |
713 | 315 | return -1; |
714 | | |
715 | 4.34k | if (!read_byte(info, &ir, address + 1)) |
716 | 40 | return -1; |
717 | 4.30k | return 3; |
718 | | |
719 | 872 | case 0xe4: // A,R |
720 | 2.27k | case 0xe5: // B,R |
721 | 2.85k | case 0xe6: // D,R |
722 | 4.87k | case 0xe7: // [D,R] |
723 | 14.9k | default: // n,-r n,+r n,r- n,r+ |
724 | 14.9k | break; |
725 | 22.8k | } |
726 | | |
727 | 14.9k | return 1; |
728 | 22.8k | } |
729 | | |
730 | | // Check for M6809/HD6309 TFR/EXG instruction for valid register |
731 | | static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble) |
732 | 5.70k | { |
733 | 5.70k | if (info->cpu->tfr_reg_valid != NULL) |
734 | 3.04k | return info->cpu->tfr_reg_valid[reg_nibble]; |
735 | | |
736 | 2.65k | return true; // e.g. for the M6309 all registers are valid |
737 | 5.70k | } |
738 | | |
739 | | // Check for CPU12 TFR/EXG instruction for valid register |
740 | | static bool is_exg_tfr12_post_byte_valid(const m680x_info *info, |
741 | | uint8_t post_byte) |
742 | 2.54k | { |
743 | 2.54k | return !(post_byte & 0x08); |
744 | 2.54k | } |
745 | | |
746 | | static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble) |
747 | 1.89k | { |
748 | | // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed |
749 | 1.89k | return reg_nibble <= 4; |
750 | 1.89k | } |
751 | | |
752 | | // If successful return the additional byte size needed for CPU12 |
753 | | // loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte). |
754 | | // On error return -1. |
755 | | static int get_loop_post_byte_size(const m680x_info *info, uint16_t address) |
756 | 3.26k | { |
757 | 3.26k | uint8_t post_byte; |
758 | 3.26k | uint8_t rr; |
759 | | |
760 | 3.26k | if (!read_byte(info, &post_byte, address)) |
761 | 10 | return -1; |
762 | | |
763 | | // According to documentation bit 3 is don't care and not checked here. |
764 | 3.25k | if ((post_byte >= 0xc0) || |
765 | 3.25k | ((post_byte & 0x07) == 2) || ((post_byte & 0x07) == 3)) |
766 | 990 | return -1; |
767 | | |
768 | 2.26k | if (!read_byte(info, &rr, address + 1)) |
769 | 15 | return -1; |
770 | | |
771 | 2.25k | return 2; |
772 | 2.26k | } |
773 | | |
774 | | // If successful return the additional byte size needed for HD6309 |
775 | | // bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT |
776 | | // (including the post byte). |
777 | | // On error return -1. |
778 | | static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address) |
779 | 851 | { |
780 | 851 | uint8_t post_byte; |
781 | 851 | uint8_t rr; |
782 | | |
783 | 851 | if (!read_byte(info, &post_byte, address)) |
784 | 4 | return -1; |
785 | | |
786 | 847 | if ((post_byte & 0xc0) == 0xc0) |
787 | 302 | return -1; // Invalid register specified |
788 | 545 | else { |
789 | 545 | if (!read_byte(info, &rr, address + 1)) |
790 | 11 | return -1; |
791 | 545 | } |
792 | | |
793 | 534 | return 2; |
794 | 847 | } |
795 | | |
796 | | static bool is_sufficient_code_size(const m680x_info *info, uint16_t address, |
797 | | insn_desc *insn_description) |
798 | 345k | { |
799 | 345k | int i; |
800 | 345k | bool retval = true; |
801 | 345k | uint16_t size = 0; |
802 | 345k | int sz; |
803 | | |
804 | 1.00M | for (i = 0; i < 2; i++) { |
805 | 676k | uint8_t ir = 0; |
806 | 676k | bool is_subset = false; |
807 | | |
808 | 676k | switch (insn_description->hid[i]) { |
809 | | |
810 | 849 | case imm32_hid: |
811 | 849 | if ((retval = read_byte(info, &ir, address + size + 3))) |
812 | 826 | size += 4; |
813 | 849 | break; |
814 | | |
815 | 42.5k | case ext_hid: |
816 | 46.7k | case imm16_hid: |
817 | 50.2k | case rel16_hid: |
818 | 52.3k | case imm8rel_hid: |
819 | 57.4k | case opidxdr_hid: |
820 | 60.2k | case idxX16_hid: |
821 | 60.3k | case idxS16_hid: |
822 | 60.3k | if ((retval = read_byte(info, &ir, address + size + 1))) |
823 | 59.7k | size += 2; |
824 | 60.3k | break; |
825 | | |
826 | 24.8k | case rel8_hid: |
827 | 72.5k | case dir_hid: |
828 | 79.2k | case rbits_hid: |
829 | 97.1k | case imm8_hid: |
830 | 103k | case idxX_hid: |
831 | 108k | case idxXp_hid: |
832 | 109k | case idxY_hid: |
833 | 110k | case idxS_hid: |
834 | 112k | case index_hid: |
835 | 112k | if ((retval = read_byte(info, &ir, address + size))) |
836 | 111k | size++; |
837 | 112k | break; |
838 | | |
839 | 0 | case illgl_hid: |
840 | 397k | case inh_hid: |
841 | 406k | case idxX0_hid: |
842 | 407k | case idxX0p_hid: |
843 | 409k | case opidx_hid: |
844 | 409k | retval = true; |
845 | 409k | break; |
846 | | |
847 | 47.6k | case idx09_hid: |
848 | 47.6k | sz = get_indexed09_post_byte_size(info, address + size); |
849 | 47.6k | if (sz >= 0) |
850 | 37.9k | size += sz; |
851 | 9.71k | else |
852 | 9.71k | retval = false; |
853 | 47.6k | break; |
854 | | |
855 | 859 | case idx12s_hid: |
856 | 859 | is_subset = true; |
857 | | |
858 | | // intentionally fall through |
859 | | |
860 | 30.9k | case idx12_hid: |
861 | 30.9k | sz = get_indexed12_post_byte_size(info, |
862 | 30.9k | address + size, is_subset); |
863 | 30.9k | if (sz >= 0) |
864 | 30.1k | size += sz; |
865 | 758 | else |
866 | 758 | retval = false; |
867 | 30.9k | break; |
868 | | |
869 | 1.12k | case exti12x_hid: |
870 | 2.81k | case imm16i12x_hid: |
871 | 2.81k | sz = get_indexed12_post_byte_size(info, |
872 | 2.81k | address + size, false); |
873 | 2.81k | if (sz >= 0) { |
874 | 2.79k | size += sz; |
875 | 2.79k | if ((retval = read_byte(info, &ir, |
876 | 2.79k | address + size + 1))) |
877 | 2.75k | size += 2; |
878 | 2.79k | } else |
879 | 20 | retval = false; |
880 | 2.81k | break; |
881 | | |
882 | 1.72k | case imm8i12x_hid: |
883 | 1.72k | sz = get_indexed12_post_byte_size(info, |
884 | 1.72k | address + size, false); |
885 | 1.72k | if (sz >= 0) { |
886 | 1.71k | size += sz; |
887 | 1.71k | if ((retval = read_byte(info, &ir, |
888 | 1.71k | address + size))) |
889 | 1.68k | size++; |
890 | 1.71k | } else |
891 | 11 | retval = false; |
892 | 1.72k | break; |
893 | | |
894 | 1.10k | case tfm_hid: |
895 | 1.10k | if ((retval = read_byte(info, &ir, address + size))) { |
896 | 1.10k | size++; |
897 | 1.10k | retval = is_tfm_reg_valid(info, (ir >> 4) & 0x0F) && |
898 | 1.10k | is_tfm_reg_valid(info, ir & 0x0F); |
899 | 1.10k | } |
900 | 1.10k | break; |
901 | | |
902 | 3.02k | case rr09_hid: |
903 | 3.02k | if ((retval = read_byte(info, &ir, address + size))) { |
904 | 3.00k | size++; |
905 | 3.00k | retval = is_tfr09_reg_valid(info, (ir >> 4) & 0x0F) && |
906 | 3.00k | is_tfr09_reg_valid(info, ir & 0x0F); |
907 | 3.00k | } |
908 | 3.02k | break; |
909 | | |
910 | 2.55k | case rr12_hid: |
911 | 2.55k | if ((retval = read_byte(info, &ir, address + size))) { |
912 | 2.54k | size++; |
913 | 2.54k | retval = is_exg_tfr12_post_byte_valid(info, ir); |
914 | 2.54k | } |
915 | 2.55k | break; |
916 | | |
917 | 851 | case bitmv_hid: |
918 | 851 | sz = get_bitmv_post_byte_size(info, address + size); |
919 | 851 | if (sz >= 0) |
920 | 534 | size += sz; |
921 | 317 | else |
922 | 317 | retval = false; |
923 | 851 | break; |
924 | | |
925 | 3.26k | case loop_hid: |
926 | 3.26k | sz = get_loop_post_byte_size(info, address + size); |
927 | 3.26k | if (sz >= 0) |
928 | 2.25k | size += sz; |
929 | 1.01k | else |
930 | 1.01k | retval = false; |
931 | 3.26k | break; |
932 | | |
933 | 0 | default: |
934 | 0 | CS_ASSERT(0 && "Unexpected instruction handler id"); |
935 | 0 | retval = false; |
936 | 0 | break; |
937 | 676k | } |
938 | | |
939 | 676k | if (!retval) |
940 | 15.2k | return false; |
941 | 676k | } |
942 | | |
943 | 330k | insn_description->insn_size += size; |
944 | | |
945 | 330k | return retval; |
946 | 345k | } |
947 | | |
948 | | // Check for a valid M680X instruction AND for enough bytes in the code buffer |
949 | | // Return an instruction description in insn_desc. |
950 | | static bool decode_insn(const m680x_info *info, uint16_t address, |
951 | | insn_desc *insn_description) |
952 | 382k | { |
953 | 382k | const inst_pageX *inst_table = NULL; |
954 | 382k | const cpu_tables *cpu = info->cpu; |
955 | 382k | size_t table_size = 0; |
956 | 382k | uint16_t base_address = address; |
957 | 382k | uint8_t ir; // instruction register |
958 | 382k | int i; |
959 | 382k | int index; |
960 | | |
961 | 382k | if (!read_byte(info, &ir, address++)) |
962 | 0 | return false; |
963 | | |
964 | 382k | insn_description->insn = M680X_INS_ILLGL; |
965 | 382k | insn_description->opcode = ir; |
966 | | |
967 | | // Check if a page prefix byte is present |
968 | 909k | for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) { |
969 | 892k | if (cpu->pageX_table_size[i] == 0 || |
970 | 892k | (cpu->inst_pageX_table[i] == NULL)) |
971 | 339k | break; |
972 | | |
973 | 552k | if ((cpu->pageX_prefix[i] == ir)) { |
974 | | // Get pageX instruction and handler id. |
975 | | // Abort for illegal instr. |
976 | 25.3k | inst_table = cpu->inst_pageX_table[i]; |
977 | 25.3k | table_size = cpu->pageX_table_size[i]; |
978 | | |
979 | 25.3k | if (!read_byte(info, &ir, address++)) |
980 | 35 | return false; |
981 | | |
982 | 25.3k | insn_description->opcode = |
983 | 25.3k | (insn_description->opcode << 8) | ir; |
984 | | |
985 | 25.3k | if ((index = binary_search(inst_table, table_size, |
986 | 25.3k | ir)) < 0) |
987 | 10.2k | return false; |
988 | | |
989 | 15.0k | insn_description->hid[0] = |
990 | 15.0k | inst_table[index].handler_id1; |
991 | 15.0k | insn_description->hid[1] = |
992 | 15.0k | inst_table[index].handler_id2; |
993 | 15.0k | insn_description->insn = inst_table[index].insn; |
994 | 15.0k | break; |
995 | 25.3k | } |
996 | 552k | } |
997 | | |
998 | 372k | if (insn_description->insn == M680X_INS_ILLGL) { |
999 | | // Get page1 insn description |
1000 | 356k | insn_description->insn = cpu->inst_page1_table[ir].insn; |
1001 | 356k | insn_description->hid[0] = |
1002 | 356k | cpu->inst_page1_table[ir].handler_id1; |
1003 | 356k | insn_description->hid[1] = |
1004 | 356k | cpu->inst_page1_table[ir].handler_id2; |
1005 | 356k | } |
1006 | | |
1007 | 372k | if (insn_description->insn == M680X_INS_ILLGL) { |
1008 | | // Check if opcode byte is present in an overlay table |
1009 | 78.8k | for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) { |
1010 | 71.9k | if (cpu->overlay_table_size[i] == 0 || |
1011 | 71.9k | (cpu->inst_overlay_table[i] == NULL)) |
1012 | 19.3k | break; |
1013 | | |
1014 | 52.5k | inst_table = cpu->inst_overlay_table[i]; |
1015 | 52.5k | table_size = cpu->overlay_table_size[i]; |
1016 | | |
1017 | 52.5k | if ((index = binary_search(inst_table, table_size, |
1018 | 52.5k | ir)) >= 0) { |
1019 | 24.2k | insn_description->hid[0] = |
1020 | 24.2k | inst_table[index].handler_id1; |
1021 | 24.2k | insn_description->hid[1] = |
1022 | 24.2k | inst_table[index].handler_id2; |
1023 | 24.2k | insn_description->insn = inst_table[index].insn; |
1024 | 24.2k | break; |
1025 | 24.2k | } |
1026 | 52.5k | } |
1027 | 50.4k | } |
1028 | | |
1029 | 372k | insn_description->insn_size = address - base_address; |
1030 | | |
1031 | 372k | return (insn_description->insn != M680X_INS_ILLGL) && |
1032 | 372k | (insn_description->insn != M680X_INS_INVLD) && |
1033 | 372k | is_sufficient_code_size(info, address, insn_description); |
1034 | 382k | } |
1035 | | |
1036 | | static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1037 | 51.7k | { |
1038 | 51.7k | cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++]; |
1039 | 51.7k | uint8_t temp8 = 0; |
1040 | | |
1041 | 51.7k | info->insn = M680X_INS_ILLGL; |
1042 | 51.7k | read_byte(info, &temp8, (*address)++); |
1043 | 51.7k | op0->imm = (int32_t)temp8 & 0xff; |
1044 | 51.7k | op0->type = M680X_OP_IMMEDIATE; |
1045 | 51.7k | op0->size = 1; |
1046 | 51.7k | } |
1047 | | |
1048 | | static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1049 | 397k | { |
1050 | | // There is nothing to do here :-) |
1051 | 397k | } |
1052 | | |
1053 | | static void add_reg_operand(m680x_info *info, m680x_reg reg) |
1054 | 220k | { |
1055 | 220k | cs_m680x *m680x = &info->m680x; |
1056 | 220k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1057 | | |
1058 | 220k | op->type = M680X_OP_REGISTER; |
1059 | 220k | op->reg = reg; |
1060 | 220k | op->size = info->cpu->reg_byte_size[reg]; |
1061 | 220k | } |
1062 | | |
1063 | | static void set_operand_size(m680x_info *info, cs_m680x_op *op, |
1064 | | uint8_t default_size) |
1065 | 223k | { |
1066 | 223k | cs_m680x *m680x = &info->m680x; |
1067 | | |
1068 | 223k | if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR) |
1069 | 12.7k | op->size = 0; |
1070 | 211k | else if (info->insn == M680X_INS_DIVD || |
1071 | 211k | ((info->insn == M680X_INS_AIS || info->insn == M680X_INS_AIX) && |
1072 | 210k | op->type != M680X_OP_REGISTER)) |
1073 | 1.76k | op->size = 1; |
1074 | 209k | else if (info->insn == M680X_INS_DIVQ || |
1075 | 209k | info->insn == M680X_INS_MOVW) |
1076 | 6.01k | op->size = 2; |
1077 | 203k | else if (info->insn == M680X_INS_EMACS) |
1078 | 224 | op->size = 4; |
1079 | 203k | else if ((m680x->op_count > 0) && |
1080 | 203k | (m680x->operands[0].type == M680X_OP_REGISTER)) |
1081 | 127k | op->size = m680x->operands[0].size; |
1082 | 75.6k | else |
1083 | 75.6k | op->size = default_size; |
1084 | 223k | } |
1085 | | |
1086 | | static const m680x_reg reg_s_reg_ids[] = { |
1087 | | M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP, |
1088 | | M680X_REG_X, M680X_REG_Y, M680X_REG_U, M680X_REG_PC, |
1089 | | }; |
1090 | | |
1091 | | static const m680x_reg reg_u_reg_ids[] = { |
1092 | | M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP, |
1093 | | M680X_REG_X, M680X_REG_Y, M680X_REG_S, M680X_REG_PC, |
1094 | | }; |
1095 | | |
1096 | | static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1097 | 4.42k | { |
1098 | 4.42k | cs_m680x_op *op0 = &info->m680x.operands[0]; |
1099 | 4.42k | uint8_t reg_bits = 0; |
1100 | 4.42k | uint16_t bit_index; |
1101 | 4.42k | const m680x_reg *reg_to_reg_ids = NULL; |
1102 | | |
1103 | 4.42k | read_byte(info, ®_bits, (*address)++); |
1104 | | |
1105 | 4.42k | switch (op0->reg) { |
1106 | 2.69k | case M680X_REG_U: |
1107 | 2.69k | reg_to_reg_ids = ®_u_reg_ids[0]; |
1108 | 2.69k | break; |
1109 | | |
1110 | 1.73k | case M680X_REG_S: |
1111 | 1.73k | reg_to_reg_ids = ®_s_reg_ids[0]; |
1112 | 1.73k | break; |
1113 | | |
1114 | 0 | default: |
1115 | 0 | CS_ASSERT(0 && "Unexpected operand0 register"); |
1116 | 0 | break; |
1117 | 4.42k | } |
1118 | | |
1119 | 4.42k | if ((info->insn == M680X_INS_PULU || |
1120 | 4.42k | (info->insn == M680X_INS_PULS)) && |
1121 | 4.42k | ((reg_bits & 0x80) != 0)) |
1122 | | // PULS xxx,PC or PULU xxx,PC which is like return from |
1123 | | // subroutine (RTS) |
1124 | 555 | add_insn_group(MI->flat_insn->detail, M680X_GRP_RET); |
1125 | | |
1126 | 39.8k | for (bit_index = 0; bit_index < 8; ++bit_index) { |
1127 | 35.4k | if (reg_bits & (1 << bit_index) && reg_to_reg_ids) |
1128 | 18.7k | add_reg_operand(info, reg_to_reg_ids[bit_index]); |
1129 | 35.4k | } |
1130 | 4.42k | } |
1131 | | |
1132 | | static const m680x_reg g_tfr_exg_reg_ids[] = { |
1133 | | /* 16-bit registers */ |
1134 | | M680X_REG_D, M680X_REG_X, M680X_REG_Y, M680X_REG_U, |
1135 | | M680X_REG_S, M680X_REG_PC, M680X_REG_W, M680X_REG_V, |
1136 | | /* 8-bit registers */ |
1137 | | M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_DP, |
1138 | | M680X_REG_0, M680X_REG_0, M680X_REG_E, M680X_REG_F, |
1139 | | }; |
1140 | | |
1141 | | static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1142 | 1.61k | { |
1143 | 1.61k | uint8_t regs = 0; |
1144 | | |
1145 | 1.61k | read_byte(info, ®s, (*address)++); |
1146 | | |
1147 | 1.61k | add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]); |
1148 | 1.61k | add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]); |
1149 | | |
1150 | 1.61k | if ((regs & 0x0f) == 0x05) { |
1151 | | // EXG xxx,PC or TFR xxx,PC which is like a JMP |
1152 | 310 | add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP); |
1153 | 310 | } |
1154 | 1.61k | } |
1155 | | |
1156 | | |
1157 | | static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1158 | 2.28k | { |
1159 | 2.28k | static const m680x_reg g_tfr_exg12_reg0_ids[] = { |
1160 | 2.28k | M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3, |
1161 | 2.28k | M680X_REG_D, M680X_REG_X, M680X_REG_Y, M680X_REG_S, |
1162 | 2.28k | }; |
1163 | 2.28k | static const m680x_reg g_tfr_exg12_reg1_ids[] = { |
1164 | 2.28k | M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2, |
1165 | 2.28k | M680X_REG_D, M680X_REG_X, M680X_REG_Y, M680X_REG_S, |
1166 | 2.28k | }; |
1167 | 2.28k | uint8_t regs = 0; |
1168 | | |
1169 | 2.28k | read_byte(info, ®s, (*address)++); |
1170 | | |
1171 | | // The opcode of this instruction depends on |
1172 | | // the msb of its post byte. |
1173 | 2.28k | if (regs & 0x80) |
1174 | 1.84k | info->insn = M680X_INS_EXG; |
1175 | 441 | else |
1176 | 441 | info->insn = M680X_INS_TFR; |
1177 | | |
1178 | 2.28k | add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]); |
1179 | 2.28k | add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]); |
1180 | 2.28k | } |
1181 | | |
1182 | | static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address) |
1183 | 35.2k | { |
1184 | 35.2k | cs_m680x *m680x = &info->m680x; |
1185 | 35.2k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1186 | | |
1187 | 35.2k | op->type = M680X_OP_RELATIVE; |
1188 | 35.2k | op->size = 0; |
1189 | 35.2k | op->rel.offset = offset; |
1190 | 35.2k | op->rel.address = address; |
1191 | 35.2k | } |
1192 | | |
1193 | | static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1194 | 31.7k | { |
1195 | 31.7k | int16_t offset = 0; |
1196 | | |
1197 | 31.7k | read_byte_sign_extended(info, &offset, (*address)++); |
1198 | 31.7k | add_rel_operand(info, offset, *address + offset); |
1199 | 31.7k | add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL); |
1200 | | |
1201 | 31.7k | if ((info->insn != M680X_INS_BRA) && |
1202 | 31.7k | (info->insn != M680X_INS_BSR) && |
1203 | 31.7k | (info->insn != M680X_INS_BRN)) |
1204 | 27.0k | add_reg_to_rw_list(MI, M680X_REG_CC, READ); |
1205 | 31.7k | } |
1206 | | |
1207 | | static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1208 | 3.41k | { |
1209 | 3.41k | uint16_t offset = 0; |
1210 | | |
1211 | 3.41k | read_word(info, &offset, *address); |
1212 | 3.41k | *address += 2; |
1213 | 3.41k | add_rel_operand(info, (int16_t)offset, *address + offset); |
1214 | 3.41k | add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL); |
1215 | | |
1216 | 3.41k | if ((info->insn != M680X_INS_LBRA) && |
1217 | 3.41k | (info->insn != M680X_INS_LBSR) && |
1218 | 3.41k | (info->insn != M680X_INS_LBRN)) |
1219 | 266 | add_reg_to_rw_list(MI, M680X_REG_CC, READ); |
1220 | 3.41k | } |
1221 | | |
1222 | | static const m680x_reg g_rr5_to_reg_ids[] = { |
1223 | | M680X_REG_X, M680X_REG_Y, M680X_REG_U, M680X_REG_S, |
1224 | | }; |
1225 | | |
1226 | | static void add_indexed_operand(m680x_info *info, m680x_reg base_reg, |
1227 | | bool post_inc_dec, uint8_t inc_dec, uint8_t offset_bits, |
1228 | | uint16_t offset, bool no_comma) |
1229 | 27.1k | { |
1230 | 27.1k | cs_m680x *m680x = &info->m680x; |
1231 | 27.1k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1232 | | |
1233 | 27.1k | op->type = M680X_OP_INDEXED; |
1234 | 27.1k | set_operand_size(info, op, 1); |
1235 | 27.1k | op->idx.base_reg = base_reg; |
1236 | 27.1k | op->idx.offset_reg = M680X_REG_INVALID; |
1237 | 27.1k | op->idx.inc_dec = inc_dec; |
1238 | | |
1239 | 27.1k | if (inc_dec && post_inc_dec) |
1240 | 7.03k | op->idx.flags |= M680X_IDX_POST_INC_DEC; |
1241 | | |
1242 | 27.1k | if (offset_bits != M680X_OFFSET_NONE) { |
1243 | 15.9k | op->idx.offset = offset; |
1244 | 15.9k | op->idx.offset_addr = 0; |
1245 | 15.9k | } |
1246 | | |
1247 | 27.1k | op->idx.offset_bits = offset_bits; |
1248 | 27.1k | op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0); |
1249 | 27.1k | } |
1250 | | |
1251 | | // M6800/1/2/3 indexed mode handler |
1252 | | static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1253 | 6.20k | { |
1254 | 6.20k | uint8_t offset = 0; |
1255 | | |
1256 | 6.20k | read_byte(info, &offset, (*address)++); |
1257 | | |
1258 | 6.20k | add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8, |
1259 | 6.20k | (uint16_t)offset, false); |
1260 | 6.20k | } |
1261 | | |
1262 | | static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1263 | 1.13k | { |
1264 | 1.13k | uint8_t offset = 0; |
1265 | | |
1266 | 1.13k | read_byte(info, &offset, (*address)++); |
1267 | | |
1268 | 1.13k | add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8, |
1269 | 1.13k | (uint16_t)offset, false); |
1270 | 1.13k | } |
1271 | | |
1272 | | // M6809/M6309 indexed mode handler |
1273 | | static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1274 | 37.9k | { |
1275 | 37.9k | cs_m680x *m680x = &info->m680x; |
1276 | 37.9k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1277 | 37.9k | uint8_t post_byte = 0; |
1278 | 37.9k | uint16_t offset = 0; |
1279 | 37.9k | int16_t soffset = 0; |
1280 | | |
1281 | 37.9k | read_byte(info, &post_byte, (*address)++); |
1282 | | |
1283 | 37.9k | op->type = M680X_OP_INDEXED; |
1284 | 37.9k | set_operand_size(info, op, 1); |
1285 | 37.9k | op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03]; |
1286 | 37.9k | op->idx.offset_reg = M680X_REG_INVALID; |
1287 | | |
1288 | 37.9k | if (!(post_byte & 0x80)) { |
1289 | | // n5,R |
1290 | 17.2k | if ((post_byte & 0x10) == 0x10) |
1291 | 8.05k | op->idx.offset = post_byte | 0xfff0; |
1292 | 9.16k | else |
1293 | 9.16k | op->idx.offset = post_byte & 0x0f; |
1294 | | |
1295 | 17.2k | op->idx.offset_addr = op->idx.offset + *address; |
1296 | 17.2k | op->idx.offset_bits = M680X_OFFSET_BITS_5; |
1297 | 17.2k | } |
1298 | 20.7k | else { |
1299 | 20.7k | if ((post_byte & 0x10) == 0x10) |
1300 | 5.65k | op->idx.flags |= M680X_IDX_INDIRECT; |
1301 | | |
1302 | | // indexed addressing |
1303 | 20.7k | switch (post_byte & 0x1f) { |
1304 | 965 | case 0x00: // ,R+ |
1305 | 965 | op->idx.inc_dec = 1; |
1306 | 965 | op->idx.flags |= M680X_IDX_POST_INC_DEC; |
1307 | 965 | break; |
1308 | | |
1309 | 309 | case 0x11: // [,R++] |
1310 | 1.85k | case 0x01: // ,R++ |
1311 | 1.85k | op->idx.inc_dec = 2; |
1312 | 1.85k | op->idx.flags |= M680X_IDX_POST_INC_DEC; |
1313 | 1.85k | break; |
1314 | | |
1315 | 855 | case 0x02: // ,-R |
1316 | 855 | op->idx.inc_dec = -1; |
1317 | 855 | break; |
1318 | | |
1319 | 522 | case 0x13: // [,--R] |
1320 | 1.33k | case 0x03: // ,--R |
1321 | 1.33k | op->idx.inc_dec = -2; |
1322 | 1.33k | break; |
1323 | | |
1324 | 689 | case 0x14: // [,R] |
1325 | 1.69k | case 0x04: // ,R |
1326 | 1.69k | break; |
1327 | | |
1328 | 413 | case 0x15: // [B,R] |
1329 | 1.71k | case 0x05: // B,R |
1330 | 1.71k | op->idx.offset_reg = M680X_REG_B; |
1331 | 1.71k | break; |
1332 | | |
1333 | 754 | case 0x16: // [A,R] |
1334 | 1.56k | case 0x06: // A,R |
1335 | 1.56k | op->idx.offset_reg = M680X_REG_A; |
1336 | 1.56k | break; |
1337 | | |
1338 | 494 | case 0x1c: // [n8,PCR] |
1339 | 2.84k | case 0x0c: // n8,PCR |
1340 | 2.84k | op->idx.base_reg = M680X_REG_PC; |
1341 | 2.84k | read_byte_sign_extended(info, &soffset, (*address)++); |
1342 | 2.84k | op->idx.offset_addr = offset + *address; |
1343 | 2.84k | op->idx.offset = soffset; |
1344 | 2.84k | op->idx.offset_bits = M680X_OFFSET_BITS_8; |
1345 | 2.84k | break; |
1346 | | |
1347 | 779 | case 0x18: // [n8,R] |
1348 | 1.77k | case 0x08: // n8,R |
1349 | 1.77k | read_byte_sign_extended(info, &soffset, (*address)++); |
1350 | 1.77k | op->idx.offset = soffset; |
1351 | 1.77k | op->idx.offset_bits = M680X_OFFSET_BITS_8; |
1352 | 1.77k | break; |
1353 | | |
1354 | 400 | case 0x1d: // [n16,PCR] |
1355 | 2.41k | case 0x0d: // n16,PCR |
1356 | 2.41k | op->idx.base_reg = M680X_REG_PC; |
1357 | 2.41k | read_word(info, &offset, *address); |
1358 | 2.41k | *address += 2; |
1359 | 2.41k | op->idx.offset_addr = offset + *address; |
1360 | 2.41k | op->idx.offset = (int16_t)offset; |
1361 | 2.41k | op->idx.offset_bits = M680X_OFFSET_BITS_16; |
1362 | 2.41k | break; |
1363 | | |
1364 | 712 | case 0x19: // [n16,R] |
1365 | 2.01k | case 0x09: // n16,R |
1366 | 2.01k | read_word(info, &offset, *address); |
1367 | 2.01k | *address += 2; |
1368 | 2.01k | op->idx.offset = (int16_t)offset; |
1369 | 2.01k | op->idx.offset_bits = M680X_OFFSET_BITS_16; |
1370 | 2.01k | break; |
1371 | | |
1372 | 394 | case 0x1b: // [D,R] |
1373 | 1.51k | case 0x0b: // D,R |
1374 | 1.51k | op->idx.offset_reg = M680X_REG_D; |
1375 | 1.51k | break; |
1376 | | |
1377 | 191 | case 0x1f: // [n16] |
1378 | 191 | op->type = M680X_OP_EXTENDED; |
1379 | 191 | op->ext.indirect = true; |
1380 | 191 | read_word(info, &op->ext.address, *address); |
1381 | 191 | *address += 2; |
1382 | 191 | break; |
1383 | | |
1384 | 0 | default: |
1385 | 0 | op->idx.base_reg = M680X_REG_INVALID; |
1386 | 0 | break; |
1387 | 20.7k | } |
1388 | 20.7k | } |
1389 | | |
1390 | 37.9k | if (((info->insn == M680X_INS_LEAU) || |
1391 | 37.9k | (info->insn == M680X_INS_LEAS) || |
1392 | 37.9k | (info->insn == M680X_INS_LEAX) || |
1393 | 37.9k | (info->insn == M680X_INS_LEAY)) && |
1394 | 37.9k | (m680x->operands[0].reg == M680X_REG_X || |
1395 | 5.31k | (m680x->operands[0].reg == M680X_REG_Y))) |
1396 | | // Only LEAX and LEAY modify CC register |
1397 | 2.86k | add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY); |
1398 | 37.9k | } |
1399 | | |
1400 | | |
1401 | | static const m680x_reg g_idx12_to_reg_ids[4] = { |
1402 | | M680X_REG_X, M680X_REG_Y, M680X_REG_S, M680X_REG_PC, |
1403 | | }; |
1404 | | |
1405 | | static const m680x_reg g_or12_to_reg_ids[3] = { |
1406 | | M680X_REG_A, M680X_REG_B, M680X_REG_D |
1407 | | }; |
1408 | | |
1409 | | // CPU12 indexed mode handler |
1410 | | static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1411 | 34.5k | { |
1412 | 34.5k | cs_m680x *m680x = &info->m680x; |
1413 | 34.5k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1414 | 34.5k | uint8_t post_byte = 0; |
1415 | 34.5k | uint8_t offset8 = 0; |
1416 | | |
1417 | 34.5k | read_byte(info, &post_byte, (*address)++); |
1418 | | |
1419 | 34.5k | op->type = M680X_OP_INDEXED; |
1420 | 34.5k | set_operand_size(info, op, 1); |
1421 | 34.5k | op->idx.offset_reg = M680X_REG_INVALID; |
1422 | | |
1423 | 34.5k | if (!(post_byte & 0x20)) { |
1424 | | // n5,R n5 is a 5-bit signed offset |
1425 | 12.4k | op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03]; |
1426 | | |
1427 | 12.4k | if ((post_byte & 0x10) == 0x10) |
1428 | 5.85k | op->idx.offset = post_byte | 0xfff0; |
1429 | 6.62k | else |
1430 | 6.62k | op->idx.offset = post_byte & 0x0f; |
1431 | | |
1432 | 12.4k | op->idx.offset_addr = op->idx.offset + *address; |
1433 | 12.4k | op->idx.offset_bits = M680X_OFFSET_BITS_5; |
1434 | 12.4k | } |
1435 | 22.0k | else { |
1436 | 22.0k | if ((post_byte & 0xe0) == 0xe0) |
1437 | 12.0k | op->idx.base_reg = |
1438 | 12.0k | g_idx12_to_reg_ids[(post_byte >> 3) & 0x03]; |
1439 | | |
1440 | 22.0k | switch (post_byte & 0xe7) { |
1441 | 1.46k | case 0xe0: |
1442 | 2.92k | case 0xe1: // n9,R |
1443 | 2.92k | read_byte(info, &offset8, (*address)++); |
1444 | 2.92k | op->idx.offset = offset8; |
1445 | | |
1446 | 2.92k | if (post_byte & 0x01) // sign extension |
1447 | 1.45k | op->idx.offset |= 0xff00; |
1448 | | |
1449 | 2.92k | op->idx.offset_bits = M680X_OFFSET_BITS_9; |
1450 | | |
1451 | 2.92k | if (op->idx.base_reg == M680X_REG_PC) |
1452 | 735 | op->idx.offset_addr = op->idx.offset + *address; |
1453 | | |
1454 | 2.92k | break; |
1455 | | |
1456 | 1.66k | case 0xe3: // [n16,R] |
1457 | 1.66k | op->idx.flags |= M680X_IDX_INDIRECT; |
1458 | | |
1459 | | // intentionally fall through |
1460 | 4.27k | case 0xe2: // n16,R |
1461 | 4.27k | read_word(info, (uint16_t *)&op->idx.offset, *address); |
1462 | 4.27k | (*address) += 2; |
1463 | 4.27k | op->idx.offset_bits = M680X_OFFSET_BITS_16; |
1464 | | |
1465 | 4.27k | if (op->idx.base_reg == M680X_REG_PC) |
1466 | 779 | op->idx.offset_addr = op->idx.offset + *address; |
1467 | | |
1468 | 4.27k | break; |
1469 | | |
1470 | 872 | case 0xe4: // A,R |
1471 | 2.27k | case 0xe5: // B,R |
1472 | 2.85k | case 0xe6: // D,R |
1473 | 2.85k | op->idx.offset_reg = |
1474 | 2.85k | g_or12_to_reg_ids[post_byte & 0x03]; |
1475 | 2.85k | break; |
1476 | | |
1477 | 2.02k | case 0xe7: // [D,R] |
1478 | 2.02k | op->idx.offset_reg = M680X_REG_D; |
1479 | 2.02k | op->idx.flags |= M680X_IDX_INDIRECT; |
1480 | 2.02k | break; |
1481 | | |
1482 | 10.0k | default: // n,-r n,+r n,r- n,r+ |
1483 | | // PC is not allowed in this mode |
1484 | 10.0k | op->idx.base_reg = |
1485 | 10.0k | g_idx12_to_reg_ids[(post_byte >> 6) & 0x03]; |
1486 | 10.0k | op->idx.inc_dec = post_byte & 0x0f; |
1487 | | |
1488 | 10.0k | if (op->idx.inc_dec & 0x08) // evtl. sign extend value |
1489 | 4.69k | op->idx.inc_dec |= 0xf0; |
1490 | | |
1491 | 10.0k | if (op->idx.inc_dec >= 0) |
1492 | 5.32k | op->idx.inc_dec++; |
1493 | | |
1494 | 10.0k | if (post_byte & 0x10) |
1495 | 3.48k | op->idx.flags |= M680X_IDX_POST_INC_DEC; |
1496 | | |
1497 | 10.0k | break; |
1498 | | |
1499 | 22.0k | } |
1500 | 22.0k | } |
1501 | 34.5k | } |
1502 | | |
1503 | | static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1504 | 2.20k | { |
1505 | 2.20k | cs_m680x *m680x = &info->m680x; |
1506 | 2.20k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1507 | | |
1508 | 2.20k | op->type = M680X_OP_CONSTANT; |
1509 | 2.20k | read_byte(info, &op->const_val, (*address)++); |
1510 | 2.20k | }; |
1511 | | |
1512 | | static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1513 | 53.0k | { |
1514 | 53.0k | cs_m680x *m680x = &info->m680x; |
1515 | 53.0k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1516 | | |
1517 | 53.0k | op->type = M680X_OP_DIRECT; |
1518 | 53.0k | set_operand_size(info, op, 1); |
1519 | 53.0k | read_byte(info, &op->direct_addr, (*address)++); |
1520 | 53.0k | }; |
1521 | | |
1522 | | static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1523 | 42.0k | { |
1524 | 42.0k | cs_m680x *m680x = &info->m680x; |
1525 | 42.0k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1526 | | |
1527 | 42.0k | op->type = M680X_OP_EXTENDED; |
1528 | 42.0k | set_operand_size(info, op, 1); |
1529 | 42.0k | read_word(info, &op->ext.address, *address); |
1530 | 42.0k | *address += 2; |
1531 | 42.0k | } |
1532 | | |
1533 | | static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1534 | 24.6k | { |
1535 | 24.6k | cs_m680x *m680x = &info->m680x; |
1536 | 24.6k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1537 | 24.6k | uint16_t word = 0; |
1538 | 24.6k | int16_t sword = 0; |
1539 | | |
1540 | 24.6k | op->type = M680X_OP_IMMEDIATE; |
1541 | 24.6k | set_operand_size(info, op, 1); |
1542 | | |
1543 | 24.6k | switch (op->size) { |
1544 | 19.5k | case 1: |
1545 | 19.5k | read_byte_sign_extended(info, &sword, *address); |
1546 | 19.5k | op->imm = sword; |
1547 | 19.5k | break; |
1548 | | |
1549 | 4.24k | case 2: |
1550 | 4.24k | read_word(info, &word, *address); |
1551 | 4.24k | op->imm = (int16_t)word; |
1552 | 4.24k | break; |
1553 | | |
1554 | 826 | case 4: |
1555 | 826 | read_sdword(info, &op->imm, *address); |
1556 | 826 | break; |
1557 | | |
1558 | 0 | default: |
1559 | 0 | op->imm = 0; |
1560 | 0 | CS_ASSERT(0 && "Unexpected immediate byte size"); |
1561 | 24.6k | } |
1562 | | |
1563 | 24.6k | *address += op->size; |
1564 | 24.6k | } |
1565 | | |
1566 | | // handler for bit move instructions, e.g: BAND A,5,1,$40 Used by HD6309 |
1567 | | static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1568 | 534 | { |
1569 | 534 | static const m680x_reg m680x_reg[] = { |
1570 | 534 | M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, |
1571 | 534 | }; |
1572 | | |
1573 | 534 | uint8_t post_byte = 0; |
1574 | 534 | cs_m680x *m680x = &info->m680x; |
1575 | 534 | cs_m680x_op *op; |
1576 | | |
1577 | 534 | read_byte(info, &post_byte, *address); |
1578 | 534 | (*address)++; |
1579 | | |
1580 | | // operand[0] = register |
1581 | 534 | add_reg_operand(info, m680x_reg[post_byte >> 6]); |
1582 | | |
1583 | | // operand[1] = bit index in source operand |
1584 | 534 | op = &m680x->operands[m680x->op_count++]; |
1585 | 534 | op->type = M680X_OP_CONSTANT; |
1586 | 534 | op->const_val = (post_byte >> 3) & 0x07; |
1587 | | |
1588 | | // operand[2] = bit index in destination operand |
1589 | 534 | op = &m680x->operands[m680x->op_count++]; |
1590 | 534 | op->type = M680X_OP_CONSTANT; |
1591 | 534 | op->const_val = post_byte & 0x07; |
1592 | | |
1593 | 534 | direct_hdlr(MI, info, address); |
1594 | 534 | } |
1595 | | |
1596 | | // handler for TFM instruction, e.g: TFM X+,Y+ Used by HD6309 |
1597 | | static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1598 | 655 | { |
1599 | 655 | static const uint8_t inc_dec_r0[] = { |
1600 | 655 | 1, -1, 1, 0, |
1601 | 655 | }; |
1602 | 655 | static const uint8_t inc_dec_r1[] = { |
1603 | 655 | 1, -1, 0, 1, |
1604 | 655 | }; |
1605 | 655 | uint8_t regs = 0; |
1606 | 655 | uint8_t index = (MI->Opcode & 0xff) - 0x38; |
1607 | | |
1608 | 655 | read_byte(info, ®s, *address); |
1609 | | |
1610 | 655 | add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true, |
1611 | 655 | inc_dec_r0[index], M680X_OFFSET_NONE, 0, true); |
1612 | 655 | add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true, |
1613 | 655 | inc_dec_r1[index], M680X_OFFSET_NONE, 0, true); |
1614 | | |
1615 | 655 | add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE); |
1616 | 655 | } |
1617 | | |
1618 | | static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1619 | 1.96k | { |
1620 | 1.96k | cs_m680x *m680x = &info->m680x; |
1621 | 1.96k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1622 | | |
1623 | | // bit index is coded in Opcode |
1624 | 1.96k | op->type = M680X_OP_CONSTANT; |
1625 | 1.96k | op->const_val = (MI->Opcode & 0x0e) >> 1; |
1626 | 1.96k | } |
1627 | | |
1628 | | // handler for bit test and branch instruction. Used by M6805. |
1629 | | // The bit index is part of the opcode. |
1630 | | // Example: BRSET 3,<$40,LOOP |
1631 | | static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1632 | 5.04k | { |
1633 | 5.04k | cs_m680x *m680x = &info->m680x; |
1634 | 5.04k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1635 | | |
1636 | | // bit index is coded in Opcode |
1637 | 5.04k | op->type = M680X_OP_CONSTANT; |
1638 | 5.04k | op->const_val = (MI->Opcode & 0x0e) >> 1; |
1639 | 5.04k | direct_hdlr(MI, info, address); |
1640 | 5.04k | relative8_hdlr(MI, info, address); |
1641 | | |
1642 | 5.04k | add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY); |
1643 | 5.04k | } |
1644 | | |
1645 | | static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1646 | 8.98k | { |
1647 | 8.98k | add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, |
1648 | 8.98k | 0, false); |
1649 | 8.98k | } |
1650 | | |
1651 | | static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1652 | 2.69k | { |
1653 | 2.69k | uint16_t offset = 0; |
1654 | | |
1655 | 2.69k | read_word(info, &offset, *address); |
1656 | 2.69k | *address += 2; |
1657 | 2.69k | add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16, |
1658 | 2.69k | offset, false); |
1659 | 2.69k | } |
1660 | | |
1661 | | static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1662 | 2.06k | { |
1663 | 2.06k | immediate_hdlr(MI, info, address); |
1664 | 2.06k | relative8_hdlr(MI, info, address); |
1665 | 2.06k | } |
1666 | | |
1667 | | static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1668 | 424 | { |
1669 | 424 | uint8_t offset = 0; |
1670 | | |
1671 | 424 | read_byte(info, &offset, (*address)++); |
1672 | | |
1673 | 424 | add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8, |
1674 | 424 | (uint16_t)offset, false); |
1675 | 424 | } |
1676 | | |
1677 | | static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1678 | 179 | { |
1679 | 179 | uint16_t offset = 0; |
1680 | | |
1681 | 179 | read_word(info, &offset, *address); |
1682 | 179 | *address += 2; |
1683 | | |
1684 | 179 | add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16, |
1685 | 179 | offset, false); |
1686 | 179 | } |
1687 | | |
1688 | | static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1689 | 911 | { |
1690 | 911 | add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, |
1691 | 911 | 0, true); |
1692 | 911 | } |
1693 | | |
1694 | | static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1695 | 5.31k | { |
1696 | 5.31k | uint8_t offset = 0; |
1697 | | |
1698 | 5.31k | read_byte(info, &offset, (*address)++); |
1699 | | |
1700 | 5.31k | add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8, |
1701 | 5.31k | (uint16_t)offset, false); |
1702 | 5.31k | } |
1703 | | |
1704 | | static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1705 | 3.32k | { |
1706 | 3.32k | cs_m680x *m680x = &info->m680x; |
1707 | 3.32k | cs_m680x_op *op = &m680x->operands[m680x->op_count++]; |
1708 | | |
1709 | 3.32k | indexed12_hdlr(MI, info, address); |
1710 | 3.32k | op->type = M680X_OP_IMMEDIATE; |
1711 | | |
1712 | 3.32k | if (info->insn == M680X_INS_MOVW) { |
1713 | 1.64k | uint16_t imm16 = 0; |
1714 | | |
1715 | 1.64k | read_word(info, &imm16, *address); |
1716 | 1.64k | op->imm = (int16_t)imm16; |
1717 | 1.64k | op->size = 2; |
1718 | 1.64k | } |
1719 | 1.68k | else { |
1720 | 1.68k | uint8_t imm8 = 0; |
1721 | | |
1722 | 1.68k | read_byte(info, &imm8, *address); |
1723 | 1.68k | op->imm = (int8_t)imm8; |
1724 | 1.68k | op->size = 1; |
1725 | 1.68k | } |
1726 | | |
1727 | 3.32k | set_operand_size(info, op, 1); |
1728 | 3.32k | } |
1729 | | |
1730 | | static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1731 | 1.11k | { |
1732 | 1.11k | cs_m680x *m680x = &info->m680x; |
1733 | 1.11k | cs_m680x_op *op0 = &m680x->operands[m680x->op_count++]; |
1734 | 1.11k | uint16_t imm16 = 0; |
1735 | | |
1736 | 1.11k | indexed12_hdlr(MI, info, address); |
1737 | 1.11k | read_word(info, &imm16, *address); |
1738 | 1.11k | op0->type = M680X_OP_EXTENDED; |
1739 | 1.11k | op0->ext.address = (int16_t)imm16; |
1740 | 1.11k | set_operand_size(info, op0, 1); |
1741 | 1.11k | } |
1742 | | |
1743 | | // handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions. |
1744 | | // Example: DBNE X,$1000 |
1745 | | static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address) |
1746 | 2.25k | { |
1747 | 2.25k | static const m680x_reg index_to_reg_id[] = { |
1748 | 2.25k | M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID, |
1749 | 2.25k | M680X_REG_D, M680X_REG_X, M680X_REG_Y, M680X_REG_S, |
1750 | 2.25k | }; |
1751 | 2.25k | static const m680x_insn index_to_insn_id[] = { |
1752 | 2.25k | M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ, M680X_INS_TBNE, |
1753 | 2.25k | M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL |
1754 | 2.25k | }; |
1755 | 2.25k | cs_m680x *m680x = &info->m680x; |
1756 | 2.25k | uint8_t post_byte = 0; |
1757 | 2.25k | uint8_t rel = 0; |
1758 | 2.25k | cs_m680x_op *op; |
1759 | | |
1760 | 2.25k | read_byte(info, &post_byte, (*address)++); |
1761 | | |
1762 | 2.25k | info->insn = index_to_insn_id[(post_byte >> 5) & 0x07]; |
1763 | | |
1764 | 2.25k | if (info->insn == M680X_INS_ILLGL) { |
1765 | 0 | illegal_hdlr(MI, info, address); |
1766 | 0 | }; |
1767 | | |
1768 | 2.25k | read_byte(info, &rel, (*address)++); |
1769 | | |
1770 | 2.25k | add_reg_operand(info, index_to_reg_id[post_byte & 0x07]); |
1771 | | |
1772 | 2.25k | op = &m680x->operands[m680x->op_count++]; |
1773 | | |
1774 | 2.25k | op->type = M680X_OP_RELATIVE; |
1775 | | |
1776 | 2.25k | op->rel.offset = (post_byte & 0x10) ? (int16_t) (0xff00 | rel) : rel; |
1777 | | |
1778 | 2.25k | op->rel.address = *address + op->rel.offset; |
1779 | | |
1780 | 2.25k | add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL); |
1781 | 2.25k | } |
1782 | | |
1783 | | static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = { |
1784 | | illegal_hdlr, |
1785 | | relative8_hdlr, |
1786 | | relative16_hdlr, |
1787 | | immediate_hdlr, // 8-bit |
1788 | | immediate_hdlr, // 16-bit |
1789 | | immediate_hdlr, // 32-bit |
1790 | | direct_hdlr, |
1791 | | extended_hdlr, |
1792 | | indexedX_hdlr, |
1793 | | indexedY_hdlr, |
1794 | | indexed09_hdlr, |
1795 | | inherent_hdlr, |
1796 | | reg_reg09_hdlr, |
1797 | | reg_bits_hdlr, |
1798 | | bit_move_hdlr, |
1799 | | tfm_hdlr, |
1800 | | opidx_hdlr, |
1801 | | opidx_dir_rel_hdlr, |
1802 | | indexedX0_hdlr, |
1803 | | indexedX16_hdlr, |
1804 | | imm_rel_hdlr, |
1805 | | indexedS_hdlr, |
1806 | | indexedS16_hdlr, |
1807 | | indexedXp_hdlr, |
1808 | | indexedX0p_hdlr, |
1809 | | indexed12_hdlr, |
1810 | | indexed12_hdlr, // subset of indexed12 |
1811 | | reg_reg12_hdlr, |
1812 | | loop_hdlr, |
1813 | | index_hdlr, |
1814 | | imm_idx12_x_hdlr, |
1815 | | imm_idx12_x_hdlr, |
1816 | | ext_idx12_x_hdlr, |
1817 | | }; /* handler function pointers */ |
1818 | | |
1819 | | /* Disasemble one instruction at address and store in str_buff */ |
1820 | | static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info, |
1821 | | uint16_t address) |
1822 | 382k | { |
1823 | 382k | cs_m680x *m680x = &info->m680x; |
1824 | 382k | cs_detail *detail = MI->flat_insn->detail; |
1825 | 382k | uint16_t base_address = address; |
1826 | 382k | insn_desc insn_description; |
1827 | 382k | e_access_mode access_mode; |
1828 | | |
1829 | 382k | if (detail != NULL) { |
1830 | 382k | memset(detail, 0, offsetof(cs_detail, m680x)+sizeof(cs_m680x)); |
1831 | 382k | } |
1832 | | |
1833 | 382k | memset(&insn_description, 0, sizeof(insn_description)); |
1834 | 382k | memset(m680x, 0, sizeof(*m680x)); |
1835 | 382k | info->insn_size = 1; |
1836 | | |
1837 | 382k | if (decode_insn(info, address, &insn_description)) { |
1838 | 330k | m680x_reg reg; |
1839 | | |
1840 | 330k | if (insn_description.opcode > 0xff) |
1841 | 13.4k | address += 2; // 8-bit opcode + page prefix |
1842 | 317k | else |
1843 | 317k | address++; // 8-bit opcode only |
1844 | | |
1845 | 330k | info->insn = insn_description.insn; |
1846 | | |
1847 | 330k | MCInst_setOpcode(MI, insn_description.opcode); |
1848 | | |
1849 | 330k | reg = g_insn_props[info->insn].reg0; |
1850 | | |
1851 | 330k | if (reg != M680X_REG_INVALID) { |
1852 | 177k | if (reg == M680X_REG_HX && |
1853 | 177k | (!info->cpu->reg_byte_size[reg])) |
1854 | 810 | reg = M680X_REG_X; |
1855 | | |
1856 | 177k | add_reg_operand(info, reg); |
1857 | | // First (or second) operand is a register which is |
1858 | | // part of the mnemonic |
1859 | 177k | m680x->flags |= M680X_FIRST_OP_IN_MNEM; |
1860 | 177k | reg = g_insn_props[info->insn].reg1; |
1861 | | |
1862 | 177k | if (reg != M680X_REG_INVALID) { |
1863 | 4.34k | if (reg == M680X_REG_HX && |
1864 | 4.34k | (!info->cpu->reg_byte_size[reg])) |
1865 | 829 | reg = M680X_REG_X; |
1866 | | |
1867 | 4.34k | add_reg_operand(info, reg); |
1868 | 4.34k | m680x->flags |= M680X_SECOND_OP_IN_MNEM; |
1869 | 4.34k | } |
1870 | 177k | } |
1871 | | |
1872 | | // Call addressing mode specific instruction handler |
1873 | 330k | (g_insn_handler[insn_description.hid[0]])(MI, info, |
1874 | 330k | &address); |
1875 | 330k | (g_insn_handler[insn_description.hid[1]])(MI, info, |
1876 | 330k | &address); |
1877 | | |
1878 | 330k | add_insn_group(detail, g_insn_props[info->insn].group); |
1879 | | |
1880 | 330k | if (g_insn_props[info->insn].cc_modified && |
1881 | 330k | (info->cpu->insn_cc_not_modified[0] != info->insn) && |
1882 | 330k | (info->cpu->insn_cc_not_modified[1] != info->insn)) |
1883 | 201k | add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY); |
1884 | | |
1885 | 330k | access_mode = g_insn_props[info->insn].access_mode; |
1886 | | |
1887 | | // Fix for M6805 BSET/BCLR. It has a different operand order |
1888 | | // in comparison to the M6811 |
1889 | 330k | if ((info->cpu->insn_cc_not_modified[0] == info->insn) || |
1890 | 330k | (info->cpu->insn_cc_not_modified[1] == info->insn)) |
1891 | 1.96k | access_mode = rmmm; |
1892 | | |
1893 | 330k | build_regs_read_write_counts(MI, info, access_mode); |
1894 | 330k | add_operators_access(MI, info, access_mode); |
1895 | | |
1896 | 330k | if (g_insn_props[info->insn].update_reg_access) |
1897 | 34.8k | set_changed_regs_read_write_counts(MI, info); |
1898 | | |
1899 | 330k | info->insn_size = (uint8_t)insn_description.insn_size; |
1900 | | |
1901 | 330k | return info->insn_size; |
1902 | 330k | } |
1903 | 51.7k | else |
1904 | 51.7k | MCInst_setOpcode(MI, insn_description.opcode); |
1905 | | |
1906 | | // Illegal instruction |
1907 | 51.7k | address = base_address; |
1908 | 51.7k | illegal_hdlr(MI, info, &address); |
1909 | 51.7k | return 1; |
1910 | 382k | } |
1911 | | |
1912 | | // Tables to get the byte size of a register on the CPU |
1913 | | // based on an enum m680x_reg value. |
1914 | | // Invalid registers return 0. |
1915 | | static const uint8_t g_m6800_reg_byte_size[22] = { |
1916 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1917 | | 0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0 |
1918 | | }; |
1919 | | |
1920 | | static const uint8_t g_m6805_reg_byte_size[22] = { |
1921 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1922 | | 0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0 |
1923 | | }; |
1924 | | |
1925 | | static const uint8_t g_m6808_reg_byte_size[22] = { |
1926 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1927 | | 0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0 |
1928 | | }; |
1929 | | |
1930 | | static const uint8_t g_m6801_reg_byte_size[22] = { |
1931 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1932 | | 0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0 |
1933 | | }; |
1934 | | |
1935 | | static const uint8_t g_m6811_reg_byte_size[22] = { |
1936 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1937 | | 0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0 |
1938 | | }; |
1939 | | |
1940 | | static const uint8_t g_cpu12_reg_byte_size[22] = { |
1941 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1942 | | 0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2 |
1943 | | }; |
1944 | | |
1945 | | static const uint8_t g_m6809_reg_byte_size[22] = { |
1946 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1947 | | 0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0 |
1948 | | }; |
1949 | | |
1950 | | static const uint8_t g_hd6309_reg_byte_size[22] = { |
1951 | | // A B E F 0 D W CC DP MD HX H X Y S U V Q PC T2 T3 |
1952 | | 0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0 |
1953 | | }; |
1954 | | |
1955 | | // Table to check for a valid register nibble on the M6809 CPU |
1956 | | // used for TFR and EXG instruction. |
1957 | | static const bool m6809_tfr_reg_valid[16] = { |
1958 | | true, true, true, true, true, true, false, false, |
1959 | | true, true, true, true, false, false, false, false, |
1960 | | }; |
1961 | | |
1962 | | static const cpu_tables g_cpu_tables[] = { |
1963 | | { |
1964 | | // M680X_CPU_TYPE_INVALID |
1965 | | NULL, |
1966 | | { NULL, NULL }, |
1967 | | { 0, 0 }, |
1968 | | { 0x00, 0x00, 0x00 }, |
1969 | | { NULL, NULL, NULL }, |
1970 | | { 0, 0, 0 }, |
1971 | | NULL, |
1972 | | NULL, |
1973 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
1974 | | }, |
1975 | | { |
1976 | | // M680X_CPU_TYPE_6301 |
1977 | | &g_m6800_inst_page1_table[0], |
1978 | | { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] }, |
1979 | | { |
1980 | | ARR_SIZE(g_m6801_inst_overlay_table), |
1981 | | ARR_SIZE(g_hd6301_inst_overlay_table) |
1982 | | }, |
1983 | | { 0x00, 0x00, 0x00 }, |
1984 | | { NULL, NULL, NULL }, |
1985 | | { 0, 0, 0 }, |
1986 | | &g_m6801_reg_byte_size[0], |
1987 | | NULL, |
1988 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
1989 | | }, |
1990 | | { |
1991 | | // M680X_CPU_TYPE_6309 |
1992 | | &g_m6809_inst_page1_table[0], |
1993 | | { &g_hd6309_inst_overlay_table[0], NULL }, |
1994 | | { ARR_SIZE(g_hd6309_inst_overlay_table), 0 }, |
1995 | | { 0x10, 0x11, 0x00 }, |
1996 | | { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0], NULL }, |
1997 | | { |
1998 | | ARR_SIZE(g_hd6309_inst_page2_table), |
1999 | | ARR_SIZE(g_hd6309_inst_page3_table), |
2000 | | 0 |
2001 | | }, |
2002 | | &g_hd6309_reg_byte_size[0], |
2003 | | NULL, |
2004 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
2005 | | }, |
2006 | | { |
2007 | | // M680X_CPU_TYPE_6800 |
2008 | | &g_m6800_inst_page1_table[0], |
2009 | | { NULL, NULL }, |
2010 | | { 0, 0 }, |
2011 | | { 0x00, 0x00, 0x00 }, |
2012 | | { NULL, NULL, NULL }, |
2013 | | { 0, 0, 0 }, |
2014 | | &g_m6800_reg_byte_size[0], |
2015 | | NULL, |
2016 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
2017 | | }, |
2018 | | { |
2019 | | // M680X_CPU_TYPE_6801 |
2020 | | &g_m6800_inst_page1_table[0], |
2021 | | { &g_m6801_inst_overlay_table[0], NULL }, |
2022 | | { ARR_SIZE(g_m6801_inst_overlay_table), 0 }, |
2023 | | { 0x00, 0x00, 0x00 }, |
2024 | | { NULL, NULL, NULL }, |
2025 | | { 0, 0, 0 }, |
2026 | | &g_m6801_reg_byte_size[0], |
2027 | | NULL, |
2028 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
2029 | | }, |
2030 | | { |
2031 | | // M680X_CPU_TYPE_6805 |
2032 | | &g_m6805_inst_page1_table[0], |
2033 | | { NULL, NULL }, |
2034 | | { 0, 0 }, |
2035 | | { 0x00, 0x00, 0x00 }, |
2036 | | { NULL, NULL, NULL }, |
2037 | | { 0, 0, 0 }, |
2038 | | &g_m6805_reg_byte_size[0], |
2039 | | NULL, |
2040 | | { M680X_INS_BCLR, M680X_INS_BSET } |
2041 | | }, |
2042 | | { |
2043 | | // M680X_CPU_TYPE_6808 |
2044 | | &g_m6805_inst_page1_table[0], |
2045 | | { &g_m6808_inst_overlay_table[0], NULL }, |
2046 | | { ARR_SIZE(g_m6808_inst_overlay_table), 0 }, |
2047 | | { 0x9E, 0x00, 0x00 }, |
2048 | | { &g_m6808_inst_page2_table[0], NULL, NULL }, |
2049 | | { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 }, |
2050 | | &g_m6808_reg_byte_size[0], |
2051 | | NULL, |
2052 | | { M680X_INS_BCLR, M680X_INS_BSET } |
2053 | | }, |
2054 | | { |
2055 | | // M680X_CPU_TYPE_6809 |
2056 | | &g_m6809_inst_page1_table[0], |
2057 | | { NULL, NULL }, |
2058 | | { 0, 0 }, |
2059 | | { 0x10, 0x11, 0x00 }, |
2060 | | { |
2061 | | &g_m6809_inst_page2_table[0], |
2062 | | &g_m6809_inst_page3_table[0], |
2063 | | NULL |
2064 | | }, |
2065 | | { |
2066 | | ARR_SIZE(g_m6809_inst_page2_table), |
2067 | | ARR_SIZE(g_m6809_inst_page3_table), |
2068 | | 0 |
2069 | | }, |
2070 | | &g_m6809_reg_byte_size[0], |
2071 | | &m6809_tfr_reg_valid[0], |
2072 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
2073 | | }, |
2074 | | { |
2075 | | // M680X_CPU_TYPE_6811 |
2076 | | &g_m6800_inst_page1_table[0], |
2077 | | { |
2078 | | &g_m6801_inst_overlay_table[0], |
2079 | | &g_m6811_inst_overlay_table[0] |
2080 | | }, |
2081 | | { |
2082 | | ARR_SIZE(g_m6801_inst_overlay_table), |
2083 | | ARR_SIZE(g_m6811_inst_overlay_table) |
2084 | | }, |
2085 | | { 0x18, 0x1A, 0xCD }, |
2086 | | { |
2087 | | &g_m6811_inst_page2_table[0], |
2088 | | &g_m6811_inst_page3_table[0], |
2089 | | &g_m6811_inst_page4_table[0] |
2090 | | }, |
2091 | | { |
2092 | | ARR_SIZE(g_m6811_inst_page2_table), |
2093 | | ARR_SIZE(g_m6811_inst_page3_table), |
2094 | | ARR_SIZE(g_m6811_inst_page4_table) |
2095 | | }, |
2096 | | &g_m6811_reg_byte_size[0], |
2097 | | NULL, |
2098 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
2099 | | }, |
2100 | | { |
2101 | | // M680X_CPU_TYPE_CPU12 |
2102 | | &g_cpu12_inst_page1_table[0], |
2103 | | { NULL, NULL }, |
2104 | | { 0, 0 }, |
2105 | | { 0x18, 0x00, 0x00 }, |
2106 | | { &g_cpu12_inst_page2_table[0], NULL, NULL }, |
2107 | | { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 }, |
2108 | | &g_cpu12_reg_byte_size[0], |
2109 | | NULL, |
2110 | | { M680X_INS_INVLD, M680X_INS_INVLD } |
2111 | | }, |
2112 | | { |
2113 | | // M680X_CPU_TYPE_HCS08 |
2114 | | &g_m6805_inst_page1_table[0], |
2115 | | { |
2116 | | &g_m6808_inst_overlay_table[0], |
2117 | | &g_hcs08_inst_overlay_table[0] |
2118 | | }, |
2119 | | { |
2120 | | ARR_SIZE(g_m6808_inst_overlay_table), |
2121 | | ARR_SIZE(g_hcs08_inst_overlay_table) |
2122 | | }, |
2123 | | { 0x9E, 0x00, 0x00 }, |
2124 | | { &g_hcs08_inst_page2_table[0], NULL, NULL }, |
2125 | | { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 }, |
2126 | | &g_m6808_reg_byte_size[0], |
2127 | | NULL, |
2128 | | { M680X_INS_BCLR, M680X_INS_BSET } |
2129 | | }, |
2130 | | }; |
2131 | | |
2132 | | static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type, |
2133 | | uint16_t address, |
2134 | | const uint8_t *code, uint16_t code_len) |
2135 | 382k | { |
2136 | 382k | if (cpu_type == M680X_CPU_TYPE_INVALID) { |
2137 | 0 | return false; |
2138 | 0 | } |
2139 | | |
2140 | 382k | info->code = code; |
2141 | 382k | info->size = code_len; |
2142 | 382k | info->offset = address; |
2143 | 382k | info->cpu_type = cpu_type; |
2144 | | |
2145 | 382k | info->cpu = &g_cpu_tables[info->cpu_type]; |
2146 | | |
2147 | 382k | return true; |
2148 | 382k | } |
2149 | | |
2150 | | bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len, |
2151 | | MCInst *MI, uint16_t *size, uint64_t address, void *inst_info) |
2152 | 382k | { |
2153 | 382k | unsigned int insn_size = 0; |
2154 | 382k | e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type |
2155 | 382k | cs_struct *handle = (cs_struct *)ud; |
2156 | 382k | m680x_info *info = (m680x_info *)handle->printer_info; |
2157 | | |
2158 | 382k | MCInst_clear(MI); |
2159 | | |
2160 | 382k | if (handle->mode & CS_MODE_M680X_6800) |
2161 | 6.13k | cpu_type = M680X_CPU_TYPE_6800; |
2162 | | |
2163 | 376k | else if (handle->mode & CS_MODE_M680X_6801) |
2164 | 8.52k | cpu_type = M680X_CPU_TYPE_6801; |
2165 | | |
2166 | 367k | else if (handle->mode & CS_MODE_M680X_6805) |
2167 | 5.95k | cpu_type = M680X_CPU_TYPE_6805; |
2168 | | |
2169 | 361k | else if (handle->mode & CS_MODE_M680X_6808) |
2170 | 21.5k | cpu_type = M680X_CPU_TYPE_6808; |
2171 | | |
2172 | 340k | else if (handle->mode & CS_MODE_M680X_HCS08) |
2173 | 22.8k | cpu_type = M680X_CPU_TYPE_HCS08; |
2174 | | |
2175 | 317k | else if (handle->mode & CS_MODE_M680X_6809) |
2176 | 43.4k | cpu_type = M680X_CPU_TYPE_6809; |
2177 | | |
2178 | 273k | else if (handle->mode & CS_MODE_M680X_6301) |
2179 | 6.61k | cpu_type = M680X_CPU_TYPE_6301; |
2180 | | |
2181 | 267k | else if (handle->mode & CS_MODE_M680X_6309) |
2182 | 122k | cpu_type = M680X_CPU_TYPE_6309; |
2183 | | |
2184 | 144k | else if (handle->mode & CS_MODE_M680X_6811) |
2185 | 19.0k | cpu_type = M680X_CPU_TYPE_6811; |
2186 | | |
2187 | 125k | else if (handle->mode & CS_MODE_M680X_CPU12) |
2188 | 125k | cpu_type = M680X_CPU_TYPE_CPU12; |
2189 | | |
2190 | 382k | if (cpu_type != M680X_CPU_TYPE_INVALID && |
2191 | 382k | m680x_setup_internals(info, cpu_type, (uint16_t)address, code, |
2192 | 382k | (uint16_t)code_len)) |
2193 | 382k | insn_size = m680x_disassemble(MI, info, (uint16_t)address); |
2194 | | |
2195 | 382k | if (insn_size == 0) { |
2196 | 0 | *size = 1; |
2197 | 0 | return false; |
2198 | 0 | } |
2199 | | |
2200 | | // Make sure we always stay within range |
2201 | 382k | if (insn_size > code_len) { |
2202 | 46 | *size = (uint16_t)code_len; |
2203 | 46 | return false; |
2204 | 46 | } |
2205 | 382k | else |
2206 | 382k | *size = (uint16_t)insn_size; |
2207 | | |
2208 | 382k | return true; |
2209 | 382k | } |
2210 | | |
2211 | | cs_err M680X_disassembler_init(cs_struct *ud) |
2212 | 3.57k | { |
2213 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) { |
2214 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size)); |
2215 | |
|
2216 | 0 | return CS_ERR_MODE; |
2217 | 0 | } |
2218 | | |
2219 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) { |
2220 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size)); |
2221 | |
|
2222 | 0 | return CS_ERR_MODE; |
2223 | 0 | } |
2224 | | |
2225 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) { |
2226 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size)); |
2227 | |
|
2228 | 0 | return CS_ERR_MODE; |
2229 | 0 | } |
2230 | | |
2231 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) { |
2232 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size)); |
2233 | |
|
2234 | 0 | return CS_ERR_MODE; |
2235 | 0 | } |
2236 | | |
2237 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) { |
2238 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size)); |
2239 | |
|
2240 | 0 | return CS_ERR_MODE; |
2241 | 0 | } |
2242 | | |
2243 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) { |
2244 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size)); |
2245 | |
|
2246 | 0 | return CS_ERR_MODE; |
2247 | 0 | } |
2248 | | |
2249 | 3.57k | if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) { |
2250 | 0 | CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size)); |
2251 | |
|
2252 | 0 | return CS_ERR_MODE; |
2253 | 0 | } |
2254 | | |
2255 | 3.57k | if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) { |
2256 | 0 | CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props)); |
2257 | |
|
2258 | 0 | return CS_ERR_MODE; |
2259 | 0 | } |
2260 | | |
2261 | 3.57k | if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) { |
2262 | 0 | CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables)); |
2263 | |
|
2264 | 0 | return CS_ERR_MODE; |
2265 | 0 | } |
2266 | | |
2267 | 3.57k | if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) { |
2268 | 0 | CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler)); |
2269 | |
|
2270 | 0 | return CS_ERR_MODE; |
2271 | 0 | } |
2272 | | |
2273 | 3.57k | if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) { |
2274 | 0 | CS_ASSERT(ACCESS_MODE_ENDING == |
2275 | 0 | MATRIX_SIZE(g_access_mode_to_access)); |
2276 | |
|
2277 | 0 | return CS_ERR_MODE; |
2278 | 0 | } |
2279 | | |
2280 | 3.57k | return CS_ERR_OK; |
2281 | 3.57k | } |
2282 | | |
2283 | | #ifndef CAPSTONE_DIET |
2284 | | void M680X_reg_access(const cs_insn *insn, |
2285 | | cs_regs regs_read, uint8_t *regs_read_count, |
2286 | | cs_regs regs_write, uint8_t *regs_write_count) |
2287 | 0 | { |
2288 | 0 | if (insn->detail == NULL) { |
2289 | 0 | *regs_read_count = 0; |
2290 | 0 | *regs_write_count = 0; |
2291 | 0 | } |
2292 | 0 | else { |
2293 | 0 | *regs_read_count = insn->detail->regs_read_count; |
2294 | 0 | *regs_write_count = insn->detail->regs_write_count; |
2295 | |
|
2296 | 0 | memcpy(regs_read, insn->detail->regs_read, |
2297 | 0 | *regs_read_count * sizeof(insn->detail->regs_read[0])); |
2298 | 0 | memcpy(regs_write, insn->detail->regs_write, |
2299 | 0 | *regs_write_count * |
2300 | 0 | sizeof(insn->detail->regs_write[0])); |
2301 | 0 | } |
2302 | 0 | } |
2303 | | #endif |
2304 | | |
2305 | | #endif |
2306 | | |