/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line | Count | Source (jump to first uncovered line) |
1 | | //===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===// |
2 | | // |
3 | | // The LLVM Compiler Infrastructure |
4 | | // |
5 | | // This file is distributed under the University of Illinois Open Source |
6 | | // License. See LICENSE.TXT for details. |
7 | | // |
8 | | //===----------------------------------------------------------------------===// |
9 | | // |
10 | | // This file includes code for rendering MCInst instances as Intel-style |
11 | | // assembly. |
12 | | // |
13 | | //===----------------------------------------------------------------------===// |
14 | | |
15 | | /* Capstone Disassembly Engine */ |
16 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ |
17 | | |
18 | | #ifdef CAPSTONE_HAS_X86 |
19 | | |
20 | | #ifdef _MSC_VER |
21 | | #pragma warning(disable:4996) // disable MSVC's warning on strncpy() |
22 | | #pragma warning(disable:28719) // disable MSVC's warning on strncpy() |
23 | | #endif |
24 | | |
25 | | #if !defined(CAPSTONE_HAS_OSXKERNEL) |
26 | | #include <ctype.h> |
27 | | #endif |
28 | | #include <capstone/platform.h> |
29 | | |
30 | | #if defined(CAPSTONE_HAS_OSXKERNEL) |
31 | | #include <Availability.h> |
32 | | #include <libkern/libkern.h> |
33 | | #else |
34 | | #include <stdio.h> |
35 | | #include <stdlib.h> |
36 | | #endif |
37 | | #include <string.h> |
38 | | |
39 | | #include "../../utils.h" |
40 | | #include "../../MCInst.h" |
41 | | #include "../../SStream.h" |
42 | | #include "../../MCRegisterInfo.h" |
43 | | |
44 | | #include "X86InstPrinter.h" |
45 | | #include "X86Mapping.h" |
46 | | #include "X86InstPrinterCommon.h" |
47 | | |
48 | | #define GET_INSTRINFO_ENUM |
49 | | #ifdef CAPSTONE_X86_REDUCE |
50 | | #include "X86GenInstrInfo_reduce.inc" |
51 | | #else |
52 | | #include "X86GenInstrInfo.inc" |
53 | | #endif |
54 | | |
55 | | #define GET_REGINFO_ENUM |
56 | | #include "X86GenRegisterInfo.inc" |
57 | | |
58 | | #include "X86BaseInfo.h" |
59 | | |
60 | | static void printMemReference(MCInst *MI, unsigned Op, SStream *O); |
61 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O); |
62 | | |
63 | | |
64 | | static void set_mem_access(MCInst *MI, bool status) |
65 | 149k | { |
66 | 149k | if (MI->csh->detail_opt != CS_OPT_ON) |
67 | 0 | return; |
68 | | |
69 | 149k | MI->csh->doing_mem = status; |
70 | 149k | if (!status) |
71 | | // done, create the next operand slot |
72 | 74.9k | MI->flat_insn->detail->x86.op_count++; |
73 | | |
74 | 149k | } |
75 | | |
76 | | static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O) |
77 | 8.13k | { |
78 | | // FIXME: do this with autogen |
79 | | // printf(">>> ID = %u\n", MI->flat_insn->id); |
80 | 8.13k | switch(MI->flat_insn->id) { |
81 | 3.60k | default: |
82 | 3.60k | SStream_concat0(O, "ptr "); |
83 | 3.60k | break; |
84 | 687 | case X86_INS_SGDT: |
85 | 1.51k | case X86_INS_SIDT: |
86 | 2.01k | case X86_INS_LGDT: |
87 | 2.37k | case X86_INS_LIDT: |
88 | 2.63k | case X86_INS_FXRSTOR: |
89 | 2.94k | case X86_INS_FXSAVE: |
90 | 3.66k | case X86_INS_LJMP: |
91 | 4.52k | case X86_INS_LCALL: |
92 | | // do not print "ptr" |
93 | 4.52k | break; |
94 | 8.13k | } |
95 | | |
96 | 8.13k | switch(MI->csh->mode) { |
97 | 2.19k | case CS_MODE_16: |
98 | 2.19k | switch(MI->flat_insn->id) { |
99 | 859 | default: |
100 | 859 | MI->x86opsize = 2; |
101 | 859 | break; |
102 | 348 | case X86_INS_LJMP: |
103 | 661 | case X86_INS_LCALL: |
104 | 661 | MI->x86opsize = 4; |
105 | 661 | break; |
106 | 233 | case X86_INS_SGDT: |
107 | 415 | case X86_INS_SIDT: |
108 | 542 | case X86_INS_LGDT: |
109 | 672 | case X86_INS_LIDT: |
110 | 672 | MI->x86opsize = 6; |
111 | 672 | break; |
112 | 2.19k | } |
113 | 2.19k | break; |
114 | 3.36k | case CS_MODE_32: |
115 | 3.36k | switch(MI->flat_insn->id) { |
116 | 1.71k | default: |
117 | 1.71k | MI->x86opsize = 4; |
118 | 1.71k | break; |
119 | 245 | case X86_INS_LJMP: |
120 | 794 | case X86_INS_JMP: |
121 | 1.04k | case X86_INS_LCALL: |
122 | 1.19k | case X86_INS_SGDT: |
123 | 1.37k | case X86_INS_SIDT: |
124 | 1.51k | case X86_INS_LGDT: |
125 | 1.64k | case X86_INS_LIDT: |
126 | 1.64k | MI->x86opsize = 6; |
127 | 1.64k | break; |
128 | 3.36k | } |
129 | 3.36k | break; |
130 | 3.36k | case CS_MODE_64: |
131 | 2.57k | switch(MI->flat_insn->id) { |
132 | 1.04k | default: |
133 | 1.04k | MI->x86opsize = 8; |
134 | 1.04k | break; |
135 | 125 | case X86_INS_LJMP: |
136 | 418 | case X86_INS_LCALL: |
137 | 722 | case X86_INS_SGDT: |
138 | 1.19k | case X86_INS_SIDT: |
139 | 1.42k | case X86_INS_LGDT: |
140 | 1.52k | case X86_INS_LIDT: |
141 | 1.52k | MI->x86opsize = 10; |
142 | 1.52k | break; |
143 | 2.57k | } |
144 | 2.57k | break; |
145 | 2.57k | default: // never reach |
146 | 0 | break; |
147 | 8.13k | } |
148 | | |
149 | 8.13k | printMemReference(MI, OpNo, O); |
150 | 8.13k | } |
151 | | |
152 | | static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O) |
153 | 107k | { |
154 | 107k | SStream_concat0(O, "byte ptr "); |
155 | 107k | MI->x86opsize = 1; |
156 | 107k | printMemReference(MI, OpNo, O); |
157 | 107k | } |
158 | | |
159 | | static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O) |
160 | 22.1k | { |
161 | 22.1k | MI->x86opsize = 2; |
162 | 22.1k | SStream_concat0(O, "word ptr "); |
163 | 22.1k | printMemReference(MI, OpNo, O); |
164 | 22.1k | } |
165 | | |
166 | | static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O) |
167 | 43.2k | { |
168 | 43.2k | MI->x86opsize = 4; |
169 | 43.2k | SStream_concat0(O, "dword ptr "); |
170 | 43.2k | printMemReference(MI, OpNo, O); |
171 | 43.2k | } |
172 | | |
173 | | static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O) |
174 | 14.6k | { |
175 | 14.6k | SStream_concat0(O, "qword ptr "); |
176 | 14.6k | MI->x86opsize = 8; |
177 | 14.6k | printMemReference(MI, OpNo, O); |
178 | 14.6k | } |
179 | | |
180 | | static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O) |
181 | 5.23k | { |
182 | 5.23k | SStream_concat0(O, "xmmword ptr "); |
183 | 5.23k | MI->x86opsize = 16; |
184 | 5.23k | printMemReference(MI, OpNo, O); |
185 | 5.23k | } |
186 | | |
187 | | static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O) |
188 | 2.63k | { |
189 | 2.63k | SStream_concat0(O, "zmmword ptr "); |
190 | 2.63k | MI->x86opsize = 64; |
191 | 2.63k | printMemReference(MI, OpNo, O); |
192 | 2.63k | } |
193 | | |
194 | | #ifndef CAPSTONE_X86_REDUCE |
195 | | static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O) |
196 | 3.01k | { |
197 | 3.01k | SStream_concat0(O, "ymmword ptr "); |
198 | 3.01k | MI->x86opsize = 32; |
199 | 3.01k | printMemReference(MI, OpNo, O); |
200 | 3.01k | } |
201 | | |
202 | | static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O) |
203 | 4.89k | { |
204 | 4.89k | switch(MCInst_getOpcode(MI)) { |
205 | 3.52k | default: |
206 | 3.52k | SStream_concat0(O, "dword ptr "); |
207 | 3.52k | MI->x86opsize = 4; |
208 | 3.52k | break; |
209 | 487 | case X86_FSTENVm: |
210 | 1.37k | case X86_FLDENVm: |
211 | | // TODO: fix this in tablegen instead |
212 | 1.37k | switch(MI->csh->mode) { |
213 | 0 | default: // never reach |
214 | 0 | break; |
215 | 591 | case CS_MODE_16: |
216 | 591 | MI->x86opsize = 14; |
217 | 591 | break; |
218 | 344 | case CS_MODE_32: |
219 | 787 | case CS_MODE_64: |
220 | 787 | MI->x86opsize = 28; |
221 | 787 | break; |
222 | 1.37k | } |
223 | 1.37k | break; |
224 | 4.89k | } |
225 | | |
226 | 4.89k | printMemReference(MI, OpNo, O); |
227 | 4.89k | } |
228 | | |
229 | | static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O) |
230 | 4.71k | { |
231 | | // TODO: fix COMISD in Tablegen instead (#1456) |
232 | 4.71k | if (MI->op1_size == 16) { |
233 | | // printf("printf64mem id = %u\n", MCInst_getOpcode(MI)); |
234 | 2.54k | switch(MCInst_getOpcode(MI)) { |
235 | 2.31k | default: |
236 | 2.31k | SStream_concat0(O, "qword ptr "); |
237 | 2.31k | MI->x86opsize = 8; |
238 | 2.31k | break; |
239 | 0 | case X86_MOVPQI2QImr: |
240 | 230 | case X86_COMISDrm: |
241 | 230 | SStream_concat0(O, "xmmword ptr "); |
242 | 230 | MI->x86opsize = 16; |
243 | 230 | break; |
244 | 2.54k | } |
245 | 2.54k | } else { |
246 | 2.16k | SStream_concat0(O, "qword ptr "); |
247 | 2.16k | MI->x86opsize = 8; |
248 | 2.16k | } |
249 | | |
250 | 4.71k | printMemReference(MI, OpNo, O); |
251 | 4.71k | } |
252 | | |
253 | | static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O) |
254 | 498 | { |
255 | 498 | switch(MCInst_getOpcode(MI)) { |
256 | 203 | default: |
257 | 203 | SStream_concat0(O, "xword ptr "); |
258 | 203 | break; |
259 | 242 | case X86_FBLDm: |
260 | 295 | case X86_FBSTPm: |
261 | 295 | break; |
262 | 498 | } |
263 | | |
264 | 498 | MI->x86opsize = 10; |
265 | 498 | printMemReference(MI, OpNo, O); |
266 | 498 | } |
267 | | |
268 | | static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O) |
269 | 3.44k | { |
270 | 3.44k | SStream_concat0(O, "xmmword ptr "); |
271 | 3.44k | MI->x86opsize = 16; |
272 | 3.44k | printMemReference(MI, OpNo, O); |
273 | 3.44k | } |
274 | | |
275 | | static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O) |
276 | 2.46k | { |
277 | 2.46k | SStream_concat0(O, "ymmword ptr "); |
278 | 2.46k | MI->x86opsize = 32; |
279 | 2.46k | printMemReference(MI, OpNo, O); |
280 | 2.46k | } |
281 | | |
282 | | static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O) |
283 | 922 | { |
284 | 922 | SStream_concat0(O, "zmmword ptr "); |
285 | 922 | MI->x86opsize = 64; |
286 | 922 | printMemReference(MI, OpNo, O); |
287 | 922 | } |
288 | | #endif |
289 | | |
290 | | static const char *getRegisterName(unsigned RegNo); |
291 | | static void printRegName(SStream *OS, unsigned RegNo) |
292 | 776k | { |
293 | 776k | SStream_concat0(OS, getRegisterName(RegNo)); |
294 | 776k | } |
295 | | |
296 | | // for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h |
297 | | // this function tell us if we need to have prefix 0 in front of a number |
298 | | static bool need_zero_prefix(uint64_t imm) |
299 | 0 | { |
300 | | // find the first hex letter representing imm |
301 | 0 | while(imm >= 0x10) |
302 | 0 | imm >>= 4; |
303 | |
|
304 | 0 | if (imm < 0xa) |
305 | 0 | return false; |
306 | 0 | else // this need 0 prefix |
307 | 0 | return true; |
308 | 0 | } |
309 | | |
310 | | static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive) |
311 | 206k | { |
312 | 206k | if (positive) { |
313 | | // always print this number in positive form |
314 | 175k | if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { |
315 | 0 | if (imm < 0) { |
316 | 0 | if (MI->op1_size) { |
317 | 0 | switch(MI->op1_size) { |
318 | 0 | default: |
319 | 0 | break; |
320 | 0 | case 1: |
321 | 0 | imm &= 0xff; |
322 | 0 | break; |
323 | 0 | case 2: |
324 | 0 | imm &= 0xffff; |
325 | 0 | break; |
326 | 0 | case 4: |
327 | 0 | imm &= 0xffffffff; |
328 | 0 | break; |
329 | 0 | } |
330 | 0 | } |
331 | | |
332 | 0 | if (imm == 0x8000000000000000LL) // imm == -imm |
333 | 0 | SStream_concat0(O, "8000000000000000h"); |
334 | 0 | else if (need_zero_prefix(imm)) |
335 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
336 | 0 | else |
337 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
338 | 0 | } else { |
339 | 0 | if (imm > HEX_THRESHOLD) { |
340 | 0 | if (need_zero_prefix(imm)) |
341 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
342 | 0 | else |
343 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
344 | 0 | } else |
345 | 0 | SStream_concat(O, "%"PRIu64, imm); |
346 | 0 | } |
347 | 175k | } else { // Intel syntax |
348 | 175k | if (imm < 0) { |
349 | 2.72k | if (MI->op1_size) { |
350 | 381 | switch(MI->op1_size) { |
351 | 381 | default: |
352 | 381 | break; |
353 | 381 | case 1: |
354 | 0 | imm &= 0xff; |
355 | 0 | break; |
356 | 0 | case 2: |
357 | 0 | imm &= 0xffff; |
358 | 0 | break; |
359 | 0 | case 4: |
360 | 0 | imm &= 0xffffffff; |
361 | 0 | break; |
362 | 381 | } |
363 | 381 | } |
364 | | |
365 | 2.72k | SStream_concat(O, "0x%"PRIx64, imm); |
366 | 172k | } else { |
367 | 172k | if (imm > HEX_THRESHOLD) |
368 | 162k | SStream_concat(O, "0x%"PRIx64, imm); |
369 | 9.98k | else |
370 | 9.98k | SStream_concat(O, "%"PRIu64, imm); |
371 | 172k | } |
372 | 175k | } |
373 | 175k | } else { |
374 | 30.6k | if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { |
375 | 0 | if (imm < 0) { |
376 | 0 | if (imm == 0x8000000000000000LL) // imm == -imm |
377 | 0 | SStream_concat0(O, "8000000000000000h"); |
378 | 0 | else if (imm < -HEX_THRESHOLD) { |
379 | 0 | if (need_zero_prefix(imm)) |
380 | 0 | SStream_concat(O, "-0%"PRIx64"h", -imm); |
381 | 0 | else |
382 | 0 | SStream_concat(O, "-%"PRIx64"h", -imm); |
383 | 0 | } else |
384 | 0 | SStream_concat(O, "-%"PRIu64, -imm); |
385 | 0 | } else { |
386 | 0 | if (imm > HEX_THRESHOLD) { |
387 | 0 | if (need_zero_prefix(imm)) |
388 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
389 | 0 | else |
390 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
391 | 0 | } else |
392 | 0 | SStream_concat(O, "%"PRIu64, imm); |
393 | 0 | } |
394 | 30.6k | } else { // Intel syntax |
395 | 30.6k | if (imm < 0) { |
396 | 3.93k | if (imm == 0x8000000000000000LL) // imm == -imm |
397 | 0 | SStream_concat0(O, "0x8000000000000000"); |
398 | 3.93k | else if (imm < -HEX_THRESHOLD) |
399 | 3.71k | SStream_concat(O, "-0x%"PRIx64, -imm); |
400 | 220 | else |
401 | 220 | SStream_concat(O, "-%"PRIu64, -imm); |
402 | | |
403 | 26.7k | } else { |
404 | 26.7k | if (imm > HEX_THRESHOLD) |
405 | 22.4k | SStream_concat(O, "0x%"PRIx64, imm); |
406 | 4.29k | else |
407 | 4.29k | SStream_concat(O, "%"PRIu64, imm); |
408 | 26.7k | } |
409 | 30.6k | } |
410 | 30.6k | } |
411 | 206k | } |
412 | | |
413 | | // local printOperand, without updating public operands |
414 | | static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
415 | 287k | { |
416 | 287k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
417 | 287k | if (MCOperand_isReg(Op)) { |
418 | 287k | printRegName(O, MCOperand_getReg(Op)); |
419 | 287k | } else if (MCOperand_isImm(Op)) { |
420 | 0 | int64_t imm = MCOperand_getImm(Op); |
421 | 0 | printImm(MI, O, imm, MI->csh->imm_unsigned); |
422 | 0 | } |
423 | 287k | } |
424 | | |
425 | | #ifndef CAPSTONE_DIET |
426 | | // copy & normalize access info |
427 | | static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags) |
428 | 1.43M | { |
429 | 1.43M | #ifndef CAPSTONE_DIET |
430 | 1.43M | uint8_t i; |
431 | 1.43M | const uint8_t *arr = X86_get_op_access(h, id, eflags); |
432 | | |
433 | | // initialize access |
434 | 1.43M | memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0])); |
435 | | |
436 | 1.43M | if (!arr) { |
437 | 0 | access[0] = 0; |
438 | 0 | return; |
439 | 0 | } |
440 | | |
441 | | // copy to access but zero out CS_AC_IGNORE |
442 | 4.07M | for(i = 0; arr[i]; i++) { |
443 | 2.63M | if (arr[i] != CS_AC_IGNORE) |
444 | 2.23M | access[i] = arr[i]; |
445 | 404k | else |
446 | 404k | access[i] = 0; |
447 | 2.63M | } |
448 | | |
449 | | // mark the end of array |
450 | 1.43M | access[i] = 0; |
451 | 1.43M | #endif |
452 | 1.43M | } |
453 | | #endif |
454 | | |
455 | | static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O) |
456 | 32.5k | { |
457 | 32.5k | MCOperand *SegReg; |
458 | 32.5k | int reg; |
459 | | |
460 | 32.5k | if (MI->csh->detail_opt) { |
461 | 32.5k | #ifndef CAPSTONE_DIET |
462 | 32.5k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
463 | 32.5k | #endif |
464 | | |
465 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
466 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
467 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
468 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
469 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
470 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
471 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
472 | | |
473 | 32.5k | #ifndef CAPSTONE_DIET |
474 | 32.5k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
475 | 32.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
476 | 32.5k | #endif |
477 | 32.5k | } |
478 | | |
479 | 32.5k | SegReg = MCInst_getOperand(MI, Op + 1); |
480 | 32.5k | reg = MCOperand_getReg(SegReg); |
481 | | |
482 | | // If this has a segment register, print it. |
483 | 32.5k | if (reg) { |
484 | 1.01k | _printOperand(MI, Op + 1, O); |
485 | 1.01k | if (MI->csh->detail_opt) { |
486 | 1.01k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
487 | 1.01k | } |
488 | 1.01k | SStream_concat0(O, ":"); |
489 | 1.01k | } |
490 | | |
491 | 32.5k | SStream_concat0(O, "["); |
492 | 32.5k | set_mem_access(MI, true); |
493 | 32.5k | printOperand(MI, Op, O); |
494 | 32.5k | SStream_concat0(O, "]"); |
495 | 32.5k | set_mem_access(MI, false); |
496 | 32.5k | } |
497 | | |
498 | | static void printDstIdx(MCInst *MI, unsigned Op, SStream *O) |
499 | 42.3k | { |
500 | 42.3k | if (MI->csh->detail_opt) { |
501 | 42.3k | #ifndef CAPSTONE_DIET |
502 | 42.3k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
503 | 42.3k | #endif |
504 | | |
505 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
506 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
507 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
508 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
509 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
510 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
511 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
512 | | |
513 | 42.3k | #ifndef CAPSTONE_DIET |
514 | 42.3k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
515 | 42.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
516 | 42.3k | #endif |
517 | 42.3k | } |
518 | | |
519 | | // DI accesses are always ES-based on non-64bit mode |
520 | 42.3k | if (MI->csh->mode != CS_MODE_64) { |
521 | 25.8k | SStream_concat0(O, "es:["); |
522 | 25.8k | if (MI->csh->detail_opt) { |
523 | 25.8k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES; |
524 | 25.8k | } |
525 | 25.8k | } else |
526 | 16.5k | SStream_concat0(O, "["); |
527 | | |
528 | 42.3k | set_mem_access(MI, true); |
529 | 42.3k | printOperand(MI, Op, O); |
530 | 42.3k | SStream_concat0(O, "]"); |
531 | 42.3k | set_mem_access(MI, false); |
532 | 42.3k | } |
533 | | |
534 | | static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O) |
535 | 10.0k | { |
536 | 10.0k | SStream_concat0(O, "byte ptr "); |
537 | 10.0k | MI->x86opsize = 1; |
538 | 10.0k | printSrcIdx(MI, OpNo, O); |
539 | 10.0k | } |
540 | | |
541 | | static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O) |
542 | 5.91k | { |
543 | 5.91k | SStream_concat0(O, "word ptr "); |
544 | 5.91k | MI->x86opsize = 2; |
545 | 5.91k | printSrcIdx(MI, OpNo, O); |
546 | 5.91k | } |
547 | | |
548 | | static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O) |
549 | 14.5k | { |
550 | 14.5k | SStream_concat0(O, "dword ptr "); |
551 | 14.5k | MI->x86opsize = 4; |
552 | 14.5k | printSrcIdx(MI, OpNo, O); |
553 | 14.5k | } |
554 | | |
555 | | static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O) |
556 | 2.01k | { |
557 | 2.01k | SStream_concat0(O, "qword ptr "); |
558 | 2.01k | MI->x86opsize = 8; |
559 | 2.01k | printSrcIdx(MI, OpNo, O); |
560 | 2.01k | } |
561 | | |
562 | | static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O) |
563 | 16.3k | { |
564 | 16.3k | SStream_concat0(O, "byte ptr "); |
565 | 16.3k | MI->x86opsize = 1; |
566 | 16.3k | printDstIdx(MI, OpNo, O); |
567 | 16.3k | } |
568 | | |
569 | | static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O) |
570 | 8.78k | { |
571 | 8.78k | SStream_concat0(O, "word ptr "); |
572 | 8.78k | MI->x86opsize = 2; |
573 | 8.78k | printDstIdx(MI, OpNo, O); |
574 | 8.78k | } |
575 | | |
576 | | static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O) |
577 | 14.9k | { |
578 | 14.9k | SStream_concat0(O, "dword ptr "); |
579 | 14.9k | MI->x86opsize = 4; |
580 | 14.9k | printDstIdx(MI, OpNo, O); |
581 | 14.9k | } |
582 | | |
583 | | static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O) |
584 | 2.24k | { |
585 | 2.24k | SStream_concat0(O, "qword ptr "); |
586 | 2.24k | MI->x86opsize = 8; |
587 | 2.24k | printDstIdx(MI, OpNo, O); |
588 | 2.24k | } |
589 | | |
590 | | static void printMemOffset(MCInst *MI, unsigned Op, SStream *O) |
591 | 5.94k | { |
592 | 5.94k | MCOperand *DispSpec = MCInst_getOperand(MI, Op); |
593 | 5.94k | MCOperand *SegReg = MCInst_getOperand(MI, Op + 1); |
594 | 5.94k | int reg; |
595 | | |
596 | 5.94k | if (MI->csh->detail_opt) { |
597 | 5.94k | #ifndef CAPSTONE_DIET |
598 | 5.94k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
599 | 5.94k | #endif |
600 | | |
601 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
602 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
603 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
604 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
605 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
606 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
607 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
608 | | |
609 | 5.94k | #ifndef CAPSTONE_DIET |
610 | 5.94k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
611 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
612 | 5.94k | #endif |
613 | 5.94k | } |
614 | | |
615 | | // If this has a segment register, print it. |
616 | 5.94k | reg = MCOperand_getReg(SegReg); |
617 | 5.94k | if (reg) { |
618 | 528 | _printOperand(MI, Op + 1, O); |
619 | 528 | SStream_concat0(O, ":"); |
620 | 528 | if (MI->csh->detail_opt) { |
621 | 528 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
622 | 528 | } |
623 | 528 | } |
624 | | |
625 | 5.94k | SStream_concat0(O, "["); |
626 | | |
627 | 5.94k | if (MCOperand_isImm(DispSpec)) { |
628 | 5.94k | int64_t imm = MCOperand_getImm(DispSpec); |
629 | 5.94k | if (MI->csh->detail_opt) |
630 | 5.94k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; |
631 | | |
632 | 5.94k | if (imm < 0) |
633 | 1.06k | printImm(MI, O, arch_masks[MI->csh->mode] & imm, true); |
634 | 4.87k | else |
635 | 4.87k | printImm(MI, O, imm, true); |
636 | 5.94k | } |
637 | | |
638 | 5.94k | SStream_concat0(O, "]"); |
639 | | |
640 | 5.94k | if (MI->csh->detail_opt) |
641 | 5.94k | MI->flat_insn->detail->x86.op_count++; |
642 | | |
643 | 5.94k | if (MI->op1_size == 0) |
644 | 5.94k | MI->op1_size = MI->x86opsize; |
645 | 5.94k | } |
646 | | |
647 | | static void printU8Imm(MCInst *MI, unsigned Op, SStream *O) |
648 | 26.7k | { |
649 | 26.7k | uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff; |
650 | | |
651 | 26.7k | printImm(MI, O, val, true); |
652 | | |
653 | 26.7k | if (MI->csh->detail_opt) { |
654 | 26.7k | #ifndef CAPSTONE_DIET |
655 | 26.7k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
656 | 26.7k | #endif |
657 | | |
658 | 26.7k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
659 | 26.7k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val; |
660 | 26.7k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1; |
661 | | |
662 | 26.7k | #ifndef CAPSTONE_DIET |
663 | 26.7k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
664 | 26.7k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
665 | 26.7k | #endif |
666 | | |
667 | 26.7k | MI->flat_insn->detail->x86.op_count++; |
668 | 26.7k | } |
669 | 26.7k | } |
670 | | |
671 | | static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O) |
672 | 2.89k | { |
673 | 2.89k | SStream_concat0(O, "byte ptr "); |
674 | 2.89k | MI->x86opsize = 1; |
675 | 2.89k | printMemOffset(MI, OpNo, O); |
676 | 2.89k | } |
677 | | |
678 | | static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O) |
679 | 868 | { |
680 | 868 | SStream_concat0(O, "word ptr "); |
681 | 868 | MI->x86opsize = 2; |
682 | 868 | printMemOffset(MI, OpNo, O); |
683 | 868 | } |
684 | | |
685 | | static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O) |
686 | 1.94k | { |
687 | 1.94k | SStream_concat0(O, "dword ptr "); |
688 | 1.94k | MI->x86opsize = 4; |
689 | 1.94k | printMemOffset(MI, OpNo, O); |
690 | 1.94k | } |
691 | | |
692 | | static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O) |
693 | 229 | { |
694 | 229 | SStream_concat0(O, "qword ptr "); |
695 | 229 | MI->x86opsize = 8; |
696 | 229 | printMemOffset(MI, OpNo, O); |
697 | 229 | } |
698 | | |
699 | | static void printInstruction(MCInst *MI, SStream *O); |
700 | | |
701 | | void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info) |
702 | 575k | { |
703 | 575k | x86_reg reg, reg2; |
704 | 575k | enum cs_ac_type access1, access2; |
705 | | |
706 | | // printf("opcode = %u\n", MCInst_getOpcode(MI)); |
707 | | |
708 | | // perhaps this instruction does not need printer |
709 | 575k | if (MI->assembly[0]) { |
710 | 0 | strncpy(O->buffer, MI->assembly, sizeof(O->buffer)); |
711 | 0 | return; |
712 | 0 | } |
713 | | |
714 | 575k | X86_lockrep(MI, O); |
715 | 575k | printInstruction(MI, O); |
716 | | |
717 | 575k | reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1); |
718 | 575k | if (MI->csh->detail_opt) { |
719 | 575k | #ifndef CAPSTONE_DIET |
720 | 575k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0}; |
721 | 575k | #endif |
722 | | |
723 | | // first op can be embedded in the asm by llvm. |
724 | | // so we have to add the missing register as the first operand |
725 | 575k | if (reg) { |
726 | | // shift all the ops right to leave 1st slot for this new register op |
727 | 69.9k | memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]), |
728 | 69.9k | sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1)); |
729 | 69.9k | MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; |
730 | 69.9k | MI->flat_insn->detail->x86.operands[0].reg = reg; |
731 | 69.9k | MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; |
732 | 69.9k | MI->flat_insn->detail->x86.operands[0].access = access1; |
733 | 69.9k | MI->flat_insn->detail->x86.op_count++; |
734 | 505k | } else { |
735 | 505k | if (X86_insn_reg_intel2(MCInst_getOpcode(MI), ®, &access1, ®2, &access2)) { |
736 | 11.1k | MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; |
737 | 11.1k | MI->flat_insn->detail->x86.operands[0].reg = reg; |
738 | 11.1k | MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; |
739 | 11.1k | MI->flat_insn->detail->x86.operands[0].access = access1; |
740 | 11.1k | MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG; |
741 | 11.1k | MI->flat_insn->detail->x86.operands[1].reg = reg2; |
742 | 11.1k | MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2]; |
743 | 11.1k | MI->flat_insn->detail->x86.operands[1].access = access2; |
744 | 11.1k | MI->flat_insn->detail->x86.op_count = 2; |
745 | 11.1k | } |
746 | 505k | } |
747 | | |
748 | 575k | #ifndef CAPSTONE_DIET |
749 | 575k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
750 | 575k | MI->flat_insn->detail->x86.operands[0].access = access[0]; |
751 | 575k | MI->flat_insn->detail->x86.operands[1].access = access[1]; |
752 | 575k | #endif |
753 | 575k | } |
754 | | |
755 | 575k | if (MI->op1_size == 0 && reg) |
756 | 50.6k | MI->op1_size = MI->csh->regsize_map[reg]; |
757 | 575k | } |
758 | | |
759 | | /// printPCRelImm - This is used to print an immediate value that ends up |
760 | | /// being encoded as a pc-relative value. |
761 | | static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O) |
762 | 39.0k | { |
763 | 39.0k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
764 | 39.0k | if (MCOperand_isImm(Op)) { |
765 | 39.0k | int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address; |
766 | 39.0k | uint8_t opsize = X86_immediate_size(MI->Opcode, NULL); |
767 | | |
768 | | // truncate imm for non-64bit |
769 | 39.0k | if (MI->csh->mode != CS_MODE_64) { |
770 | 24.8k | imm = imm & 0xffffffff; |
771 | 24.8k | } |
772 | | |
773 | 39.0k | printImm(MI, O, imm, true); |
774 | | |
775 | 39.0k | if (MI->csh->detail_opt) { |
776 | 39.0k | #ifndef CAPSTONE_DIET |
777 | 39.0k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
778 | 39.0k | #endif |
779 | | |
780 | 39.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
781 | | // if op_count > 0, then this operand's size is taken from the destination op |
782 | 39.0k | if (MI->flat_insn->detail->x86.op_count > 0) |
783 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size; |
784 | 39.0k | else if (opsize > 0) |
785 | 1.19k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; |
786 | 37.8k | else |
787 | 37.8k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
788 | 39.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; |
789 | | |
790 | 39.0k | #ifndef CAPSTONE_DIET |
791 | 39.0k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
792 | 39.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
793 | 39.0k | #endif |
794 | | |
795 | 39.0k | MI->flat_insn->detail->x86.op_count++; |
796 | 39.0k | } |
797 | | |
798 | 39.0k | if (MI->op1_size == 0) |
799 | 39.0k | MI->op1_size = MI->imm_size; |
800 | 39.0k | } |
801 | 39.0k | } |
802 | | |
803 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
804 | 555k | { |
805 | 555k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
806 | | |
807 | 555k | if (MCOperand_isReg(Op)) { |
808 | 489k | unsigned int reg = MCOperand_getReg(Op); |
809 | | |
810 | 489k | printRegName(O, reg); |
811 | 489k | if (MI->csh->detail_opt) { |
812 | 489k | if (MI->csh->doing_mem) { |
813 | 74.9k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg); |
814 | 414k | } else { |
815 | 414k | #ifndef CAPSTONE_DIET |
816 | 414k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
817 | 414k | #endif |
818 | | |
819 | 414k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG; |
820 | 414k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg); |
821 | 414k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)]; |
822 | | |
823 | 414k | #ifndef CAPSTONE_DIET |
824 | 414k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
825 | 414k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
826 | 414k | #endif |
827 | | |
828 | 414k | MI->flat_insn->detail->x86.op_count++; |
829 | 414k | } |
830 | 489k | } |
831 | | |
832 | 489k | if (MI->op1_size == 0) |
833 | 257k | MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)]; |
834 | 489k | } else if (MCOperand_isImm(Op)) { |
835 | 65.5k | uint8_t encsize; |
836 | 65.5k | int64_t imm = MCOperand_getImm(Op); |
837 | 65.5k | uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize); |
838 | | |
839 | 65.5k | if (opsize == 1) // print 1 byte immediate in positive form |
840 | 29.3k | imm = imm & 0xff; |
841 | | |
842 | | // printf(">>> id = %u\n", MI->flat_insn->id); |
843 | 65.5k | switch(MI->flat_insn->id) { |
844 | 30.6k | default: |
845 | 30.6k | printImm(MI, O, imm, MI->csh->imm_unsigned); |
846 | 30.6k | break; |
847 | | |
848 | 156 | case X86_INS_MOVABS: |
849 | 9.18k | case X86_INS_MOV: |
850 | | // do not print number in negative form |
851 | 9.18k | printImm(MI, O, imm, true); |
852 | 9.18k | break; |
853 | | |
854 | 0 | case X86_INS_IN: |
855 | 0 | case X86_INS_OUT: |
856 | 0 | case X86_INS_INT: |
857 | | // do not print number in negative form |
858 | 0 | imm = imm & 0xff; |
859 | 0 | printImm(MI, O, imm, true); |
860 | 0 | break; |
861 | | |
862 | 1.43k | case X86_INS_LCALL: |
863 | 2.68k | case X86_INS_LJMP: |
864 | 2.68k | case X86_INS_JMP: |
865 | | // always print address in positive form |
866 | 2.68k | if (OpNo == 1) { // ptr16 part |
867 | 1.34k | imm = imm & 0xffff; |
868 | 1.34k | opsize = 2; |
869 | 1.34k | } else |
870 | 1.34k | opsize = 4; |
871 | 2.68k | printImm(MI, O, imm, true); |
872 | 2.68k | break; |
873 | | |
874 | 6.52k | case X86_INS_AND: |
875 | 11.4k | case X86_INS_OR: |
876 | 15.5k | case X86_INS_XOR: |
877 | | // do not print number in negative form |
878 | 15.5k | if (imm >= 0 && imm <= HEX_THRESHOLD) |
879 | 1.66k | printImm(MI, O, imm, true); |
880 | 13.9k | else { |
881 | 13.9k | imm = arch_masks[opsize? opsize : MI->imm_size] & imm; |
882 | 13.9k | printImm(MI, O, imm, true); |
883 | 13.9k | } |
884 | 15.5k | break; |
885 | | |
886 | 6.26k | case X86_INS_RET: |
887 | 7.41k | case X86_INS_RETF: |
888 | | // RET imm16 |
889 | 7.41k | if (imm >= 0 && imm <= HEX_THRESHOLD) |
890 | 381 | printImm(MI, O, imm, true); |
891 | 7.02k | else { |
892 | 7.02k | imm = 0xffff & imm; |
893 | 7.02k | printImm(MI, O, imm, true); |
894 | 7.02k | } |
895 | 7.41k | break; |
896 | 65.5k | } |
897 | | |
898 | 65.5k | if (MI->csh->detail_opt) { |
899 | 65.5k | if (MI->csh->doing_mem) { |
900 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; |
901 | 65.5k | } else { |
902 | 65.5k | #ifndef CAPSTONE_DIET |
903 | 65.5k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
904 | 65.5k | #endif |
905 | | |
906 | 65.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
907 | 65.5k | if (opsize > 0) { |
908 | 54.7k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; |
909 | 54.7k | MI->flat_insn->detail->x86.encoding.imm_size = encsize; |
910 | 54.7k | } else if (MI->flat_insn->detail->x86.op_count > 0) { |
911 | 2.41k | if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) { |
912 | 2.41k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = |
913 | 2.41k | MI->flat_insn->detail->x86.operands[0].size; |
914 | 2.41k | } else |
915 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
916 | 2.41k | } else |
917 | 8.42k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
918 | 65.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; |
919 | | |
920 | 65.5k | #ifndef CAPSTONE_DIET |
921 | 65.5k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
922 | 65.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
923 | 65.5k | #endif |
924 | | |
925 | 65.5k | MI->flat_insn->detail->x86.op_count++; |
926 | 65.5k | } |
927 | 65.5k | } |
928 | 65.5k | } |
929 | 555k | } |
930 | | |
931 | | static void printMemReference(MCInst *MI, unsigned Op, SStream *O) |
932 | 230k | { |
933 | 230k | bool NeedPlus = false; |
934 | 230k | MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg); |
935 | 230k | uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt)); |
936 | 230k | MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg); |
937 | 230k | MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp); |
938 | 230k | MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg); |
939 | 230k | int reg; |
940 | | |
941 | 230k | if (MI->csh->detail_opt) { |
942 | 230k | #ifndef CAPSTONE_DIET |
943 | 230k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
944 | 230k | #endif |
945 | | |
946 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
947 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
948 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
949 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg)); |
950 | 230k | if (MCOperand_getReg(IndexReg) != X86_EIZ) { |
951 | 229k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg)); |
952 | 229k | } |
953 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal; |
954 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
955 | | |
956 | 230k | #ifndef CAPSTONE_DIET |
957 | 230k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
958 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
959 | 230k | #endif |
960 | 230k | } |
961 | | |
962 | | // If this has a segment register, print it. |
963 | 230k | reg = MCOperand_getReg(SegReg); |
964 | 230k | if (reg) { |
965 | 6.14k | _printOperand(MI, Op + X86_AddrSegmentReg, O); |
966 | 6.14k | if (MI->csh->detail_opt) { |
967 | 6.14k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
968 | 6.14k | } |
969 | 6.14k | SStream_concat0(O, ":"); |
970 | 6.14k | } |
971 | | |
972 | 230k | SStream_concat0(O, "["); |
973 | | |
974 | 230k | if (MCOperand_getReg(BaseReg)) { |
975 | 226k | _printOperand(MI, Op + X86_AddrBaseReg, O); |
976 | 226k | NeedPlus = true; |
977 | 226k | } |
978 | | |
979 | 230k | if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) { |
980 | 53.3k | if (NeedPlus) SStream_concat0(O, " + "); |
981 | 53.3k | _printOperand(MI, Op + X86_AddrIndexReg, O); |
982 | 53.3k | if (ScaleVal != 1) |
983 | 8.22k | SStream_concat(O, "*%u", ScaleVal); |
984 | 53.3k | NeedPlus = true; |
985 | 53.3k | } |
986 | | |
987 | 230k | if (MCOperand_isImm(DispSpec)) { |
988 | 230k | int64_t DispVal = MCOperand_getImm(DispSpec); |
989 | 230k | if (MI->csh->detail_opt) |
990 | 230k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal; |
991 | 230k | if (DispVal) { |
992 | 68.6k | if (NeedPlus) { |
993 | 65.0k | if (DispVal < 0) { |
994 | 25.6k | SStream_concat0(O, " - "); |
995 | 25.6k | printImm(MI, O, -DispVal, true); |
996 | 39.4k | } else { |
997 | 39.4k | SStream_concat0(O, " + "); |
998 | 39.4k | printImm(MI, O, DispVal, true); |
999 | 39.4k | } |
1000 | 65.0k | } else { |
1001 | | // memory reference to an immediate address |
1002 | 3.65k | if (MI->csh->mode == CS_MODE_64) |
1003 | 166 | MI->op1_size = 8; |
1004 | 3.65k | if (DispVal < 0) { |
1005 | 1.10k | printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true); |
1006 | 2.54k | } else { |
1007 | 2.54k | printImm(MI, O, DispVal, true); |
1008 | 2.54k | } |
1009 | 3.65k | } |
1010 | | |
1011 | 162k | } else { |
1012 | | // DispVal = 0 |
1013 | 162k | if (!NeedPlus) // [0] |
1014 | 484 | SStream_concat0(O, "0"); |
1015 | 162k | } |
1016 | 230k | } |
1017 | | |
1018 | 230k | SStream_concat0(O, "]"); |
1019 | | |
1020 | 230k | if (MI->csh->detail_opt) |
1021 | 230k | MI->flat_insn->detail->x86.op_count++; |
1022 | | |
1023 | 230k | if (MI->op1_size == 0) |
1024 | 156k | MI->op1_size = MI->x86opsize; |
1025 | 230k | } |
1026 | | |
1027 | | static void printanymem(MCInst *MI, unsigned OpNo, SStream *O) |
1028 | 6.78k | { |
1029 | 6.78k | switch(MI->Opcode) { |
1030 | 364 | default: break; |
1031 | 1.57k | case X86_LEA16r: |
1032 | 1.57k | MI->x86opsize = 2; |
1033 | 1.57k | break; |
1034 | 1.06k | case X86_LEA32r: |
1035 | 1.99k | case X86_LEA64_32r: |
1036 | 1.99k | MI->x86opsize = 4; |
1037 | 1.99k | break; |
1038 | 523 | case X86_LEA64r: |
1039 | 523 | MI->x86opsize = 8; |
1040 | 523 | break; |
1041 | 0 | #ifndef CAPSTONE_X86_REDUCE |
1042 | 220 | case X86_BNDCL32rm: |
1043 | 317 | case X86_BNDCN32rm: |
1044 | 671 | case X86_BNDCU32rm: |
1045 | 1.07k | case X86_BNDSTXmr: |
1046 | 1.69k | case X86_BNDLDXrm: |
1047 | 2.00k | case X86_BNDCL64rm: |
1048 | 2.11k | case X86_BNDCN64rm: |
1049 | 2.32k | case X86_BNDCU64rm: |
1050 | 2.32k | MI->x86opsize = 16; |
1051 | 2.32k | break; |
1052 | 6.78k | #endif |
1053 | 6.78k | } |
1054 | | |
1055 | 6.78k | printMemReference(MI, OpNo, O); |
1056 | 6.78k | } |
1057 | | |
1058 | | #ifdef CAPSTONE_X86_REDUCE |
1059 | | #include "X86GenAsmWriter1_reduce.inc" |
1060 | | #else |
1061 | | #include "X86GenAsmWriter1.inc" |
1062 | | #endif |
1063 | | |
1064 | | #include "X86GenRegisterName1.inc" |
1065 | | |
1066 | | #endif |