Coverage Report

Created: 2025-07-01 07:03

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
1.91k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.89k
#define BIT_5(A)  ((A) & 0x00000020)
61
14.0k
#define BIT_6(A)  ((A) & 0x00000040)
62
14.0k
#define BIT_7(A)  ((A) & 0x00000080)
63
33.6k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
811
#define BIT_A(A)  ((A) & 0x00000400)
66
34.4k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
32.9k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
488
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
129k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
285k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
19.5k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
33.6k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
14.0k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
14.0k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
28.9k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
47.7k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
28.9k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
28.9k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
14.0k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
8.42k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
14.0k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
3.95k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
19.2k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
19.2k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
982k
{
149
982k
  const uint16_t v0 = info->code[addr + 0];
150
982k
  const uint16_t v1 = info->code[addr + 1];
151
982k
  return (v0 << 8) | v1;
152
982k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
431k
{
156
431k
  const uint32_t v0 = info->code[addr + 0];
157
431k
  const uint32_t v1 = info->code[addr + 1];
158
431k
  const uint32_t v2 = info->code[addr + 2];
159
431k
  const uint32_t v3 = info->code[addr + 3];
160
431k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
431k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
188
{
165
188
  const uint64_t v0 = info->code[addr + 0];
166
188
  const uint64_t v1 = info->code[addr + 1];
167
188
  const uint64_t v2 = info->code[addr + 2];
168
188
  const uint64_t v3 = info->code[addr + 3];
169
188
  const uint64_t v4 = info->code[addr + 4];
170
188
  const uint64_t v5 = info->code[addr + 5];
171
188
  const uint64_t v6 = info->code[addr + 6];
172
188
  const uint64_t v7 = info->code[addr + 7];
173
188
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
188
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
983k
{
178
983k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
983k
  if (info->code_len < addr + 2) {
180
1.63k
    return 0xaaaa;
181
1.63k
  }
182
982k
  return m68k_read_disassembler_16(info, addr);
183
983k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
436k
{
187
436k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
436k
  if (info->code_len < addr + 4) {
189
4.96k
    return 0xaaaaaaaa;
190
4.96k
  }
191
431k
  return m68k_read_disassembler_32(info, addr);
192
436k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
199
{
196
199
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
199
  if (info->code_len < addr + 8) {
198
11
    return 0xaaaaaaaaaaaaaaaaLL;
199
11
  }
200
188
  return m68k_read_disassembler_64(info, addr);
201
199
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
79.5k
  do {           \
269
79.5k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
23.2k
      d68000_invalid(info);   \
271
23.2k
      return;       \
272
23.2k
    }          \
273
79.5k
  } while (0)
274
275
31.6k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
952k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
436k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
199
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
31.6k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
537k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
20.7k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
199
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
27.4k
{
302
27.4k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
27.4k
}
304
305
static int make_int_16(int value)
306
5.21k
{
307
5.21k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.21k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
33.6k
{
312
33.6k
  uint32_t extension = read_imm_16(info);
313
314
33.6k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
33.6k
  if (EXT_FULL(extension)) {
317
14.0k
    uint32_t preindex;
318
14.0k
    uint32_t postindex;
319
320
14.0k
    op->mem.base_reg = M68K_REG_INVALID;
321
14.0k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
14.0k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
14.0k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
14.0k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
8.74k
      if (is_pc) {
335
1.54k
        op->mem.base_reg = M68K_REG_PC;
336
7.20k
      } else {
337
7.20k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
7.20k
      }
339
8.74k
    }
340
341
14.0k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
9.35k
      if (EXT_INDEX_AR(extension)) {
343
3.62k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
5.73k
      } else {
345
5.73k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
5.73k
      }
347
348
9.35k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
9.35k
      if (EXT_INDEX_SCALE(extension)) {
351
6.81k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
6.81k
      }
353
9.35k
    }
354
355
14.0k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
14.0k
    postindex = (extension & 7) > 4;
357
358
14.0k
    if (preindex) {
359
5.03k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
9.04k
    } else if (postindex) {
361
5.07k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
5.07k
    }
363
364
14.0k
    return;
365
14.0k
  }
366
367
19.5k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
19.5k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
19.5k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.51k
    if (is_pc) {
372
383
      op->mem.base_reg = M68K_REG_PC;
373
383
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.12k
    } else {
375
1.12k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.12k
    }
377
18.0k
  } else {
378
18.0k
    if (is_pc) {
379
1.97k
      op->mem.base_reg = M68K_REG_PC;
380
1.97k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
16.0k
    } else {
382
16.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
16.0k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
16.0k
    }
385
386
18.0k
    op->mem.disp = (int8_t)(extension & 0xff);
387
18.0k
  }
388
389
19.5k
  if (EXT_INDEX_SCALE(extension)) {
390
12.0k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
12.0k
  }
392
19.5k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
293k
{
397
  // default to memory
398
399
293k
  op->type = M68K_OP_MEM;
400
401
293k
  switch (instruction & 0x3f) {
402
92.4k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
92.4k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
92.4k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
92.4k
      op->type = M68K_OP_REG;
407
92.4k
      break;
408
409
11.1k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
11.1k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
11.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
11.1k
      op->type = M68K_OP_REG;
414
11.1k
      break;
415
416
36.1k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
36.1k
      op->address_mode = M68K_AM_REGI_ADDR;
419
36.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
36.1k
      break;
421
422
32.6k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
32.6k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
32.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
32.6k
      break;
427
428
52.5k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
52.5k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
52.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
52.5k
      break;
433
434
21.2k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
21.2k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
21.2k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
21.2k
      op->mem.disp = (int16_t)read_imm_16(info);
439
21.2k
      break;
440
441
29.5k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
29.5k
      get_with_index_address_mode(info, op, instruction, size, false);
444
29.5k
      break;
445
446
4.29k
    case 0x38:
447
      /* absolute short address */
448
4.29k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
4.29k
      op->imm = read_imm_16(info);
450
4.29k
      break;
451
452
2.07k
    case 0x39:
453
      /* absolute long address */
454
2.07k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.07k
      op->imm = read_imm_32(info);
456
2.07k
      break;
457
458
3.78k
    case 0x3a:
459
      /* program counter with displacement */
460
3.78k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.78k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.78k
      break;
463
464
4.15k
    case 0x3b:
465
      /* program counter with index */
466
4.15k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.15k
      break;
468
469
3.10k
    case 0x3c:
470
3.10k
      op->address_mode = M68K_AM_IMMEDIATE;
471
3.10k
      op->type = M68K_OP_IMM;
472
473
3.10k
      if (size == 1)
474
429
        op->imm = read_imm_8(info) & 0xff;
475
2.68k
      else if (size == 2)
476
1.68k
        op->imm = read_imm_16(info) & 0xffff;
477
1.00k
      else if (size == 4)
478
801
        op->imm = read_imm_32(info);
479
199
      else
480
199
        op->imm = read_imm_64(info);
481
482
3.10k
      break;
483
484
461
    default:
485
461
      break;
486
293k
  }
487
293k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
81.7k
{
491
81.7k
  info->groups[info->groups_count++] = (uint8_t)group;
492
81.7k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
402k
{
496
402k
  cs_m68k* ext;
497
498
402k
  MCInst_setOpcode(info->inst, opcode);
499
500
402k
  ext = &info->extension;
501
502
402k
  ext->op_count = (uint8_t)count;
503
402k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
402k
  ext->op_size.cpu_size = size;
505
506
402k
  return ext;
507
402k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
31.9k
{
511
31.9k
  cs_m68k_op* op0;
512
31.9k
  cs_m68k_op* op1;
513
31.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
31.9k
  op0 = &ext->operands[0];
516
31.9k
  op1 = &ext->operands[1];
517
518
31.9k
  if (isDreg) {
519
31.9k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
31.9k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
31.9k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
31.9k
  get_ea_mode_op(info, op1, info->ir, size);
527
31.9k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
31.9k
{
531
31.9k
  build_re_gen_1(info, true, opcode, size);
532
31.9k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
35.6k
{
536
35.6k
  cs_m68k_op* op0;
537
35.6k
  cs_m68k_op* op1;
538
35.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
35.6k
  op0 = &ext->operands[0];
541
35.6k
  op1 = &ext->operands[1];
542
543
35.6k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
35.6k
  if (isDreg) {
546
35.6k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
35.6k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
35.6k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
35.6k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
7.45k
{
556
7.45k
  cs_m68k_op* op0;
557
7.45k
  cs_m68k_op* op1;
558
7.45k
  cs_m68k_op* op2;
559
7.45k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
7.45k
  op0 = &ext->operands[0];
562
7.45k
  op1 = &ext->operands[1];
563
7.45k
  op2 = &ext->operands[2];
564
565
7.45k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
7.45k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
7.45k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
7.45k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
7.45k
  if (imm > 0) {
572
3.36k
    ext->op_count = 3;
573
3.36k
    op2->type = M68K_OP_IMM;
574
3.36k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
3.36k
    op2->imm = imm;
576
3.36k
  }
577
7.45k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
9.02k
{
581
9.02k
  cs_m68k_op* op0;
582
9.02k
  cs_m68k_op* op1;
583
9.02k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
9.02k
  op0 = &ext->operands[0];
586
9.02k
  op1 = &ext->operands[1];
587
588
9.02k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
9.02k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
9.02k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
9.02k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
9.02k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
39.1k
{
597
39.1k
  cs_m68k_op* op0;
598
39.1k
  cs_m68k_op* op1;
599
39.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
39.1k
  op0 = &ext->operands[0];
602
39.1k
  op1 = &ext->operands[1];
603
604
39.1k
  op0->type = M68K_OP_IMM;
605
39.1k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
39.1k
  op0->imm = imm;
607
608
39.1k
  get_ea_mode_op(info, op1, info->ir, size);
609
39.1k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
10.8k
{
613
10.8k
  cs_m68k_op* op0;
614
10.8k
  cs_m68k_op* op1;
615
10.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
10.8k
  op0 = &ext->operands[0];
618
10.8k
  op1 = &ext->operands[1];
619
620
10.8k
  op0->type = M68K_OP_IMM;
621
10.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
10.8k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
10.8k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
10.8k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
10.8k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
18.3k
{
630
18.3k
  cs_m68k_op* op0;
631
18.3k
  cs_m68k_op* op1;
632
18.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
18.3k
  op0 = &ext->operands[0];
635
18.3k
  op1 = &ext->operands[1];
636
637
18.3k
  op0->type = M68K_OP_IMM;
638
18.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
18.3k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
18.3k
  get_ea_mode_op(info, op1, info->ir, size);
642
18.3k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
5.93k
{
646
5.93k
  cs_m68k_op* op0;
647
5.93k
  cs_m68k_op* op1;
648
5.93k
  cs_m68k_op* op2;
649
5.93k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
5.93k
  op0 = &ext->operands[0];
652
5.93k
  op1 = &ext->operands[1];
653
5.93k
  op2 = &ext->operands[2];
654
655
5.93k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
5.93k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
5.93k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
5.93k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
5.93k
  if (imm > 0) {
662
2.61k
    ext->op_count = 3;
663
2.61k
    op2->type = M68K_OP_IMM;
664
2.61k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.61k
    op2->imm = imm;
666
2.61k
  }
667
5.93k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
29.0k
{
671
29.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
29.0k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
29.0k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
18.2k
{
677
18.2k
  cs_m68k_op* op0;
678
18.2k
  cs_m68k_op* op1;
679
18.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
18.2k
  op0 = &ext->operands[0];
682
18.2k
  op1 = &ext->operands[1];
683
684
18.2k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
18.2k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
18.2k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
18.2k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
46.7k
{
692
46.7k
  cs_m68k_op* op0;
693
46.7k
  cs_m68k_op* op1;
694
46.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
46.7k
  op0 = &ext->operands[0];
697
46.7k
  op1 = &ext->operands[1];
698
699
46.7k
  get_ea_mode_op(info, op0, info->ir, size);
700
46.7k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
46.7k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.16k
{
705
1.16k
  cs_m68k_op* op0;
706
1.16k
  cs_m68k_op* op1;
707
1.16k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.16k
  op0 = &ext->operands[0];
710
1.16k
  op1 = &ext->operands[1];
711
712
1.16k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.16k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.16k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.16k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.16k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.18k
{
721
1.18k
  cs_m68k_op* op0;
722
1.18k
  cs_m68k_op* op1;
723
1.18k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.18k
  op0 = &ext->operands[0];
726
1.18k
  op1 = &ext->operands[1];
727
728
1.18k
  op0->type = M68K_OP_IMM;
729
1.18k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.18k
  op0->imm = imm;
731
732
1.18k
  op1->address_mode = M68K_AM_NONE;
733
1.18k
  op1->reg = reg;
734
1.18k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
30.1k
{
738
30.1k
  cs_m68k_op* op;
739
30.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
30.1k
  op = &ext->operands[0];
742
743
30.1k
  op->type = M68K_OP_BR_DISP;
744
30.1k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
30.1k
  op->br_disp.disp = displacement;
746
30.1k
  op->br_disp.disp_size = size;
747
748
30.1k
  set_insn_group(info, M68K_GRP_JUMP);
749
30.1k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
30.1k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
7.03k
{
754
7.03k
  cs_m68k_op* op;
755
7.03k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
7.03k
  op = &ext->operands[0];
758
759
7.03k
  op->type = M68K_OP_IMM;
760
7.03k
  op->address_mode = M68K_AM_IMMEDIATE;
761
7.03k
  op->imm = immediate;
762
763
7.03k
  set_insn_group(info, M68K_GRP_JUMP);
764
7.03k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
19.2k
{
768
19.2k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
19.2k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
993
{
773
993
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
993
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
753
{
778
753
  cs_m68k_op* op0;
779
753
  cs_m68k_op* op1;
780
753
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
753
  op0 = &ext->operands[0];
783
753
  op1 = &ext->operands[1];
784
785
753
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
753
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
753
  op1->type = M68K_OP_BR_DISP;
789
753
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
753
  op1->br_disp.disp = displacement;
791
753
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
753
  set_insn_group(info, M68K_GRP_JUMP);
794
753
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
753
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
359
{
799
359
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
359
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
156
{
804
156
  cs_m68k_op* op0;
805
156
  cs_m68k_op* op1;
806
156
  cs_m68k_op* op2;
807
156
  uint32_t extension = read_imm_16(info);
808
156
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
156
  op0 = &ext->operands[0];
811
156
  op1 = &ext->operands[1];
812
156
  op2 = &ext->operands[2];
813
814
156
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
156
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
156
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
156
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
156
  get_ea_mode_op(info, op2, info->ir, size);
821
156
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.89k
{
825
2.89k
  uint8_t offset;
826
2.89k
  uint8_t width;
827
2.89k
  cs_m68k_op* op_ea;
828
2.89k
  cs_m68k_op* op1;
829
2.89k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.89k
  uint32_t extension = read_imm_16(info);
831
832
2.89k
  op_ea = &ext->operands[0];
833
2.89k
  op1 = &ext->operands[1];
834
835
2.89k
  if (BIT_B(extension))
836
1.16k
    offset = (extension >> 6) & 7;
837
1.73k
  else
838
1.73k
    offset = (extension >> 6) & 31;
839
840
2.89k
  if (BIT_5(extension))
841
1.74k
    width = extension & 7;
842
1.15k
  else
843
1.15k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.89k
  if (has_d_arg) {
846
1.92k
    ext->op_count = 2;
847
1.92k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.92k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.92k
  }
850
851
2.89k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.89k
  op_ea->mem.bitfield = 1;
854
2.89k
  op_ea->mem.width = width;
855
2.89k
  op_ea->mem.offset = offset;
856
2.89k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
509
{
860
509
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
509
  cs_m68k_op* op;
862
863
509
  op = &ext->operands[0];
864
865
509
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
509
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
509
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
907
{
871
907
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
907
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
9.99k
  for (v >>= 1; v; v >>= 1) {
875
9.09k
    r <<= 1;
876
9.09k
    r |= v & 1;
877
9.09k
    s--;
878
9.09k
  }
879
880
907
  return r <<= s; // shift when v's highest bits are zero
881
907
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.19k
{
885
1.19k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.19k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
6.39k
  for (v >>= 1; v; v >>= 1) {
889
5.19k
    r <<= 1;
890
5.19k
    r |= v & 1;
891
5.19k
    s--;
892
5.19k
  }
893
894
1.19k
  return r <<= s; // shift when v's highest bits are zero
895
1.19k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.64k
{
900
2.64k
  cs_m68k_op* op0;
901
2.64k
  cs_m68k_op* op1;
902
2.64k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.64k
  op0 = &ext->operands[0];
905
2.64k
  op1 = &ext->operands[1];
906
907
2.64k
  op0->type = M68K_OP_REG_BITS;
908
2.64k
  op0->register_bits = read_imm_16(info);
909
910
2.64k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.64k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
907
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.64k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
2.60k
{
918
2.60k
  cs_m68k_op* op0;
919
2.60k
  cs_m68k_op* op1;
920
2.60k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
2.60k
  op0 = &ext->operands[0];
923
2.60k
  op1 = &ext->operands[1];
924
925
2.60k
  op1->type = M68K_OP_REG_BITS;
926
2.60k
  op1->register_bits = read_imm_16(info);
927
928
2.60k
  get_ea_mode_op(info, op0, info->ir, size);
929
2.60k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
56.0k
{
933
56.0k
  cs_m68k_op* op;
934
56.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
56.0k
  MCInst_setOpcode(info->inst, opcode);
937
938
56.0k
  op = &ext->operands[0];
939
940
56.0k
  op->type = M68K_OP_IMM;
941
56.0k
  op->address_mode = M68K_AM_IMMEDIATE;
942
56.0k
  op->imm = data;
943
56.0k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
418
{
947
418
  build_imm(info, M68K_INS_ILLEGAL, data);
948
418
}
949
950
static void build_invalid(m68k_info *info, int data)
951
55.6k
{
952
55.6k
  build_imm(info, M68K_INS_INVALID, data);
953
55.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
854
{
957
854
  uint32_t word3;
958
854
  uint32_t extension;
959
854
  cs_m68k_op* op0;
960
854
  cs_m68k_op* op1;
961
854
  cs_m68k_op* op2;
962
854
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
854
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
854
  word3 = peek_imm_32(info) & 0xffff;
967
854
  if (!instruction_is_valid(info, word3))
968
366
    return;
969
970
488
  op0 = &ext->operands[0];
971
488
  op1 = &ext->operands[1];
972
488
  op2 = &ext->operands[2];
973
974
488
  extension = read_imm_32(info);
975
976
488
  op0->address_mode = M68K_AM_NONE;
977
488
  op0->type = M68K_OP_REG_PAIR;
978
488
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
488
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
488
  op1->address_mode = M68K_AM_NONE;
982
488
  op1->type = M68K_OP_REG_PAIR;
983
488
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
488
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
488
  reg_0 = (extension >> 28) & 7;
987
488
  reg_1 = (extension >> 12) & 7;
988
989
488
  op2->address_mode = M68K_AM_NONE;
990
488
  op2->type = M68K_OP_REG_PAIR;
991
488
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
488
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
488
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
804
{
997
804
  cs_m68k_op* op0;
998
804
  cs_m68k_op* op1;
999
804
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
804
  uint32_t extension = read_imm_16(info);
1002
1003
804
  if (BIT_B(extension))
1004
234
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
570
  else
1006
570
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
804
  op0 = &ext->operands[0];
1009
804
  op1 = &ext->operands[1];
1010
1011
804
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
804
  op1->address_mode = M68K_AM_NONE;
1014
804
  op1->type = M68K_OP_REG;
1015
804
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
804
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
979
{
1020
979
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
979
  int i;
1022
1023
2.93k
  for (i = 0; i < 2; ++i) {
1024
1.95k
    cs_m68k_op* op = &ext->operands[i];
1025
1.95k
    const int d = data[i];
1026
1.95k
    const int m = modes[i];
1027
1028
1.95k
    op->type = M68K_OP_MEM;
1029
1030
1.95k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.04k
      op->address_mode = m;
1032
1.04k
      op->reg = M68K_REG_A0 + d;
1033
1.04k
    } else {
1034
913
      op->address_mode = m;
1035
913
      op->imm = d;
1036
913
    }
1037
1.95k
  }
1038
979
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
671
{
1042
671
  cs_m68k_op* op0;
1043
671
  cs_m68k_op* op1;
1044
671
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
671
  op0 = &ext->operands[0];
1047
671
  op1 = &ext->operands[1];
1048
1049
671
  op0->address_mode = M68K_AM_NONE;
1050
671
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
671
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
671
  op1->type = M68K_OP_IMM;
1054
671
  op1->imm = disp;
1055
671
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
4.31k
{
1059
4.31k
  cs_m68k_op* op0;
1060
4.31k
  cs_m68k_op* op1;
1061
4.31k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
4.31k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
793
    case 0:
1066
793
      d68000_invalid(info);
1067
793
      return;
1068
      // Line
1069
323
    case 1:
1070
323
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
323
      break;
1072
      // Page
1073
2.97k
    case 2:
1074
2.97k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
2.97k
      break;
1076
      // All
1077
225
    case 3:
1078
225
      ext->op_count = 1;
1079
225
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
225
      break;
1081
4.31k
  }
1082
1083
3.52k
  op0 = &ext->operands[0];
1084
3.52k
  op1 = &ext->operands[1];
1085
1086
3.52k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
3.52k
  op0->type = M68K_OP_IMM;
1088
3.52k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
3.52k
  op1->type = M68K_OP_MEM;
1091
3.52k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
3.52k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
3.52k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.10k
{
1097
1.10k
  cs_m68k_op* op0;
1098
1.10k
  cs_m68k_op* op1;
1099
1.10k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.10k
  op0 = &ext->operands[0];
1102
1.10k
  op1 = &ext->operands[1];
1103
1104
1.10k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.10k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.10k
  op1->type = M68K_OP_MEM;
1108
1.10k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.10k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.10k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.94k
{
1114
2.94k
  cs_m68k_op* op0;
1115
2.94k
  cs_m68k_op* op1;
1116
2.94k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.94k
  op0 = &ext->operands[0];
1119
2.94k
  op1 = &ext->operands[1];
1120
1121
2.94k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.94k
  op0->type = M68K_OP_MEM;
1123
2.94k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.94k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.94k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.94k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
841
{
1131
841
  cs_m68k_op* op0;
1132
841
  cs_m68k_op* op1;
1133
841
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
841
  uint32_t extension = read_imm_16(info);
1135
1136
841
  op0 = &ext->operands[0];
1137
841
  op1 = &ext->operands[1];
1138
1139
841
  if (BIT_B(extension)) {
1140
495
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
495
    get_ea_mode_op(info, op1, info->ir, size);
1142
495
  } else {
1143
346
    get_ea_mode_op(info, op0, info->ir, size);
1144
346
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
346
  }
1146
841
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
35.6k
{
1150
35.6k
  build_er_gen_1(info, true, opcode, size);
1151
35.6k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
25.4k
{
1194
25.4k
  build_invalid(info, info->ir);
1195
25.4k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
418
{
1199
418
  build_illegal(info, info->ir);
1200
418
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
13.8k
{
1204
13.8k
  build_invalid(info, info->ir);
1205
13.8k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
16.3k
{
1209
16.3k
  build_invalid(info, info->ir);
1210
16.3k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
669
{
1214
669
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
669
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
611
{
1219
611
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
611
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
640
{
1224
640
  build_er_1(info, M68K_INS_ADD, 1);
1225
640
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
886
{
1229
886
  build_er_1(info, M68K_INS_ADD, 2);
1230
886
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
1.06k
{
1234
1.06k
  build_er_1(info, M68K_INS_ADD, 4);
1235
1.06k
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
370
{
1239
370
  build_re_1(info, M68K_INS_ADD, 1);
1240
370
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
558
{
1244
558
  build_re_1(info, M68K_INS_ADD, 2);
1245
558
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
497
{
1249
497
  build_re_1(info, M68K_INS_ADD, 4);
1250
497
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
4.55k
{
1254
4.55k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
4.55k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
3.52k
{
1259
3.52k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
3.52k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
1.06k
{
1264
1.06k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
1.06k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
612
{
1269
612
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
612
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
669
{
1274
669
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
669
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.19k
{
1279
1.19k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.19k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
8.08k
{
1284
8.08k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
8.08k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
959
{
1289
959
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
959
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
633
{
1294
633
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
633
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
300
{
1299
300
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
300
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
368
{
1304
368
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
368
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
441
{
1309
441
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
441
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
483
{
1314
483
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
483
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
202
{
1319
202
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
202
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
949
{
1324
949
  build_er_1(info, M68K_INS_AND, 1);
1325
949
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.02k
{
1329
1.02k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.02k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
522
{
1334
522
  build_er_1(info, M68K_INS_AND, 4);
1335
522
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
425
{
1339
425
  build_re_1(info, M68K_INS_AND, 1);
1340
425
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
661
{
1344
661
  build_re_1(info, M68K_INS_AND, 2);
1345
661
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
662
{
1349
662
  build_re_1(info, M68K_INS_AND, 4);
1350
662
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.37k
{
1354
1.37k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.37k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
357
{
1359
357
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
357
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
226
{
1364
226
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
226
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
39
{
1369
39
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
39
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
277
{
1374
277
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
277
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.43k
{
1379
1.43k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.43k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
350
{
1384
350
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
350
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
467
{
1389
467
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
467
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
346
{
1394
346
  build_r(info, M68K_INS_ASR, 1);
1395
346
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
378
{
1399
378
  build_r(info, M68K_INS_ASR, 2);
1400
378
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
368
{
1404
368
  build_r(info, M68K_INS_ASR, 4);
1405
368
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.05k
{
1409
1.05k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.05k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
912
{
1414
912
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
912
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
425
{
1419
425
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
425
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
351
{
1424
351
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
351
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
595
{
1429
595
  build_r(info, M68K_INS_ASL, 1);
1430
595
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
422
{
1434
422
  build_r(info, M68K_INS_ASL, 2);
1435
422
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
530
{
1439
530
  build_r(info, M68K_INS_ASL, 4);
1440
530
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.46k
{
1444
1.46k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.46k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
17.9k
{
1449
17.9k
  build_bcc(info, 1, make_int_8(info->ir));
1450
17.9k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
938
{
1454
938
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
938
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
878
{
1459
878
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
390
  build_bcc(info, 4, read_imm_32(info));
1461
390
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.96k
{
1465
2.96k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.96k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
50
{
1470
50
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
50
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.65k
{
1475
1.65k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.65k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
75
{
1480
75
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
75
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
5.85k
{
1485
5.85k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
2.81k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
2.81k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
486
{
1491
486
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
293
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
293
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
550
{
1498
550
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
338
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
338
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
779
{
1504
779
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
580
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
580
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
429
{
1510
429
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
368
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
368
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
910
{
1516
910
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
588
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
588
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
504
{
1522
504
  cs_m68k* ext = &info->extension;
1523
504
  cs_m68k_op temp;
1524
1525
504
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
386
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
386
  temp = ext->operands[0];
1531
386
  ext->operands[0] = ext->operands[1];
1532
386
  ext->operands[1] = temp;
1533
386
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
248
{
1537
248
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
185
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
185
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
159
{
1543
159
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
159
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
4.25k
{
1548
4.25k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
4.25k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
432
{
1553
432
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
432
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
546
{
1558
546
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
262
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
262
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
2.78k
{
1564
2.78k
  build_re_1(info, M68K_INS_BSET, 1);
1565
2.78k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
83
{
1569
83
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
83
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
5.30k
{
1574
5.30k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
5.30k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
487
{
1579
487
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
487
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
363
{
1584
363
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
101
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
101
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
7.39k
{
1590
7.39k
  build_re_1(info, M68K_INS_BTST, 4);
1591
7.39k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
248
{
1595
248
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
248
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
213
{
1600
213
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
89
{
1606
89
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
14
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
14
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
281
{
1612
281
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
55
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
55
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
246
{
1618
246
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
87
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
87
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
563
{
1624
563
  build_cas2(info, 2);
1625
563
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
291
{
1629
291
  build_cas2(info, 4);
1630
291
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
892
{
1634
892
  build_er_1(info, M68K_INS_CHK, 2);
1635
892
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.17k
{
1639
1.17k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
846
  build_er_1(info, M68K_INS_CHK, 4);
1641
846
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
291
{
1645
291
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
252
  build_chk2_cmp2(info, 1);
1647
252
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
239
{
1651
239
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
169
  build_chk2_cmp2(info, 2);
1653
169
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
541
{
1657
541
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
383
  build_chk2_cmp2(info, 4);
1659
383
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.18k
{
1663
1.18k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
880
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
880
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
316
{
1669
316
  build_ea(info, M68K_INS_CLR, 1);
1670
316
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
876
{
1674
876
  build_ea(info, M68K_INS_CLR, 2);
1675
876
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
443
{
1679
443
  build_ea(info, M68K_INS_CLR, 4);
1680
443
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.44k
{
1684
1.44k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.44k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.06k
{
1689
1.06k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.06k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.98k
{
1694
3.98k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.98k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
895
{
1699
895
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
895
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
820
{
1704
820
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
820
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
496
{
1709
496
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
496
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
599
{
1714
599
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
315
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
315
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
491
{
1720
491
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
410
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
410
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
288
{
1726
288
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
288
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
290
{
1731
290
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
242
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
242
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
278
{
1737
278
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
243
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
243
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
169
{
1743
169
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
169
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
187
{
1748
187
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
102
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
102
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
415
{
1754
415
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
384
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
384
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
180
{
1760
180
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
180
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
720
{
1765
720
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
720
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
269
{
1770
269
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
269
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
5.55k
{
1775
5.55k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
5.55k
  op->type = M68K_OP_BR_DISP;
1777
5.55k
  op->br_disp.disp = displacement;
1778
5.55k
  op->br_disp.disp_size = size;
1779
5.55k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
1.99k
{
1783
1.99k
  cs_m68k_op* op0;
1784
1.99k
  cs_m68k* ext;
1785
1.99k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.62k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
90
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
90
    info->pc += 2;
1791
90
    return;
1792
90
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.53k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.53k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.53k
  op0 = &ext->operands[0];
1799
1800
1.53k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.53k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.53k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.53k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
5.24k
{
1808
5.24k
  cs_m68k* ext;
1809
5.24k
  cs_m68k_op* op0;
1810
1811
5.24k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.95k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.95k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.95k
  op0 = &ext->operands[0];
1818
1819
2.95k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.95k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.95k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.95k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.55k
{
1827
1.55k
  cs_m68k* ext;
1828
1.55k
  cs_m68k_op* op0;
1829
1.55k
  cs_m68k_op* op1;
1830
1.55k
  uint32_t ext1, ext2;
1831
1832
1.55k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.07k
  ext1 = read_imm_16(info);
1835
1.07k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.07k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.07k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.07k
  op0 = &ext->operands[0];
1842
1.07k
  op1 = &ext->operands[1];
1843
1844
1.07k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.07k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.07k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.07k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.07k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.60k
{
1854
1.60k
  cs_m68k_op* special;
1855
1.60k
  cs_m68k_op* op_ea;
1856
1857
1.60k
  int regsel = (extension >> 10) & 0x7;
1858
1.60k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.60k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.60k
  special = &ext->operands[0];
1863
1.60k
  op_ea = &ext->operands[1];
1864
1865
1.60k
  if (!dir) {
1866
983
    cs_m68k_op* t = special;
1867
983
    special = op_ea;
1868
983
    op_ea = t;
1869
983
  }
1870
1871
1.60k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.60k
  if (regsel & 4)
1874
387
    special->reg = M68K_REG_FPCR;
1875
1.22k
  else if (regsel & 2)
1876
382
    special->reg = M68K_REG_FPSR;
1877
839
  else if (regsel & 1)
1878
376
    special->reg = M68K_REG_FPIAR;
1879
1.60k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.41k
{
1883
2.41k
  cs_m68k_op* op_reglist;
1884
2.41k
  cs_m68k_op* op_ea;
1885
2.41k
  int dir = (extension >> 13) & 0x1;
1886
2.41k
  int mode = (extension >> 11) & 0x3;
1887
2.41k
  uint32_t reglist = extension & 0xff;
1888
2.41k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.41k
  op_reglist = &ext->operands[0];
1891
2.41k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.41k
  if (!dir) {
1896
404
    cs_m68k_op* t = op_reglist;
1897
404
    op_reglist = op_ea;
1898
404
    op_ea = t;
1899
404
  }
1900
1901
2.41k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.41k
  switch (mode) {
1904
268
    case 1 : // Dynamic list in dn register
1905
268
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
268
      break;
1907
1908
414
    case 0 :
1909
414
      op_reglist->address_mode = M68K_AM_NONE;
1910
414
      op_reglist->type = M68K_OP_REG_BITS;
1911
414
      op_reglist->register_bits = reglist << 16;
1912
414
      break;
1913
1914
1.19k
    case 2 : // Static list
1915
1.19k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.19k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.19k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.19k
      break;
1919
2.41k
  }
1920
2.41k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
17.4k
{
1924
17.4k
  cs_m68k *ext;
1925
17.4k
  cs_m68k_op* op0;
1926
17.4k
  cs_m68k_op* op1;
1927
17.4k
  bool supports_single_op;
1928
17.4k
  uint32_t next;
1929
17.4k
  int rm, src, dst, opmode;
1930
1931
1932
17.4k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
16.1k
  supports_single_op = true;
1935
1936
16.1k
  next = read_imm_16(info);
1937
1938
16.1k
  rm = (next >> 14) & 0x1;
1939
16.1k
  src = (next >> 10) & 0x7;
1940
16.1k
  dst = (next >> 7) & 0x7;
1941
16.1k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
16.1k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
86
    cs_m68k_op* op0;
1947
86
    cs_m68k_op* op1;
1948
86
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
86
    op0 = &ext->operands[0];
1951
86
    op1 = &ext->operands[1];
1952
1953
86
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
86
    op0->type = M68K_OP_IMM;
1955
86
    op0->imm = next & 0x3f;
1956
1957
86
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
86
    return;
1960
86
  }
1961
1962
  // deal with extended move stuff
1963
1964
16.0k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
983
    case 0x4: // FMOVEM ea, FPCR
1967
1.60k
    case 0x5: // FMOVEM FPCR, ea
1968
1.60k
      fmove_fpcr(info, next);
1969
1.60k
      return;
1970
1971
    // fmovem list
1972
404
    case 0x6:
1973
2.41k
    case 0x7:
1974
2.41k
      fmovem(info, next);
1975
2.41k
      return;
1976
16.0k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
12.0k
  if ((next >> 6) & 1)
1981
4.90k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
12.0k
  switch (opmode) {
1986
1.06k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
477
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
323
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
191
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
268
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
232
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
474
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
244
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
209
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
145
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
229
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
191
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
374
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
404
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
71
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
61
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
499
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
212
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
170
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
433
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
336
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
114
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
232
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
51
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
141
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
259
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
438
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
212
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
382
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
610
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
185
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
111
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
289
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
55
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
97
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
315
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
363
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.61k
    default:
2024
1.61k
      break;
2025
12.0k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
12.0k
  if ((next >> 6) & 1) {
2032
4.90k
    if ((next >> 2) & 1)
2033
1.75k
      info->inst->Opcode += 2;
2034
3.14k
    else
2035
3.14k
      info->inst->Opcode += 1;
2036
4.90k
  }
2037
2038
12.0k
  ext = &info->extension;
2039
2040
12.0k
  ext->op_count = 2;
2041
12.0k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
12.0k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
12.0k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
336
    op0 = &ext->operands[1];
2047
336
    op1 = &ext->operands[0];
2048
11.7k
  } else {
2049
11.7k
    op0 = &ext->operands[0];
2050
11.7k
    op1 = &ext->operands[1];
2051
11.7k
  }
2052
2053
12.0k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.11k
    ext->op_count = 1;
2055
1.11k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.11k
    return;
2057
1.11k
  }
2058
2059
10.9k
  if (rm == 1) {
2060
5.71k
    switch (src) {
2061
1.11k
      case 0x00 :
2062
1.11k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.11k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.11k
        break;
2065
2066
659
      case 0x06 :
2067
659
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
659
        get_ea_mode_op(info, op0, info->ir, 1);
2069
659
        break;
2070
2071
825
      case 0x04 :
2072
825
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
825
        get_ea_mode_op(info, op0, info->ir, 2);
2074
825
        break;
2075
2076
733
      case 0x01 :
2077
733
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
733
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
733
        get_ea_mode_op(info, op0, info->ir, 4);
2080
733
        op0->type = M68K_OP_FP_SINGLE;
2081
733
        break;
2082
2083
1.40k
      case 0x05:
2084
1.40k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.40k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.40k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.40k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.40k
        break;
2089
2090
982
      default :
2091
982
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
982
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
982
        break;
2094
5.71k
    }
2095
5.71k
  } else {
2096
5.24k
    op0->reg = M68K_REG_FP0 + src;
2097
5.24k
  }
2098
2099
10.9k
  op1->reg = M68K_REG_FP0 + dst;
2100
10.9k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.51k
{
2104
1.51k
  cs_m68k* ext;
2105
1.51k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.11k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.11k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.11k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.12k
{
2113
1.12k
  cs_m68k* ext;
2114
2115
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
596
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
596
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
596
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.44k
{
2123
1.44k
  cs_m68k* ext;
2124
2125
1.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
908
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
908
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
908
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
908
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
307
{
2136
307
  uint32_t extension1;
2137
307
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
220
  extension1 = read_imm_16(info);
2140
2141
220
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
220
  info->inst->Opcode += (extension1 & 0x2f);
2145
220
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
456
{
2149
456
  uint32_t extension1, extension2;
2150
456
  cs_m68k_op* op0;
2151
456
  cs_m68k* ext;
2152
2153
456
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
274
  extension1 = read_imm_16(info);
2156
274
  extension2 = read_imm_16(info);
2157
2158
274
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
274
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
274
  op0 = &ext->operands[0];
2164
2165
274
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
274
  op0->type = M68K_OP_IMM;
2167
274
  op0->imm = extension2;
2168
274
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
275
{
2172
275
  uint32_t extension1, extension2;
2173
275
  cs_m68k* ext;
2174
275
  cs_m68k_op* op0;
2175
2176
275
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
102
  extension1 = read_imm_16(info);
2179
102
  extension2 = read_imm_32(info);
2180
2181
102
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
102
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
102
  op0 = &ext->operands[0];
2187
2188
102
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
102
  op0->type = M68K_OP_IMM;
2190
102
  op0->imm = extension2;
2191
102
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
4.36k
{
2195
4.36k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
3.43k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
3.43k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
394
{
2201
394
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
394
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
359
{
2206
359
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
359
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.00k
{
2211
2.00k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.00k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.00k
{
2216
1.00k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.00k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
873
{
2221
873
  uint32_t extension, insn_signed;
2222
873
  cs_m68k* ext;
2223
873
  cs_m68k_op* op0;
2224
873
  cs_m68k_op* op1;
2225
873
  uint32_t reg_0, reg_1;
2226
2227
873
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
543
  extension = read_imm_16(info);
2230
543
  insn_signed = 0;
2231
2232
543
  if (BIT_B((extension)))
2233
108
    insn_signed = 1;
2234
2235
543
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
543
  op0 = &ext->operands[0];
2238
543
  op1 = &ext->operands[1];
2239
2240
543
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
543
  reg_0 = extension & 7;
2243
543
  reg_1 = (extension >> 12) & 7;
2244
2245
543
  op1->address_mode = M68K_AM_NONE;
2246
543
  op1->type = M68K_OP_REG_PAIR;
2247
543
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
543
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
543
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
193
    op1->type = M68K_OP_REG;
2252
193
    op1->reg = M68K_REG_D0 + reg_1;
2253
193
  }
2254
543
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
828
{
2258
828
  build_re_1(info, M68K_INS_EOR, 1);
2259
828
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
991
{
2263
991
  build_re_1(info, M68K_INS_EOR, 2);
2264
991
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
3.32k
{
2268
3.32k
  build_re_1(info, M68K_INS_EOR, 4);
2269
3.32k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
413
{
2273
413
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
413
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
338
{
2278
338
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
338
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
294
{
2283
294
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
294
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
202
{
2288
202
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
202
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
261
{
2293
261
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
261
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
345
{
2298
345
  build_r(info, M68K_INS_EXG, 4);
2299
345
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
237
{
2303
237
  cs_m68k_op* op0;
2304
237
  cs_m68k_op* op1;
2305
237
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
237
  op0 = &ext->operands[0];
2308
237
  op1 = &ext->operands[1];
2309
2310
237
  op0->address_mode = M68K_AM_NONE;
2311
237
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
237
  op1->address_mode = M68K_AM_NONE;
2314
237
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
237
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
333
{
2319
333
  cs_m68k_op* op0;
2320
333
  cs_m68k_op* op1;
2321
333
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
333
  op0 = &ext->operands[0];
2324
333
  op1 = &ext->operands[1];
2325
2326
333
  op0->address_mode = M68K_AM_NONE;
2327
333
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
333
  op1->address_mode = M68K_AM_NONE;
2330
333
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
333
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
87
{
2335
87
  build_d(info, M68K_INS_EXT, 2);
2336
87
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
260
{
2340
260
  build_d(info, M68K_INS_EXT, 4);
2341
260
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
73
{
2345
73
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
44
  build_d(info, M68K_INS_EXTB, 4);
2347
44
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
206
{
2351
206
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
206
  set_insn_group(info, M68K_GRP_JUMP);
2353
206
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
206
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
387
{
2358
387
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
387
  set_insn_group(info, M68K_GRP_JUMP);
2360
387
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
387
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
793
{
2365
793
  build_ea_a(info, M68K_INS_LEA, 4);
2366
793
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
364
{
2370
364
  build_link(info, read_imm_16(info), 2);
2371
364
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
496
{
2375
496
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
307
  build_link(info, read_imm_32(info), 4);
2377
307
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
427
{
2381
427
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
427
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
504
{
2386
504
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
504
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
421
{
2391
421
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
421
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
348
{
2396
348
  build_r(info, M68K_INS_LSR, 1);
2397
348
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
252
{
2401
252
  build_r(info, M68K_INS_LSR, 2);
2402
252
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
236
{
2406
236
  build_r(info, M68K_INS_LSR, 4);
2407
236
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
1.19k
{
2411
1.19k
  build_ea(info, M68K_INS_LSR, 2);
2412
1.19k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
361
{
2416
361
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
361
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
554
{
2421
554
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
554
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
282
{
2426
282
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
282
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
335
{
2431
335
  build_r(info, M68K_INS_LSL, 1);
2432
335
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
406
{
2436
406
  build_r(info, M68K_INS_LSL, 2);
2437
406
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
258
{
2441
258
  build_r(info, M68K_INS_LSL, 4);
2442
258
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
753
{
2446
753
  build_ea(info, M68K_INS_LSL, 2);
2447
753
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
11.8k
{
2451
11.8k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
11.8k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
13.8k
{
2456
13.8k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
13.8k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
21.1k
{
2461
21.1k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
21.1k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.09k
{
2466
2.09k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.09k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.56k
{
2471
2.56k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.56k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
453
{
2476
453
  cs_m68k_op* op0;
2477
453
  cs_m68k_op* op1;
2478
453
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
453
  op0 = &ext->operands[0];
2481
453
  op1 = &ext->operands[1];
2482
2483
453
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
453
  op1->address_mode = M68K_AM_NONE;
2486
453
  op1->reg = M68K_REG_CCR;
2487
453
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
664
{
2491
664
  cs_m68k_op* op0;
2492
664
  cs_m68k_op* op1;
2493
664
  cs_m68k* ext;
2494
2495
664
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
465
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
465
  op0 = &ext->operands[0];
2500
465
  op1 = &ext->operands[1];
2501
2502
465
  op0->address_mode = M68K_AM_NONE;
2503
465
  op0->reg = M68K_REG_CCR;
2504
2505
465
  get_ea_mode_op(info, op1, info->ir, 1);
2506
465
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
837
{
2510
837
  cs_m68k_op* op0;
2511
837
  cs_m68k_op* op1;
2512
837
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
837
  op0 = &ext->operands[0];
2515
837
  op1 = &ext->operands[1];
2516
2517
837
  op0->address_mode = M68K_AM_NONE;
2518
837
  op0->reg = M68K_REG_SR;
2519
2520
837
  get_ea_mode_op(info, op1, info->ir, 2);
2521
837
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
513
{
2525
513
  cs_m68k_op* op0;
2526
513
  cs_m68k_op* op1;
2527
513
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
513
  op0 = &ext->operands[0];
2530
513
  op1 = &ext->operands[1];
2531
2532
513
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
513
  op1->address_mode = M68K_AM_NONE;
2535
513
  op1->reg = M68K_REG_SR;
2536
513
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
73
{
2540
73
  cs_m68k_op* op0;
2541
73
  cs_m68k_op* op1;
2542
73
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
73
  op0 = &ext->operands[0];
2545
73
  op1 = &ext->operands[1];
2546
2547
73
  op0->address_mode = M68K_AM_NONE;
2548
73
  op0->reg = M68K_REG_USP;
2549
2550
73
  op1->address_mode = M68K_AM_NONE;
2551
73
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
73
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
279
{
2556
279
  cs_m68k_op* op0;
2557
279
  cs_m68k_op* op1;
2558
279
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
279
  op0 = &ext->operands[0];
2561
279
  op1 = &ext->operands[1];
2562
2563
279
  op0->address_mode = M68K_AM_NONE;
2564
279
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
279
  op1->address_mode = M68K_AM_NONE;
2567
279
  op1->reg = M68K_REG_USP;
2568
279
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
1.99k
{
2572
1.99k
  uint32_t extension;
2573
1.99k
  m68k_reg reg;
2574
1.99k
  cs_m68k* ext;
2575
1.99k
  cs_m68k_op* op0;
2576
1.99k
  cs_m68k_op* op1;
2577
2578
2579
1.99k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
1.91k
  extension = read_imm_16(info);
2582
1.91k
  reg = M68K_REG_INVALID;
2583
2584
1.91k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
1.91k
  op0 = &ext->operands[0];
2587
1.91k
  op1 = &ext->operands[1];
2588
2589
1.91k
  switch (extension & 0xfff) {
2590
126
    case 0x000: reg = M68K_REG_SFC; break;
2591
65
    case 0x001: reg = M68K_REG_DFC; break;
2592
26
    case 0x800: reg = M68K_REG_USP; break;
2593
53
    case 0x801: reg = M68K_REG_VBR; break;
2594
50
    case 0x002: reg = M68K_REG_CACR; break;
2595
94
    case 0x802: reg = M68K_REG_CAAR; break;
2596
44
    case 0x803: reg = M68K_REG_MSP; break;
2597
82
    case 0x804: reg = M68K_REG_ISP; break;
2598
80
    case 0x003: reg = M68K_REG_TC; break;
2599
311
    case 0x004: reg = M68K_REG_ITT0; break;
2600
67
    case 0x005: reg = M68K_REG_ITT1; break;
2601
61
    case 0x006: reg = M68K_REG_DTT0; break;
2602
33
    case 0x007: reg = M68K_REG_DTT1; break;
2603
142
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
70
    case 0x806: reg = M68K_REG_URP; break;
2605
172
    case 0x807: reg = M68K_REG_SRP; break;
2606
1.91k
  }
2607
2608
1.91k
  if (BIT_0(info->ir)) {
2609
407
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
407
    op1->reg = reg;
2611
1.50k
  } else {
2612
1.50k
    op0->reg = reg;
2613
1.50k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
1.50k
  }
2615
1.91k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
469
{
2619
469
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
469
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
438
{
2624
438
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
438
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.33k
{
2629
1.33k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.33k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.27k
{
2634
1.27k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.27k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
629
{
2639
629
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
629
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.10k
{
2644
1.10k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.10k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
637
{
2649
637
  build_movep_re(info, 2);
2650
637
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
466
{
2654
466
  build_movep_re(info, 4);
2655
466
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
2.01k
{
2659
2.01k
  build_movep_er(info, 2);
2660
2.01k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
925
{
2664
925
  build_movep_er(info, 4);
2665
925
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
475
{
2669
475
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
406
  build_moves(info, 1);
2671
406
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
142
{
2675
  //uint32_t extension;
2676
142
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
83
  build_moves(info, 2);
2678
83
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
434
{
2682
434
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
352
  build_moves(info, 4);
2684
352
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
10.4k
{
2688
10.4k
  cs_m68k_op* op0;
2689
10.4k
  cs_m68k_op* op1;
2690
2691
10.4k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
10.4k
  op0 = &ext->operands[0];
2694
10.4k
  op1 = &ext->operands[1];
2695
2696
10.4k
  op0->type = M68K_OP_IMM;
2697
10.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
10.4k
  op0->imm = (info->ir & 0xff);
2699
2700
10.4k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
10.4k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
10.4k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
156
{
2706
156
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
156
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
156
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
66
  build_move16(info, data, modes);
2712
66
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
533
{
2716
533
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
533
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
533
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
358
  build_move16(info, data, modes);
2722
358
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
299
{
2726
299
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
299
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
299
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
221
  build_move16(info, data, modes);
2732
221
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
228
{
2736
228
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
228
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
228
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
94
  build_move16(info, data, modes);
2742
94
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
354
{
2746
354
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
354
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
354
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
240
  build_move16(info, data, modes);
2752
240
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
3.42k
{
2756
3.42k
  build_er_1(info, M68K_INS_MULS, 2);
2757
3.42k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.09k
{
2761
2.09k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.09k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
567
{
2766
567
  uint32_t extension, insn_signed;
2767
567
  cs_m68k* ext;
2768
567
  cs_m68k_op* op0;
2769
567
  cs_m68k_op* op1;
2770
567
  uint32_t reg_0, reg_1;
2771
2772
567
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
411
  extension = read_imm_16(info);
2775
411
  insn_signed = 0;
2776
2777
411
  if (BIT_B((extension)))
2778
334
    insn_signed = 1;
2779
2780
411
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
411
  op0 = &ext->operands[0];
2783
411
  op1 = &ext->operands[1];
2784
2785
411
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
411
  reg_0 = extension & 7;
2788
411
  reg_1 = (extension >> 12) & 7;
2789
2790
411
  op1->address_mode = M68K_AM_NONE;
2791
411
  op1->type = M68K_OP_REG_PAIR;
2792
411
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
411
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
411
  if (!BIT_A(extension)) {
2796
72
    op1->type = M68K_OP_REG;
2797
72
    op1->reg = M68K_REG_D0 + reg_1;
2798
72
  }
2799
411
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
871
{
2803
871
  build_ea(info, M68K_INS_NBCD, 1);
2804
871
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
597
{
2808
597
  build_ea(info, M68K_INS_NEG, 1);
2809
597
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.77k
{
2813
1.77k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.77k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
194
{
2818
194
  build_ea(info, M68K_INS_NEG, 4);
2819
194
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.31k
{
2823
1.31k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.31k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
2.12k
{
2828
2.12k
  build_ea(info, M68K_INS_NEGX, 2);
2829
2.12k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
1.07k
{
2833
1.07k
  build_ea(info, M68K_INS_NEGX, 4);
2834
1.07k
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
114
{
2838
114
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
114
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
474
{
2843
474
  build_ea(info, M68K_INS_NOT, 1);
2844
474
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
2.19k
{
2848
2.19k
  build_ea(info, M68K_INS_NOT, 2);
2849
2.19k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
251
{
2853
251
  build_ea(info, M68K_INS_NOT, 4);
2854
251
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.38k
{
2858
1.38k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.38k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
879
{
2863
879
  build_er_1(info, M68K_INS_OR, 2);
2864
879
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
3.22k
{
2868
3.22k
  build_er_1(info, M68K_INS_OR, 4);
2869
3.22k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
929
{
2873
929
  build_re_1(info, M68K_INS_OR, 1);
2874
929
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
843
{
2878
843
  build_re_1(info, M68K_INS_OR, 2);
2879
843
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
973
{
2883
973
  build_re_1(info, M68K_INS_OR, 4);
2884
973
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
24.1k
{
2888
24.1k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
24.1k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.48k
{
2893
2.48k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.48k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.59k
{
2898
1.59k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.59k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
309
{
2903
309
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
309
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
92
{
2908
92
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
92
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
619
{
2913
619
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
486
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
486
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.11k
{
2919
1.11k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
833
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
833
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
584
{
2925
584
  build_ea(info, M68K_INS_PEA, 4);
2926
584
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
255
{
2930
255
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
255
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
266
{
2935
266
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
266
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
732
{
2940
732
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
732
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
172
{
2945
172
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
172
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
311
{
2950
311
  build_r(info, M68K_INS_ROR, 1);
2951
311
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
357
{
2955
357
  build_r(info, M68K_INS_ROR, 2);
2956
357
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
301
{
2960
301
  build_r(info, M68K_INS_ROR, 4);
2961
301
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
625
{
2965
625
  build_ea(info, M68K_INS_ROR, 2);
2966
625
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
347
{
2970
347
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
347
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
489
{
2975
489
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
489
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
260
{
2980
260
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
260
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
204
{
2985
204
  build_r(info, M68K_INS_ROL, 1);
2986
204
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
304
{
2990
304
  build_r(info, M68K_INS_ROL, 2);
2991
304
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
793
{
2995
793
  build_r(info, M68K_INS_ROL, 4);
2996
793
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
1.87k
{
3000
1.87k
  build_ea(info, M68K_INS_ROL, 2);
3001
1.87k
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
613
{
3005
613
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
613
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
406
{
3010
406
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
406
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
276
{
3015
276
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
276
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
236
{
3020
236
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
236
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
263
{
3025
263
  build_r(info, M68K_INS_ROXR, 2);
3026
263
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
679
{
3030
679
  build_r(info, M68K_INS_ROXR, 4);
3031
679
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.28k
{
3035
1.28k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.28k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
219
{
3040
219
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
219
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
103
{
3045
103
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
103
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
225
{
3050
225
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
225
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
321
{
3055
321
  build_r(info, M68K_INS_ROXL, 1);
3056
321
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
320
{
3060
320
  build_r(info, M68K_INS_ROXL, 2);
3061
320
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
356
{
3065
356
  build_r(info, M68K_INS_ROXL, 4);
3066
356
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
1.13k
{
3070
1.13k
  build_ea(info, M68K_INS_ROXL, 2);
3071
1.13k
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
431
{
3075
431
  set_insn_group(info, M68K_GRP_RET);
3076
431
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
210
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
210
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
323
{
3082
323
  set_insn_group(info, M68K_GRP_IRET);
3083
323
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
323
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
286
{
3088
286
  cs_m68k* ext;
3089
286
  cs_m68k_op* op;
3090
3091
286
  set_insn_group(info, M68K_GRP_RET);
3092
3093
286
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
49
{
3112
49
  set_insn_group(info, M68K_GRP_RET);
3113
49
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
49
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
238
{
3118
238
  set_insn_group(info, M68K_GRP_RET);
3119
238
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
238
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
778
{
3124
778
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
778
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
469
{
3129
469
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
469
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.47k
{
3134
2.47k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.47k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.47k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
307
{
3140
307
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
307
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.55k
{
3145
1.55k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.55k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.38k
{
3150
1.38k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.38k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
5.32k
{
3155
5.32k
  build_er_1(info, M68K_INS_SUB, 4);
3156
5.32k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
934
{
3160
934
  build_re_1(info, M68K_INS_SUB, 1);
3161
934
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
891
{
3165
891
  build_re_1(info, M68K_INS_SUB, 2);
3166
891
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
4.24k
{
3170
4.24k
  build_re_1(info, M68K_INS_SUB, 4);
3171
4.24k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.70k
{
3175
1.70k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.70k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.28k
{
3180
1.28k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.28k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.94k
{
3185
1.94k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.94k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
318
{
3190
318
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
318
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
156
{
3195
156
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
156
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.51k
{
3200
1.51k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.51k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
5.56k
{
3205
5.56k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
5.56k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.05k
{
3210
1.05k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.05k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
513
{
3215
513
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
513
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
535
{
3220
535
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
535
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
179
{
3225
179
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
179
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
496
{
3230
496
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
496
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
380
{
3235
380
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
380
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
186
{
3240
186
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
186
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
118
{
3245
118
  build_d(info, M68K_INS_SWAP, 0);
3246
118
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
478
{
3250
478
  build_ea(info, M68K_INS_TAS, 1);
3251
478
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
2.70k
{
3255
2.70k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
2.70k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
543
{
3260
543
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
334
  build_trap(info, 0, 0);
3262
3263
334
  info->extension.op_count = 0;
3264
334
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
678
{
3268
678
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
538
  build_trap(info, 2, read_imm_16(info));
3270
538
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
243
{
3274
243
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
121
  build_trap(info, 4, read_imm_32(info));
3276
121
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
123
{
3280
123
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
123
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
665
{
3285
665
  build_ea(info, M68K_INS_TST, 1);
3286
665
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
482
{
3290
482
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
239
  build_ea(info, M68K_INS_TST, 1);
3292
239
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
469
{
3296
469
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
237
  build_ea(info, M68K_INS_TST, 1);
3298
237
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
513
{
3302
513
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
155
  build_ea(info, M68K_INS_TST, 1);
3304
155
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
552
{
3308
552
  build_ea(info, M68K_INS_TST, 2);
3309
552
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
3.99k
{
3313
3.99k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
2.23k
  build_ea(info, M68K_INS_TST, 2);
3315
2.23k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
199
{
3319
199
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
95
  build_ea(info, M68K_INS_TST, 2);
3321
95
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
244
{
3325
244
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
213
  build_ea(info, M68K_INS_TST, 2);
3327
213
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
352
{
3331
352
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
296
  build_ea(info, M68K_INS_TST, 2);
3333
296
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
553
{
3337
553
  build_ea(info, M68K_INS_TST, 4);
3338
553
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
272
{
3342
272
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
154
  build_ea(info, M68K_INS_TST, 4);
3344
154
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
352
{
3348
352
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
137
  build_ea(info, M68K_INS_TST, 4);
3350
137
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
539
{
3354
539
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
366
  build_ea(info, M68K_INS_TST, 4);
3356
366
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
260
{
3360
260
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
162
  build_ea(info, M68K_INS_TST, 4);
3362
162
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
194
{
3366
194
  cs_m68k_op* op;
3367
194
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
194
  op = &ext->operands[0];
3370
3371
194
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
194
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
194
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
3.88k
{
3377
3.88k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
2.98k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
2.98k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
3.00k
{
3383
3.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.83k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.83k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
415k
{
3392
415k
  const unsigned int instruction = info->ir;
3393
415k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
415k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
415k
    (i->instruction == d68000_invalid) ) {
3397
1.42k
    d68000_invalid(info);
3398
1.42k
    return 0;
3399
1.42k
  }
3400
3401
414k
  return 1;
3402
415k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
523k
{
3406
523k
  uint8_t i;
3407
3408
750k
  for (i = 0; i < count; ++i) {
3409
234k
    if (regs[i] == (uint16_t)reg)
3410
7.03k
      return 1;
3411
234k
  }
3412
3413
516k
  return 0;
3414
523k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
561k
{
3418
561k
  if (reg == M68K_REG_INVALID)
3419
37.6k
    return;
3420
3421
523k
  if (write)
3422
308k
  {
3423
308k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.38k
      return;
3425
3426
305k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
305k
    info->regs_write_count++;
3428
305k
  }
3429
214k
  else
3430
214k
  {
3431
214k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.65k
      return;
3433
3434
211k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
211k
    info->regs_read_count++;
3436
211k
  }
3437
523k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
195k
{
3441
195k
  switch (op->address_mode) {
3442
3.63k
    case M68K_AM_REG_DIRECT_ADDR:
3443
3.63k
    case M68K_AM_REG_DIRECT_DATA:
3444
3.63k
      add_reg_to_rw_list(info, op->reg, write);
3445
3.63k
      break;
3446
3447
33.1k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
85.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
85.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
85.4k
      break;
3451
3452
36.1k
    case M68K_AM_REGI_ADDR:
3453
61.2k
    case M68K_AM_REGI_ADDR_DISP:
3454
61.2k
      add_reg_to_rw_list(info, op->reg, 0);
3455
61.2k
      break;
3456
3457
16.0k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
21.1k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
25.8k
    case M68K_AM_MEMI_POST_INDEX:
3460
29.7k
    case M68K_AM_MEMI_PRE_INDEX:
3461
31.6k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
32.0k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
33.2k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
33.6k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
33.6k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
33.6k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
33.6k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
11.1k
    default:
3471
11.1k
      break;
3472
195k
  }
3473
195k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
20.5k
{
3477
20.5k
  int i;
3478
3479
185k
  for (i = 0; i < 8; ++i) {
3480
164k
    if (bits & (1 << i)) {
3481
41.0k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
41.0k
    }
3483
164k
  }
3484
20.5k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.85k
{
3488
6.85k
  uint32_t bits = op->register_bits;
3489
6.85k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.85k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.85k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.85k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
695k
{
3496
695k
  switch ((int)op->type) {
3497
298k
    case M68K_OP_REG:
3498
298k
      add_reg_to_rw_list(info, op->reg, write);
3499
298k
      break;
3500
3501
195k
    case M68K_OP_MEM:
3502
195k
      update_am_reg_list(info, op, write);
3503
195k
      break;
3504
3505
6.85k
    case M68K_OP_REG_BITS:
3506
6.85k
      update_reg_list_regbits(info, op, write);
3507
6.85k
      break;
3508
3509
2.15k
    case M68K_OP_REG_PAIR:
3510
2.15k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
2.15k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
2.15k
      break;
3513
695k
  }
3514
695k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
413k
{
3518
413k
  int i;
3519
3520
413k
  if (!info->extension.op_count)
3521
1.74k
    return;
3522
3523
411k
  if (info->extension.op_count == 1) {
3524
134k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
277k
  } else {
3526
    // first operand is always read
3527
277k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
561k
    for (i = 1; i < info->extension.op_count; ++i)
3531
284k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
277k
  }
3533
411k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
414k
{
3537
414k
  info->inst = inst;
3538
414k
  info->pc = pc;
3539
414k
  info->ir = 0;
3540
414k
  info->type = cpu_type;
3541
414k
  info->address_mask = 0xffffffff;
3542
3543
414k
  switch(info->type) {
3544
129k
    case M68K_CPU_TYPE_68000:
3545
129k
      info->type = TYPE_68000;
3546
129k
      info->address_mask = 0x00ffffff;
3547
129k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
285k
    case M68K_CPU_TYPE_68040:
3565
285k
      info->type = TYPE_68040;
3566
285k
      info->address_mask = 0xffffffff;
3567
285k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
414k
  }
3572
414k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
414k
{
3581
414k
  MCInst *inst = info->inst;
3582
414k
  cs_m68k* ext = &info->extension;
3583
414k
  int i;
3584
414k
  unsigned int size;
3585
3586
414k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
414k
  memset(ext, 0, sizeof(cs_m68k));
3589
414k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.07M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.65M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
414k
  info->ir = peek_imm_16(info);
3595
414k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
413k
    info->ir = read_imm_16(info);
3597
413k
    g_instruction_table[info->ir].instruction(info);
3598
413k
  }
3599
3600
414k
  size = info->pc - (unsigned int)pc;
3601
414k
  info->pc = (unsigned int)pc;
3602
3603
414k
  return size;
3604
414k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
416k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
416k
  int s;
3612
416k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
416k
  cs_struct* handle = instr->csh;
3614
416k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
416k
  if (code_len < 2) {
3619
1.48k
    *size = 0;
3620
1.48k
    return false;
3621
1.48k
  }
3622
3623
414k
  if (instr->flat_insn->detail) {
3624
414k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
414k
  }
3626
3627
414k
  info->groups_count = 0;
3628
414k
  info->regs_read_count = 0;
3629
414k
  info->regs_write_count = 0;
3630
414k
  info->code = code;
3631
414k
  info->code_len = code_len;
3632
414k
  info->baseAddress = address;
3633
3634
414k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
414k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
414k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
414k
  if (handle->mode & CS_MODE_M68K_040)
3641
285k
    cpu_type = M68K_CPU_TYPE_68040;
3642
414k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
414k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
414k
  s = m68k_disassemble(info, address);
3647
3648
414k
  if (s == 0) {
3649
1.05k
    *size = 2;
3650
1.05k
    return false;
3651
1.05k
  }
3652
3653
413k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
413k
  if (s > (int)code_len)
3662
1.81k
    *size = (uint16_t)code_len;
3663
411k
  else
3664
411k
    *size = (uint16_t)s;
3665
3666
413k
  return true;
3667
414k
}
3668