Coverage Report

Created: 2025-07-01 07:03

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
32.2k
{
38
32.2k
  SStream ss;
39
32.2k
  char *p, *p2, tmp[8];
40
32.2k
  unsigned int unit = 0;
41
32.2k
  int i;
42
32.2k
  cs_tms320c64x *tms320c64x;
43
44
32.2k
  if (mci->csh->detail) {
45
32.2k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
32.2k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
32.2k
      switch(insn->detail->groups[i]) {
49
7.65k
        case TMS320C64X_GRP_FUNIT_D:
50
7.65k
          unit = TMS320C64X_FUNIT_D;
51
7.65k
          break;
52
7.12k
        case TMS320C64X_GRP_FUNIT_L:
53
7.12k
          unit = TMS320C64X_FUNIT_L;
54
7.12k
          break;
55
1.91k
        case TMS320C64X_GRP_FUNIT_M:
56
1.91k
          unit = TMS320C64X_FUNIT_M;
57
1.91k
          break;
58
14.8k
        case TMS320C64X_GRP_FUNIT_S:
59
14.8k
          unit = TMS320C64X_FUNIT_S;
60
14.8k
          break;
61
730
        case TMS320C64X_GRP_FUNIT_NO:
62
730
          unit = TMS320C64X_FUNIT_NO;
63
730
          break;
64
32.2k
      }
65
32.2k
      if (unit != 0)
66
32.2k
        break;
67
32.2k
    }
68
32.2k
    tms320c64x->funit.unit = unit;
69
70
32.2k
    SStream_Init(&ss);
71
32.2k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
21.0k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
32.2k
    p = strchr(insn_asm, '\t');
75
32.2k
    if (p != NULL)
76
31.7k
      *p++ = '\0';
77
78
32.2k
    SStream_concat0(&ss, insn_asm);
79
32.2k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
24.7k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
18.7k
        p2--;
82
5.99k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
5.99k
      if (*p2 == 'a')
87
2.74k
        strcpy(tmp, "1T");
88
3.25k
      else
89
3.25k
        strcpy(tmp, "2T");
90
26.2k
    } else {
91
26.2k
      tmp[0] = '\0';
92
26.2k
    }
93
32.2k
    switch(tms320c64x->funit.unit) {
94
7.65k
      case TMS320C64X_FUNIT_D:
95
7.65k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
7.65k
        break;
97
7.12k
      case TMS320C64X_FUNIT_L:
98
7.12k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.12k
        break;
100
1.91k
      case TMS320C64X_FUNIT_M:
101
1.91k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
1.91k
        break;
103
14.8k
      case TMS320C64X_FUNIT_S:
104
14.8k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
14.8k
        break;
106
32.2k
    }
107
32.2k
    if (tms320c64x->funit.crosspath > 0)
108
8.02k
      SStream_concat0(&ss, "X");
109
110
32.2k
    if (p != NULL)
111
31.7k
      SStream_concat(&ss, "\t%s", p);
112
113
32.2k
    if (tms320c64x->parallel != 0)
114
15.1k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
32.2k
    strcpy(insn_asm, ss.buffer);
118
32.2k
  }
119
32.2k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
111k
{
129
111k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
111k
  unsigned reg;
131
132
111k
  if (MCOperand_isReg(Op)) {
133
76.5k
    reg = MCOperand_getReg(Op);
134
76.5k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
1.19k
      switch(reg) {
136
49
        case TMS320C64X_REG_EFR:
137
49
          SStream_concat0(O, "EFR");
138
49
          break;
139
388
        case TMS320C64X_REG_IFR:
140
388
          SStream_concat0(O, "IFR");
141
388
          break;
142
755
        default:
143
755
          SStream_concat0(O, getRegisterName(reg));
144
755
          break;
145
1.19k
      }
146
75.3k
    } else {
147
75.3k
      SStream_concat0(O, getRegisterName(reg));
148
75.3k
    }
149
150
76.5k
    if (MI->csh->detail) {
151
76.5k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
76.5k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
76.5k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
76.5k
    }
155
76.5k
  } else if (MCOperand_isImm(Op)) {
156
35.2k
    int64_t Imm = MCOperand_getImm(Op);
157
158
35.2k
    if (Imm >= 0) {
159
28.5k
      if (Imm > HEX_THRESHOLD)
160
19.0k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
9.48k
      else
162
9.48k
        SStream_concat(O, "%"PRIu64, Imm);
163
28.5k
    } else {
164
6.62k
      if (Imm < -HEX_THRESHOLD)
165
5.97k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
650
      else
167
650
        SStream_concat(O, "-%"PRIu64, -Imm);
168
6.62k
    }
169
170
35.2k
    if (MI->csh->detail) {
171
35.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
35.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
35.2k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
35.2k
    }
175
35.2k
  }
176
111k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
6.57k
{
180
6.57k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
6.57k
  int64_t Val = MCOperand_getImm(Op);
182
6.57k
  unsigned scaled, base, offset, mode, unit;
183
6.57k
  cs_tms320c64x *tms320c64x;
184
6.57k
  char st, nd;
185
186
6.57k
  scaled = (Val >> 19) & 1;
187
6.57k
  base = (Val >> 12) & 0x7f;
188
6.57k
  offset = (Val >> 5) & 0x7f;
189
6.57k
  mode = (Val >> 1) & 0xf;
190
6.57k
  unit = Val & 1;
191
192
6.57k
  if (scaled) {
193
5.68k
    st = '[';
194
5.68k
    nd = ']';
195
5.68k
  } else {
196
896
    st = '(';
197
896
    nd = ')';
198
896
  }
199
200
6.57k
  switch(mode) {
201
921
    case 0:
202
921
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
921
      break;
204
478
    case 1:
205
478
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
478
      break;
207
645
    case 4:
208
645
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
645
      break;
210
191
    case 5:
211
191
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
191
      break;
213
416
    case 8:
214
416
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
416
      break;
216
488
    case 9:
217
488
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
488
      break;
219
1.03k
    case 10:
220
1.03k
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
1.03k
      break;
222
1.14k
    case 11:
223
1.14k
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
1.14k
      break;
225
576
    case 12:
226
576
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
576
      break;
228
287
    case 13:
229
287
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
287
      break;
231
167
    case 14:
232
167
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
167
      break;
234
220
    case 15:
235
220
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
220
      break;
237
6.57k
  }
238
239
6.57k
  if (MI->csh->detail) {
240
6.57k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
6.57k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
6.57k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
6.57k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
6.57k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
6.57k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
6.57k
    switch(mode) {
248
921
      case 0:
249
921
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
921
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
921
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
921
        break;
253
478
      case 1:
254
478
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
478
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
478
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
478
        break;
258
645
      case 4:
259
645
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
645
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
645
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
645
        break;
263
191
      case 5:
264
191
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
191
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
191
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
191
        break;
268
416
      case 8:
269
416
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
416
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
416
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
416
        break;
273
488
      case 9:
274
488
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
488
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
488
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
488
        break;
278
1.03k
      case 10:
279
1.03k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
1.03k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
1.03k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
1.03k
        break;
283
1.14k
      case 11:
284
1.14k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
1.14k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
1.14k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
1.14k
        break;
288
576
      case 12:
289
576
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
576
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
576
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
576
        break;
293
287
      case 13:
294
287
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
287
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
287
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
287
        break;
298
167
      case 14:
299
167
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
167
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
167
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
167
        break;
303
220
      case 15:
304
220
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
220
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
220
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
220
        break;
308
6.57k
    }
309
6.57k
    tms320c64x->op_count++;
310
6.57k
  }
311
6.57k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
6.62k
{
315
6.62k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
6.62k
  int64_t Val = MCOperand_getImm(Op);
317
6.62k
  uint16_t offset;
318
6.62k
  unsigned basereg;
319
6.62k
  cs_tms320c64x *tms320c64x;
320
321
6.62k
  basereg = Val & 0x7f;
322
6.62k
  offset = (Val >> 7) & 0x7fff;
323
6.62k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
6.62k
  if (MI->csh->detail) {
326
6.62k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
6.62k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
6.62k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
6.62k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
6.62k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
6.62k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
6.62k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
6.62k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
6.62k
    tms320c64x->op_count++;
336
6.62k
  }
337
6.62k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
15.9k
{
341
15.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
15.9k
  unsigned reg = MCOperand_getReg(Op);
343
15.9k
  cs_tms320c64x *tms320c64x;
344
345
15.9k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
15.9k
  if (MI->csh->detail) {
348
15.9k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
15.9k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
15.9k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
15.9k
    tms320c64x->op_count++;
353
15.9k
  }
354
15.9k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
59.7k
{
358
59.7k
  unsigned opcode = MCInst_getOpcode(MI);
359
59.7k
  MCOperand *op;
360
361
59.7k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
114
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
393
    case TMS320C64x_ADD_l1_irr:
366
650
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.15k
    case TMS320C64x_ADD_s1_irr:
369
1.15k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.15k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.15k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.15k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.15k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
249
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
249
        op = MCInst_getOperand(MI, 2);
377
249
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
249
        SStream_concat0(O, "SUB\t");
380
249
        printOperand(MI, 1, O);
381
249
        SStream_concat0(O, ", ");
382
249
        printOperand(MI, 2, O);
383
249
        SStream_concat0(O, ", ");
384
249
        printOperand(MI, 0, O);
385
386
249
        return true;
387
249
      }
388
908
      break;
389
59.7k
  }
390
59.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
316
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
700
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
948
    case TMS320C64x_ADD_l1_irr:
397
1.03k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.34k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.82k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
2.03k
    case TMS320C64x_OR_s1_irr:
404
2.03k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
2.03k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
2.03k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
2.03k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
2.03k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
190
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
190
        MI->size--;
412
413
190
        SStream_concat0(O, "MV\t");
414
190
        printOperand(MI, 1, O);
415
190
        SStream_concat0(O, ", ");
416
190
        printOperand(MI, 0, O);
417
418
190
        return true;
419
190
      }
420
1.84k
      break;
421
59.4k
  }
422
59.3k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
310
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
538
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.42k
    case TMS320C64x_XOR_s1_irr:
429
1.42k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.42k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.42k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.42k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.42k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
153
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
153
        MI->size--;
437
438
153
        SStream_concat0(O, "NOT\t");
439
153
        printOperand(MI, 1, O);
440
153
        SStream_concat0(O, ", ");
441
153
        printOperand(MI, 0, O);
442
443
153
        return true;
444
153
      }
445
1.26k
      break;
446
59.3k
  }
447
59.1k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
366
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
974
    case TMS320C64x_MVK_l2_ir:
452
974
      if ((MCInst_getNumOperands(MI) == 2) &&
453
974
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
974
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
974
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
267
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
267
        MI->size--;
459
460
267
        SStream_concat0(O, "ZERO\t");
461
267
        printOperand(MI, 0, O);
462
463
267
        return true;
464
267
      }
465
707
      break;
466
59.1k
  }
467
58.8k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
599
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
686
    case TMS320C64x_SUB_s1_rrr:
472
686
      if ((MCInst_getNumOperands(MI) == 3) &&
473
686
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
686
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
686
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
686
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
187
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
187
        MI->size -= 2;
480
481
187
        SStream_concat0(O, "ZERO\t");
482
187
        printOperand(MI, 0, O);
483
484
187
        return true;
485
187
      }
486
499
      break;
487
58.8k
  }
488
58.6k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
799
    case TMS320C64x_SUB_l1_irr:
491
1.21k
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.26k
    case TMS320C64x_SUB_s1_irr:
494
1.26k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.26k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.26k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.26k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.26k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
216
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
216
        MI->size--;
502
503
216
        SStream_concat0(O, "NEG\t");
504
216
        printOperand(MI, 1, O);
505
216
        SStream_concat0(O, ", ");
506
216
        printOperand(MI, 0, O);
507
508
216
        return true;
509
216
      }
510
1.05k
      break;
511
58.6k
  }
512
58.4k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
347
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
497
    case TMS320C64x_PACKLH2_s1_rrr:
517
497
      if ((MCInst_getNumOperands(MI) == 3) &&
518
497
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
497
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
497
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
497
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
27
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
27
        MI->size--;
525
526
27
        SStream_concat0(O, "SWAP2\t");
527
27
        printOperand(MI, 1, O);
528
27
        SStream_concat0(O, ", ");
529
27
        printOperand(MI, 0, O);
530
531
27
        return true;
532
27
      }
533
470
      break;
534
58.4k
  }
535
58.4k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.72k
    case TMS320C64x_NOP_n:
539
1.72k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.72k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.72k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
156
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
156
        MI->size--;
545
546
156
        SStream_concat0(O, "IDLE");
547
548
156
        return true;
549
156
      }
550
1.56k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.56k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.56k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
1.31k
        MI->size--;
555
556
1.31k
        SStream_concat0(O, "NOP");
557
558
1.31k
        return true;
559
1.31k
      }
560
253
      break;
561
58.4k
  }
562
563
56.9k
  return false;
564
58.4k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
59.7k
{
568
59.7k
  if (!printAliasInstruction(MI, O, Info))
569
56.9k
    printInstruction(MI, O, Info);
570
59.7k
}
571
572
#endif