/src/capstonenext/arch/ARM/ARMInstPrinter.c
Line | Count | Source (jump to first uncovered line) |
1 | | /* Capstone Disassembly Engine, http://www.capstone-engine.org */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */ |
3 | | /* Rot127 <unisono@quyllur.org> 2022-2023 */ |
4 | | /* Automatically translated source file from LLVM. */ |
5 | | |
6 | | /* LLVM-commit: <commit> */ |
7 | | /* LLVM-tag: <tag> */ |
8 | | |
9 | | /* Only small edits allowed. */ |
10 | | /* For multiple similar edits, please create a Patch for the translator. */ |
11 | | |
12 | | /* Capstone's C++ file translator: */ |
13 | | /* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */ |
14 | | |
15 | | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
16 | | // |
17 | | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
18 | | // See https://llvm.org/LICENSE.txt for license information. |
19 | | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
20 | | // |
21 | | //===----------------------------------------------------------------------===// |
22 | | // |
23 | | // This class prints an ARM MCInst to a .s file. |
24 | | // |
25 | | //===----------------------------------------------------------------------===// |
26 | | |
27 | | #include <capstone/arm.h> |
28 | | |
29 | | #include <capstone/platform.h> |
30 | | |
31 | | #include "../../Mapping.h" |
32 | | #include "../../MCInst.h" |
33 | | #include "../../MCInstPrinter.h" |
34 | | #include "../../MCRegisterInfo.h" |
35 | | #include "../../SStream.h" |
36 | | |
37 | | #include "ARMAddressingModes.h" |
38 | | #include "ARMBaseInfo.h" |
39 | | #include "ARMDisassemblerExtension.h" |
40 | | #include "ARMInstPrinter.h" |
41 | | #include "ARMLinkage.h" |
42 | | #include "ARMMapping.h" |
43 | | |
44 | | #define GET_BANKEDREG_IMPL |
45 | | #include "ARMGenSystemRegister.inc" |
46 | | |
47 | 79.7k | #define CONCAT(a, b) CONCAT_(a, b) |
48 | 79.7k | #define CONCAT_(a, b) a##_##b |
49 | | |
50 | | #define DEBUG_TYPE "asm-printer" |
51 | | |
52 | | // Static function declarations. These are functions which have the same identifiers |
53 | | // over all architectures. Therefor they need to be static. |
54 | | #ifndef CAPSTONE_DIET |
55 | | static void printCustomAliasOperand(MCInst *MI, uint64_t Address, |
56 | | unsigned OpIdx, unsigned PrintMethodIdx, |
57 | | SStream *O); |
58 | | #endif |
59 | | static const char *getRegisterName(unsigned RegNo, unsigned AltIdx); |
60 | | |
61 | | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
62 | | /// |
63 | | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
64 | | unsigned translateShiftImm(unsigned imm) |
65 | 68.8k | { |
66 | | // lsr #32 and asr #32 exist, but should be encoded as a 0. |
67 | 68.8k | CS_ASSERT((imm & ~0x1f) == 0 && "Invalid shift encoding"); |
68 | | |
69 | 68.8k | if (imm == 0) |
70 | 5.26k | return 32; |
71 | 63.5k | return imm; |
72 | 68.8k | } |
73 | | |
74 | | /// Prints the shift value with an immediate value. |
75 | | static inline void printRegImmShift(MCInst *MI, SStream *O, |
76 | | ARM_AM_ShiftOpc ShOpc, unsigned ShImm, |
77 | | bool UseMarkup) |
78 | 24.6k | { |
79 | 24.6k | add_cs_detail(MI, ARM_OP_GROUP_RegImmShift, ShOpc, ShImm); |
80 | 24.6k | if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm)) |
81 | 667 | return; |
82 | 23.9k | SStream_concat0(O, ", "); |
83 | | |
84 | 23.9k | CS_ASSERT(!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0"); |
85 | 23.9k | SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc)); |
86 | | |
87 | 23.9k | if (ShOpc != ARM_AM_rrx) { |
88 | 22.2k | SStream_concat0(O, " "); |
89 | 22.2k | if (getUseMarkup()) |
90 | 0 | SStream_concat0(O, "<imm:"); |
91 | 22.2k | SStream_concat(O, "%s%d", "#", translateShiftImm(ShImm)); |
92 | 22.2k | if (getUseMarkup()) |
93 | 0 | SStream_concat0(O, ">"); |
94 | 22.2k | } |
95 | 23.9k | } |
96 | | |
97 | | static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O) |
98 | 908k | { |
99 | 908k | add_cs_detail(MI, ARM_OP_GROUP_PredicateOperand, OpNum); |
100 | 908k | ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm( |
101 | 908k | MCInst_getOperand(MI, (OpNum))); |
102 | | // Handle the undefined 15 CC value here for printing so we don't abort(). |
103 | 908k | if ((unsigned)CC == 15) |
104 | 1.51k | SStream_concat0(O, "<und>"); |
105 | 907k | else if (CC != ARMCC_AL) |
106 | 149k | SStream_concat0(O, ARMCondCodeToString(CC)); |
107 | 908k | } |
108 | | |
109 | | static void printRegName(SStream *OS, unsigned RegNo) |
110 | 3.76M | { |
111 | 3.76M | SStream_concat(OS, "%s%s", markup("<reg:"), |
112 | 3.76M | getRegisterName(RegNo, ARM_NoRegAltName)); |
113 | 3.76M | SStream_concat0(OS, markup(">")); |
114 | 3.76M | } |
115 | | |
116 | | static inline void printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
117 | 1.75M | { |
118 | 1.75M | add_cs_detail(MI, ARM_OP_GROUP_Operand, OpNo); |
119 | 1.75M | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
120 | 1.75M | if (MCOperand_isReg(Op)) { |
121 | 1.43M | unsigned Reg = MCOperand_getReg(Op); |
122 | 1.43M | printRegName(O, Reg); |
123 | 1.43M | } else if (MCOperand_isImm(Op)) { |
124 | 314k | SStream_concat(O, "%s", markup("<imm:")); |
125 | 314k | SStream_concat1(O, '#'); |
126 | 314k | printInt64(O, MCOperand_getImm(Op)); |
127 | 314k | SStream_concat0(O, markup(">")); |
128 | 314k | } else { |
129 | 0 | CS_ASSERT_RET(0 && "Expressions are not supported."); |
130 | 0 | } |
131 | 1.75M | } |
132 | | |
133 | | static inline void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O) |
134 | 39.8k | { |
135 | 39.8k | add_cs_detail(MI, ARM_OP_GROUP_RegisterList, OpNum); |
136 | 39.8k | if (MCInst_getOpcode(MI) != ARM_t2CLRM) { |
137 | 39.7k | } |
138 | | |
139 | 39.8k | SStream_concat0(O, "{"); |
140 | 257k | for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) { |
141 | 218k | if (i != OpNum) |
142 | 178k | SStream_concat0(O, ", "); |
143 | 218k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (i)))); |
144 | 218k | } |
145 | 39.8k | SStream_concat0(O, "}"); |
146 | 39.8k | } |
147 | | |
148 | | static inline void printSBitModifierOperand(MCInst *MI, unsigned OpNum, |
149 | | SStream *O) |
150 | 291k | { |
151 | 291k | add_cs_detail(MI, ARM_OP_GROUP_SBitModifierOperand, OpNum); |
152 | 291k | if (MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))) { |
153 | 259k | SStream_concat0(O, "s"); |
154 | 259k | } |
155 | 291k | } |
156 | | |
157 | | static inline void printOperandAddr(MCInst *MI, uint64_t Address, |
158 | | unsigned OpNum, SStream *O) |
159 | 58.1k | { |
160 | 58.1k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
161 | 58.1k | if (!MCOperand_isImm(Op) || !MI->csh->PrintBranchImmAsAddress || |
162 | 58.1k | getUseMarkup()) { |
163 | 0 | printOperand(MI, OpNum, O); |
164 | 0 | return; |
165 | 0 | } |
166 | 58.1k | int64_t Imm = MCOperand_getImm(Op); |
167 | | // For ARM instructions the PC offset is 8 bytes, for Thumb instructions it |
168 | | // is 4 bytes. |
169 | 58.1k | uint64_t Offset = ARM_getFeatureBits(MI->csh->mode, ARM_ModeThumb) ? 4 : |
170 | 58.1k | 8; |
171 | | |
172 | | // A Thumb instruction BLX(i) can be 16-bit aligned while targets Arm code |
173 | | // which is 32-bit aligned. The target address for the case is calculated as |
174 | | // targetAddress = Align(PC,4) + imm32; |
175 | | // where |
176 | | // Align(x, y) = y * (x DIV y); |
177 | 58.1k | if (MCInst_getOpcode(MI) == ARM_tBLXi) |
178 | 227 | Address &= ~0x3; |
179 | | |
180 | 58.1k | uint64_t Target = Address + Imm + Offset; |
181 | | |
182 | 58.1k | Target &= 0xffffffff; |
183 | 58.1k | ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Target); |
184 | 58.1k | printUInt64(O, Target); |
185 | 58.1k | } |
186 | | |
187 | | static inline void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, |
188 | | SStream *O) |
189 | 22.2k | { |
190 | 22.2k | add_cs_detail(MI, ARM_OP_GROUP_ThumbLdrLabelOperand, OpNum); |
191 | 22.2k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
192 | 22.2k | if (MCOperand_isExpr(MO1)) { |
193 | | // MO1.getExpr()->print(O, &MAI); |
194 | 0 | return; |
195 | 0 | } |
196 | | |
197 | 22.2k | SStream_concat(O, "%s", markup("<mem:")); |
198 | 22.2k | SStream_concat0(O, "[pc, "); |
199 | | |
200 | 22.2k | int32_t OffImm = (int32_t)MCOperand_getImm(MO1); |
201 | | |
202 | | // Special value for #-0. All others are normal. |
203 | 22.2k | if (OffImm == INT32_MIN) |
204 | 1.26k | OffImm = 0; |
205 | 22.2k | SStream_concat(O, "%s", markup("<imm:")); |
206 | 22.2k | printInt32Bang(O, OffImm); |
207 | 22.2k | SStream_concat0(O, markup(">")); |
208 | 22.2k | SStream_concat(O, "%s", "]"); |
209 | 22.2k | SStream_concat0(O, markup(">")); |
210 | 22.2k | } |
211 | | |
212 | | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
213 | | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
214 | | // REG 0 0 - e.g. R5 |
215 | | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
216 | | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
217 | | static inline void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O) |
218 | 6.51k | { |
219 | 6.51k | add_cs_detail(MI, ARM_OP_GROUP_SORegRegOperand, OpNum); |
220 | 6.51k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
221 | 6.51k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
222 | 6.51k | MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2)); |
223 | | |
224 | 6.51k | printRegName(O, MCOperand_getReg(MO1)); |
225 | | |
226 | | // Print the shift opc. |
227 | 6.51k | ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(MCOperand_getImm(MO3)); |
228 | 6.51k | SStream_concat(O, "%s", ", "); |
229 | 6.51k | SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc)); |
230 | 6.51k | if (ShOpc == ARM_AM_rrx) |
231 | 0 | return; |
232 | | |
233 | 6.51k | SStream_concat0(O, " "); |
234 | | |
235 | 6.51k | printRegName(O, MCOperand_getReg(MO2)); |
236 | 6.51k | } |
237 | | |
238 | | static inline void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O) |
239 | 11.6k | { |
240 | 11.6k | add_cs_detail(MI, ARM_OP_GROUP_SORegImmOperand, OpNum); |
241 | 11.6k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
242 | 11.6k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
243 | | |
244 | 11.6k | printRegName(O, MCOperand_getReg(MO1)); |
245 | | |
246 | | // Print the shift opc. |
247 | 11.6k | printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)), |
248 | 11.6k | ARM_AM_getSORegOffset(MCOperand_getImm(MO2)), |
249 | 11.6k | getUseMarkup()); |
250 | 11.6k | } |
251 | | |
252 | | //===--------------------------------------------------------------------===// |
253 | | // Addressing Mode #2 |
254 | | //===--------------------------------------------------------------------===// |
255 | | |
256 | | static inline void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op, |
257 | | SStream *O) |
258 | 5.44k | { |
259 | 5.44k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
260 | 5.44k | MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1)); |
261 | 5.44k | MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2)); |
262 | | |
263 | 5.44k | SStream_concat(O, "%s", markup("<mem:")); |
264 | 5.44k | SStream_concat0(O, "["); |
265 | 5.44k | printRegName(O, MCOperand_getReg(MO1)); |
266 | | |
267 | 5.44k | if (!MCOperand_getReg(MO2)) { |
268 | 0 | if (ARM_AM_getAM2Offset( |
269 | 0 | MCOperand_getImm(MO3))) { // Don't print +0. |
270 | 0 | SStream_concat( |
271 | 0 | O, "%s%s%s", ", ", markup("<imm:"), "#", |
272 | 0 | ARM_AM_getAddrOpcStr( |
273 | 0 | ARM_AM_getAM2Op(MCOperand_getImm(MO3))), |
274 | 0 | ARM_AM_getAM2Offset(MCOperand_getImm(MO3))); |
275 | 0 | SStream_concat0(O, markup(">")); |
276 | 0 | } |
277 | 0 | SStream_concat(O, "%s", "]"); |
278 | 0 | SStream_concat0(O, markup(">")); |
279 | 0 | return; |
280 | 0 | } |
281 | | |
282 | 5.44k | SStream_concat0(O, ", "); |
283 | 5.44k | SStream_concat0(O, ARM_AM_getAddrOpcStr( |
284 | 5.44k | ARM_AM_getAM2Op(MCOperand_getImm(MO3)))); |
285 | 5.44k | printRegName(O, MCOperand_getReg(MO2)); |
286 | | |
287 | 5.44k | printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO3)), |
288 | 5.44k | ARM_AM_getAM2Offset(MCOperand_getImm(MO3)), |
289 | 5.44k | getUseMarkup()); |
290 | 5.44k | SStream_concat(O, "%s", "]"); |
291 | 5.44k | SStream_concat0(O, markup(">")); |
292 | 5.44k | } |
293 | | |
294 | | static inline void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O) |
295 | 77 | { |
296 | 77 | add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBB, Op); |
297 | 77 | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
298 | 77 | MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1)); |
299 | 77 | SStream_concat(O, "%s", markup("<mem:")); |
300 | 77 | SStream_concat0(O, "["); |
301 | 77 | printRegName(O, MCOperand_getReg(MO1)); |
302 | 77 | SStream_concat0(O, ", "); |
303 | 77 | printRegName(O, MCOperand_getReg(MO2)); |
304 | 77 | SStream_concat(O, "%s", "]"); |
305 | 77 | SStream_concat0(O, markup(">")); |
306 | 77 | } |
307 | | |
308 | | static inline void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O) |
309 | 309 | { |
310 | 309 | add_cs_detail(MI, ARM_OP_GROUP_AddrModeTBH, Op); |
311 | 309 | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
312 | 309 | MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1)); |
313 | 309 | SStream_concat(O, "%s", markup("<mem:")); |
314 | 309 | SStream_concat0(O, "["); |
315 | 309 | printRegName(O, MCOperand_getReg(MO1)); |
316 | 309 | SStream_concat0(O, ", "); |
317 | 309 | printRegName(O, MCOperand_getReg(MO2)); |
318 | 309 | SStream_concat(O, "%s%s%s%s%s", ", lsl ", markup("<imm:"), "#1", |
319 | 309 | markup(">"), "]"); |
320 | 309 | SStream_concat0(O, markup(">")); |
321 | 309 | } |
322 | | |
323 | | static inline void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O) |
324 | 10.9k | { |
325 | 10.9k | add_cs_detail(MI, ARM_OP_GROUP_AddrMode2Operand, Op); |
326 | 10.9k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
327 | | |
328 | 10.9k | if (!MCOperand_isReg( |
329 | 10.9k | MO1)) { // FIXME: This is for CP entries, but isn't right. |
330 | 0 | printOperand(MI, Op, O); |
331 | 0 | return; |
332 | 0 | } |
333 | | |
334 | 10.9k | printAM2PreOrOffsetIndexOp(MI, Op, O); |
335 | 10.9k | } |
336 | | |
337 | | static inline void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, |
338 | | SStream *O) |
339 | 8.90k | { |
340 | 8.90k | add_cs_detail(MI, ARM_OP_GROUP_AddrMode2OffsetOperand, OpNum); |
341 | 8.90k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
342 | 8.90k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
343 | | |
344 | 8.90k | if (!MCOperand_getReg(MO1)) { |
345 | 4.72k | unsigned ImmOffs = ARM_AM_getAM2Offset(MCOperand_getImm(MO2)); |
346 | 4.72k | SStream_concat(O, "%s", markup("<imm:")); |
347 | 4.72k | SStream_concat1(O, '#'); |
348 | 4.72k | SStream_concat(O, "%s", |
349 | 4.72k | ARM_AM_getAddrOpcStr( |
350 | 4.72k | ARM_AM_getAM2Op(MCOperand_getImm(MO2)))); |
351 | 4.72k | printUInt32(O, ImmOffs); |
352 | 4.72k | SStream_concat0(O, markup(">")); |
353 | 4.72k | return; |
354 | 4.72k | } |
355 | | |
356 | 4.17k | SStream_concat0(O, ARM_AM_getAddrOpcStr( |
357 | 4.17k | ARM_AM_getAM2Op(MCOperand_getImm(MO2)))); |
358 | 4.17k | printRegName(O, MCOperand_getReg(MO1)); |
359 | | |
360 | 4.17k | printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO2)), |
361 | 4.17k | ARM_AM_getAM2Offset(MCOperand_getImm(MO2)), |
362 | 4.17k | getUseMarkup()); |
363 | 4.17k | } |
364 | | |
365 | | //===--------------------------------------------------------------------===// |
366 | | // Addressing Mode #3 |
367 | | //===--------------------------------------------------------------------===// |
368 | | |
369 | | static inline void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, |
370 | | SStream *O, bool AlwaysPrintImm0) |
371 | 3.99k | { |
372 | 3.99k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
373 | 3.99k | MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1)); |
374 | 3.99k | MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2)); |
375 | | |
376 | 3.99k | SStream_concat(O, "%s", markup("<mem:")); |
377 | 3.99k | SStream_concat0(O, "["); |
378 | | |
379 | 3.99k | printRegName(O, MCOperand_getReg(MO1)); |
380 | | |
381 | 3.99k | if (MCOperand_getReg(MO2)) { |
382 | 1.81k | SStream_concat(O, "%s", ", "); |
383 | 1.81k | SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op( |
384 | 1.81k | MCOperand_getImm(MO3)))); |
385 | 1.81k | printRegName(O, MCOperand_getReg(MO2)); |
386 | 1.81k | SStream_concat1(O, ']'); |
387 | 1.81k | SStream_concat0(O, markup(">")); |
388 | 1.81k | return; |
389 | 1.81k | } |
390 | | |
391 | | // If the op is sub we have to print the immediate even if it is 0 |
392 | 2.18k | unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO3)); |
393 | 2.18k | ARM_AM_AddrOpc op = ARM_AM_getAM3Op(MCOperand_getImm(MO3)); |
394 | | |
395 | 2.18k | if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM_sub)) { |
396 | 2.11k | SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), "#", |
397 | 2.11k | ARM_AM_getAddrOpcStr(op)); |
398 | 2.11k | printUInt32(O, ImmOffs); |
399 | 2.11k | SStream_concat0(O, markup(">")); |
400 | 2.11k | } |
401 | 2.18k | SStream_concat1(O, ']'); |
402 | 2.18k | SStream_concat0(O, markup(">")); |
403 | 2.18k | } |
404 | | |
405 | | #define DEFINE_printAddrMode3Operand(AlwaysPrintImm0) \ |
406 | | static inline void CONCAT(printAddrMode3Operand, AlwaysPrintImm0)( \ |
407 | | MCInst * MI, unsigned Op, SStream *O) \ |
408 | 3.99k | { \ |
409 | 3.99k | add_cs_detail(MI, \ |
410 | 3.99k | CONCAT(ARM_OP_GROUP_AddrMode3Operand, \ |
411 | 3.99k | AlwaysPrintImm0), \ |
412 | 3.99k | Op, AlwaysPrintImm0); \ |
413 | 3.99k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \ |
414 | 3.99k | if (!MCOperand_isReg(MO1)) { \ |
415 | 0 | printOperand(MI, Op, O); \ |
416 | 0 | return; \ |
417 | 0 | } \ |
418 | 3.99k | \ |
419 | 3.99k | printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \ |
420 | 3.99k | } ARMInstPrinter.c:printAddrMode3Operand_0 Line | Count | Source | 408 | 1.87k | { \ | 409 | 1.87k | add_cs_detail(MI, \ | 410 | 1.87k | CONCAT(ARM_OP_GROUP_AddrMode3Operand, \ | 411 | 1.87k | AlwaysPrintImm0), \ | 412 | 1.87k | Op, AlwaysPrintImm0); \ | 413 | 1.87k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \ | 414 | 1.87k | if (!MCOperand_isReg(MO1)) { \ | 415 | 0 | printOperand(MI, Op, O); \ | 416 | 0 | return; \ | 417 | 0 | } \ | 418 | 1.87k | \ | 419 | 1.87k | printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \ | 420 | 1.87k | } |
ARMInstPrinter.c:printAddrMode3Operand_1 Line | Count | Source | 408 | 2.11k | { \ | 409 | 2.11k | add_cs_detail(MI, \ | 410 | 2.11k | CONCAT(ARM_OP_GROUP_AddrMode3Operand, \ | 411 | 2.11k | AlwaysPrintImm0), \ | 412 | 2.11k | Op, AlwaysPrintImm0); \ | 413 | 2.11k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \ | 414 | 2.11k | if (!MCOperand_isReg(MO1)) { \ | 415 | 0 | printOperand(MI, Op, O); \ | 416 | 0 | return; \ | 417 | 0 | } \ | 418 | 2.11k | \ | 419 | 2.11k | printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \ | 420 | 2.11k | } |
|
421 | | DEFINE_printAddrMode3Operand(false); |
422 | | DEFINE_printAddrMode3Operand(true); |
423 | | |
424 | | static inline void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, |
425 | | SStream *O) |
426 | 4.20k | { |
427 | 4.20k | add_cs_detail(MI, ARM_OP_GROUP_AddrMode3OffsetOperand, OpNum); |
428 | 4.20k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
429 | 4.20k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
430 | | |
431 | 4.20k | if (MCOperand_getReg(MO1)) { |
432 | 3.02k | SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op( |
433 | 3.02k | MCOperand_getImm(MO2)))); |
434 | 3.02k | printRegName(O, MCOperand_getReg(MO1)); |
435 | 3.02k | return; |
436 | 3.02k | } |
437 | | |
438 | 1.17k | unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO2)); |
439 | 1.17k | SStream_concat(O, "%s", markup("<imm:")); |
440 | 1.17k | SStream_concat1(O, '#'); |
441 | 1.17k | SStream_concat( |
442 | 1.17k | O, "%s", |
443 | 1.17k | ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(MCOperand_getImm(MO2)))); |
444 | 1.17k | printUInt32(O, ImmOffs); |
445 | 1.17k | SStream_concat0(O, markup(">")); |
446 | 1.17k | } |
447 | | |
448 | | static inline void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, |
449 | | SStream *O) |
450 | 521 | { |
451 | 521 | add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8Operand, OpNum); |
452 | 521 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
453 | 521 | unsigned Imm = MCOperand_getImm(MO); |
454 | 521 | SStream_concat(O, "%s", markup("<imm:")); |
455 | 521 | SStream_concat1(O, '#'); |
456 | 521 | SStream_concat(O, "%s", ((Imm & 256) ? "" : "-")); |
457 | 521 | printUInt32(O, (Imm & 0xff)); |
458 | 521 | SStream_concat0(O, markup(">")); |
459 | 521 | } |
460 | | |
461 | | static inline void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, |
462 | | SStream *O) |
463 | 1.17k | { |
464 | 1.17k | add_cs_detail(MI, ARM_OP_GROUP_PostIdxRegOperand, OpNum); |
465 | 1.17k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
466 | 1.17k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
467 | | |
468 | 1.17k | SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-")); |
469 | 1.17k | printRegName(O, MCOperand_getReg(MO1)); |
470 | 1.17k | } |
471 | | |
472 | | static inline void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, |
473 | | SStream *O) |
474 | 9.21k | { |
475 | 9.21k | add_cs_detail(MI, ARM_OP_GROUP_PostIdxImm8s4Operand, OpNum); |
476 | 9.21k | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
477 | 9.21k | unsigned Imm = MCOperand_getImm(MO); |
478 | 9.21k | SStream_concat(O, "%s", markup("<imm:")); |
479 | 9.21k | SStream_concat1(O, '#'); |
480 | 9.21k | SStream_concat(O, "%s", ((Imm & 256) ? "" : "-")); |
481 | 9.21k | printUInt32(O, (Imm & 0xff) << 2); |
482 | 9.21k | SStream_concat0(O, markup(">")); |
483 | 9.21k | } |
484 | | |
485 | | #define DEFINE_printMveAddrModeRQOperand(shift) \ |
486 | | static inline void CONCAT(printMveAddrModeRQOperand, shift)( \ |
487 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
488 | 455 | { \ |
489 | 455 | add_cs_detail( \ |
490 | 455 | MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \ |
491 | 455 | OpNum, shift); \ |
492 | 455 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ |
493 | 455 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ |
494 | 455 | \ |
495 | 455 | SStream_concat(O, "%s", markup("<mem:")); \ |
496 | 455 | SStream_concat0(O, "["); \ |
497 | 455 | printRegName(O, MCOperand_getReg(MO1)); \ |
498 | 455 | SStream_concat0(O, ", "); \ |
499 | 455 | printRegName(O, MCOperand_getReg(MO2)); \ |
500 | 455 | \ |
501 | 455 | if (shift > 0) \ |
502 | 455 | printRegImmShift(MI, O, ARM_AM_uxtw, shift, \ |
503 | 364 | getUseMarkup()); \ |
504 | 455 | \ |
505 | 455 | SStream_concat(O, "%s", "]"); \ |
506 | 455 | SStream_concat0(O, markup(">")); \ |
507 | 455 | } ARMInstPrinter.c:printMveAddrModeRQOperand_0 Line | Count | Source | 488 | 91 | { \ | 489 | 91 | add_cs_detail( \ | 490 | 91 | MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \ | 491 | 91 | OpNum, shift); \ | 492 | 91 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 493 | 91 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 494 | 91 | \ | 495 | 91 | SStream_concat(O, "%s", markup("<mem:")); \ | 496 | 91 | SStream_concat0(O, "["); \ | 497 | 91 | printRegName(O, MCOperand_getReg(MO1)); \ | 498 | 91 | SStream_concat0(O, ", "); \ | 499 | 91 | printRegName(O, MCOperand_getReg(MO2)); \ | 500 | 91 | \ | 501 | 91 | if (shift > 0) \ | 502 | 91 | printRegImmShift(MI, O, ARM_AM_uxtw, shift, \ | 503 | 0 | getUseMarkup()); \ | 504 | 91 | \ | 505 | 91 | SStream_concat(O, "%s", "]"); \ | 506 | 91 | SStream_concat0(O, markup(">")); \ | 507 | 91 | } |
ARMInstPrinter.c:printMveAddrModeRQOperand_3 Line | Count | Source | 488 | 214 | { \ | 489 | 214 | add_cs_detail( \ | 490 | 214 | MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \ | 491 | 214 | OpNum, shift); \ | 492 | 214 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 493 | 214 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 494 | 214 | \ | 495 | 214 | SStream_concat(O, "%s", markup("<mem:")); \ | 496 | 214 | SStream_concat0(O, "["); \ | 497 | 214 | printRegName(O, MCOperand_getReg(MO1)); \ | 498 | 214 | SStream_concat0(O, ", "); \ | 499 | 214 | printRegName(O, MCOperand_getReg(MO2)); \ | 500 | 214 | \ | 501 | 214 | if (shift > 0) \ | 502 | 214 | printRegImmShift(MI, O, ARM_AM_uxtw, shift, \ | 503 | 214 | getUseMarkup()); \ | 504 | 214 | \ | 505 | 214 | SStream_concat(O, "%s", "]"); \ | 506 | 214 | SStream_concat0(O, markup(">")); \ | 507 | 214 | } |
ARMInstPrinter.c:printMveAddrModeRQOperand_1 Line | Count | Source | 488 | 55 | { \ | 489 | 55 | add_cs_detail( \ | 490 | 55 | MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \ | 491 | 55 | OpNum, shift); \ | 492 | 55 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 493 | 55 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 494 | 55 | \ | 495 | 55 | SStream_concat(O, "%s", markup("<mem:")); \ | 496 | 55 | SStream_concat0(O, "["); \ | 497 | 55 | printRegName(O, MCOperand_getReg(MO1)); \ | 498 | 55 | SStream_concat0(O, ", "); \ | 499 | 55 | printRegName(O, MCOperand_getReg(MO2)); \ | 500 | 55 | \ | 501 | 55 | if (shift > 0) \ | 502 | 55 | printRegImmShift(MI, O, ARM_AM_uxtw, shift, \ | 503 | 55 | getUseMarkup()); \ | 504 | 55 | \ | 505 | 55 | SStream_concat(O, "%s", "]"); \ | 506 | 55 | SStream_concat0(O, markup(">")); \ | 507 | 55 | } |
ARMInstPrinter.c:printMveAddrModeRQOperand_2 Line | Count | Source | 488 | 95 | { \ | 489 | 95 | add_cs_detail( \ | 490 | 95 | MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \ | 491 | 95 | OpNum, shift); \ | 492 | 95 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 493 | 95 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 494 | 95 | \ | 495 | 95 | SStream_concat(O, "%s", markup("<mem:")); \ | 496 | 95 | SStream_concat0(O, "["); \ | 497 | 95 | printRegName(O, MCOperand_getReg(MO1)); \ | 498 | 95 | SStream_concat0(O, ", "); \ | 499 | 95 | printRegName(O, MCOperand_getReg(MO2)); \ | 500 | 95 | \ | 501 | 95 | if (shift > 0) \ | 502 | 95 | printRegImmShift(MI, O, ARM_AM_uxtw, shift, \ | 503 | 95 | getUseMarkup()); \ | 504 | 95 | \ | 505 | 95 | SStream_concat(O, "%s", "]"); \ | 506 | 95 | SStream_concat0(O, markup(">")); \ | 507 | 95 | } |
|
508 | | DEFINE_printMveAddrModeRQOperand(0); |
509 | | DEFINE_printMveAddrModeRQOperand(3); |
510 | | DEFINE_printMveAddrModeRQOperand(1); |
511 | | DEFINE_printMveAddrModeRQOperand(2); |
512 | | |
513 | | #define DEFINE_printAddrMode5Operand(AlwaysPrintImm0) \ |
514 | | static inline void CONCAT(printAddrMode5Operand, AlwaysPrintImm0)( \ |
515 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
516 | 15.2k | { \ |
517 | 15.2k | add_cs_detail(MI, \ |
518 | 15.2k | CONCAT(ARM_OP_GROUP_AddrMode5Operand, \ |
519 | 15.2k | AlwaysPrintImm0), \ |
520 | 15.2k | OpNum, AlwaysPrintImm0); \ |
521 | 15.2k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ |
522 | 15.2k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ |
523 | 15.2k | \ |
524 | 15.2k | SStream_concat(O, "%s", markup("<mem:")); \ |
525 | 15.2k | SStream_concat0(O, "["); \ |
526 | 15.2k | printRegName(O, MCOperand_getReg(MO1)); \ |
527 | 15.2k | \ |
528 | 15.2k | unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \ |
529 | 15.2k | ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \ |
530 | 15.2k | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ |
531 | 14.9k | SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \ |
532 | 14.9k | "#", ARM_AM_getAddrOpcStr(Op)); \ |
533 | 14.9k | printUInt32(O, ImmOffs * 4); \ |
534 | 14.9k | SStream_concat0(O, markup(">")); \ |
535 | 14.9k | } \ |
536 | 15.2k | SStream_concat(O, "%s", "]"); \ |
537 | 15.2k | SStream_concat0(O, markup(">")); \ |
538 | 15.2k | } ARMInstPrinter.c:printAddrMode5Operand_0 Line | Count | Source | 516 | 7.51k | { \ | 517 | 7.51k | add_cs_detail(MI, \ | 518 | 7.51k | CONCAT(ARM_OP_GROUP_AddrMode5Operand, \ | 519 | 7.51k | AlwaysPrintImm0), \ | 520 | 7.51k | OpNum, AlwaysPrintImm0); \ | 521 | 7.51k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 522 | 7.51k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 523 | 7.51k | \ | 524 | 7.51k | SStream_concat(O, "%s", markup("<mem:")); \ | 525 | 7.51k | SStream_concat0(O, "["); \ | 526 | 7.51k | printRegName(O, MCOperand_getReg(MO1)); \ | 527 | 7.51k | \ | 528 | 7.51k | unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \ | 529 | 7.51k | ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \ | 530 | 7.51k | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ | 531 | 7.16k | SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \ | 532 | 7.16k | "#", ARM_AM_getAddrOpcStr(Op)); \ | 533 | 7.16k | printUInt32(O, ImmOffs * 4); \ | 534 | 7.16k | SStream_concat0(O, markup(">")); \ | 535 | 7.16k | } \ | 536 | 7.51k | SStream_concat(O, "%s", "]"); \ | 537 | 7.51k | SStream_concat0(O, markup(">")); \ | 538 | 7.51k | } |
ARMInstPrinter.c:printAddrMode5Operand_1 Line | Count | Source | 516 | 7.74k | { \ | 517 | 7.74k | add_cs_detail(MI, \ | 518 | 7.74k | CONCAT(ARM_OP_GROUP_AddrMode5Operand, \ | 519 | 7.74k | AlwaysPrintImm0), \ | 520 | 7.74k | OpNum, AlwaysPrintImm0); \ | 521 | 7.74k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 522 | 7.74k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 523 | 7.74k | \ | 524 | 7.74k | SStream_concat(O, "%s", markup("<mem:")); \ | 525 | 7.74k | SStream_concat0(O, "["); \ | 526 | 7.74k | printRegName(O, MCOperand_getReg(MO1)); \ | 527 | 7.74k | \ | 528 | 7.74k | unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \ | 529 | 7.74k | ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \ | 530 | 7.74k | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ | 531 | 7.74k | SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \ | 532 | 7.74k | "#", ARM_AM_getAddrOpcStr(Op)); \ | 533 | 7.74k | printUInt32(O, ImmOffs * 4); \ | 534 | 7.74k | SStream_concat0(O, markup(">")); \ | 535 | 7.74k | } \ | 536 | 7.74k | SStream_concat(O, "%s", "]"); \ | 537 | 7.74k | SStream_concat0(O, markup(">")); \ | 538 | 7.74k | } |
|
539 | | DEFINE_printAddrMode5Operand(false); |
540 | | DEFINE_printAddrMode5Operand(true); |
541 | | |
542 | | #define DEFINE_printAddrMode5FP16Operand(AlwaysPrintImm0) \ |
543 | | static inline void CONCAT(printAddrMode5FP16Operand, AlwaysPrintImm0)( \ |
544 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
545 | 928 | { \ |
546 | 928 | add_cs_detail(MI, \ |
547 | 928 | CONCAT(ARM_OP_GROUP_AddrMode5FP16Operand, \ |
548 | 928 | AlwaysPrintImm0), \ |
549 | 928 | OpNum, AlwaysPrintImm0); \ |
550 | 928 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ |
551 | 928 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ |
552 | 928 | \ |
553 | 928 | if (!MCOperand_isReg(MO1)) { \ |
554 | 0 | printOperand(MI, OpNum, O); \ |
555 | 0 | return; \ |
556 | 0 | } \ |
557 | 928 | \ |
558 | 928 | SStream_concat(O, "%s", markup("<mem:")); \ |
559 | 928 | SStream_concat0(O, "["); \ |
560 | 928 | printRegName(O, MCOperand_getReg(MO1)); \ |
561 | 928 | \ |
562 | 928 | unsigned ImmOffs = \ |
563 | 928 | ARM_AM_getAM5FP16Offset(MCOperand_getImm(MO2)); \ |
564 | 928 | unsigned Op = ARM_AM_getAM5FP16Op(MCOperand_getImm(MO2)); \ |
565 | 928 | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \ |
566 | 595 | SStream_concat( \ |
567 | 595 | O, "%s%s%s%s", ", ", markup("<imm:"), "#", \ |
568 | 595 | ARM_AM_getAddrOpcStr(ARM_AM_getAM5FP16Op( \ |
569 | 595 | MCOperand_getImm(MO2)))); \ |
570 | 595 | printUInt32(O, ImmOffs * 2); \ |
571 | 595 | SStream_concat0(O, markup(">")); \ |
572 | 595 | } \ |
573 | 928 | SStream_concat(O, "%s", "]"); \ |
574 | 928 | SStream_concat0(O, markup(">")); \ |
575 | 928 | } |
576 | | DEFINE_printAddrMode5FP16Operand(false); |
577 | | |
578 | | static inline void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O) |
579 | 43.7k | { |
580 | 43.7k | add_cs_detail(MI, ARM_OP_GROUP_AddrMode6Operand, OpNum); |
581 | 43.7k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
582 | 43.7k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
583 | | |
584 | 43.7k | SStream_concat(O, "%s", markup("<mem:")); |
585 | 43.7k | SStream_concat0(O, "["); |
586 | 43.7k | printRegName(O, MCOperand_getReg(MO1)); |
587 | 43.7k | if (MCOperand_getImm(MO2)) { |
588 | 18.9k | SStream_concat(O, "%s", ":"); |
589 | 18.9k | printInt64(O, ((uint32_t)MCOperand_getImm(MO2)) << 3); |
590 | 18.9k | } |
591 | 43.7k | SStream_concat(O, "%s", "]"); |
592 | 43.7k | SStream_concat0(O, markup(">")); |
593 | 43.7k | } |
594 | | |
595 | | static inline void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O) |
596 | 36.7k | { |
597 | 36.7k | add_cs_detail(MI, ARM_OP_GROUP_AddrMode7Operand, OpNum); |
598 | 36.7k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
599 | 36.7k | SStream_concat(O, "%s", markup("<mem:")); |
600 | 36.7k | SStream_concat0(O, "["); |
601 | 36.7k | printRegName(O, MCOperand_getReg(MO1)); |
602 | 36.7k | SStream_concat(O, "%s", "]"); |
603 | 36.7k | SStream_concat0(O, markup(">")); |
604 | 36.7k | } |
605 | | |
606 | | static inline void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, |
607 | | SStream *O) |
608 | 14.6k | { |
609 | 14.6k | add_cs_detail(MI, ARM_OP_GROUP_AddrMode6OffsetOperand, OpNum); |
610 | 14.6k | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
611 | 14.6k | if (MCOperand_getReg(MO) == 0) |
612 | 4.21k | SStream_concat0(O, "!"); |
613 | 10.3k | else { |
614 | 10.3k | SStream_concat0(O, ", "); |
615 | 10.3k | printRegName(O, MCOperand_getReg(MO)); |
616 | 10.3k | } |
617 | 14.6k | } |
618 | | |
619 | | static inline void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, |
620 | | SStream *O) |
621 | 565 | { |
622 | 565 | add_cs_detail(MI, ARM_OP_GROUP_BitfieldInvMaskImmOperand, OpNum); |
623 | 565 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
624 | 565 | uint32_t v = ~MCOperand_getImm(MO); |
625 | 565 | int32_t lsb = CountTrailingZeros_32(v); |
626 | 565 | int32_t width = (32 - countLeadingZeros(v)) - lsb; |
627 | | |
628 | 565 | SStream_concat(O, "%s", markup("<imm:")); |
629 | 565 | SStream_concat1(O, '#'); |
630 | 565 | printInt32(O, lsb); |
631 | 565 | SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:")); |
632 | 565 | printInt32Bang(O, width); |
633 | 565 | SStream_concat0(O, markup(">")); |
634 | 565 | } |
635 | | |
636 | | static inline void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O) |
637 | 2.25k | { |
638 | 2.25k | add_cs_detail(MI, ARM_OP_GROUP_MemBOption, OpNum); |
639 | 2.25k | unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
640 | 2.25k | SStream_concat0(O, ARM_MB_MemBOptToString( |
641 | 2.25k | val, ARM_getFeatureBits(MI->csh->mode, |
642 | 2.25k | ARM_HasV8Ops))); |
643 | 2.25k | } |
644 | | |
645 | | static inline void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O) |
646 | 1.51k | { |
647 | 1.51k | add_cs_detail(MI, ARM_OP_GROUP_InstSyncBOption, OpNum); |
648 | 1.51k | unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
649 | 1.51k | SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val)); |
650 | 1.51k | } |
651 | | |
652 | | static inline void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O) |
653 | 0 | { |
654 | 0 | add_cs_detail(MI, ARM_OP_GROUP_TraceSyncBOption, OpNum); |
655 | 0 | unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
656 | 0 | SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val)); |
657 | 0 | } |
658 | | |
659 | | static inline void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O) |
660 | 1.71k | { |
661 | 1.71k | add_cs_detail(MI, ARM_OP_GROUP_ShiftImmOperand, OpNum); |
662 | 1.71k | unsigned ShiftOp = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
663 | 1.71k | bool isASR = (ShiftOp & (1 << 5)) != 0; |
664 | 1.71k | unsigned Amt = ShiftOp & 0x1f; |
665 | 1.71k | if (isASR) { |
666 | 962 | SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#"); |
667 | 962 | printUInt32(O, Amt == 0 ? 32 : Amt); |
668 | 962 | SStream_concat0(O, markup(">")); |
669 | 962 | } else if (Amt) { |
670 | 507 | SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#"); |
671 | 507 | printUInt32(O, Amt); |
672 | 507 | SStream_concat0(O, markup(">")); |
673 | 507 | } |
674 | 1.71k | } |
675 | | |
676 | | static inline void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O) |
677 | 536 | { |
678 | 536 | add_cs_detail(MI, ARM_OP_GROUP_PKHLSLShiftImm, OpNum); |
679 | 536 | unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
680 | 536 | if (Imm == 0) |
681 | 343 | return; |
682 | | |
683 | 193 | SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#"); |
684 | 193 | printUInt32(O, Imm); |
685 | 193 | SStream_concat0(O, markup(">")); |
686 | 193 | } |
687 | | |
688 | | static inline void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O) |
689 | 698 | { |
690 | 698 | add_cs_detail(MI, ARM_OP_GROUP_PKHASRShiftImm, OpNum); |
691 | 698 | unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
692 | | // A shift amount of 32 is encoded as 0. |
693 | 698 | if (Imm == 0) |
694 | 326 | Imm = 32; |
695 | | |
696 | 698 | SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#"); |
697 | 698 | printUInt32(O, Imm); |
698 | 698 | SStream_concat0(O, markup(">")); |
699 | 698 | } |
700 | | |
701 | | static inline void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O) |
702 | 456 | { |
703 | 456 | add_cs_detail(MI, ARM_OP_GROUP_GPRPairOperand, OpNum); |
704 | 456 | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
705 | 456 | printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0)); |
706 | 456 | SStream_concat0(O, ", "); |
707 | 456 | printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1)); |
708 | 456 | } |
709 | | |
710 | | static inline void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O) |
711 | 106 | { |
712 | 106 | add_cs_detail(MI, ARM_OP_GROUP_SetendOperand, OpNum); |
713 | 106 | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
714 | 106 | if (MCOperand_getImm(Op)) |
715 | 33 | SStream_concat0(O, "be"); |
716 | 73 | else |
717 | 73 | SStream_concat0(O, "le"); |
718 | 106 | } |
719 | | |
720 | | static inline void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O) |
721 | 1.67k | { |
722 | 1.67k | add_cs_detail(MI, ARM_OP_GROUP_CPSIMod, OpNum); |
723 | 1.67k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
724 | 1.67k | SStream_concat0(O, ARM_PROC_IModToString(MCOperand_getImm(Op))); |
725 | 1.67k | } |
726 | | |
727 | | static inline void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O) |
728 | 1.67k | { |
729 | 1.67k | add_cs_detail(MI, ARM_OP_GROUP_CPSIFlag, OpNum); |
730 | 1.67k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
731 | 1.67k | unsigned IFlags = MCOperand_getImm(Op); |
732 | 6.70k | for (int i = 2; i >= 0; --i) |
733 | 5.03k | if (IFlags & (1 << i)) |
734 | 1.72k | SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i)); |
735 | | |
736 | 1.67k | if (IFlags == 0) |
737 | 382 | SStream_concat0(O, "none"); |
738 | 1.67k | } |
739 | | |
740 | | static inline void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O) |
741 | 7.07k | { |
742 | 7.07k | add_cs_detail(MI, ARM_OP_GROUP_MSRMaskOperand, OpNum); |
743 | 7.07k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
744 | | |
745 | 7.07k | if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) { |
746 | 6.47k | unsigned SYSm = MCOperand_getImm(Op) & 0xFFF; // 12-bit SYSm |
747 | 6.47k | unsigned Opcode = MCInst_getOpcode(MI); |
748 | | |
749 | | // For writes, handle extended mask bits if the DSP extension is |
750 | | // present. |
751 | 6.47k | if (Opcode == ARM_t2MSR_M && |
752 | 6.47k | ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) { |
753 | 5.35k | const ARMSysReg_MClassSysReg *TheReg = |
754 | 5.35k | ARMSysReg_lookupMClassSysRegBy12bitSYSmValue( |
755 | 5.35k | SYSm); |
756 | 5.35k | if (TheReg && MClassSysReg_isInRequiredFeatures( |
757 | 1.46k | TheReg, ARM_FeatureDSP)) { |
758 | 427 | SStream_concat0(O, TheReg->Name); |
759 | 427 | return; |
760 | 427 | } |
761 | 5.35k | } |
762 | | |
763 | | // Handle the basic 8-bit mask. |
764 | 6.04k | SYSm &= 0xff; |
765 | 6.04k | if (Opcode == ARM_t2MSR_M && |
766 | 6.04k | ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) { |
767 | | // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as |
768 | | // an alias for MSR APSR_nzcvq. |
769 | 4.92k | const ARMSysReg_MClassSysReg *TheReg = |
770 | 4.92k | ARMSysReg_lookupMClassSysRegAPSRNonDeprecated( |
771 | 4.92k | SYSm); |
772 | 4.92k | if (TheReg) { |
773 | 613 | SStream_concat0(O, TheReg->Name); |
774 | 613 | return; |
775 | 613 | } |
776 | 4.92k | } |
777 | | |
778 | 5.43k | const ARMSysReg_MClassSysReg *TheReg = |
779 | 5.43k | ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(SYSm); |
780 | 5.43k | if (TheReg) { |
781 | 4.59k | SStream_concat0(O, TheReg->Name); |
782 | 4.59k | return; |
783 | 4.59k | } |
784 | | |
785 | 839 | printUInt32(O, SYSm); |
786 | | |
787 | 839 | return; |
788 | 5.43k | } |
789 | | |
790 | | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
791 | | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
792 | 599 | unsigned SpecRegRBit = MCOperand_getImm(Op) >> 4; |
793 | 599 | unsigned Mask = MCOperand_getImm(Op) & 0xf; |
794 | | |
795 | 599 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
796 | 326 | SStream_concat0(O, "apsr_"); |
797 | 326 | switch (Mask) { |
798 | 0 | default: |
799 | 0 | CS_ASSERT_RET(0 && "Unexpected mask value!"); |
800 | 73 | case 4: |
801 | 73 | SStream_concat0(O, "g"); |
802 | 73 | return; |
803 | 35 | case 8: |
804 | 35 | SStream_concat0(O, "nzcvq"); |
805 | 35 | return; |
806 | 218 | case 12: |
807 | 218 | SStream_concat0(O, "nzcvqg"); |
808 | 218 | return; |
809 | 326 | } |
810 | 326 | } |
811 | | |
812 | 273 | if (SpecRegRBit) |
813 | 100 | SStream_concat0(O, "spsr"); |
814 | 173 | else |
815 | 173 | SStream_concat0(O, "cpsr"); |
816 | | |
817 | 273 | if (Mask) { |
818 | 253 | SStream_concat0(O, "_"); |
819 | | |
820 | 253 | if (Mask & 8) |
821 | 113 | SStream_concat0(O, "f"); |
822 | | |
823 | 253 | if (Mask & 4) |
824 | 163 | SStream_concat0(O, "s"); |
825 | | |
826 | 253 | if (Mask & 2) |
827 | 225 | SStream_concat0(O, "x"); |
828 | | |
829 | 253 | if (Mask & 1) |
830 | 53 | SStream_concat0(O, "c"); |
831 | 253 | } |
832 | 273 | } |
833 | | |
834 | | static inline void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O) |
835 | 1.53k | { |
836 | 1.53k | add_cs_detail(MI, ARM_OP_GROUP_BankedRegOperand, OpNum); |
837 | 1.53k | uint32_t Banked = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
838 | 1.53k | const ARMBankedReg_BankedReg *TheReg = |
839 | 1.53k | ARMBankedReg_lookupBankedRegByEncoding(Banked); |
840 | | |
841 | 1.53k | const char *Name = TheReg->Name; |
842 | | |
843 | | // uint32_t isSPSR = (Banked & 0x20) >> 5; |
844 | | // if (isSPSR) |
845 | | // Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_' |
846 | 1.53k | SStream_concat0(O, Name); |
847 | 1.53k | } |
848 | | |
849 | | static inline void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, |
850 | | SStream *O) |
851 | 21.0k | { |
852 | 21.0k | add_cs_detail(MI, ARM_OP_GROUP_MandatoryPredicateOperand, OpNum); |
853 | 21.0k | ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm( |
854 | 21.0k | MCInst_getOperand(MI, (OpNum))); |
855 | 21.0k | SStream_concat0(O, ARMCondCodeToString(CC)); |
856 | 21.0k | } |
857 | | |
858 | | static inline void |
859 | | printMandatoryRestrictedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O) |
860 | 9.17k | { |
861 | 9.17k | add_cs_detail(MI, ARM_OP_GROUP_MandatoryRestrictedPredicateOperand, |
862 | 9.17k | OpNum); |
863 | 9.17k | if ((ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) == |
864 | 9.17k | ARMCC_HS) |
865 | 1.45k | SStream_concat0(O, "cs"); |
866 | 7.72k | else |
867 | 7.72k | printMandatoryPredicateOperand(MI, OpNum, O); |
868 | 9.17k | } |
869 | | |
870 | | static inline void |
871 | | printMandatoryInvertedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O) |
872 | 743 | { |
873 | 743 | add_cs_detail(MI, ARM_OP_GROUP_MandatoryInvertedPredicateOperand, |
874 | 743 | OpNum); |
875 | 743 | ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm( |
876 | 743 | MCInst_getOperand(MI, (OpNum))); |
877 | 743 | SStream_concat0(O, ARMCondCodeToString(ARMCC_getOppositeCondition(CC))); |
878 | 743 | } |
879 | | |
880 | | static inline void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O) |
881 | 27.6k | { |
882 | 27.6k | add_cs_detail(MI, ARM_OP_GROUP_NoHashImmediate, OpNum); |
883 | 27.6k | printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
884 | 27.6k | } |
885 | | |
886 | | static inline void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O) |
887 | 64.4k | { |
888 | 64.4k | add_cs_detail(MI, ARM_OP_GROUP_PImmediate, OpNum); |
889 | 64.4k | SStream_concat(O, "%s%d", "p", |
890 | 64.4k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
891 | 64.4k | } |
892 | | |
893 | | static inline void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O) |
894 | 119k | { |
895 | 119k | add_cs_detail(MI, ARM_OP_GROUP_CImmediate, OpNum); |
896 | 119k | SStream_concat(O, "%s%d", "c", |
897 | 119k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
898 | 119k | } |
899 | | |
900 | | static inline void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O) |
901 | 4.58k | { |
902 | 4.58k | add_cs_detail(MI, ARM_OP_GROUP_CoprocOptionImm, OpNum); |
903 | 4.58k | SStream_concat(O, "%s", "{"); |
904 | 4.58k | printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
905 | 4.58k | SStream_concat0(O, "}"); |
906 | 4.58k | } |
907 | | |
908 | | #define DEFINE_printAdrLabelOperand(scale) \ |
909 | | static inline void CONCAT(printAdrLabelOperand, scale)( \ |
910 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
911 | 14.4k | { \ |
912 | 14.4k | add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \ |
913 | 14.4k | OpNum, scale); \ |
914 | 14.4k | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \ |
915 | 14.4k | \ |
916 | 14.4k | if (MCOperand_isExpr(MO)) { \ |
917 | 0 | return; \ |
918 | 0 | } \ |
919 | 14.4k | \ |
920 | 14.4k | int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \ |
921 | 14.4k | \ |
922 | 14.4k | SStream_concat0(O, markup("<imm:")); \ |
923 | 14.4k | if (OffImm == INT32_MIN) \ |
924 | 14.4k | SStream_concat0(O, "#-0"); \ |
925 | 14.4k | else if (OffImm < 0) { \ |
926 | 91 | printInt32Bang(O, OffImm); \ |
927 | 14.3k | } else { \ |
928 | 14.3k | printInt32Bang(O, OffImm); \ |
929 | 14.3k | } \ |
930 | 14.4k | SStream_concat0(O, markup(">")); \ |
931 | 14.4k | } ARMInstPrinter.c:printAdrLabelOperand_0 Line | Count | Source | 911 | 493 | { \ | 912 | 493 | add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \ | 913 | 493 | OpNum, scale); \ | 914 | 493 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \ | 915 | 493 | \ | 916 | 493 | if (MCOperand_isExpr(MO)) { \ | 917 | 0 | return; \ | 918 | 0 | } \ | 919 | 493 | \ | 920 | 493 | int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \ | 921 | 493 | \ | 922 | 493 | SStream_concat0(O, markup("<imm:")); \ | 923 | 493 | if (OffImm == INT32_MIN) \ | 924 | 493 | SStream_concat0(O, "#-0"); \ | 925 | 493 | else if (OffImm < 0) { \ | 926 | 91 | printInt32Bang(O, OffImm); \ | 927 | 402 | } else { \ | 928 | 402 | printInt32Bang(O, OffImm); \ | 929 | 402 | } \ | 930 | 493 | SStream_concat0(O, markup(">")); \ | 931 | 493 | } |
ARMInstPrinter.c:printAdrLabelOperand_2 Line | Count | Source | 911 | 13.9k | { \ | 912 | 13.9k | add_cs_detail(MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \ | 913 | 13.9k | OpNum, scale); \ | 914 | 13.9k | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \ | 915 | 13.9k | \ | 916 | 13.9k | if (MCOperand_isExpr(MO)) { \ | 917 | 0 | return; \ | 918 | 0 | } \ | 919 | 13.9k | \ | 920 | 13.9k | int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \ | 921 | 13.9k | \ | 922 | 13.9k | SStream_concat0(O, markup("<imm:")); \ | 923 | 13.9k | if (OffImm == INT32_MIN) \ | 924 | 13.9k | SStream_concat0(O, "#-0"); \ | 925 | 13.9k | else if (OffImm < 0) { \ | 926 | 0 | printInt32Bang(O, OffImm); \ | 927 | 13.9k | } else { \ | 928 | 13.9k | printInt32Bang(O, OffImm); \ | 929 | 13.9k | } \ | 930 | 13.9k | SStream_concat0(O, markup(">")); \ | 931 | 13.9k | } |
|
932 | | DEFINE_printAdrLabelOperand(0); |
933 | | DEFINE_printAdrLabelOperand(2); |
934 | | |
935 | | #define DEFINE_printAdrLabelOperandAddr(scale) \ |
936 | | static inline void CONCAT(printAdrLabelOperandAddr, scale)( \ |
937 | | MCInst * MI, uint64_t Address, unsigned OpNum, SStream *O) \ |
938 | 13.9k | { \ |
939 | 13.9k | CONCAT(printAdrLabelOperand, scale)(MI, OpNum, O); \ |
940 | 13.9k | } |
941 | | DEFINE_printAdrLabelOperandAddr(2); |
942 | | |
943 | | static inline void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, |
944 | | SStream *O) |
945 | 16.5k | { |
946 | 16.5k | add_cs_detail(MI, ARM_OP_GROUP_ThumbS4ImmOperand, OpNum); |
947 | 16.5k | SStream_concat(O, "%s", markup("<imm:")); |
948 | 16.5k | printInt64Bang(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) * 4); |
949 | 16.5k | SStream_concat0(O, markup(">")); |
950 | 16.5k | } |
951 | | |
952 | | static inline void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O) |
953 | 50.0k | { |
954 | 50.0k | add_cs_detail(MI, ARM_OP_GROUP_ThumbSRImm, OpNum); |
955 | 50.0k | unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
956 | 50.0k | SStream_concat(O, "%s", markup("<imm:")); |
957 | 50.0k | printUInt32Bang(O, (Imm == 0 ? 32 : Imm)); |
958 | 50.0k | SStream_concat0(O, markup(">")); |
959 | 50.0k | } |
960 | | |
961 | | static inline void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O) |
962 | 13.0k | { |
963 | 13.0k | add_cs_detail(MI, ARM_OP_GROUP_ThumbITMask, OpNum); |
964 | | // (3 - the number of trailing zeros) is the number of then / else. |
965 | 13.0k | unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
966 | 13.0k | unsigned NumTZ = CountTrailingZeros_32(Mask); |
967 | | |
968 | 48.9k | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
969 | 35.8k | if ((Mask >> Pos) & 1) |
970 | 9.75k | SStream_concat0(O, "e"); |
971 | | |
972 | 26.1k | else |
973 | 26.1k | SStream_concat0(O, "t"); |
974 | 35.8k | } |
975 | 13.0k | } |
976 | | |
977 | | static inline void printThumbAddrModeRROperand(MCInst *MI, unsigned Op, |
978 | | SStream *O) |
979 | 28.4k | { |
980 | 28.4k | add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeRROperand, Op); |
981 | 28.4k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
982 | 28.4k | MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1)); |
983 | | |
984 | 28.4k | if (!MCOperand_isReg( |
985 | 28.4k | MO1)) { // FIXME: This is for CP entries, but isn't right. |
986 | 0 | printOperand(MI, Op, O); |
987 | 0 | return; |
988 | 0 | } |
989 | | |
990 | 28.4k | SStream_concat(O, "%s", markup("<mem:")); |
991 | 28.4k | SStream_concat0(O, "["); |
992 | 28.4k | printRegName(O, MCOperand_getReg(MO1)); |
993 | 28.4k | unsigned RegNum = MCOperand_getReg(MO2); |
994 | 28.4k | if (RegNum) { |
995 | 28.4k | SStream_concat0(O, ", "); |
996 | 28.4k | printRegName(O, RegNum); |
997 | 28.4k | } |
998 | 28.4k | SStream_concat(O, "%s", "]"); |
999 | 28.4k | SStream_concat0(O, markup(">")); |
1000 | 28.4k | } |
1001 | | |
1002 | | static inline void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op, |
1003 | | SStream *O, unsigned Scale) |
1004 | 153k | { |
1005 | 153k | MCOperand *MO1 = MCInst_getOperand(MI, (Op)); |
1006 | 153k | MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1)); |
1007 | | |
1008 | 153k | if (!MCOperand_isReg( |
1009 | 153k | MO1)) { // FIXME: This is for CP entries, but isn't right. |
1010 | 0 | printOperand(MI, Op, O); |
1011 | 0 | return; |
1012 | 0 | } |
1013 | | |
1014 | 153k | SStream_concat(O, "%s", markup("<mem:")); |
1015 | 153k | SStream_concat0(O, "["); |
1016 | 153k | printRegName(O, MCOperand_getReg(MO1)); |
1017 | 153k | unsigned ImmOffs = MCOperand_getImm(MO2); |
1018 | 153k | if (ImmOffs) { |
1019 | 143k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
1020 | 143k | printUInt32Bang(O, ImmOffs * Scale); |
1021 | 143k | SStream_concat0(O, markup(">")); |
1022 | 143k | } |
1023 | 153k | SStream_concat(O, "%s", "]"); |
1024 | 153k | SStream_concat0(O, markup(">")); |
1025 | 153k | } |
1026 | | |
1027 | | static inline void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op, |
1028 | | SStream *O) |
1029 | 67.5k | { |
1030 | 67.5k | add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S1Operand, Op); |
1031 | 67.5k | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
1032 | 67.5k | } |
1033 | | |
1034 | | static inline void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op, |
1035 | | SStream *O) |
1036 | 72.0k | { |
1037 | 72.0k | add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S2Operand, Op); |
1038 | 72.0k | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
1039 | 72.0k | } |
1040 | | |
1041 | | static inline void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op, |
1042 | | SStream *O) |
1043 | 84.3k | { |
1044 | 84.3k | add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeImm5S4Operand, Op); |
1045 | 84.3k | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
1046 | 84.3k | } |
1047 | | |
1048 | | static inline void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op, |
1049 | | SStream *O) |
1050 | 41.4k | { |
1051 | 41.4k | add_cs_detail(MI, ARM_OP_GROUP_ThumbAddrModeSPOperand, Op); |
1052 | 41.4k | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
1053 | 41.4k | } |
1054 | | |
1055 | | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
1056 | | // register with shift forms. |
1057 | | // REG 0 0 - e.g. R5 |
1058 | | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
1059 | | static inline void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1060 | 3.01k | { |
1061 | 3.01k | add_cs_detail(MI, ARM_OP_GROUP_T2SOOperand, OpNum); |
1062 | 3.01k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
1063 | 3.01k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
1064 | | |
1065 | 3.01k | unsigned Reg = MCOperand_getReg(MO1); |
1066 | 3.01k | printRegName(O, Reg); |
1067 | | |
1068 | | // Print the shift opc. |
1069 | | |
1070 | 3.01k | printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)), |
1071 | 3.01k | ARM_AM_getSORegOffset(MCOperand_getImm(MO2)), |
1072 | 3.01k | getUseMarkup()); |
1073 | 3.01k | } |
1074 | | |
1075 | | #define DEFINE_printAddrModeImm12Operand(AlwaysPrintImm0) \ |
1076 | | static inline void CONCAT(printAddrModeImm12Operand, AlwaysPrintImm0)( \ |
1077 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
1078 | 8.68k | { \ |
1079 | 8.68k | add_cs_detail(MI, \ |
1080 | 8.68k | CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \ |
1081 | 8.68k | AlwaysPrintImm0), \ |
1082 | 8.68k | OpNum, AlwaysPrintImm0); \ |
1083 | 8.68k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ |
1084 | 8.68k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ |
1085 | 8.68k | \ |
1086 | 8.68k | if (!MCOperand_isReg(MO1)) { \ |
1087 | 0 | printOperand(MI, OpNum, O); \ |
1088 | 0 | return; \ |
1089 | 0 | } \ |
1090 | 8.68k | \ |
1091 | 8.68k | SStream_concat(O, "%s", markup("<mem:")); \ |
1092 | 8.68k | SStream_concat0(O, "["); \ |
1093 | 8.68k | printRegName(O, MCOperand_getReg(MO1)); \ |
1094 | 8.68k | \ |
1095 | 8.68k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ |
1096 | 8.68k | bool isSub = OffImm < 0; \ |
1097 | 8.68k | \ |
1098 | 8.68k | if (OffImm == INT32_MIN) \ |
1099 | 8.68k | OffImm = 0; \ |
1100 | 8.68k | if (isSub) { \ |
1101 | 3.06k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ |
1102 | 3.06k | printInt32Bang(O, OffImm); \ |
1103 | 3.06k | SStream_concat0(O, markup(">")); \ |
1104 | 5.62k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ |
1105 | 5.47k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ |
1106 | 5.47k | printInt32Bang(O, OffImm); \ |
1107 | 5.47k | SStream_concat0(O, markup(">")); \ |
1108 | 5.47k | } \ |
1109 | 8.68k | SStream_concat(O, "%s", "]"); \ |
1110 | 8.68k | SStream_concat0(O, markup(">")); \ |
1111 | 8.68k | } ARMInstPrinter.c:printAddrModeImm12Operand_0 Line | Count | Source | 1078 | 4.36k | { \ | 1079 | 4.36k | add_cs_detail(MI, \ | 1080 | 4.36k | CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \ | 1081 | 4.36k | AlwaysPrintImm0), \ | 1082 | 4.36k | OpNum, AlwaysPrintImm0); \ | 1083 | 4.36k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 1084 | 4.36k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 1085 | 4.36k | \ | 1086 | 4.36k | if (!MCOperand_isReg(MO1)) { \ | 1087 | 0 | printOperand(MI, OpNum, O); \ | 1088 | 0 | return; \ | 1089 | 0 | } \ | 1090 | 4.36k | \ | 1091 | 4.36k | SStream_concat(O, "%s", markup("<mem:")); \ | 1092 | 4.36k | SStream_concat0(O, "["); \ | 1093 | 4.36k | printRegName(O, MCOperand_getReg(MO1)); \ | 1094 | 4.36k | \ | 1095 | 4.36k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ | 1096 | 4.36k | bool isSub = OffImm < 0; \ | 1097 | 4.36k | \ | 1098 | 4.36k | if (OffImm == INT32_MIN) \ | 1099 | 4.36k | OffImm = 0; \ | 1100 | 4.36k | if (isSub) { \ | 1101 | 1.21k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1102 | 1.21k | printInt32Bang(O, OffImm); \ | 1103 | 1.21k | SStream_concat0(O, markup(">")); \ | 1104 | 3.14k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 1105 | 2.99k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1106 | 2.99k | printInt32Bang(O, OffImm); \ | 1107 | 2.99k | SStream_concat0(O, markup(">")); \ | 1108 | 2.99k | } \ | 1109 | 4.36k | SStream_concat(O, "%s", "]"); \ | 1110 | 4.36k | SStream_concat0(O, markup(">")); \ | 1111 | 4.36k | } |
ARMInstPrinter.c:printAddrModeImm12Operand_1 Line | Count | Source | 1078 | 4.31k | { \ | 1079 | 4.31k | add_cs_detail(MI, \ | 1080 | 4.31k | CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \ | 1081 | 4.31k | AlwaysPrintImm0), \ | 1082 | 4.31k | OpNum, AlwaysPrintImm0); \ | 1083 | 4.31k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 1084 | 4.31k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 1085 | 4.31k | \ | 1086 | 4.31k | if (!MCOperand_isReg(MO1)) { \ | 1087 | 0 | printOperand(MI, OpNum, O); \ | 1088 | 0 | return; \ | 1089 | 0 | } \ | 1090 | 4.31k | \ | 1091 | 4.31k | SStream_concat(O, "%s", markup("<mem:")); \ | 1092 | 4.31k | SStream_concat0(O, "["); \ | 1093 | 4.31k | printRegName(O, MCOperand_getReg(MO1)); \ | 1094 | 4.31k | \ | 1095 | 4.31k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ | 1096 | 4.31k | bool isSub = OffImm < 0; \ | 1097 | 4.31k | \ | 1098 | 4.31k | if (OffImm == INT32_MIN) \ | 1099 | 4.31k | OffImm = 0; \ | 1100 | 4.31k | if (isSub) { \ | 1101 | 1.84k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1102 | 1.84k | printInt32Bang(O, OffImm); \ | 1103 | 1.84k | SStream_concat0(O, markup(">")); \ | 1104 | 2.47k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 1105 | 2.47k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1106 | 2.47k | printInt32Bang(O, OffImm); \ | 1107 | 2.47k | SStream_concat0(O, markup(">")); \ | 1108 | 2.47k | } \ | 1109 | 4.31k | SStream_concat(O, "%s", "]"); \ | 1110 | 4.31k | SStream_concat0(O, markup(">")); \ | 1111 | 4.31k | } |
|
1112 | | DEFINE_printAddrModeImm12Operand(false); |
1113 | | DEFINE_printAddrModeImm12Operand(true); |
1114 | | |
1115 | | #define DEFINE_printT2AddrModeImm8Operand(AlwaysPrintImm0) \ |
1116 | | static inline void CONCAT(printT2AddrModeImm8Operand, \ |
1117 | | AlwaysPrintImm0)(MCInst * MI, \ |
1118 | | unsigned OpNum, SStream *O) \ |
1119 | 10.0k | { \ |
1120 | 10.0k | add_cs_detail(MI, \ |
1121 | 10.0k | CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \ |
1122 | 10.0k | AlwaysPrintImm0), \ |
1123 | 10.0k | OpNum, AlwaysPrintImm0); \ |
1124 | 10.0k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ |
1125 | 10.0k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ |
1126 | 10.0k | \ |
1127 | 10.0k | SStream_concat(O, "%s", markup("<mem:")); \ |
1128 | 10.0k | SStream_concat0(O, "["); \ |
1129 | 10.0k | printRegName(O, MCOperand_getReg(MO1)); \ |
1130 | 10.0k | \ |
1131 | 10.0k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ |
1132 | 10.0k | bool isSub = OffImm < 0; \ |
1133 | 10.0k | \ |
1134 | 10.0k | if (OffImm == INT32_MIN) \ |
1135 | 10.0k | OffImm = 0; \ |
1136 | 10.0k | if (isSub) { \ |
1137 | 5.68k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ |
1138 | 5.68k | printInt32Bang(O, OffImm); \ |
1139 | 5.68k | SStream_concat0(O, markup(">")); \ |
1140 | 5.68k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ |
1141 | 3.58k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ |
1142 | 3.58k | printInt32Bang(O, OffImm); \ |
1143 | 3.58k | SStream_concat0(O, markup(">")); \ |
1144 | 3.58k | } \ |
1145 | 10.0k | SStream_concat(O, "%s", "]"); \ |
1146 | 10.0k | SStream_concat0(O, markup(">")); \ |
1147 | 10.0k | } ARMInstPrinter.c:printT2AddrModeImm8Operand_0 Line | Count | Source | 1119 | 7.78k | { \ | 1120 | 7.78k | add_cs_detail(MI, \ | 1121 | 7.78k | CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \ | 1122 | 7.78k | AlwaysPrintImm0), \ | 1123 | 7.78k | OpNum, AlwaysPrintImm0); \ | 1124 | 7.78k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 1125 | 7.78k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 1126 | 7.78k | \ | 1127 | 7.78k | SStream_concat(O, "%s", markup("<mem:")); \ | 1128 | 7.78k | SStream_concat0(O, "["); \ | 1129 | 7.78k | printRegName(O, MCOperand_getReg(MO1)); \ | 1130 | 7.78k | \ | 1131 | 7.78k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ | 1132 | 7.78k | bool isSub = OffImm < 0; \ | 1133 | 7.78k | \ | 1134 | 7.78k | if (OffImm == INT32_MIN) \ | 1135 | 7.78k | OffImm = 0; \ | 1136 | 7.78k | if (isSub) { \ | 1137 | 4.54k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1138 | 4.54k | printInt32Bang(O, OffImm); \ | 1139 | 4.54k | SStream_concat0(O, markup(">")); \ | 1140 | 4.54k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 1141 | 2.48k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1142 | 2.48k | printInt32Bang(O, OffImm); \ | 1143 | 2.48k | SStream_concat0(O, markup(">")); \ | 1144 | 2.48k | } \ | 1145 | 7.78k | SStream_concat(O, "%s", "]"); \ | 1146 | 7.78k | SStream_concat0(O, markup(">")); \ | 1147 | 7.78k | } |
ARMInstPrinter.c:printT2AddrModeImm8Operand_1 Line | Count | Source | 1119 | 2.24k | { \ | 1120 | 2.24k | add_cs_detail(MI, \ | 1121 | 2.24k | CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \ | 1122 | 2.24k | AlwaysPrintImm0), \ | 1123 | 2.24k | OpNum, AlwaysPrintImm0); \ | 1124 | 2.24k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 1125 | 2.24k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 1126 | 2.24k | \ | 1127 | 2.24k | SStream_concat(O, "%s", markup("<mem:")); \ | 1128 | 2.24k | SStream_concat0(O, "["); \ | 1129 | 2.24k | printRegName(O, MCOperand_getReg(MO1)); \ | 1130 | 2.24k | \ | 1131 | 2.24k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ | 1132 | 2.24k | bool isSub = OffImm < 0; \ | 1133 | 2.24k | \ | 1134 | 2.24k | if (OffImm == INT32_MIN) \ | 1135 | 2.24k | OffImm = 0; \ | 1136 | 2.24k | if (isSub) { \ | 1137 | 1.14k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1138 | 1.14k | printInt32Bang(O, OffImm); \ | 1139 | 1.14k | SStream_concat0(O, markup(">")); \ | 1140 | 1.14k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 1141 | 1.10k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1142 | 1.10k | printInt32Bang(O, OffImm); \ | 1143 | 1.10k | SStream_concat0(O, markup(">")); \ | 1144 | 1.10k | } \ | 1145 | 2.24k | SStream_concat(O, "%s", "]"); \ | 1146 | 2.24k | SStream_concat0(O, markup(">")); \ | 1147 | 2.24k | } |
|
1148 | | DEFINE_printT2AddrModeImm8Operand(true); |
1149 | | DEFINE_printT2AddrModeImm8Operand(false); |
1150 | | |
1151 | | #define DEFINE_printT2AddrModeImm8s4Operand(AlwaysPrintImm0) \ |
1152 | | static inline void CONCAT(printT2AddrModeImm8s4Operand, \ |
1153 | | AlwaysPrintImm0)(MCInst * MI, \ |
1154 | | unsigned OpNum, SStream *O) \ |
1155 | 7.55k | { \ |
1156 | 7.55k | add_cs_detail(MI, \ |
1157 | 7.55k | CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \ |
1158 | 7.55k | AlwaysPrintImm0), \ |
1159 | 7.55k | OpNum, AlwaysPrintImm0); \ |
1160 | 7.55k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ |
1161 | 7.55k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ |
1162 | 7.55k | \ |
1163 | 7.55k | if (!MCOperand_isReg(MO1)) { \ |
1164 | 0 | printOperand(MI, OpNum, O); \ |
1165 | 0 | return; \ |
1166 | 0 | } \ |
1167 | 7.55k | \ |
1168 | 7.55k | SStream_concat(O, "%s", markup("<mem:")); \ |
1169 | 7.55k | SStream_concat0(O, "["); \ |
1170 | 7.55k | printRegName(O, MCOperand_getReg(MO1)); \ |
1171 | 7.55k | \ |
1172 | 7.55k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ |
1173 | 7.55k | bool isSub = OffImm < 0; \ |
1174 | 7.55k | \ |
1175 | 7.55k | if (OffImm == INT32_MIN) \ |
1176 | 7.55k | OffImm = 0; \ |
1177 | 7.55k | if (isSub) { \ |
1178 | 3.36k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ |
1179 | 3.36k | printInt32Bang(O, OffImm); \ |
1180 | 3.36k | SStream_concat0(O, markup(">")); \ |
1181 | 4.19k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ |
1182 | 4.11k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ |
1183 | 4.11k | printInt32Bang(O, OffImm); \ |
1184 | 4.11k | SStream_concat0(O, markup(">")); \ |
1185 | 4.11k | } \ |
1186 | 7.55k | SStream_concat(O, "%s", "]"); \ |
1187 | 7.55k | SStream_concat0(O, markup(">")); \ |
1188 | 7.55k | } ARMInstPrinter.c:printT2AddrModeImm8s4Operand_0 Line | Count | Source | 1155 | 1.89k | { \ | 1156 | 1.89k | add_cs_detail(MI, \ | 1157 | 1.89k | CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \ | 1158 | 1.89k | AlwaysPrintImm0), \ | 1159 | 1.89k | OpNum, AlwaysPrintImm0); \ | 1160 | 1.89k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 1161 | 1.89k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 1162 | 1.89k | \ | 1163 | 1.89k | if (!MCOperand_isReg(MO1)) { \ | 1164 | 0 | printOperand(MI, OpNum, O); \ | 1165 | 0 | return; \ | 1166 | 0 | } \ | 1167 | 1.89k | \ | 1168 | 1.89k | SStream_concat(O, "%s", markup("<mem:")); \ | 1169 | 1.89k | SStream_concat0(O, "["); \ | 1170 | 1.89k | printRegName(O, MCOperand_getReg(MO1)); \ | 1171 | 1.89k | \ | 1172 | 1.89k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ | 1173 | 1.89k | bool isSub = OffImm < 0; \ | 1174 | 1.89k | \ | 1175 | 1.89k | if (OffImm == INT32_MIN) \ | 1176 | 1.89k | OffImm = 0; \ | 1177 | 1.89k | if (isSub) { \ | 1178 | 1.00k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1179 | 1.00k | printInt32Bang(O, OffImm); \ | 1180 | 1.00k | SStream_concat0(O, markup(">")); \ | 1181 | 1.00k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 1182 | 813 | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1183 | 813 | printInt32Bang(O, OffImm); \ | 1184 | 813 | SStream_concat0(O, markup(">")); \ | 1185 | 813 | } \ | 1186 | 1.89k | SStream_concat(O, "%s", "]"); \ | 1187 | 1.89k | SStream_concat0(O, markup(">")); \ | 1188 | 1.89k | } |
ARMInstPrinter.c:printT2AddrModeImm8s4Operand_1 Line | Count | Source | 1155 | 5.66k | { \ | 1156 | 5.66k | add_cs_detail(MI, \ | 1157 | 5.66k | CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \ | 1158 | 5.66k | AlwaysPrintImm0), \ | 1159 | 5.66k | OpNum, AlwaysPrintImm0); \ | 1160 | 5.66k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \ | 1161 | 5.66k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \ | 1162 | 5.66k | \ | 1163 | 5.66k | if (!MCOperand_isReg(MO1)) { \ | 1164 | 0 | printOperand(MI, OpNum, O); \ | 1165 | 0 | return; \ | 1166 | 0 | } \ | 1167 | 5.66k | \ | 1168 | 5.66k | SStream_concat(O, "%s", markup("<mem:")); \ | 1169 | 5.66k | SStream_concat0(O, "["); \ | 1170 | 5.66k | printRegName(O, MCOperand_getReg(MO1)); \ | 1171 | 5.66k | \ | 1172 | 5.66k | int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \ | 1173 | 5.66k | bool isSub = OffImm < 0; \ | 1174 | 5.66k | \ | 1175 | 5.66k | if (OffImm == INT32_MIN) \ | 1176 | 5.66k | OffImm = 0; \ | 1177 | 5.66k | if (isSub) { \ | 1178 | 2.35k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1179 | 2.35k | printInt32Bang(O, OffImm); \ | 1180 | 2.35k | SStream_concat0(O, markup(">")); \ | 1181 | 3.30k | } else if (AlwaysPrintImm0 || OffImm > 0) { \ | 1182 | 3.30k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); \ | 1183 | 3.30k | printInt32Bang(O, OffImm); \ | 1184 | 3.30k | SStream_concat0(O, markup(">")); \ | 1185 | 3.30k | } \ | 1186 | 5.66k | SStream_concat(O, "%s", "]"); \ | 1187 | 5.66k | SStream_concat0(O, markup(">")); \ | 1188 | 5.66k | } |
|
1189 | | |
1190 | | DEFINE_printT2AddrModeImm8s4Operand(false); |
1191 | | DEFINE_printT2AddrModeImm8s4Operand(true); |
1192 | | |
1193 | | static inline void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, |
1194 | | SStream *O) |
1195 | 924 | { |
1196 | 924 | add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand, OpNum); |
1197 | 924 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
1198 | 924 | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
1199 | | |
1200 | 924 | SStream_concat(O, "%s", markup("<mem:")); |
1201 | 924 | SStream_concat0(O, "["); |
1202 | 924 | printRegName(O, MCOperand_getReg(MO1)); |
1203 | 924 | if (MCOperand_getImm(MO2)) { |
1204 | 724 | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
1205 | 724 | printInt64Bang(O, (int32_t)(MCOperand_getImm(MO2) * 4)); |
1206 | 724 | SStream_concat0(O, markup(">")); |
1207 | 724 | } |
1208 | 924 | SStream_concat(O, "%s", "]"); |
1209 | 924 | SStream_concat0(O, markup(">")); |
1210 | 924 | } |
1211 | | |
1212 | | static inline void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum, |
1213 | | SStream *O) |
1214 | 2.46k | { |
1215 | 2.46k | add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8OffsetOperand, OpNum); |
1216 | 2.46k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
1217 | 2.46k | int32_t OffImm = (int32_t)MCOperand_getImm(MO1); |
1218 | 2.46k | SStream_concat(O, "%s", ", "); |
1219 | 2.46k | SStream_concat0(O, markup("<imm:")); |
1220 | 2.46k | if (OffImm == INT32_MIN) |
1221 | 410 | SStream_concat0(O, "#-0"); |
1222 | 2.05k | else if (OffImm < 0) { |
1223 | 1.11k | printInt32Bang(O, OffImm); |
1224 | 1.11k | } else { |
1225 | 940 | printInt32Bang(O, OffImm); |
1226 | 940 | } |
1227 | 2.46k | SStream_concat0(O, markup(">")); |
1228 | 2.46k | } |
1229 | | |
1230 | | static inline void |
1231 | | printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1232 | 2.68k | { |
1233 | 2.68k | add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand, OpNum); |
1234 | 2.68k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
1235 | 2.68k | int32_t OffImm = (int32_t)MCOperand_getImm(MO1); |
1236 | | |
1237 | 2.68k | SStream_concat(O, "%s", ", "); |
1238 | 2.68k | SStream_concat0(O, markup("<imm:")); |
1239 | 2.68k | if (OffImm == INT32_MIN) |
1240 | 199 | SStream_concat0(O, "#-0"); |
1241 | 2.48k | else if (OffImm < 0) { |
1242 | 700 | printInt32Bang(O, OffImm); |
1243 | 1.78k | } else { |
1244 | 1.78k | printInt32Bang(O, OffImm); |
1245 | 1.78k | } |
1246 | 2.68k | SStream_concat0(O, markup(">")); |
1247 | 2.68k | } |
1248 | | |
1249 | | static inline void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum, |
1250 | | SStream *O) |
1251 | 1.54k | { |
1252 | 1.54k | add_cs_detail(MI, ARM_OP_GROUP_T2AddrModeSoRegOperand, OpNum); |
1253 | 1.54k | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); |
1254 | 1.54k | MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); |
1255 | 1.54k | MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2)); |
1256 | | |
1257 | 1.54k | SStream_concat(O, "%s", markup("<mem:")); |
1258 | 1.54k | SStream_concat0(O, "["); |
1259 | 1.54k | printRegName(O, MCOperand_getReg(MO1)); |
1260 | | |
1261 | 1.54k | SStream_concat0(O, ", "); |
1262 | 1.54k | printRegName(O, MCOperand_getReg(MO2)); |
1263 | | |
1264 | 1.54k | unsigned ShAmt = MCOperand_getImm(MO3); |
1265 | 1.54k | if (ShAmt) { |
1266 | 461 | SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#"); |
1267 | 461 | printUInt32(O, ShAmt); |
1268 | 461 | SStream_concat0(O, markup(">")); |
1269 | 461 | } |
1270 | 1.54k | SStream_concat(O, "%s", "]"); |
1271 | 1.54k | SStream_concat0(O, markup(">")); |
1272 | 1.54k | } |
1273 | | |
1274 | | static inline void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1275 | 439 | { |
1276 | 439 | add_cs_detail(MI, ARM_OP_GROUP_FPImmOperand, OpNum); |
1277 | 439 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
1278 | 439 | SStream_concat(O, "%s", markup("<imm:")); |
1279 | 439 | printFloatBang(O, ARM_AM_getFPImmFloat(MCOperand_getImm(MO))); |
1280 | 439 | SStream_concat0(O, markup(">")); |
1281 | 439 | } |
1282 | | |
1283 | | static inline void printVMOVModImmOperand(MCInst *MI, unsigned OpNum, |
1284 | | SStream *O) |
1285 | 2.66k | { |
1286 | 2.66k | add_cs_detail(MI, ARM_OP_GROUP_VMOVModImmOperand, OpNum); |
1287 | 2.66k | unsigned EncodedImm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1288 | 2.66k | unsigned EltBits; |
1289 | 2.66k | uint64_t Val = ARM_AM_decodeVMOVModImm(EncodedImm, &EltBits); |
1290 | 2.66k | SStream_concat(O, "%s", markup("<imm:")); |
1291 | 2.66k | printUInt64Bang(O, Val); |
1292 | 2.66k | SStream_concat0(O, markup(">")); |
1293 | 2.66k | } |
1294 | | |
1295 | | static inline void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, |
1296 | | SStream *O) |
1297 | 1.46k | { |
1298 | 1.46k | add_cs_detail(MI, ARM_OP_GROUP_ImmPlusOneOperand, OpNum); |
1299 | 1.46k | unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1300 | 1.46k | SStream_concat(O, "%s", markup("<imm:")); |
1301 | 1.46k | printUInt32Bang(O, Imm + 1); |
1302 | 1.46k | SStream_concat0(O, markup(">")); |
1303 | 1.46k | } |
1304 | | |
1305 | | static inline void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1306 | 951 | { |
1307 | 951 | add_cs_detail(MI, ARM_OP_GROUP_RotImmOperand, OpNum); |
1308 | 951 | unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1309 | 951 | if (Imm == 0) |
1310 | 201 | return; |
1311 | | |
1312 | 750 | SStream_concat(O, "%s%s%s%d", ", ror ", markup("<imm:"), "#", 8 * Imm); |
1313 | 750 | SStream_concat0(O, markup(">")); |
1314 | 750 | } |
1315 | | |
1316 | | static inline void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1317 | 6.55k | { |
1318 | 6.55k | add_cs_detail(MI, ARM_OP_GROUP_ModImmOperand, OpNum); |
1319 | 6.55k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
1320 | | |
1321 | | // Support for fixups (MCFixup) |
1322 | 6.55k | if (MCOperand_isExpr(Op)) { |
1323 | 0 | printOperand(MI, OpNum, O); |
1324 | 0 | return; |
1325 | 0 | } |
1326 | | |
1327 | 6.55k | unsigned Bits = MCOperand_getImm(Op) & 0xFF; |
1328 | 6.55k | unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7; |
1329 | | |
1330 | 6.55k | bool PrintUnsigned = false; |
1331 | 6.55k | switch (MCInst_getOpcode(MI)) { |
1332 | 429 | case ARM_MOVi: |
1333 | | // Movs to PC should be treated unsigned |
1334 | 429 | PrintUnsigned = |
1335 | 429 | (MCOperand_getReg(MCInst_getOperand(MI, (OpNum - 1))) == |
1336 | 429 | ARM_PC); |
1337 | 429 | break; |
1338 | 356 | case ARM_MSRi: |
1339 | | // Movs to special registers should be treated unsigned |
1340 | 356 | PrintUnsigned = true; |
1341 | 356 | break; |
1342 | 6.55k | } |
1343 | | |
1344 | 6.55k | int32_t Rotated = ARM_AM_rotr32(Bits, Rot); |
1345 | 6.55k | if (ARM_AM_getSOImmVal(Rotated) == MCOperand_getImm(Op)) { |
1346 | | // #rot has the least possible value |
1347 | 5.26k | SStream_concat(O, "%s", "#"); |
1348 | 5.26k | SStream_concat0(O, markup("<imm:")); |
1349 | 5.26k | if (PrintUnsigned) |
1350 | 301 | printUInt32(O, (uint32_t)(Rotated)); |
1351 | 4.96k | else |
1352 | 4.96k | printInt32(O, Rotated); |
1353 | 5.26k | SStream_concat0(O, markup(">")); |
1354 | 5.26k | return; |
1355 | 5.26k | } |
1356 | | |
1357 | | // Explicit #bits, #rot implied |
1358 | 1.29k | SStream_concat(O, "%s%s%u", "#", markup("<imm:"), Bits); |
1359 | 1.29k | SStream_concat(O, "%s%s%s%u", markup(">"), ", #", markup("<imm:"), Rot); |
1360 | 1.29k | SStream_concat0(O, markup(">")); |
1361 | 1.29k | } |
1362 | | |
1363 | | static inline void printFBits16(MCInst *MI, unsigned OpNum, SStream *O) |
1364 | 1.06k | { |
1365 | 1.06k | add_cs_detail(MI, ARM_OP_GROUP_FBits16, OpNum); |
1366 | 1.06k | SStream_concat(O, "%s%s", markup("<imm:"), "#"); |
1367 | 1.06k | SStream_concat(O, "%d", |
1368 | 1.06k | 16 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
1369 | 1.06k | SStream_concat0(O, markup(">")); |
1370 | 1.06k | } |
1371 | | |
1372 | | static inline void printFBits32(MCInst *MI, unsigned OpNum, SStream *O) |
1373 | 1.05k | { |
1374 | 1.05k | add_cs_detail(MI, ARM_OP_GROUP_FBits32, OpNum); |
1375 | 1.05k | SStream_concat(O, "%s%s", markup("<imm:"), "#"); |
1376 | 1.05k | printInt64(O, 32 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
1377 | 1.05k | SStream_concat0(O, markup(">")); |
1378 | 1.05k | } |
1379 | | |
1380 | | static inline void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O) |
1381 | 9.76k | { |
1382 | 9.76k | add_cs_detail(MI, ARM_OP_GROUP_VectorIndex, OpNum); |
1383 | 9.76k | SStream_concat(O, "%s", "["); |
1384 | 9.76k | printInt64(O, |
1385 | 9.76k | (int32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum)))); |
1386 | 9.76k | SStream_concat0(O, "]"); |
1387 | 9.76k | } |
1388 | | |
1389 | | static inline void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O) |
1390 | 2.44k | { |
1391 | 2.44k | add_cs_detail(MI, ARM_OP_GROUP_VectorListOne, OpNum); |
1392 | 2.44k | SStream_concat0(O, "{"); |
1393 | 2.44k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1394 | 2.44k | SStream_concat0(O, "}"); |
1395 | 2.44k | } |
1396 | | |
1397 | | static inline void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O) |
1398 | 6.69k | { |
1399 | 6.69k | add_cs_detail(MI, ARM_OP_GROUP_VectorListTwo, OpNum); |
1400 | 6.69k | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
1401 | 6.69k | unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0); |
1402 | 6.69k | unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1); |
1403 | 6.69k | SStream_concat0(O, "{"); |
1404 | 6.69k | printRegName(O, Reg0); |
1405 | 6.69k | SStream_concat0(O, ", "); |
1406 | 6.69k | printRegName(O, Reg1); |
1407 | 6.69k | SStream_concat0(O, "}"); |
1408 | 6.69k | } |
1409 | | |
1410 | | static inline void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, |
1411 | | SStream *O) |
1412 | 3.33k | { |
1413 | 3.33k | add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpaced, OpNum); |
1414 | 3.33k | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
1415 | 3.33k | unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0); |
1416 | 3.33k | unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2); |
1417 | 3.33k | SStream_concat0(O, "{"); |
1418 | 3.33k | printRegName(O, Reg0); |
1419 | 3.33k | SStream_concat0(O, ", "); |
1420 | 3.33k | printRegName(O, Reg1); |
1421 | 3.33k | SStream_concat0(O, "}"); |
1422 | 3.33k | } |
1423 | | |
1424 | | static inline void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O) |
1425 | 1.96k | { |
1426 | 1.96k | add_cs_detail(MI, ARM_OP_GROUP_VectorListThree, OpNum); |
1427 | | // Normally, it's not safe to use register enum values directly with |
1428 | | // addition to get the next register, but for VFP registers, the |
1429 | | // sort order is guaranteed because they're all of the form D<n>. |
1430 | 1.96k | SStream_concat0(O, "{"); |
1431 | 1.96k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1432 | 1.96k | SStream_concat0(O, ", "); |
1433 | 1.96k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1); |
1434 | 1.96k | SStream_concat0(O, ", "); |
1435 | 1.96k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1436 | 1.96k | SStream_concat0(O, "}"); |
1437 | 1.96k | } |
1438 | | |
1439 | | static inline void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O) |
1440 | 5.95k | { |
1441 | 5.95k | add_cs_detail(MI, ARM_OP_GROUP_VectorListFour, OpNum); |
1442 | | // Normally, it's not safe to use register enum values directly with |
1443 | | // addition to get the next register, but for VFP registers, the |
1444 | | // sort order is guaranteed because they're all of the form D<n>. |
1445 | 5.95k | SStream_concat0(O, "{"); |
1446 | 5.95k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1447 | 5.95k | SStream_concat0(O, ", "); |
1448 | 5.95k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1); |
1449 | 5.95k | SStream_concat0(O, ", "); |
1450 | 5.95k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1451 | 5.95k | SStream_concat0(O, ", "); |
1452 | 5.95k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3); |
1453 | 5.95k | SStream_concat0(O, "}"); |
1454 | 5.95k | } |
1455 | | |
1456 | | static inline void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, |
1457 | | SStream *O) |
1458 | 374 | { |
1459 | 374 | add_cs_detail(MI, ARM_OP_GROUP_VectorListOneAllLanes, OpNum); |
1460 | 374 | SStream_concat0(O, "{"); |
1461 | 374 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1462 | 374 | SStream_concat0(O, "[]}"); |
1463 | 374 | } |
1464 | | |
1465 | | static inline void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, |
1466 | | SStream *O) |
1467 | 931 | { |
1468 | 931 | add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoAllLanes, OpNum); |
1469 | 931 | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
1470 | 931 | unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0); |
1471 | 931 | unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1); |
1472 | 931 | SStream_concat0(O, "{"); |
1473 | 931 | printRegName(O, Reg0); |
1474 | 931 | SStream_concat0(O, "[], "); |
1475 | 931 | printRegName(O, Reg1); |
1476 | 931 | SStream_concat0(O, "[]}"); |
1477 | 931 | } |
1478 | | |
1479 | | static inline void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, |
1480 | | SStream *O) |
1481 | 0 | { |
1482 | 0 | add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeAllLanes, OpNum); |
1483 | | // Normally, it's not safe to use register enum values directly with |
1484 | | // addition to get the next register, but for VFP registers, the |
1485 | | // sort order is guaranteed because they're all of the form D<n>. |
1486 | 0 | SStream_concat0(O, "{"); |
1487 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1488 | 0 | SStream_concat0(O, "[], "); |
1489 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1); |
1490 | 0 | SStream_concat0(O, "[], "); |
1491 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1492 | 0 | SStream_concat0(O, "[]}"); |
1493 | 0 | } |
1494 | | |
1495 | | static inline void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, |
1496 | | SStream *O) |
1497 | 0 | { |
1498 | 0 | add_cs_detail(MI, ARM_OP_GROUP_VectorListFourAllLanes, OpNum); |
1499 | | // Normally, it's not safe to use register enum values directly with |
1500 | | // addition to get the next register, but for VFP registers, the |
1501 | | // sort order is guaranteed because they're all of the form D<n>. |
1502 | 0 | SStream_concat0(O, "{"); |
1503 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1504 | 0 | SStream_concat0(O, "[], "); |
1505 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1); |
1506 | 0 | SStream_concat0(O, "[], "); |
1507 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1508 | 0 | SStream_concat0(O, "[], "); |
1509 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3); |
1510 | 0 | SStream_concat0(O, "[]}"); |
1511 | 0 | } |
1512 | | |
1513 | | static inline void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, |
1514 | | SStream *O) |
1515 | 848 | { |
1516 | 848 | add_cs_detail(MI, ARM_OP_GROUP_VectorListTwoSpacedAllLanes, OpNum); |
1517 | 848 | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
1518 | 848 | unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0); |
1519 | 848 | unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2); |
1520 | 848 | SStream_concat0(O, "{"); |
1521 | 848 | printRegName(O, Reg0); |
1522 | 848 | SStream_concat0(O, "[], "); |
1523 | 848 | printRegName(O, Reg1); |
1524 | 848 | SStream_concat0(O, "[]}"); |
1525 | 848 | } |
1526 | | |
1527 | | static inline void |
1528 | | printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O) |
1529 | 0 | { |
1530 | 0 | add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpacedAllLanes, OpNum); |
1531 | | // Normally, it's not safe to use register enum values directly with |
1532 | | // addition to get the next register, but for VFP registers, the |
1533 | | // sort order is guaranteed because they're all of the form D<n>. |
1534 | 0 | SStream_concat0(O, "{"); |
1535 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1536 | 0 | SStream_concat0(O, "[], "); |
1537 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1538 | 0 | SStream_concat0(O, "[], "); |
1539 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4); |
1540 | 0 | SStream_concat0(O, "[]}"); |
1541 | 0 | } |
1542 | | |
1543 | | static inline void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum, |
1544 | | SStream *O) |
1545 | 0 | { |
1546 | 0 | add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpacedAllLanes, OpNum); |
1547 | | // Normally, it's not safe to use register enum values directly with |
1548 | | // addition to get the next register, but for VFP registers, the |
1549 | | // sort order is guaranteed because they're all of the form D<n>. |
1550 | 0 | SStream_concat0(O, "{"); |
1551 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1552 | 0 | SStream_concat0(O, "[], "); |
1553 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1554 | 0 | SStream_concat0(O, "[], "); |
1555 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4); |
1556 | 0 | SStream_concat0(O, "[], "); |
1557 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6); |
1558 | 0 | SStream_concat0(O, "[]}"); |
1559 | 0 | } |
1560 | | |
1561 | | static inline void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, |
1562 | | SStream *O) |
1563 | 0 | { |
1564 | 0 | add_cs_detail(MI, ARM_OP_GROUP_VectorListThreeSpaced, OpNum); |
1565 | | // Normally, it's not safe to use register enum values directly with |
1566 | | // addition to get the next register, but for VFP registers, the |
1567 | | // sort order is guaranteed because they're all of the form D<n>. |
1568 | 0 | SStream_concat0(O, "{"); |
1569 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1570 | 0 | SStream_concat0(O, ", "); |
1571 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1572 | 0 | SStream_concat0(O, ", "); |
1573 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4); |
1574 | 0 | SStream_concat0(O, "}"); |
1575 | 0 | } |
1576 | | |
1577 | | static inline void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, |
1578 | | SStream *O) |
1579 | 0 | { |
1580 | 0 | add_cs_detail(MI, ARM_OP_GROUP_VectorListFourSpaced, OpNum); |
1581 | | // Normally, it's not safe to use register enum values directly with |
1582 | | // addition to get the next register, but for VFP registers, the |
1583 | | // sort order is guaranteed because they're all of the form D<n>. |
1584 | 0 | SStream_concat0(O, "{"); |
1585 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1586 | 0 | SStream_concat0(O, ", "); |
1587 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2); |
1588 | 0 | SStream_concat0(O, ", "); |
1589 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4); |
1590 | 0 | SStream_concat0(O, ", "); |
1591 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6); |
1592 | 0 | SStream_concat0(O, "}"); |
1593 | 0 | } |
1594 | | |
1595 | | #define DEFINE_printMVEVectorList(NumRegs) \ |
1596 | | static inline void CONCAT(printMVEVectorList, NumRegs)( \ |
1597 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
1598 | 1.93k | { \ |
1599 | 1.93k | add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \ |
1600 | 1.93k | OpNum, NumRegs); \ |
1601 | 1.93k | unsigned Reg = \ |
1602 | 1.93k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ |
1603 | 1.93k | const char *Prefix = "{"; \ |
1604 | 8.98k | for (unsigned i = 0; i < NumRegs; i++) { \ |
1605 | 7.04k | SStream_concat0(O, Prefix); \ |
1606 | 7.04k | printRegName( \ |
1607 | 7.04k | O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \ |
1608 | 7.04k | ARM_qsub_0 + i)); \ |
1609 | 7.04k | Prefix = ", "; \ |
1610 | 7.04k | } \ |
1611 | 1.93k | SStream_concat0(O, "}"); \ |
1612 | 1.93k | } ARMInstPrinter.c:printMVEVectorList_2 Line | Count | Source | 1598 | 354 | { \ | 1599 | 354 | add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \ | 1600 | 354 | OpNum, NumRegs); \ | 1601 | 354 | unsigned Reg = \ | 1602 | 354 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1603 | 354 | const char *Prefix = "{"; \ | 1604 | 1.06k | for (unsigned i = 0; i < NumRegs; i++) { \ | 1605 | 708 | SStream_concat0(O, Prefix); \ | 1606 | 708 | printRegName( \ | 1607 | 708 | O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \ | 1608 | 708 | ARM_qsub_0 + i)); \ | 1609 | 708 | Prefix = ", "; \ | 1610 | 708 | } \ | 1611 | 354 | SStream_concat0(O, "}"); \ | 1612 | 354 | } |
ARMInstPrinter.c:printMVEVectorList_4 Line | Count | Source | 1598 | 1.58k | { \ | 1599 | 1.58k | add_cs_detail(MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \ | 1600 | 1.58k | OpNum, NumRegs); \ | 1601 | 1.58k | unsigned Reg = \ | 1602 | 1.58k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1603 | 1.58k | const char *Prefix = "{"; \ | 1604 | 7.92k | for (unsigned i = 0; i < NumRegs; i++) { \ | 1605 | 6.34k | SStream_concat0(O, Prefix); \ | 1606 | 6.34k | printRegName( \ | 1607 | 6.34k | O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \ | 1608 | 6.34k | ARM_qsub_0 + i)); \ | 1609 | 6.34k | Prefix = ", "; \ | 1610 | 6.34k | } \ | 1611 | 1.58k | SStream_concat0(O, "}"); \ | 1612 | 1.58k | } |
|
1613 | | DEFINE_printMVEVectorList(2) DEFINE_printMVEVectorList(4) |
1614 | | |
1615 | | #define DEFINE_printComplexRotationOp(Angle, Remainder) \ |
1616 | | static inline void CONCAT(printComplexRotationOp, \ |
1617 | | CONCAT(Angle, Remainder))( \ |
1618 | | MCInst * MI, unsigned OpNo, SStream *O) \ |
1619 | 2.55k | { \ |
1620 | 2.55k | add_cs_detail( \ |
1621 | 2.55k | MI, \ |
1622 | 2.55k | CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \ |
1623 | 2.55k | Remainder), \ |
1624 | 2.55k | OpNo, Angle, Remainder); \ |
1625 | 2.55k | unsigned Val = \ |
1626 | 2.55k | MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \ |
1627 | 2.55k | SStream_concat(O, "#%d", (Val * Angle) + Remainder); \ |
1628 | 2.55k | } ARMInstPrinter.c:printComplexRotationOp_90_0 Line | Count | Source | 1619 | 1.49k | { \ | 1620 | 1.49k | add_cs_detail( \ | 1621 | 1.49k | MI, \ | 1622 | 1.49k | CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \ | 1623 | 1.49k | Remainder), \ | 1624 | 1.49k | OpNo, Angle, Remainder); \ | 1625 | 1.49k | unsigned Val = \ | 1626 | 1.49k | MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \ | 1627 | 1.49k | SStream_concat(O, "#%d", (Val * Angle) + Remainder); \ | 1628 | 1.49k | } |
ARMInstPrinter.c:printComplexRotationOp_180_90 Line | Count | Source | 1619 | 1.06k | { \ | 1620 | 1.06k | add_cs_detail( \ | 1621 | 1.06k | MI, \ | 1622 | 1.06k | CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \ | 1623 | 1.06k | Remainder), \ | 1624 | 1.06k | OpNo, Angle, Remainder); \ | 1625 | 1.06k | unsigned Val = \ | 1626 | 1.06k | MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \ | 1627 | 1.06k | SStream_concat(O, "#%d", (Val * Angle) + Remainder); \ | 1628 | 1.06k | } |
|
1629 | | DEFINE_printComplexRotationOp(90, 0) DEFINE_printComplexRotationOp(180, |
1630 | | 90) |
1631 | | |
1632 | | static inline void printVPTPredicateOperand(MCInst *MI, |
1633 | | unsigned OpNum, |
1634 | | SStream *O) |
1635 | 27.0k | { |
1636 | 27.0k | add_cs_detail(MI, ARM_OP_GROUP_VPTPredicateOperand, OpNum); |
1637 | 27.0k | ARMVCC_VPTCodes CC = (ARMVCC_VPTCodes)MCOperand_getImm( |
1638 | 27.0k | MCInst_getOperand(MI, (OpNum))); |
1639 | 27.0k | if (CC != ARMVCC_None) |
1640 | 2.59k | SStream_concat0(O, ARMVPTPredToString(CC)); |
1641 | 27.0k | } |
1642 | | |
1643 | | static inline void printVPTMask(MCInst *MI, unsigned OpNum, SStream *O) |
1644 | 6.08k | { |
1645 | 6.08k | add_cs_detail(MI, ARM_OP_GROUP_VPTMask, OpNum); |
1646 | | // (3 - the number of trailing zeroes) is the number of them / else. |
1647 | 6.08k | unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1648 | 6.08k | unsigned NumTZ = CountTrailingZeros_32(Mask); |
1649 | | |
1650 | 21.3k | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
1651 | 15.3k | bool T = ((Mask >> Pos) & 1) == 0; |
1652 | 15.3k | if (T) |
1653 | 9.11k | SStream_concat0(O, "t"); |
1654 | | |
1655 | 6.20k | else |
1656 | 6.20k | SStream_concat0(O, "e"); |
1657 | 15.3k | } |
1658 | 6.08k | } |
1659 | | |
1660 | | static inline void printMveSaturateOp(MCInst *MI, unsigned OpNum, SStream *O) |
1661 | 0 | { |
1662 | 0 | add_cs_detail(MI, ARM_OP_GROUP_MveSaturateOp, OpNum); |
1663 | 0 | uint32_t Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1664 | |
|
1665 | 0 | printUInt32Bang(O, (Val == 1 ? 48 : 64)); |
1666 | 0 | } |
1667 | | |
1668 | | #define PRINT_ALIAS_INSTR |
1669 | | #include "ARMGenAsmWriter.inc" |
1670 | | |
1671 | | static void printInst(MCInst *MI, SStream *O, void *info) |
1672 | 1.07M | { |
1673 | 1.07M | bool isAlias = false; |
1674 | 1.07M | bool useAliasDetails = map_use_alias_details(MI); |
1675 | 1.07M | map_set_fill_detail_ops(MI, useAliasDetails); |
1676 | 1.07M | unsigned Opcode = MCInst_getOpcode(MI); |
1677 | 1.07M | uint64_t Address = MI->address; |
1678 | | |
1679 | 1.07M | switch (Opcode) { |
1680 | | // Check for MOVs and print canonical forms, instead. |
1681 | 269 | case ARM_MOVsr: { |
1682 | 269 | isAlias = true; |
1683 | 269 | MCInst_setIsAlias(MI, isAlias); |
1684 | | // FIXME: Thumb variants? |
1685 | 269 | MCOperand *MO3 = MCInst_getOperand(MI, (3)); |
1686 | | |
1687 | 269 | SStream_concat1(O, ' '); |
1688 | 269 | SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp( |
1689 | 269 | MCOperand_getImm(MO3)))); |
1690 | 269 | printSBitModifierOperand(MI, 6, O); |
1691 | 269 | printPredicateOperand(MI, 4, O); |
1692 | | |
1693 | 269 | SStream_concat0(O, " "); |
1694 | | |
1695 | 269 | printOperand(MI, 0, O); |
1696 | 269 | SStream_concat0(O, ", "); |
1697 | 269 | printOperand(MI, 1, O); |
1698 | | |
1699 | 269 | SStream_concat0(O, ", "); |
1700 | 269 | printOperand(MI, 2, O); |
1701 | | |
1702 | 269 | if (useAliasDetails) |
1703 | 269 | return; |
1704 | 0 | else |
1705 | 0 | goto add_real_detail; |
1706 | 269 | } |
1707 | | |
1708 | 1.29k | case ARM_MOVsi: { |
1709 | 1.29k | isAlias = true; |
1710 | 1.29k | MCInst_setIsAlias(MI, isAlias); |
1711 | | // FIXME: Thumb variants? |
1712 | 1.29k | MCOperand *MO2 = MCInst_getOperand(MI, (2)); |
1713 | | |
1714 | 1.29k | SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp( |
1715 | 1.29k | MCOperand_getImm(MO2)))); |
1716 | 1.29k | printSBitModifierOperand(MI, 5, O); |
1717 | 1.29k | printPredicateOperand(MI, 3, O); |
1718 | | |
1719 | 1.29k | SStream_concat0(O, " "); |
1720 | | |
1721 | 1.29k | printOperand(MI, 0, O); |
1722 | 1.29k | SStream_concat0(O, ", "); |
1723 | 1.29k | printOperand(MI, 1, O); |
1724 | | |
1725 | 1.29k | if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == ARM_AM_rrx) { |
1726 | 89 | if (useAliasDetails) |
1727 | 89 | return; |
1728 | 0 | else |
1729 | 0 | goto add_real_detail; |
1730 | 89 | } |
1731 | | |
1732 | 1.20k | SStream_concat(O, "%s%s%s%d", ", ", markup("<imm:"), "#", |
1733 | 1.20k | translateShiftImm(ARM_AM_getSORegOffset( |
1734 | 1.20k | MCOperand_getImm(MO2)))); |
1735 | 1.20k | SStream_concat0(O, markup(">")); |
1736 | 1.20k | if (useAliasDetails) |
1737 | 1.20k | return; |
1738 | 0 | else |
1739 | 0 | goto add_real_detail; |
1740 | 1.20k | } |
1741 | | |
1742 | | // A8.6.123 PUSH |
1743 | 398 | case ARM_STMDB_UPD: |
1744 | 533 | case ARM_t2STMDB_UPD: |
1745 | 533 | if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP && |
1746 | 533 | MCInst_getNumOperands(MI) > 5) { |
1747 | 73 | isAlias = true; |
1748 | 73 | MCInst_setIsAlias(MI, isAlias); |
1749 | | // Should only print PUSH if there are at least two registers in the |
1750 | | // list. |
1751 | 73 | SStream_concat0(O, "push"); |
1752 | 73 | printPredicateOperand(MI, 2, O); |
1753 | 73 | if (Opcode == ARM_t2STMDB_UPD) |
1754 | 30 | SStream_concat0(O, ".w"); |
1755 | 73 | SStream_concat0(O, " "); |
1756 | | |
1757 | 73 | printRegisterList(MI, 4, O); |
1758 | 73 | if (useAliasDetails) |
1759 | 73 | return; |
1760 | 0 | else |
1761 | 0 | goto add_real_detail; |
1762 | 73 | } else |
1763 | 460 | break; |
1764 | | |
1765 | 1.41k | case ARM_STR_PRE_IMM: |
1766 | 1.41k | if (MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP && |
1767 | 1.41k | MCOperand_getImm(MCInst_getOperand(MI, (3))) == -4) { |
1768 | 0 | isAlias = true; |
1769 | 0 | MCInst_setIsAlias(MI, isAlias); |
1770 | 0 | SStream_concat1(O, ' '); |
1771 | 0 | SStream_concat0(O, "push"); |
1772 | 0 | printPredicateOperand(MI, 4, O); |
1773 | 0 | SStream_concat0(O, " {"); |
1774 | 0 | printOperand(MI, 1, O); |
1775 | 0 | SStream_concat0(O, "}"); |
1776 | 0 | if (useAliasDetails) |
1777 | 0 | return; |
1778 | 0 | else |
1779 | 0 | goto add_real_detail; |
1780 | 0 | } else |
1781 | 1.41k | break; |
1782 | | |
1783 | | // A8.6.122 POP |
1784 | 722 | case ARM_LDMIA_UPD: |
1785 | 1.22k | case ARM_t2LDMIA_UPD: |
1786 | 1.22k | if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP && |
1787 | 1.22k | MCInst_getNumOperands(MI) > 5) { |
1788 | 493 | isAlias = true; |
1789 | 493 | MCInst_setIsAlias(MI, isAlias); |
1790 | | // Should only print POP if there are at least two registers in the |
1791 | | // list. |
1792 | 493 | SStream_concat0(O, "pop"); |
1793 | 493 | printPredicateOperand(MI, 2, O); |
1794 | 493 | if (Opcode == ARM_t2LDMIA_UPD) |
1795 | 278 | SStream_concat0(O, ".w"); |
1796 | 493 | SStream_concat0(O, " "); |
1797 | | |
1798 | 493 | printRegisterList(MI, 4, O); |
1799 | 493 | if (useAliasDetails) |
1800 | 493 | return; |
1801 | 0 | else |
1802 | 0 | goto add_real_detail; |
1803 | 493 | } else |
1804 | 727 | break; |
1805 | | |
1806 | 717 | case ARM_LDR_POST_IMM: |
1807 | 717 | if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) && |
1808 | 717 | ((ARM_AM_getAM2Offset(MCOperand_getImm( |
1809 | 276 | MCInst_getOperand(MI, (4)))) == 4))) { |
1810 | 66 | isAlias = true; |
1811 | 66 | MCInst_setIsAlias(MI, isAlias); |
1812 | 66 | SStream_concat0(O, "pop"); |
1813 | 66 | printPredicateOperand(MI, 5, O); |
1814 | 66 | SStream_concat0(O, " {"); |
1815 | 66 | printOperand(MI, 0, O); |
1816 | 66 | SStream_concat0(O, "}"); |
1817 | 66 | if (useAliasDetails) |
1818 | 66 | return; |
1819 | 0 | else |
1820 | 0 | goto add_real_detail; |
1821 | 66 | } else |
1822 | 651 | break; |
1823 | 219 | case ARM_t2LDR_POST: |
1824 | 219 | if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) && |
1825 | 219 | (Opcode == ARM_t2LDR_POST && |
1826 | 156 | (MCOperand_getImm(MCInst_getOperand(MI, (3))) == 4))) { |
1827 | 66 | isAlias = true; |
1828 | 66 | MCInst_setIsAlias(MI, isAlias); |
1829 | 66 | SStream_concat0(O, "pop"); |
1830 | 66 | printPredicateOperand(MI, 4, O); |
1831 | 66 | SStream_concat0(O, " {"); |
1832 | 66 | printOperand(MI, 0, O); |
1833 | 66 | SStream_concat0(O, "}"); |
1834 | 66 | if (useAliasDetails) |
1835 | 66 | return; |
1836 | 0 | else |
1837 | 0 | goto add_real_detail; |
1838 | 66 | } else |
1839 | 153 | break; |
1840 | | |
1841 | | // A8.6.355 VPUSH |
1842 | 333 | case ARM_VSTMSDB_UPD: |
1843 | 378 | case ARM_VSTMDDB_UPD: |
1844 | 378 | if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) { |
1845 | 264 | isAlias = true; |
1846 | 264 | MCInst_setIsAlias(MI, isAlias); |
1847 | 264 | SStream_concat0(O, "vpush"); |
1848 | 264 | printPredicateOperand(MI, 2, O); |
1849 | 264 | SStream_concat0(O, " "); |
1850 | | |
1851 | 264 | printRegisterList(MI, 4, O); |
1852 | 264 | if (useAliasDetails) |
1853 | 264 | return; |
1854 | 0 | else |
1855 | 0 | goto add_real_detail; |
1856 | 264 | } else |
1857 | 114 | break; |
1858 | | |
1859 | | // A8.6.354 VPOP |
1860 | 363 | case ARM_VLDMSIA_UPD: |
1861 | 465 | case ARM_VLDMDIA_UPD: |
1862 | 465 | if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) { |
1863 | 49 | isAlias = true; |
1864 | 49 | MCInst_setIsAlias(MI, isAlias); |
1865 | 49 | SStream_concat1(O, ' '); |
1866 | 49 | SStream_concat0(O, "vpop"); |
1867 | 49 | printPredicateOperand(MI, 2, O); |
1868 | 49 | SStream_concat0(O, " "); |
1869 | | |
1870 | 49 | printRegisterList(MI, 4, O); |
1871 | 49 | if (useAliasDetails) |
1872 | 49 | return; |
1873 | 0 | else |
1874 | 0 | goto add_real_detail; |
1875 | 49 | } else |
1876 | 416 | break; |
1877 | | |
1878 | 11.7k | case ARM_tLDMIA: { |
1879 | 11.7k | isAlias = true; |
1880 | 11.7k | MCInst_setIsAlias(MI, isAlias); |
1881 | 11.7k | bool Writeback = true; |
1882 | 11.7k | unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, (0))); |
1883 | 63.3k | for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) { |
1884 | 51.6k | if (MCOperand_getReg(MCInst_getOperand(MI, (i))) == |
1885 | 51.6k | BaseReg) |
1886 | 6.45k | Writeback = false; |
1887 | 51.6k | } |
1888 | | |
1889 | 11.7k | SStream_concat0(O, "ldm"); |
1890 | | |
1891 | 11.7k | printPredicateOperand(MI, 1, O); |
1892 | 11.7k | SStream_concat0(O, " "); |
1893 | | |
1894 | 11.7k | printOperand(MI, 0, O); |
1895 | 11.7k | if (Writeback) { |
1896 | 5.26k | SStream_concat0(O, "!"); |
1897 | 5.26k | } |
1898 | 11.7k | SStream_concat0(O, ", "); |
1899 | 11.7k | printRegisterList(MI, 3, O); |
1900 | 11.7k | if (useAliasDetails) |
1901 | 11.7k | return; |
1902 | 0 | else |
1903 | 0 | goto add_real_detail; |
1904 | 11.7k | } |
1905 | | |
1906 | | // Combine 2 GPRs from disassember into a GPRPair to match with instr def. |
1907 | | // ldrexd/strexd require even/odd GPR pair. To enforce this constraint, |
1908 | | // a single GPRPair reg operand is used in the .td file to replace the two |
1909 | | // GPRs. However, when decoding them, the two GRPs cannot be automatically |
1910 | | // expressed as a GPRPair, so we have to manually merge them. |
1911 | | // FIXME: We would really like to be able to tablegen'erate this. |
1912 | 72 | case ARM_LDREXD: |
1913 | 211 | case ARM_STREXD: |
1914 | 282 | case ARM_LDAEXD: |
1915 | 456 | case ARM_STLEXD: { |
1916 | 456 | const MCRegisterClass *MRC = |
1917 | 456 | MCRegisterInfo_getRegClass(MI->MRI, ARM_GPRRegClassID); |
1918 | 456 | bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD; |
1919 | 456 | unsigned Reg = MCOperand_getReg( |
1920 | 456 | MCInst_getOperand(MI, isStore ? 1 : 0)); |
1921 | | |
1922 | 456 | if (MCRegisterClass_contains(MRC, Reg)) { |
1923 | 0 | MCInst NewMI; |
1924 | |
|
1925 | 0 | MCInst_Init(&NewMI, CS_ARCH_ARM); |
1926 | 0 | MCInst_setOpcode(&NewMI, Opcode); |
1927 | |
|
1928 | 0 | if (isStore) |
1929 | 0 | MCInst_addOperand2(&NewMI, |
1930 | 0 | MCInst_getOperand(MI, 0)); |
1931 | |
|
1932 | 0 | MCOperand_CreateReg0( |
1933 | 0 | &NewMI, |
1934 | 0 | MCRegisterInfo_getMatchingSuperReg( |
1935 | 0 | MI->MRI, Reg, ARM_gsub_0, |
1936 | 0 | MCRegisterInfo_getRegClass( |
1937 | 0 | MI->MRI, |
1938 | 0 | ARM_GPRPairRegClassID))); |
1939 | | |
1940 | | // Copy the rest operands into NewMI. |
1941 | 0 | for (unsigned i = isStore ? 3 : 2; |
1942 | 0 | i < MCInst_getNumOperands(MI); ++i) |
1943 | 0 | MCInst_addOperand2(&NewMI, |
1944 | 0 | MCInst_getOperand(MI, i)); |
1945 | |
|
1946 | 0 | printInstruction(&NewMI, Address, O); |
1947 | 0 | return; |
1948 | 0 | } |
1949 | 456 | break; |
1950 | 456 | } |
1951 | 456 | case ARM_TSB: |
1952 | 106 | case ARM_t2TSB: |
1953 | 106 | isAlias = true; |
1954 | 106 | MCInst_setIsAlias(MI, isAlias); |
1955 | | |
1956 | 106 | SStream_concat0(O, " tsb csync"); |
1957 | 106 | if (useAliasDetails) |
1958 | 106 | return; |
1959 | 0 | else |
1960 | 0 | goto add_real_detail; |
1961 | 831 | case ARM_t2DSB: |
1962 | 831 | isAlias = true; |
1963 | 831 | MCInst_setIsAlias(MI, isAlias); |
1964 | | |
1965 | 831 | switch (MCOperand_getImm(MCInst_getOperand(MI, (0)))) { |
1966 | 615 | default: |
1967 | 615 | if (!printAliasInstr(MI, Address, O)) |
1968 | 615 | printInstruction(MI, Address, O); |
1969 | 615 | break; |
1970 | 50 | case 0: |
1971 | 50 | SStream_concat0(O, " ssbb"); |
1972 | 50 | break; |
1973 | 166 | case 4: |
1974 | 166 | SStream_concat0(O, " pssbb"); |
1975 | 166 | break; |
1976 | 831 | }; |
1977 | 831 | if (useAliasDetails) |
1978 | 831 | return; |
1979 | 0 | else |
1980 | 0 | goto add_real_detail; |
1981 | 1.07M | } |
1982 | | |
1983 | 1.05M | if (!isAlias) |
1984 | 1.05M | isAlias |= printAliasInstr(MI, Address, O); |
1985 | | |
1986 | 1.05M | add_real_detail: |
1987 | 1.05M | MCInst_setIsAlias(MI, isAlias); |
1988 | 1.05M | if (!isAlias || !useAliasDetails) { |
1989 | 1.05M | map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails)); |
1990 | 1.05M | if (isAlias) |
1991 | 0 | SStream_Close(O); |
1992 | 1.05M | printInstruction(MI, Address, O); |
1993 | 1.05M | if (isAlias) |
1994 | 0 | SStream_Open(O); |
1995 | 1.05M | } |
1996 | 1.05M | } |
1997 | | |
1998 | | const char *ARM_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx) |
1999 | 710k | { |
2000 | 710k | return getRegisterName(RegNo, AltIdx); |
2001 | 710k | } |
2002 | | |
2003 | | void ARM_LLVM_printInstruction(MCInst *MI, SStream *O, |
2004 | | void * /* MCRegisterInfo* */ info) |
2005 | 1.07M | { |
2006 | 1.07M | printInst(MI, O, info); |
2007 | 1.07M | } |