/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line | Count | Source (jump to first uncovered line) |
1 | | //===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===// |
2 | | // |
3 | | // The LLVM Compiler Infrastructure |
4 | | // |
5 | | // This file is distributed under the University of Illinois Open Source |
6 | | // License. See LICENSE.TXT for details. |
7 | | // |
8 | | //===----------------------------------------------------------------------===// |
9 | | // |
10 | | // This file includes code for rendering MCInst instances as Intel-style |
11 | | // assembly. |
12 | | // |
13 | | //===----------------------------------------------------------------------===// |
14 | | |
15 | | /* Capstone Disassembly Engine */ |
16 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */ |
17 | | |
18 | | #ifdef CAPSTONE_HAS_X86 |
19 | | |
20 | | #ifdef _MSC_VER |
21 | | #pragma warning(disable:4996) // disable MSVC's warning on strncpy() |
22 | | #pragma warning(disable:28719) // disable MSVC's warning on strncpy() |
23 | | #endif |
24 | | |
25 | | #if !defined(CAPSTONE_HAS_OSXKERNEL) |
26 | | #include <ctype.h> |
27 | | #endif |
28 | | #include <capstone/platform.h> |
29 | | |
30 | | #if defined(CAPSTONE_HAS_OSXKERNEL) |
31 | | #include <Availability.h> |
32 | | #include <libkern/libkern.h> |
33 | | #else |
34 | | #include <stdio.h> |
35 | | #include <stdlib.h> |
36 | | #endif |
37 | | #include <string.h> |
38 | | |
39 | | #include "../../utils.h" |
40 | | #include "../../MCInst.h" |
41 | | #include "../../SStream.h" |
42 | | #include "../../MCRegisterInfo.h" |
43 | | |
44 | | #include "X86InstPrinter.h" |
45 | | #include "X86Mapping.h" |
46 | | #include "X86InstPrinterCommon.h" |
47 | | |
48 | | #define GET_INSTRINFO_ENUM |
49 | | #ifdef CAPSTONE_X86_REDUCE |
50 | | #include "X86GenInstrInfo_reduce.inc" |
51 | | #else |
52 | | #include "X86GenInstrInfo.inc" |
53 | | #endif |
54 | | |
55 | | #define GET_REGINFO_ENUM |
56 | | #include "X86GenRegisterInfo.inc" |
57 | | |
58 | | #include "X86BaseInfo.h" |
59 | | |
60 | | static void printMemReference(MCInst *MI, unsigned Op, SStream *O); |
61 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O); |
62 | | |
63 | | |
64 | | static void set_mem_access(MCInst *MI, bool status) |
65 | 154k | { |
66 | 154k | if (MI->csh->detail_opt != CS_OPT_ON) |
67 | 0 | return; |
68 | | |
69 | 154k | MI->csh->doing_mem = status; |
70 | 154k | if (!status) |
71 | | // done, create the next operand slot |
72 | 77.2k | MI->flat_insn->detail->x86.op_count++; |
73 | | |
74 | 154k | } |
75 | | |
76 | | static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O) |
77 | 12.8k | { |
78 | | // FIXME: do this with autogen |
79 | | // printf(">>> ID = %u\n", MI->flat_insn->id); |
80 | 12.8k | switch(MI->flat_insn->id) { |
81 | 4.48k | default: |
82 | 4.48k | SStream_concat0(O, "ptr "); |
83 | 4.48k | break; |
84 | 973 | case X86_INS_SGDT: |
85 | 2.49k | case X86_INS_SIDT: |
86 | 3.57k | case X86_INS_LGDT: |
87 | 4.56k | case X86_INS_LIDT: |
88 | 5.04k | case X86_INS_FXRSTOR: |
89 | 5.58k | case X86_INS_FXSAVE: |
90 | 7.11k | case X86_INS_LJMP: |
91 | 8.31k | case X86_INS_LCALL: |
92 | | // do not print "ptr" |
93 | 8.31k | break; |
94 | 12.8k | } |
95 | | |
96 | 12.8k | switch(MI->csh->mode) { |
97 | 3.57k | case CS_MODE_16: |
98 | 3.57k | switch(MI->flat_insn->id) { |
99 | 1.32k | default: |
100 | 1.32k | MI->x86opsize = 2; |
101 | 1.32k | break; |
102 | 577 | case X86_INS_LJMP: |
103 | 977 | case X86_INS_LCALL: |
104 | 977 | MI->x86opsize = 4; |
105 | 977 | break; |
106 | 179 | case X86_INS_SGDT: |
107 | 508 | case X86_INS_SIDT: |
108 | 857 | case X86_INS_LGDT: |
109 | 1.27k | case X86_INS_LIDT: |
110 | 1.27k | MI->x86opsize = 6; |
111 | 1.27k | break; |
112 | 3.57k | } |
113 | 3.57k | break; |
114 | 5.20k | case CS_MODE_32: |
115 | 5.20k | switch(MI->flat_insn->id) { |
116 | 2.17k | default: |
117 | 2.17k | MI->x86opsize = 4; |
118 | 2.17k | break; |
119 | 471 | case X86_INS_LJMP: |
120 | 1.22k | case X86_INS_JMP: |
121 | 1.63k | case X86_INS_LCALL: |
122 | 1.97k | case X86_INS_SGDT: |
123 | 2.32k | case X86_INS_SIDT: |
124 | 2.61k | case X86_INS_LGDT: |
125 | 3.03k | case X86_INS_LIDT: |
126 | 3.03k | MI->x86opsize = 6; |
127 | 3.03k | break; |
128 | 5.20k | } |
129 | 5.20k | break; |
130 | 5.20k | case CS_MODE_64: |
131 | 4.02k | switch(MI->flat_insn->id) { |
132 | 1.26k | default: |
133 | 1.26k | MI->x86opsize = 8; |
134 | 1.26k | break; |
135 | 479 | case X86_INS_LJMP: |
136 | 874 | case X86_INS_LCALL: |
137 | 1.32k | case X86_INS_SGDT: |
138 | 2.17k | case X86_INS_SIDT: |
139 | 2.61k | case X86_INS_LGDT: |
140 | 2.76k | case X86_INS_LIDT: |
141 | 2.76k | MI->x86opsize = 10; |
142 | 2.76k | break; |
143 | 4.02k | } |
144 | 4.02k | break; |
145 | 4.02k | default: // never reach |
146 | 0 | break; |
147 | 12.8k | } |
148 | | |
149 | 12.8k | printMemReference(MI, OpNo, O); |
150 | 12.8k | } |
151 | | |
152 | | static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O) |
153 | 117k | { |
154 | 117k | SStream_concat0(O, "byte ptr "); |
155 | 117k | MI->x86opsize = 1; |
156 | 117k | printMemReference(MI, OpNo, O); |
157 | 117k | } |
158 | | |
159 | | static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O) |
160 | 27.6k | { |
161 | 27.6k | MI->x86opsize = 2; |
162 | 27.6k | SStream_concat0(O, "word ptr "); |
163 | 27.6k | printMemReference(MI, OpNo, O); |
164 | 27.6k | } |
165 | | |
166 | | static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O) |
167 | 52.7k | { |
168 | 52.7k | MI->x86opsize = 4; |
169 | 52.7k | SStream_concat0(O, "dword ptr "); |
170 | 52.7k | printMemReference(MI, OpNo, O); |
171 | 52.7k | } |
172 | | |
173 | | static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O) |
174 | 20.8k | { |
175 | 20.8k | SStream_concat0(O, "qword ptr "); |
176 | 20.8k | MI->x86opsize = 8; |
177 | 20.8k | printMemReference(MI, OpNo, O); |
178 | 20.8k | } |
179 | | |
180 | | static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O) |
181 | 7.26k | { |
182 | 7.26k | SStream_concat0(O, "xmmword ptr "); |
183 | 7.26k | MI->x86opsize = 16; |
184 | 7.26k | printMemReference(MI, OpNo, O); |
185 | 7.26k | } |
186 | | |
187 | | static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O) |
188 | 3.19k | { |
189 | 3.19k | SStream_concat0(O, "zmmword ptr "); |
190 | 3.19k | MI->x86opsize = 64; |
191 | 3.19k | printMemReference(MI, OpNo, O); |
192 | 3.19k | } |
193 | | |
194 | | #ifndef CAPSTONE_X86_REDUCE |
195 | | static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O) |
196 | 4.35k | { |
197 | 4.35k | SStream_concat0(O, "ymmword ptr "); |
198 | 4.35k | MI->x86opsize = 32; |
199 | 4.35k | printMemReference(MI, OpNo, O); |
200 | 4.35k | } |
201 | | |
202 | | static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O) |
203 | 6.93k | { |
204 | 6.93k | switch(MCInst_getOpcode(MI)) { |
205 | 4.87k | default: |
206 | 4.87k | SStream_concat0(O, "dword ptr "); |
207 | 4.87k | MI->x86opsize = 4; |
208 | 4.87k | break; |
209 | 681 | case X86_FSTENVm: |
210 | 2.06k | case X86_FLDENVm: |
211 | | // TODO: fix this in tablegen instead |
212 | 2.06k | switch(MI->csh->mode) { |
213 | 0 | default: // never reach |
214 | 0 | break; |
215 | 745 | case CS_MODE_16: |
216 | 745 | MI->x86opsize = 14; |
217 | 745 | break; |
218 | 659 | case CS_MODE_32: |
219 | 1.31k | case CS_MODE_64: |
220 | 1.31k | MI->x86opsize = 28; |
221 | 1.31k | break; |
222 | 2.06k | } |
223 | 2.06k | break; |
224 | 6.93k | } |
225 | | |
226 | 6.93k | printMemReference(MI, OpNo, O); |
227 | 6.93k | } |
228 | | |
229 | | static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O) |
230 | 6.21k | { |
231 | | // TODO: fix COMISD in Tablegen instead (#1456) |
232 | 6.21k | if (MI->op1_size == 16) { |
233 | | // printf("printf64mem id = %u\n", MCInst_getOpcode(MI)); |
234 | 3.29k | switch(MCInst_getOpcode(MI)) { |
235 | 3.03k | default: |
236 | 3.03k | SStream_concat0(O, "qword ptr "); |
237 | 3.03k | MI->x86opsize = 8; |
238 | 3.03k | break; |
239 | 0 | case X86_MOVPQI2QImr: |
240 | 261 | case X86_COMISDrm: |
241 | 261 | SStream_concat0(O, "xmmword ptr "); |
242 | 261 | MI->x86opsize = 16; |
243 | 261 | break; |
244 | 3.29k | } |
245 | 3.29k | } else { |
246 | 2.91k | SStream_concat0(O, "qword ptr "); |
247 | 2.91k | MI->x86opsize = 8; |
248 | 2.91k | } |
249 | | |
250 | 6.21k | printMemReference(MI, OpNo, O); |
251 | 6.21k | } |
252 | | |
253 | | static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O) |
254 | 674 | { |
255 | 674 | switch(MCInst_getOpcode(MI)) { |
256 | 198 | default: |
257 | 198 | SStream_concat0(O, "xword ptr "); |
258 | 198 | break; |
259 | 400 | case X86_FBLDm: |
260 | 476 | case X86_FBSTPm: |
261 | 476 | break; |
262 | 674 | } |
263 | | |
264 | 674 | MI->x86opsize = 10; |
265 | 674 | printMemReference(MI, OpNo, O); |
266 | 674 | } |
267 | | |
268 | | static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O) |
269 | 4.61k | { |
270 | 4.61k | SStream_concat0(O, "xmmword ptr "); |
271 | 4.61k | MI->x86opsize = 16; |
272 | 4.61k | printMemReference(MI, OpNo, O); |
273 | 4.61k | } |
274 | | |
275 | | static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O) |
276 | 3.06k | { |
277 | 3.06k | SStream_concat0(O, "ymmword ptr "); |
278 | 3.06k | MI->x86opsize = 32; |
279 | 3.06k | printMemReference(MI, OpNo, O); |
280 | 3.06k | } |
281 | | |
282 | | static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O) |
283 | 1.85k | { |
284 | 1.85k | SStream_concat0(O, "zmmword ptr "); |
285 | 1.85k | MI->x86opsize = 64; |
286 | 1.85k | printMemReference(MI, OpNo, O); |
287 | 1.85k | } |
288 | | #endif |
289 | | |
290 | | static const char *getRegisterName(unsigned RegNo); |
291 | | static void printRegName(SStream *OS, unsigned RegNo) |
292 | 925k | { |
293 | 925k | SStream_concat0(OS, getRegisterName(RegNo)); |
294 | 925k | } |
295 | | |
296 | | // for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h |
297 | | // this function tell us if we need to have prefix 0 in front of a number |
298 | | static bool need_zero_prefix(uint64_t imm) |
299 | 0 | { |
300 | | // find the first hex letter representing imm |
301 | 0 | while(imm >= 0x10) |
302 | 0 | imm >>= 4; |
303 | |
|
304 | 0 | if (imm < 0xa) |
305 | 0 | return false; |
306 | 0 | else // this need 0 prefix |
307 | 0 | return true; |
308 | 0 | } |
309 | | |
310 | | static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive) |
311 | 255k | { |
312 | 255k | if (positive) { |
313 | | // always print this number in positive form |
314 | 218k | if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { |
315 | 0 | if (imm < 0) { |
316 | 0 | if (MI->op1_size) { |
317 | 0 | switch(MI->op1_size) { |
318 | 0 | default: |
319 | 0 | break; |
320 | 0 | case 1: |
321 | 0 | imm &= 0xff; |
322 | 0 | break; |
323 | 0 | case 2: |
324 | 0 | imm &= 0xffff; |
325 | 0 | break; |
326 | 0 | case 4: |
327 | 0 | imm &= 0xffffffff; |
328 | 0 | break; |
329 | 0 | } |
330 | 0 | } |
331 | | |
332 | 0 | if (imm == 0x8000000000000000LL) // imm == -imm |
333 | 0 | SStream_concat0(O, "8000000000000000h"); |
334 | 0 | else if (need_zero_prefix(imm)) |
335 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
336 | 0 | else |
337 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
338 | 0 | } else { |
339 | 0 | if (imm > HEX_THRESHOLD) { |
340 | 0 | if (need_zero_prefix(imm)) |
341 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
342 | 0 | else |
343 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
344 | 0 | } else |
345 | 0 | SStream_concat(O, "%"PRIu64, imm); |
346 | 0 | } |
347 | 218k | } else { // Intel syntax |
348 | 218k | if (imm < 0) { |
349 | 3.07k | if (MI->op1_size) { |
350 | 867 | switch(MI->op1_size) { |
351 | 867 | default: |
352 | 867 | break; |
353 | 867 | case 1: |
354 | 0 | imm &= 0xff; |
355 | 0 | break; |
356 | 0 | case 2: |
357 | 0 | imm &= 0xffff; |
358 | 0 | break; |
359 | 0 | case 4: |
360 | 0 | imm &= 0xffffffff; |
361 | 0 | break; |
362 | 867 | } |
363 | 867 | } |
364 | | |
365 | 3.07k | SStream_concat(O, "0x%"PRIx64, imm); |
366 | 215k | } else { |
367 | 215k | if (imm > HEX_THRESHOLD) |
368 | 201k | SStream_concat(O, "0x%"PRIx64, imm); |
369 | 13.7k | else |
370 | 13.7k | SStream_concat(O, "%"PRIu64, imm); |
371 | 215k | } |
372 | 218k | } |
373 | 218k | } else { |
374 | 37.1k | if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) { |
375 | 0 | if (imm < 0) { |
376 | 0 | if (imm == 0x8000000000000000LL) // imm == -imm |
377 | 0 | SStream_concat0(O, "8000000000000000h"); |
378 | 0 | else if (imm < -HEX_THRESHOLD) { |
379 | 0 | if (need_zero_prefix(imm)) |
380 | 0 | SStream_concat(O, "-0%"PRIx64"h", -imm); |
381 | 0 | else |
382 | 0 | SStream_concat(O, "-%"PRIx64"h", -imm); |
383 | 0 | } else |
384 | 0 | SStream_concat(O, "-%"PRIu64, -imm); |
385 | 0 | } else { |
386 | 0 | if (imm > HEX_THRESHOLD) { |
387 | 0 | if (need_zero_prefix(imm)) |
388 | 0 | SStream_concat(O, "0%"PRIx64"h", imm); |
389 | 0 | else |
390 | 0 | SStream_concat(O, "%"PRIx64"h", imm); |
391 | 0 | } else |
392 | 0 | SStream_concat(O, "%"PRIu64, imm); |
393 | 0 | } |
394 | 37.1k | } else { // Intel syntax |
395 | 37.1k | if (imm < 0) { |
396 | 5.97k | if (imm == 0x8000000000000000LL) // imm == -imm |
397 | 0 | SStream_concat0(O, "0x8000000000000000"); |
398 | 5.97k | else if (imm < -HEX_THRESHOLD) |
399 | 5.34k | SStream_concat(O, "-0x%"PRIx64, -imm); |
400 | 632 | else |
401 | 632 | SStream_concat(O, "-%"PRIu64, -imm); |
402 | | |
403 | 31.1k | } else { |
404 | 31.1k | if (imm > HEX_THRESHOLD) |
405 | 26.5k | SStream_concat(O, "0x%"PRIx64, imm); |
406 | 4.60k | else |
407 | 4.60k | SStream_concat(O, "%"PRIu64, imm); |
408 | 31.1k | } |
409 | 37.1k | } |
410 | 37.1k | } |
411 | 255k | } |
412 | | |
413 | | // local printOperand, without updating public operands |
414 | | static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
415 | 341k | { |
416 | 341k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
417 | 341k | if (MCOperand_isReg(Op)) { |
418 | 341k | printRegName(O, MCOperand_getReg(Op)); |
419 | 341k | } else if (MCOperand_isImm(Op)) { |
420 | 0 | int64_t imm = MCOperand_getImm(Op); |
421 | 0 | printImm(MI, O, imm, MI->csh->imm_unsigned); |
422 | 0 | } |
423 | 341k | } |
424 | | |
425 | | #ifndef CAPSTONE_DIET |
426 | | // copy & normalize access info |
427 | | static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags) |
428 | 1.70M | { |
429 | 1.70M | #ifndef CAPSTONE_DIET |
430 | 1.70M | uint8_t i; |
431 | 1.70M | const uint8_t *arr = X86_get_op_access(h, id, eflags); |
432 | | |
433 | | // initialize access |
434 | 1.70M | memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0])); |
435 | | |
436 | 1.70M | if (!arr) { |
437 | 0 | access[0] = 0; |
438 | 0 | return; |
439 | 0 | } |
440 | | |
441 | | // copy to access but zero out CS_AC_IGNORE |
442 | 4.86M | for(i = 0; arr[i]; i++) { |
443 | 3.16M | if (arr[i] != CS_AC_IGNORE) |
444 | 2.67M | access[i] = arr[i]; |
445 | 491k | else |
446 | 491k | access[i] = 0; |
447 | 3.16M | } |
448 | | |
449 | | // mark the end of array |
450 | 1.70M | access[i] = 0; |
451 | 1.70M | #endif |
452 | 1.70M | } |
453 | | #endif |
454 | | |
455 | | static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O) |
456 | 34.0k | { |
457 | 34.0k | MCOperand *SegReg; |
458 | 34.0k | int reg; |
459 | | |
460 | 34.0k | if (MI->csh->detail_opt) { |
461 | 34.0k | #ifndef CAPSTONE_DIET |
462 | 34.0k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
463 | 34.0k | #endif |
464 | | |
465 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
466 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
467 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
468 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
469 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
470 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
471 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
472 | | |
473 | 34.0k | #ifndef CAPSTONE_DIET |
474 | 34.0k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
475 | 34.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
476 | 34.0k | #endif |
477 | 34.0k | } |
478 | | |
479 | 34.0k | SegReg = MCInst_getOperand(MI, Op + 1); |
480 | 34.0k | reg = MCOperand_getReg(SegReg); |
481 | | |
482 | | // If this has a segment register, print it. |
483 | 34.0k | if (reg) { |
484 | 919 | _printOperand(MI, Op + 1, O); |
485 | 919 | if (MI->csh->detail_opt) { |
486 | 919 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
487 | 919 | } |
488 | 919 | SStream_concat0(O, ":"); |
489 | 919 | } |
490 | | |
491 | 34.0k | SStream_concat0(O, "["); |
492 | 34.0k | set_mem_access(MI, true); |
493 | 34.0k | printOperand(MI, Op, O); |
494 | 34.0k | SStream_concat0(O, "]"); |
495 | 34.0k | set_mem_access(MI, false); |
496 | 34.0k | } |
497 | | |
498 | | static void printDstIdx(MCInst *MI, unsigned Op, SStream *O) |
499 | 43.1k | { |
500 | 43.1k | if (MI->csh->detail_opt) { |
501 | 43.1k | #ifndef CAPSTONE_DIET |
502 | 43.1k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
503 | 43.1k | #endif |
504 | | |
505 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
506 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
507 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
508 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
509 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
510 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
511 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
512 | | |
513 | 43.1k | #ifndef CAPSTONE_DIET |
514 | 43.1k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
515 | 43.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
516 | 43.1k | #endif |
517 | 43.1k | } |
518 | | |
519 | | // DI accesses are always ES-based on non-64bit mode |
520 | 43.1k | if (MI->csh->mode != CS_MODE_64) { |
521 | 25.5k | SStream_concat0(O, "es:["); |
522 | 25.5k | if (MI->csh->detail_opt) { |
523 | 25.5k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES; |
524 | 25.5k | } |
525 | 25.5k | } else |
526 | 17.6k | SStream_concat0(O, "["); |
527 | | |
528 | 43.1k | set_mem_access(MI, true); |
529 | 43.1k | printOperand(MI, Op, O); |
530 | 43.1k | SStream_concat0(O, "]"); |
531 | 43.1k | set_mem_access(MI, false); |
532 | 43.1k | } |
533 | | |
534 | | static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O) |
535 | 11.5k | { |
536 | 11.5k | SStream_concat0(O, "byte ptr "); |
537 | 11.5k | MI->x86opsize = 1; |
538 | 11.5k | printSrcIdx(MI, OpNo, O); |
539 | 11.5k | } |
540 | | |
541 | | static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O) |
542 | 6.32k | { |
543 | 6.32k | SStream_concat0(O, "word ptr "); |
544 | 6.32k | MI->x86opsize = 2; |
545 | 6.32k | printSrcIdx(MI, OpNo, O); |
546 | 6.32k | } |
547 | | |
548 | | static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O) |
549 | 14.0k | { |
550 | 14.0k | SStream_concat0(O, "dword ptr "); |
551 | 14.0k | MI->x86opsize = 4; |
552 | 14.0k | printSrcIdx(MI, OpNo, O); |
553 | 14.0k | } |
554 | | |
555 | | static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O) |
556 | 2.10k | { |
557 | 2.10k | SStream_concat0(O, "qword ptr "); |
558 | 2.10k | MI->x86opsize = 8; |
559 | 2.10k | printSrcIdx(MI, OpNo, O); |
560 | 2.10k | } |
561 | | |
562 | | static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O) |
563 | 14.6k | { |
564 | 14.6k | SStream_concat0(O, "byte ptr "); |
565 | 14.6k | MI->x86opsize = 1; |
566 | 14.6k | printDstIdx(MI, OpNo, O); |
567 | 14.6k | } |
568 | | |
569 | | static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O) |
570 | 8.15k | { |
571 | 8.15k | SStream_concat0(O, "word ptr "); |
572 | 8.15k | MI->x86opsize = 2; |
573 | 8.15k | printDstIdx(MI, OpNo, O); |
574 | 8.15k | } |
575 | | |
576 | | static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O) |
577 | 17.6k | { |
578 | 17.6k | SStream_concat0(O, "dword ptr "); |
579 | 17.6k | MI->x86opsize = 4; |
580 | 17.6k | printDstIdx(MI, OpNo, O); |
581 | 17.6k | } |
582 | | |
583 | | static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O) |
584 | 2.71k | { |
585 | 2.71k | SStream_concat0(O, "qword ptr "); |
586 | 2.71k | MI->x86opsize = 8; |
587 | 2.71k | printDstIdx(MI, OpNo, O); |
588 | 2.71k | } |
589 | | |
590 | | static void printMemOffset(MCInst *MI, unsigned Op, SStream *O) |
591 | 8.32k | { |
592 | 8.32k | MCOperand *DispSpec = MCInst_getOperand(MI, Op); |
593 | 8.32k | MCOperand *SegReg = MCInst_getOperand(MI, Op + 1); |
594 | 8.32k | int reg; |
595 | | |
596 | 8.32k | if (MI->csh->detail_opt) { |
597 | 8.32k | #ifndef CAPSTONE_DIET |
598 | 8.32k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
599 | 8.32k | #endif |
600 | | |
601 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
602 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
603 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
604 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID; |
605 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID; |
606 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1; |
607 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
608 | | |
609 | 8.32k | #ifndef CAPSTONE_DIET |
610 | 8.32k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
611 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
612 | 8.32k | #endif |
613 | 8.32k | } |
614 | | |
615 | | // If this has a segment register, print it. |
616 | 8.32k | reg = MCOperand_getReg(SegReg); |
617 | 8.32k | if (reg) { |
618 | 534 | _printOperand(MI, Op + 1, O); |
619 | 534 | SStream_concat0(O, ":"); |
620 | 534 | if (MI->csh->detail_opt) { |
621 | 534 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
622 | 534 | } |
623 | 534 | } |
624 | | |
625 | 8.32k | SStream_concat0(O, "["); |
626 | | |
627 | 8.32k | if (MCOperand_isImm(DispSpec)) { |
628 | 8.32k | int64_t imm = MCOperand_getImm(DispSpec); |
629 | 8.32k | if (MI->csh->detail_opt) |
630 | 8.32k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; |
631 | | |
632 | 8.32k | if (imm < 0) |
633 | 1.08k | printImm(MI, O, arch_masks[MI->csh->mode] & imm, true); |
634 | 7.24k | else |
635 | 7.24k | printImm(MI, O, imm, true); |
636 | 8.32k | } |
637 | | |
638 | 8.32k | SStream_concat0(O, "]"); |
639 | | |
640 | 8.32k | if (MI->csh->detail_opt) |
641 | 8.32k | MI->flat_insn->detail->x86.op_count++; |
642 | | |
643 | 8.32k | if (MI->op1_size == 0) |
644 | 8.32k | MI->op1_size = MI->x86opsize; |
645 | 8.32k | } |
646 | | |
647 | | static void printU8Imm(MCInst *MI, unsigned Op, SStream *O) |
648 | 35.2k | { |
649 | 35.2k | uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff; |
650 | | |
651 | 35.2k | printImm(MI, O, val, true); |
652 | | |
653 | 35.2k | if (MI->csh->detail_opt) { |
654 | 35.2k | #ifndef CAPSTONE_DIET |
655 | 35.2k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
656 | 35.2k | #endif |
657 | | |
658 | 35.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
659 | 35.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val; |
660 | 35.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1; |
661 | | |
662 | 35.2k | #ifndef CAPSTONE_DIET |
663 | 35.2k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
664 | 35.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
665 | 35.2k | #endif |
666 | | |
667 | 35.2k | MI->flat_insn->detail->x86.op_count++; |
668 | 35.2k | } |
669 | 35.2k | } |
670 | | |
671 | | static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O) |
672 | 4.50k | { |
673 | 4.50k | SStream_concat0(O, "byte ptr "); |
674 | 4.50k | MI->x86opsize = 1; |
675 | 4.50k | printMemOffset(MI, OpNo, O); |
676 | 4.50k | } |
677 | | |
678 | | static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O) |
679 | 1.27k | { |
680 | 1.27k | SStream_concat0(O, "word ptr "); |
681 | 1.27k | MI->x86opsize = 2; |
682 | 1.27k | printMemOffset(MI, OpNo, O); |
683 | 1.27k | } |
684 | | |
685 | | static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O) |
686 | 2.37k | { |
687 | 2.37k | SStream_concat0(O, "dword ptr "); |
688 | 2.37k | MI->x86opsize = 4; |
689 | 2.37k | printMemOffset(MI, OpNo, O); |
690 | 2.37k | } |
691 | | |
692 | | static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O) |
693 | 164 | { |
694 | 164 | SStream_concat0(O, "qword ptr "); |
695 | 164 | MI->x86opsize = 8; |
696 | 164 | printMemOffset(MI, OpNo, O); |
697 | 164 | } |
698 | | |
699 | | static void printInstruction(MCInst *MI, SStream *O); |
700 | | |
701 | | void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info) |
702 | 672k | { |
703 | 672k | x86_reg reg, reg2; |
704 | 672k | enum cs_ac_type access1, access2; |
705 | | |
706 | | // printf("opcode = %u\n", MCInst_getOpcode(MI)); |
707 | | |
708 | | // perhaps this instruction does not need printer |
709 | 672k | if (MI->assembly[0]) { |
710 | 0 | strncpy(O->buffer, MI->assembly, sizeof(O->buffer)); |
711 | 0 | return; |
712 | 0 | } |
713 | | |
714 | 672k | X86_lockrep(MI, O); |
715 | 672k | printInstruction(MI, O); |
716 | | |
717 | 672k | reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1); |
718 | 672k | if (MI->csh->detail_opt) { |
719 | 672k | #ifndef CAPSTONE_DIET |
720 | 672k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0}; |
721 | 672k | #endif |
722 | | |
723 | | // first op can be embedded in the asm by llvm. |
724 | | // so we have to add the missing register as the first operand |
725 | 672k | if (reg) { |
726 | | // shift all the ops right to leave 1st slot for this new register op |
727 | 73.9k | memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]), |
728 | 73.9k | sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1)); |
729 | 73.9k | MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; |
730 | 73.9k | MI->flat_insn->detail->x86.operands[0].reg = reg; |
731 | 73.9k | MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; |
732 | 73.9k | MI->flat_insn->detail->x86.operands[0].access = access1; |
733 | 73.9k | MI->flat_insn->detail->x86.op_count++; |
734 | 598k | } else { |
735 | 598k | if (X86_insn_reg_intel2(MCInst_getOpcode(MI), ®, &access1, ®2, &access2)) { |
736 | 11.1k | MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG; |
737 | 11.1k | MI->flat_insn->detail->x86.operands[0].reg = reg; |
738 | 11.1k | MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg]; |
739 | 11.1k | MI->flat_insn->detail->x86.operands[0].access = access1; |
740 | 11.1k | MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG; |
741 | 11.1k | MI->flat_insn->detail->x86.operands[1].reg = reg2; |
742 | 11.1k | MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2]; |
743 | 11.1k | MI->flat_insn->detail->x86.operands[1].access = access2; |
744 | 11.1k | MI->flat_insn->detail->x86.op_count = 2; |
745 | 11.1k | } |
746 | 598k | } |
747 | | |
748 | 672k | #ifndef CAPSTONE_DIET |
749 | 672k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
750 | 672k | MI->flat_insn->detail->x86.operands[0].access = access[0]; |
751 | 672k | MI->flat_insn->detail->x86.operands[1].access = access[1]; |
752 | 672k | #endif |
753 | 672k | } |
754 | | |
755 | 672k | if (MI->op1_size == 0 && reg) |
756 | 54.2k | MI->op1_size = MI->csh->regsize_map[reg]; |
757 | 672k | } |
758 | | |
759 | | /// printPCRelImm - This is used to print an immediate value that ends up |
760 | | /// being encoded as a pc-relative value. |
761 | | static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O) |
762 | 47.1k | { |
763 | 47.1k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
764 | 47.1k | if (MCOperand_isImm(Op)) { |
765 | 47.1k | int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address; |
766 | 47.1k | uint8_t opsize = X86_immediate_size(MI->Opcode, NULL); |
767 | | |
768 | | // truncate imm for non-64bit |
769 | 47.1k | if (MI->csh->mode != CS_MODE_64) { |
770 | 30.3k | imm = imm & 0xffffffff; |
771 | 30.3k | } |
772 | | |
773 | 47.1k | printImm(MI, O, imm, true); |
774 | | |
775 | 47.1k | if (MI->csh->detail_opt) { |
776 | 47.1k | #ifndef CAPSTONE_DIET |
777 | 47.1k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
778 | 47.1k | #endif |
779 | | |
780 | 47.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
781 | | // if op_count > 0, then this operand's size is taken from the destination op |
782 | 47.1k | if (MI->flat_insn->detail->x86.op_count > 0) |
783 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size; |
784 | 47.1k | else if (opsize > 0) |
785 | 1.80k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; |
786 | 45.3k | else |
787 | 45.3k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
788 | 47.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; |
789 | | |
790 | 47.1k | #ifndef CAPSTONE_DIET |
791 | 47.1k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
792 | 47.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
793 | 47.1k | #endif |
794 | | |
795 | 47.1k | MI->flat_insn->detail->x86.op_count++; |
796 | 47.1k | } |
797 | | |
798 | 47.1k | if (MI->op1_size == 0) |
799 | 47.1k | MI->op1_size = MI->imm_size; |
800 | 47.1k | } |
801 | 47.1k | } |
802 | | |
803 | | static void printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
804 | 661k | { |
805 | 661k | MCOperand *Op = MCInst_getOperand(MI, OpNo); |
806 | | |
807 | 661k | if (MCOperand_isReg(Op)) { |
808 | 583k | unsigned int reg = MCOperand_getReg(Op); |
809 | | |
810 | 583k | printRegName(O, reg); |
811 | 583k | if (MI->csh->detail_opt) { |
812 | 583k | if (MI->csh->doing_mem) { |
813 | 77.2k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg); |
814 | 506k | } else { |
815 | 506k | #ifndef CAPSTONE_DIET |
816 | 506k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
817 | 506k | #endif |
818 | | |
819 | 506k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG; |
820 | 506k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg); |
821 | 506k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)]; |
822 | | |
823 | 506k | #ifndef CAPSTONE_DIET |
824 | 506k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
825 | 506k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
826 | 506k | #endif |
827 | | |
828 | 506k | MI->flat_insn->detail->x86.op_count++; |
829 | 506k | } |
830 | 583k | } |
831 | | |
832 | 583k | if (MI->op1_size == 0) |
833 | 299k | MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)]; |
834 | 583k | } else if (MCOperand_isImm(Op)) { |
835 | 78.1k | uint8_t encsize; |
836 | 78.1k | int64_t imm = MCOperand_getImm(Op); |
837 | 78.1k | uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize); |
838 | | |
839 | 78.1k | if (opsize == 1) // print 1 byte immediate in positive form |
840 | 34.6k | imm = imm & 0xff; |
841 | | |
842 | | // printf(">>> id = %u\n", MI->flat_insn->id); |
843 | 78.1k | switch(MI->flat_insn->id) { |
844 | 37.1k | default: |
845 | 37.1k | printImm(MI, O, imm, MI->csh->imm_unsigned); |
846 | 37.1k | break; |
847 | | |
848 | 327 | case X86_INS_MOVABS: |
849 | 11.6k | case X86_INS_MOV: |
850 | | // do not print number in negative form |
851 | 11.6k | printImm(MI, O, imm, true); |
852 | 11.6k | break; |
853 | | |
854 | 0 | case X86_INS_IN: |
855 | 0 | case X86_INS_OUT: |
856 | 0 | case X86_INS_INT: |
857 | | // do not print number in negative form |
858 | 0 | imm = imm & 0xff; |
859 | 0 | printImm(MI, O, imm, true); |
860 | 0 | break; |
861 | | |
862 | 1.55k | case X86_INS_LCALL: |
863 | 3.21k | case X86_INS_LJMP: |
864 | 3.21k | case X86_INS_JMP: |
865 | | // always print address in positive form |
866 | 3.21k | if (OpNo == 1) { // ptr16 part |
867 | 1.60k | imm = imm & 0xffff; |
868 | 1.60k | opsize = 2; |
869 | 1.60k | } else |
870 | 1.60k | opsize = 4; |
871 | 3.21k | printImm(MI, O, imm, true); |
872 | 3.21k | break; |
873 | | |
874 | 7.39k | case X86_INS_AND: |
875 | 12.8k | case X86_INS_OR: |
876 | 17.8k | case X86_INS_XOR: |
877 | | // do not print number in negative form |
878 | 17.8k | if (imm >= 0 && imm <= HEX_THRESHOLD) |
879 | 2.06k | printImm(MI, O, imm, true); |
880 | 15.7k | else { |
881 | 15.7k | imm = arch_masks[opsize? opsize : MI->imm_size] & imm; |
882 | 15.7k | printImm(MI, O, imm, true); |
883 | 15.7k | } |
884 | 17.8k | break; |
885 | | |
886 | 7.21k | case X86_INS_RET: |
887 | 8.39k | case X86_INS_RETF: |
888 | | // RET imm16 |
889 | 8.39k | if (imm >= 0 && imm <= HEX_THRESHOLD) |
890 | 563 | printImm(MI, O, imm, true); |
891 | 7.83k | else { |
892 | 7.83k | imm = 0xffff & imm; |
893 | 7.83k | printImm(MI, O, imm, true); |
894 | 7.83k | } |
895 | 8.39k | break; |
896 | 78.1k | } |
897 | | |
898 | 78.1k | if (MI->csh->detail_opt) { |
899 | 78.1k | if (MI->csh->doing_mem) { |
900 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm; |
901 | 78.1k | } else { |
902 | 78.1k | #ifndef CAPSTONE_DIET |
903 | 78.1k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
904 | 78.1k | #endif |
905 | | |
906 | 78.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM; |
907 | 78.1k | if (opsize > 0) { |
908 | 65.0k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize; |
909 | 65.0k | MI->flat_insn->detail->x86.encoding.imm_size = encsize; |
910 | 65.0k | } else if (MI->flat_insn->detail->x86.op_count > 0) { |
911 | 3.04k | if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) { |
912 | 3.04k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = |
913 | 3.04k | MI->flat_insn->detail->x86.operands[0].size; |
914 | 3.04k | } else |
915 | 0 | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
916 | 3.04k | } else |
917 | 10.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size; |
918 | 78.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm; |
919 | | |
920 | 78.1k | #ifndef CAPSTONE_DIET |
921 | 78.1k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
922 | 78.1k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
923 | 78.1k | #endif |
924 | | |
925 | 78.1k | MI->flat_insn->detail->x86.op_count++; |
926 | 78.1k | } |
927 | 78.1k | } |
928 | 78.1k | } |
929 | 661k | } |
930 | | |
931 | | static void printMemReference(MCInst *MI, unsigned Op, SStream *O) |
932 | 275k | { |
933 | 275k | bool NeedPlus = false; |
934 | 275k | MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg); |
935 | 275k | uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt)); |
936 | 275k | MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg); |
937 | 275k | MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp); |
938 | 275k | MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg); |
939 | 275k | int reg; |
940 | | |
941 | 275k | if (MI->csh->detail_opt) { |
942 | 275k | #ifndef CAPSTONE_DIET |
943 | 275k | uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE]; |
944 | 275k | #endif |
945 | | |
946 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM; |
947 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize; |
948 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID; |
949 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg)); |
950 | 275k | if (MCOperand_getReg(IndexReg) != X86_EIZ) { |
951 | 274k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg)); |
952 | 274k | } |
953 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal; |
954 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0; |
955 | | |
956 | 275k | #ifndef CAPSTONE_DIET |
957 | 275k | get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags); |
958 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count]; |
959 | 275k | #endif |
960 | 275k | } |
961 | | |
962 | | // If this has a segment register, print it. |
963 | 275k | reg = MCOperand_getReg(SegReg); |
964 | 275k | if (reg) { |
965 | 8.29k | _printOperand(MI, Op + X86_AddrSegmentReg, O); |
966 | 8.29k | if (MI->csh->detail_opt) { |
967 | 8.29k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg); |
968 | 8.29k | } |
969 | 8.29k | SStream_concat0(O, ":"); |
970 | 8.29k | } |
971 | | |
972 | 275k | SStream_concat0(O, "["); |
973 | | |
974 | 275k | if (MCOperand_getReg(BaseReg)) { |
975 | 270k | _printOperand(MI, Op + X86_AddrBaseReg, O); |
976 | 270k | NeedPlus = true; |
977 | 270k | } |
978 | | |
979 | 275k | if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) { |
980 | 61.9k | if (NeedPlus) SStream_concat0(O, " + "); |
981 | 61.9k | _printOperand(MI, Op + X86_AddrIndexReg, O); |
982 | 61.9k | if (ScaleVal != 1) |
983 | 9.23k | SStream_concat(O, "*%u", ScaleVal); |
984 | 61.9k | NeedPlus = true; |
985 | 61.9k | } |
986 | | |
987 | 275k | if (MCOperand_isImm(DispSpec)) { |
988 | 275k | int64_t DispVal = MCOperand_getImm(DispSpec); |
989 | 275k | if (MI->csh->detail_opt) |
990 | 275k | MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal; |
991 | 275k | if (DispVal) { |
992 | 86.6k | if (NeedPlus) { |
993 | 82.1k | if (DispVal < 0) { |
994 | 29.3k | SStream_concat0(O, " - "); |
995 | 29.3k | printImm(MI, O, -DispVal, true); |
996 | 52.8k | } else { |
997 | 52.8k | SStream_concat0(O, " + "); |
998 | 52.8k | printImm(MI, O, DispVal, true); |
999 | 52.8k | } |
1000 | 82.1k | } else { |
1001 | | // memory reference to an immediate address |
1002 | 4.46k | if (MI->csh->mode == CS_MODE_64) |
1003 | 167 | MI->op1_size = 8; |
1004 | 4.46k | if (DispVal < 0) { |
1005 | 1.63k | printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true); |
1006 | 2.82k | } else { |
1007 | 2.82k | printImm(MI, O, DispVal, true); |
1008 | 2.82k | } |
1009 | 4.46k | } |
1010 | | |
1011 | 189k | } else { |
1012 | | // DispVal = 0 |
1013 | 189k | if (!NeedPlus) // [0] |
1014 | 540 | SStream_concat0(O, "0"); |
1015 | 189k | } |
1016 | 275k | } |
1017 | | |
1018 | 275k | SStream_concat0(O, "]"); |
1019 | | |
1020 | 275k | if (MI->csh->detail_opt) |
1021 | 275k | MI->flat_insn->detail->x86.op_count++; |
1022 | | |
1023 | 275k | if (MI->op1_size == 0) |
1024 | 184k | MI->op1_size = MI->x86opsize; |
1025 | 275k | } |
1026 | | |
1027 | | static void printanymem(MCInst *MI, unsigned OpNo, SStream *O) |
1028 | 5.83k | { |
1029 | 5.83k | switch(MI->Opcode) { |
1030 | 255 | default: break; |
1031 | 691 | case X86_LEA16r: |
1032 | 691 | MI->x86opsize = 2; |
1033 | 691 | break; |
1034 | 767 | case X86_LEA32r: |
1035 | 1.57k | case X86_LEA64_32r: |
1036 | 1.57k | MI->x86opsize = 4; |
1037 | 1.57k | break; |
1038 | 627 | case X86_LEA64r: |
1039 | 627 | MI->x86opsize = 8; |
1040 | 627 | break; |
1041 | 0 | #ifndef CAPSTONE_X86_REDUCE |
1042 | 286 | case X86_BNDCL32rm: |
1043 | 423 | case X86_BNDCN32rm: |
1044 | 824 | case X86_BNDCU32rm: |
1045 | 1.40k | case X86_BNDSTXmr: |
1046 | 1.98k | case X86_BNDLDXrm: |
1047 | 2.27k | case X86_BNDCL64rm: |
1048 | 2.42k | case X86_BNDCN64rm: |
1049 | 2.69k | case X86_BNDCU64rm: |
1050 | 2.69k | MI->x86opsize = 16; |
1051 | 2.69k | break; |
1052 | 5.83k | #endif |
1053 | 5.83k | } |
1054 | | |
1055 | 5.83k | printMemReference(MI, OpNo, O); |
1056 | 5.83k | } |
1057 | | |
1058 | | #ifdef CAPSTONE_X86_REDUCE |
1059 | | #include "X86GenAsmWriter1_reduce.inc" |
1060 | | #else |
1061 | | #include "X86GenAsmWriter1.inc" |
1062 | | #endif |
1063 | | |
1064 | | #include "X86GenRegisterName1.inc" |
1065 | | |
1066 | | #endif |