Coverage Report

Created: 2025-07-04 06:11

/src/capstonenext/arch/Xtensa/XtensaDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- XtensaDisassembler.cpp - Disassembler for Xtensa ------------------===//
16
//
17
//                     The LLVM Compiler Infrastructure
18
//
19
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
20
// See https://llvm.org/LICENSE.txt for license information.
21
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
22
//
23
//===----------------------------------------------------------------------===//
24
//
25
// This file implements the XtensaDisassembler class.
26
//
27
//===----------------------------------------------------------------------===//
28
29
#include <stdio.h>
30
#include <string.h>
31
#include <stdlib.h>
32
#include <capstone/platform.h>
33
34
#include "../../MathExtras.h"
35
#include "../../MCDisassembler.h"
36
#include "../../MCFixedLenDisassembler.h"
37
#include "../../SStream.h"
38
#include "../../cs_priv.h"
39
#include "../../utils.h"
40
41
#include "priv.h"
42
43
#define GET_INSTRINFO_MC_DESC
44
#include "XtensaGenInstrInfo.inc"
45
46
#define CONCAT(a, b) CONCAT_(a, b)
47
#define CONCAT_(a, b) a##_##b
48
49
#define DEBUG_TYPE "Xtensa-disassembler"
50
51
static const unsigned ARDecoderTable[] = {
52
  Xtensa_A0,  Xtensa_SP,  Xtensa_A2,  Xtensa_A3, Xtensa_A4,  Xtensa_A5,
53
  Xtensa_A6,  Xtensa_A7,  Xtensa_A8,  Xtensa_A9, Xtensa_A10, Xtensa_A11,
54
  Xtensa_A12, Xtensa_A13, Xtensa_A14, Xtensa_A15
55
};
56
57
static const unsigned AE_DRDecoderTable[] = {
58
  Xtensa_AED0,  Xtensa_AED1,  Xtensa_AED2,  Xtensa_AED3,
59
  Xtensa_AED4,  Xtensa_AED5,  Xtensa_AED6,  Xtensa_AED7,
60
  Xtensa_AED8,  Xtensa_AED9,  Xtensa_AED10, Xtensa_AED11,
61
  Xtensa_AED12, Xtensa_AED13, Xtensa_AED14, Xtensa_AED15
62
};
63
64
static const unsigned AE_VALIGNDecoderTable[] = { Xtensa_U0, Xtensa_U1,
65
              Xtensa_U2, Xtensa_U3 };
66
67
static DecodeStatus DecodeAE_DRRegisterClass(MCInst *Inst, uint64_t RegNo,
68
               uint64_t Address,
69
               const void *Decoder)
70
0
{
71
0
  if (RegNo >= ARR_SIZE(AE_DRDecoderTable))
72
0
    return MCDisassembler_Fail;
73
74
0
  unsigned Reg = AE_DRDecoderTable[RegNo];
75
0
  MCOperand_CreateReg0(Inst, (Reg));
76
0
  return MCDisassembler_Success;
77
0
}
78
79
static DecodeStatus DecodeAE_VALIGNRegisterClass(MCInst *Inst, uint64_t RegNo,
80
             uint64_t Address,
81
             const void *Decoder)
82
0
{
83
0
  if (RegNo >= ARR_SIZE(AE_VALIGNDecoderTable))
84
0
    return MCDisassembler_Fail;
85
86
0
  unsigned Reg = AE_VALIGNDecoderTable[RegNo];
87
0
  MCOperand_CreateReg0(Inst, (Reg));
88
0
  return MCDisassembler_Success;
89
0
}
90
91
static DecodeStatus DecodeARRegisterClass(MCInst *Inst, uint64_t RegNo,
92
            uint64_t Address, const void *Decoder)
93
118k
{
94
118k
  if (RegNo >= ARR_SIZE(ARDecoderTable))
95
0
    return MCDisassembler_Fail;
96
97
118k
  unsigned Reg = ARDecoderTable[RegNo];
98
118k
  MCOperand_CreateReg0(Inst, (Reg));
99
118k
  return MCDisassembler_Success;
100
118k
}
101
102
static const unsigned QRDecoderTable[] = { Xtensa_Q0, Xtensa_Q1, Xtensa_Q2,
103
             Xtensa_Q3, Xtensa_Q4, Xtensa_Q5,
104
             Xtensa_Q6, Xtensa_Q7 };
105
106
static DecodeStatus DecodeQRRegisterClass(MCInst *Inst, uint64_t RegNo,
107
            uint64_t Address, const void *Decoder)
108
48.4k
{
109
48.4k
  if (RegNo >= ARR_SIZE(QRDecoderTable))
110
0
    return MCDisassembler_Fail;
111
112
48.4k
  unsigned Reg = QRDecoderTable[RegNo];
113
48.4k
  MCOperand_CreateReg0(Inst, (Reg));
114
48.4k
  return MCDisassembler_Success;
115
48.4k
}
116
117
static const unsigned FPRDecoderTable[] = {
118
  Xtensa_F0,  Xtensa_F1,  Xtensa_F2,  Xtensa_F3, Xtensa_F4,  Xtensa_F5,
119
  Xtensa_F6,  Xtensa_F7,  Xtensa_F8,  Xtensa_F9, Xtensa_F10, Xtensa_F11,
120
  Xtensa_F12, Xtensa_F13, Xtensa_F14, Xtensa_F15
121
};
122
123
static DecodeStatus DecodeFPRRegisterClass(MCInst *Inst, uint64_t RegNo,
124
             uint64_t Address,
125
             const void *Decoder)
126
20.5k
{
127
20.5k
  if (RegNo >= ARR_SIZE(FPRDecoderTable))
128
0
    return MCDisassembler_Fail;
129
130
20.5k
  unsigned Reg = FPRDecoderTable[RegNo];
131
20.5k
  MCOperand_CreateReg0(Inst, (Reg));
132
20.5k
  return MCDisassembler_Success;
133
20.5k
}
134
135
static const unsigned BRDecoderTable[] = {
136
  Xtensa_B0,  Xtensa_B1,  Xtensa_B2,  Xtensa_B3, Xtensa_B4,  Xtensa_B5,
137
  Xtensa_B6,  Xtensa_B7,  Xtensa_B8,  Xtensa_B9, Xtensa_B10, Xtensa_B11,
138
  Xtensa_B12, Xtensa_B13, Xtensa_B14, Xtensa_B15
139
};
140
141
static const unsigned BR2DecoderTable[] = { Xtensa_B0_B1,   Xtensa_B2_B3,
142
              Xtensa_B4_B5,   Xtensa_B6_B7,
143
              Xtensa_B8_B9,   Xtensa_B10_B11,
144
              Xtensa_B12_B13, Xtensa_B14_B15 };
145
146
static const unsigned BR4DecoderTable[] = { Xtensa_B0_B1_B2_B3,
147
              Xtensa_B4_B5_B6_B7,
148
              Xtensa_B8_B9_B10_B11,
149
              Xtensa_B12_B13_B14_B15 };
150
151
static DecodeStatus DecodeXtensaRegisterClass(MCInst *Inst, uint64_t RegNo,
152
                uint64_t Address,
153
                const void *Decoder,
154
                const unsigned *DecoderTable,
155
                size_t DecoderTableLen)
156
0
{
157
0
  if (RegNo >= DecoderTableLen)
158
0
    return MCDisassembler_Fail;
159
160
0
  unsigned Reg = DecoderTable[RegNo];
161
0
  MCOperand_CreateReg0(Inst, (Reg));
162
0
  return MCDisassembler_Success;
163
0
}
164
165
static DecodeStatus DecodeBR2RegisterClass(MCInst *Inst, uint64_t RegNo,
166
             uint64_t Address,
167
             const void *Decoder)
168
0
{
169
0
  return DecodeXtensaRegisterClass(Inst, RegNo, Address, Decoder,
170
0
           BR2DecoderTable,
171
0
           ARR_SIZE(BR2DecoderTable));
172
0
}
173
174
static DecodeStatus DecodeBR4RegisterClass(MCInst *Inst, uint64_t RegNo,
175
             uint64_t Address,
176
             const void *Decoder)
177
0
{
178
0
  return DecodeXtensaRegisterClass(Inst, RegNo, Address, Decoder,
179
0
           BR4DecoderTable,
180
0
           ARR_SIZE(BR4DecoderTable));
181
0
}
182
183
static DecodeStatus DecodeBRRegisterClass(MCInst *Inst, uint64_t RegNo,
184
            uint64_t Address, const void *Decoder)
185
2.19k
{
186
2.19k
  if (RegNo >= ARR_SIZE(BRDecoderTable))
187
0
    return MCDisassembler_Fail;
188
189
2.19k
  unsigned Reg = BRDecoderTable[RegNo];
190
2.19k
  MCOperand_CreateReg0(Inst, (Reg));
191
2.19k
  return MCDisassembler_Success;
192
2.19k
}
193
194
static const unsigned MRDecoderTable[] = { Xtensa_M0, Xtensa_M1, Xtensa_M2,
195
             Xtensa_M3 };
196
197
static DecodeStatus DecodeMRRegisterClass(MCInst *Inst, uint64_t RegNo,
198
            uint64_t Address, const void *Decoder)
199
609
{
200
609
  if (RegNo >= ARR_SIZE(MRDecoderTable))
201
0
    return MCDisassembler_Fail;
202
203
609
  unsigned Reg = MRDecoderTable[RegNo];
204
609
  MCOperand_CreateReg0(Inst, (Reg));
205
609
  return MCDisassembler_Success;
206
609
}
207
208
static const unsigned MR01DecoderTable[] = { Xtensa_M0, Xtensa_M1 };
209
210
static DecodeStatus DecodeMR01RegisterClass(MCInst *Inst, uint64_t RegNo,
211
              uint64_t Address,
212
              const void *Decoder)
213
177
{
214
177
  if (RegNo >= ARR_SIZE(MR01DecoderTable))
215
0
    return MCDisassembler_Fail;
216
217
177
  unsigned Reg = MR01DecoderTable[RegNo];
218
177
  MCOperand_CreateReg0(Inst, (Reg));
219
177
  return MCDisassembler_Success;
220
177
}
221
222
static const unsigned MR23DecoderTable[] = { Xtensa_M2, Xtensa_M3 };
223
224
static DecodeStatus DecodeMR23RegisterClass(MCInst *Inst, uint64_t RegNo,
225
              uint64_t Address,
226
              const void *Decoder)
227
185
{
228
185
  if (RegNo >= ARR_SIZE(MR23DecoderTable))
229
0
    return MCDisassembler_Fail;
230
231
185
  unsigned Reg = MR23DecoderTable[RegNo];
232
185
  MCOperand_CreateReg0(Inst, (Reg));
233
185
  return MCDisassembler_Success;
234
185
}
235
236
bool Xtensa_getFeatureBits(unsigned int mode, unsigned int feature)
237
59.5k
{
238
  // we support everything
239
59.5k
  return true;
240
59.5k
}
241
242
// Verify SR and UR
243
bool CheckRegister(MCInst *Inst, unsigned RegNo)
244
6.82k
{
245
6.82k
  unsigned NumIntLevels = 0;
246
6.82k
  unsigned NumTimers = 0;
247
6.82k
  unsigned NumMiscSR = 0;
248
6.82k
  bool IsESP32 = false;
249
6.82k
  bool IsESP32S2 = false;
250
6.82k
  bool Res = true;
251
252
  // Assume that CPU is esp32 by default
253
6.82k
  if ((Inst->csh->mode & CS_MODE_XTENSA_ESP32)) {
254
1.78k
    NumIntLevels = 6;
255
1.78k
    NumTimers = 3;
256
1.78k
    NumMiscSR = 4;
257
1.78k
    IsESP32 = true;
258
5.03k
  } else if (Inst->csh->mode & CS_MODE_XTENSA_ESP32S2) {
259
4.81k
    NumIntLevels = 6;
260
4.81k
    NumTimers = 3;
261
4.81k
    NumMiscSR = 4;
262
4.81k
    IsESP32S2 = true;
263
4.81k
  } else if (Inst->csh->mode & CS_MODE_XTENSA_ESP8266) {
264
225
    NumIntLevels = 2;
265
225
    NumTimers = 1;
266
225
  }
267
268
6.82k
  switch (RegNo) {
269
241
  case Xtensa_LBEG:
270
242
  case Xtensa_LEND:
271
243
  case Xtensa_LCOUNT:
272
243
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
273
243
              Xtensa_FeatureLoop);
274
243
    break;
275
3
  case Xtensa_BREG:
276
3
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
277
3
              Xtensa_FeatureBoolean);
278
3
    break;
279
4
  case Xtensa_LITBASE:
280
4
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
281
4
              Xtensa_FeatureExtendedL32R);
282
4
    break;
283
0
  case Xtensa_SCOMPARE1:
284
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
285
0
              Xtensa_FeatureS32C1I);
286
0
    break;
287
0
  case Xtensa_ACCLO:
288
0
  case Xtensa_ACCHI:
289
4
  case Xtensa_M0:
290
4
  case Xtensa_M1:
291
5
  case Xtensa_M2:
292
9
  case Xtensa_M3:
293
9
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
294
9
              Xtensa_FeatureMAC16);
295
9
    break;
296
0
  case Xtensa_WINDOWBASE:
297
0
  case Xtensa_WINDOWSTART:
298
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
299
0
              Xtensa_FeatureWindowed);
300
0
    break;
301
0
  case Xtensa_IBREAKENABLE:
302
0
  case Xtensa_IBREAKA0:
303
0
  case Xtensa_IBREAKA1:
304
0
  case Xtensa_DBREAKA0:
305
0
  case Xtensa_DBREAKA1:
306
1
  case Xtensa_DBREAKC0:
307
1
  case Xtensa_DBREAKC1:
308
1
  case Xtensa_DEBUGCAUSE:
309
1
  case Xtensa_ICOUNT:
310
17
  case Xtensa_ICOUNTLEVEL:
311
17
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
312
17
              Xtensa_FeatureDebug);
313
17
    break;
314
0
  case Xtensa_ATOMCTL:
315
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
316
0
              Xtensa_FeatureATOMCTL);
317
0
    break;
318
156
  case Xtensa_MEMCTL:
319
156
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
320
156
              Xtensa_FeatureMEMCTL);
321
156
    break;
322
0
  case Xtensa_EPC1:
323
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
324
0
              Xtensa_FeatureException);
325
0
    break;
326
314
  case Xtensa_EPC2:
327
478
  case Xtensa_EPC3:
328
511
  case Xtensa_EPC4:
329
582
  case Xtensa_EPC5:
330
775
  case Xtensa_EPC6:
331
985
  case Xtensa_EPC7:
332
985
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
333
985
              Xtensa_FeatureHighPriInterrupts);
334
985
    Res = Res & (NumIntLevels >= (RegNo - Xtensa_EPC1));
335
985
    break;
336
37
  case Xtensa_EPS2:
337
197
  case Xtensa_EPS3:
338
217
  case Xtensa_EPS4:
339
227
  case Xtensa_EPS5:
340
802
  case Xtensa_EPS6:
341
1.08k
  case Xtensa_EPS7:
342
1.08k
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
343
1.08k
              Xtensa_FeatureHighPriInterrupts);
344
1.08k
    Res = Res & (NumIntLevels > (RegNo - Xtensa_EPS2));
345
1.08k
    break;
346
0
  case Xtensa_EXCSAVE1:
347
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
348
0
              Xtensa_FeatureException);
349
0
    break;
350
423
  case Xtensa_EXCSAVE2:
351
457
  case Xtensa_EXCSAVE3:
352
685
  case Xtensa_EXCSAVE4:
353
1.24k
  case Xtensa_EXCSAVE5:
354
1.53k
  case Xtensa_EXCSAVE6:
355
1.82k
  case Xtensa_EXCSAVE7:
356
1.82k
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
357
1.82k
              Xtensa_FeatureHighPriInterrupts);
358
1.82k
    Res = Res & (NumIntLevels >= (RegNo - Xtensa_EXCSAVE1));
359
1.82k
    break;
360
0
  case Xtensa_DEPC:
361
0
  case Xtensa_EXCCAUSE:
362
0
  case Xtensa_EXCVADDR:
363
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
364
0
              Xtensa_FeatureException);
365
0
    break;
366
0
  case Xtensa_CPENABLE:
367
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
368
0
              Xtensa_FeatureCoprocessor);
369
0
    break;
370
0
  case Xtensa_VECBASE:
371
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
372
0
              Xtensa_FeatureRelocatableVector);
373
0
    break;
374
196
  case Xtensa_CCOUNT:
375
196
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
376
196
              Xtensa_FeatureTimerInt);
377
196
    Res &= (NumTimers > 0);
378
196
    break;
379
89
  case Xtensa_CCOMPARE0:
380
145
  case Xtensa_CCOMPARE1:
381
819
  case Xtensa_CCOMPARE2:
382
819
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
383
819
              Xtensa_FeatureTimerInt);
384
819
    Res &= (NumTimers > (RegNo - Xtensa_CCOMPARE0));
385
819
    break;
386
0
  case Xtensa_PRID:
387
0
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
388
0
              Xtensa_FeaturePRID);
389
0
    break;
390
63
  case Xtensa_INTERRUPT:
391
63
  case Xtensa_INTCLEAR:
392
63
  case Xtensa_INTENABLE:
393
63
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
394
63
              Xtensa_FeatureInterrupt);
395
63
    break;
396
80
  case Xtensa_MISC0:
397
276
  case Xtensa_MISC1:
398
286
  case Xtensa_MISC2:
399
901
  case Xtensa_MISC3:
400
901
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
401
901
              Xtensa_FeatureMiscSR);
402
901
    Res &= (NumMiscSR > (RegNo - Xtensa_MISC0));
403
901
    break;
404
4
  case Xtensa_THREADPTR:
405
4
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
406
4
              Xtensa_FeatureTHREADPTR);
407
4
    break;
408
261
  case Xtensa_GPIO_OUT:
409
261
    Res = IsESP32S2;
410
261
    break;
411
204
  case Xtensa_EXPSTATE:
412
204
    Res = IsESP32;
413
204
    break;
414
13
  case Xtensa_FCR:
415
20
  case Xtensa_FSR:
416
20
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
417
20
              Xtensa_FeatureSingleFloat);
418
20
    break;
419
0
  case Xtensa_F64R_LO:
420
18
  case Xtensa_F64R_HI:
421
18
  case Xtensa_F64S:
422
18
    Res = Xtensa_getFeatureBits(Inst->csh->mode,
423
18
              Xtensa_FeatureDFPAccel);
424
18
    break;
425
6.82k
  }
426
427
6.82k
  return Res;
428
6.82k
}
429
430
static const unsigned SRDecoderTable[] = {
431
  Xtensa_LBEG,      0,   Xtensa_LEND,       1,
432
  Xtensa_LCOUNT,      2,   Xtensa_SAR,        3,
433
  Xtensa_BREG,      4,   Xtensa_LITBASE,      5,
434
  Xtensa_SCOMPARE1,   12,  Xtensa_ACCLO,        16,
435
  Xtensa_ACCHI,     17,  Xtensa_M0,       32,
436
  Xtensa_M1,      33,  Xtensa_M2,       34,
437
  Xtensa_M3,      35,  Xtensa_WINDOWBASE,   72,
438
  Xtensa_WINDOWSTART, 73,  Xtensa_IBREAKENABLE, 96,
439
  Xtensa_MEMCTL,      97,  Xtensa_ATOMCTL,      99,
440
  Xtensa_DDR,     104, Xtensa_IBREAKA0,     128,
441
  Xtensa_IBREAKA1,    129, Xtensa_DBREAKA0,     144,
442
  Xtensa_DBREAKA1,    145, Xtensa_DBREAKC0,     160,
443
  Xtensa_DBREAKC1,    161, Xtensa_CONFIGID0,    176,
444
  Xtensa_EPC1,      177, Xtensa_EPC2,       178,
445
  Xtensa_EPC3,      179, Xtensa_EPC4,       180,
446
  Xtensa_EPC5,      181, Xtensa_EPC6,       182,
447
  Xtensa_EPC7,      183, Xtensa_DEPC,       192,
448
  Xtensa_EPS2,      194, Xtensa_EPS3,       195,
449
  Xtensa_EPS4,      196, Xtensa_EPS5,       197,
450
  Xtensa_EPS6,      198, Xtensa_EPS7,       199,
451
  Xtensa_CONFIGID1,   208, Xtensa_EXCSAVE1,     209,
452
  Xtensa_EXCSAVE2,    210, Xtensa_EXCSAVE3,     211,
453
  Xtensa_EXCSAVE4,    212, Xtensa_EXCSAVE5,     213,
454
  Xtensa_EXCSAVE6,    214, Xtensa_EXCSAVE7,     215,
455
  Xtensa_CPENABLE,    224, Xtensa_INTERRUPT,    226,
456
  Xtensa_INTCLEAR,    227, Xtensa_INTENABLE,    228,
457
  Xtensa_PS,      230, Xtensa_VECBASE,      231,
458
  Xtensa_EXCCAUSE,    232, Xtensa_DEBUGCAUSE,   233,
459
  Xtensa_CCOUNT,      234, Xtensa_PRID,       235,
460
  Xtensa_ICOUNT,      236, Xtensa_ICOUNTLEVEL,  237,
461
  Xtensa_EXCVADDR,    238, Xtensa_CCOMPARE0,    240,
462
  Xtensa_CCOMPARE1,   241, Xtensa_CCOMPARE2,    242,
463
  Xtensa_MISC0,     244, Xtensa_MISC1,        245,
464
  Xtensa_MISC2,     246, Xtensa_MISC3,        247
465
};
466
467
static DecodeStatus DecodeSRRegisterClass(MCInst *Inst, uint64_t RegNo,
468
            uint64_t Address, const void *Decoder)
469
6.32k
{
470
  //  const llvm_MCSubtargetInfo STI =
471
  //    ((const MCDisassembler *)Decoder)->getSubtargetInfo();
472
473
6.32k
  if (RegNo > 255)
474
0
    return MCDisassembler_Fail;
475
476
286k
  for (unsigned i = 0; i < ARR_SIZE(SRDecoderTable); i += 2) {
477
286k
    if (SRDecoderTable[i + 1] == RegNo) {
478
6.31k
      unsigned Reg = SRDecoderTable[i];
479
480
6.31k
      if (!CheckRegister(Inst, Reg))
481
8
        return MCDisassembler_Fail;
482
483
6.31k
      MCOperand_CreateReg0(Inst, (Reg));
484
6.31k
      return MCDisassembler_Success;
485
6.31k
    }
486
286k
  }
487
488
2
  return MCDisassembler_Fail;
489
6.32k
}
490
491
static const unsigned URDecoderTable[] = {
492
  Xtensa_GPIO_OUT, 0,   Xtensa_EXPSTATE, 230, Xtensa_THREADPTR, 231,
493
  Xtensa_FCR,  232, Xtensa_FSR,      233, Xtensa_F64R_LO,   234,
494
  Xtensa_F64R_HI,  235, Xtensa_F64S,     236
495
};
496
497
static DecodeStatus DecodeURRegisterClass(MCInst *Inst, uint64_t RegNo,
498
            uint64_t Address, const void *Decoder)
499
682
{
500
682
  if (RegNo > 255)
501
0
    return MCDisassembler_Fail;
502
503
2.46k
  for (unsigned i = 0; i < ARR_SIZE(URDecoderTable); i += 2) {
504
2.29k
    if (URDecoderTable[i + 1] == RegNo) {
505
507
      unsigned Reg = URDecoderTable[i];
506
507
507
      if (!CheckRegister(Inst, Reg))
508
229
        return MCDisassembler_Fail;
509
510
278
      MCOperand_CreateReg0(Inst, (Reg));
511
278
      return MCDisassembler_Success;
512
507
    }
513
2.29k
  }
514
515
175
  return MCDisassembler_Fail;
516
682
}
517
518
static bool tryAddingSymbolicOperand(int64_t Value, bool isBranch,
519
             uint64_t Address, uint64_t Offset,
520
             uint64_t InstSize, MCInst *MI,
521
             const void *Decoder)
522
4.84k
{
523
  //  return Dis->tryAddingSymbolicOperand(MI, Value, Address, isBranch,
524
  //               Offset, /*OpSize=*/0, InstSize);
525
4.84k
  return false;
526
4.84k
}
527
528
static DecodeStatus decodeCallOperand(MCInst *Inst, uint64_t Imm,
529
              int64_t Address, const void *Decoder)
530
3.08k
{
531
3.08k
  CS_ASSERT(isUIntN(18, Imm) && "Invalid immediate");
532
3.08k
  MCOperand_CreateImm0(Inst, (SignExtend64((Imm << 2), 20)));
533
3.08k
  return MCDisassembler_Success;
534
3.08k
}
535
536
static DecodeStatus decodeJumpOperand(MCInst *Inst, uint64_t Imm,
537
              int64_t Address, const void *Decoder)
538
1.57k
{
539
1.57k
  CS_ASSERT(isUIntN(18, Imm) && "Invalid immediate");
540
1.57k
  MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 18)));
541
1.57k
  return MCDisassembler_Success;
542
1.57k
}
543
544
static DecodeStatus decodeBranchOperand(MCInst *Inst, uint64_t Imm,
545
          int64_t Address, const void *Decoder)
546
4.82k
{
547
4.82k
  switch (MCInst_getOpcode(Inst)) {
548
305
  case Xtensa_BEQZ:
549
655
  case Xtensa_BGEZ:
550
954
  case Xtensa_BLTZ:
551
1.63k
  case Xtensa_BNEZ:
552
1.63k
    CS_ASSERT(isUIntN(12, Imm) && "Invalid immediate");
553
1.63k
    if (!tryAddingSymbolicOperand(
554
1.63k
          SignExtend64((Imm), 12) + 4 + Address, true,
555
1.63k
          Address, 0, 3, Inst, Decoder))
556
1.63k
      MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 12)));
557
1.63k
    break;
558
3.19k
  default:
559
3.19k
    CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
560
3.19k
    if (!tryAddingSymbolicOperand(
561
3.19k
          SignExtend64((Imm), 8) + 4 + Address, true, Address,
562
3.19k
          0, 3, Inst, Decoder))
563
3.19k
      MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 8)));
564
4.82k
  }
565
4.82k
  return MCDisassembler_Success;
566
4.82k
}
567
568
static DecodeStatus decodeLoopOperand(MCInst *Inst, uint64_t Imm,
569
              int64_t Address, const void *Decoder)
570
25
{
571
25
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
572
25
  if (!tryAddingSymbolicOperand(Imm + 4 + Address, true, Address, 0, 3,
573
25
              Inst, Decoder))
574
25
    MCOperand_CreateImm0(Inst, (Imm));
575
25
  return MCDisassembler_Success;
576
25
}
577
578
static DecodeStatus decodeL32ROperand(MCInst *Inst, uint64_t Imm,
579
              int64_t Address, const void *Decoder)
580
4.73k
{
581
4.73k
  CS_ASSERT(isUIntN(16, Imm) && "Invalid immediate");
582
4.73k
  MCOperand_CreateImm0(Inst, OneExtend64(Imm << 2, 18));
583
4.73k
  return MCDisassembler_Success;
584
4.73k
}
585
586
static DecodeStatus decodeImm8Operand(MCInst *Inst, uint64_t Imm,
587
              int64_t Address, const void *Decoder)
588
314
{
589
314
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
590
314
  MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 8)));
591
314
  return MCDisassembler_Success;
592
314
}
593
594
static DecodeStatus decodeImm8_sh8Operand(MCInst *Inst, uint64_t Imm,
595
            int64_t Address, const void *Decoder)
596
397
{
597
397
  CS_ASSERT(isUIntN(16, Imm) && ((Imm & 0xff) == 0) &&
598
397
      "Invalid immediate");
599
397
  MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 16)));
600
397
  return MCDisassembler_Success;
601
397
}
602
603
static DecodeStatus decodeImm12Operand(MCInst *Inst, uint64_t Imm,
604
               int64_t Address, const void *Decoder)
605
310
{
606
310
  CS_ASSERT(isUIntN(12, Imm) && "Invalid immediate");
607
310
  MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 12)));
608
310
  return MCDisassembler_Success;
609
310
}
610
611
static DecodeStatus decodeUimm4Operand(MCInst *Inst, uint64_t Imm,
612
               int64_t Address, const void *Decoder)
613
1.62k
{
614
1.62k
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
615
1.62k
  MCOperand_CreateImm0(Inst, (Imm));
616
1.62k
  return MCDisassembler_Success;
617
1.62k
}
618
619
static DecodeStatus decodeUimm5Operand(MCInst *Inst, uint64_t Imm,
620
               int64_t Address, const void *Decoder)
621
1.68k
{
622
1.68k
  CS_ASSERT(isUIntN(5, Imm) && "Invalid immediate");
623
1.68k
  MCOperand_CreateImm0(Inst, (Imm));
624
1.68k
  return MCDisassembler_Success;
625
1.68k
}
626
627
static DecodeStatus decodeImm1_16Operand(MCInst *Inst, uint64_t Imm,
628
           int64_t Address, const void *Decoder)
629
793
{
630
793
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
631
793
  MCOperand_CreateImm0(Inst, (Imm + 1));
632
793
  return MCDisassembler_Success;
633
793
}
634
635
static DecodeStatus decodeImm1n_15Operand(MCInst *Inst, uint64_t Imm,
636
            int64_t Address, const void *Decoder)
637
4.70k
{
638
4.70k
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
639
4.70k
  if (!Imm)
640
549
    MCOperand_CreateImm0(Inst, (-1));
641
4.15k
  else
642
4.15k
    MCOperand_CreateImm0(Inst, (Imm));
643
4.70k
  return MCDisassembler_Success;
644
4.70k
}
645
646
static DecodeStatus decodeImm32n_95Operand(MCInst *Inst, uint64_t Imm,
647
             int64_t Address, const void *Decoder)
648
1.48k
{
649
1.48k
  CS_ASSERT(isUIntN(7, Imm) && "Invalid immediate");
650
1.48k
  if ((Imm & 0x60) == 0x60)
651
495
    MCOperand_CreateImm0(Inst, ((~0x1f) | Imm));
652
987
  else
653
987
    MCOperand_CreateImm0(Inst, (Imm));
654
1.48k
  return MCDisassembler_Success;
655
1.48k
}
656
657
static DecodeStatus decodeImm8n_7Operand(MCInst *Inst, uint64_t Imm,
658
           int64_t Address, const void *Decoder)
659
77
{
660
77
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
661
77
  if (Imm > 7)
662
37
    MCOperand_CreateImm0(Inst, (Imm - 16));
663
40
  else
664
40
    MCOperand_CreateImm0(Inst, (Imm));
665
77
  return MCDisassembler_Success;
666
77
}
667
668
static DecodeStatus decodeImm64n_4nOperand(MCInst *Inst, uint64_t Imm,
669
             int64_t Address, const void *Decoder)
670
182
{
671
182
  CS_ASSERT(isUIntN(6, Imm) && ((Imm & 0x3) == 0) && "Invalid immediate");
672
182
  MCOperand_CreateImm0(Inst, ((~0x3f) | (Imm)));
673
182
  return MCDisassembler_Success;
674
182
}
675
676
static DecodeStatus decodeOffset8m32Operand(MCInst *Inst, uint64_t Imm,
677
              int64_t Address,
678
              const void *Decoder)
679
1.16k
{
680
1.16k
  CS_ASSERT(isUIntN(10, Imm) && ((Imm & 0x3) == 0) &&
681
1.16k
      "Invalid immediate");
682
1.16k
  MCOperand_CreateImm0(Inst, (Imm));
683
1.16k
  return MCDisassembler_Success;
684
1.16k
}
685
686
static DecodeStatus decodeEntry_Imm12OpValue(MCInst *Inst, uint64_t Imm,
687
               int64_t Address,
688
               const void *Decoder)
689
482
{
690
482
  CS_ASSERT(isUIntN(15, Imm) && ((Imm & 0x7) == 0) &&
691
482
      "Invalid immediate");
692
482
  MCOperand_CreateImm0(Inst, (Imm));
693
482
  return MCDisassembler_Success;
694
482
}
695
696
static DecodeStatus decodeShimm1_31Operand(MCInst *Inst, uint64_t Imm,
697
             int64_t Address, const void *Decoder)
698
349
{
699
349
  CS_ASSERT(isUIntN(5, Imm) && "Invalid immediate");
700
349
  MCOperand_CreateImm0(Inst, (32 - Imm));
701
349
  return MCDisassembler_Success;
702
349
}
703
704
//static DecodeStatus decodeShimm0_31Operand(MCInst *Inst, uint64_t Imm,
705
//             int64_t Address, const void *Decoder)
706
//{
707
//  CS_ASSERT(isUIntN(5, Imm) && "Invalid immediate");
708
//  MCOperand_CreateImm0(Inst, (32 - Imm));
709
//  return MCDisassembler_Success;
710
//}
711
712
static DecodeStatus decodeImm7_22Operand(MCInst *Inst, uint64_t Imm,
713
           int64_t Address, const void *Decoder)
714
89
{
715
89
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
716
89
  MCOperand_CreateImm0(Inst, (Imm + 7));
717
89
  return MCDisassembler_Success;
718
89
}
719
720
static DecodeStatus decodeSelect_2Operand(MCInst *Inst, uint64_t Imm,
721
            int64_t Address, const void *Decoder)
722
1.02k
{
723
1.02k
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
724
1.02k
  MCOperand_CreateImm0(Inst, (Imm));
725
1.02k
  return MCDisassembler_Success;
726
1.02k
}
727
728
static DecodeStatus decodeSelect_4Operand(MCInst *Inst, uint64_t Imm,
729
            int64_t Address, const void *Decoder)
730
1.56k
{
731
1.56k
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
732
1.56k
  MCOperand_CreateImm0(Inst, (Imm));
733
1.56k
  return MCDisassembler_Success;
734
1.56k
}
735
736
static DecodeStatus decodeSelect_8Operand(MCInst *Inst, uint64_t Imm,
737
            int64_t Address, const void *Decoder)
738
2.10k
{
739
2.10k
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
740
2.10k
  MCOperand_CreateImm0(Inst, (Imm));
741
2.10k
  return MCDisassembler_Success;
742
2.10k
}
743
744
static DecodeStatus decodeSelect_16Operand(MCInst *Inst, uint64_t Imm,
745
             int64_t Address, const void *Decoder)
746
582
{
747
582
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
748
582
  MCOperand_CreateImm0(Inst, (Imm));
749
582
  return MCDisassembler_Success;
750
582
}
751
752
static DecodeStatus decodeSelect_256Operand(MCInst *Inst, uint64_t Imm,
753
              int64_t Address,
754
              const void *Decoder)
755
340
{
756
340
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
757
340
  MCOperand_CreateImm0(Inst, (Imm));
758
340
  return MCDisassembler_Success;
759
340
}
760
761
static DecodeStatus decodeOffset_16_16Operand(MCInst *Inst, uint64_t Imm,
762
                int64_t Address,
763
                const void *Decoder)
764
654
{
765
654
  CS_ASSERT(isIntN(Imm, 8) && "Invalid immediate");
766
654
  if ((Imm & 0xf) != 0)
767
578
    MCOperand_CreateImm0(Inst, (Imm << 4));
768
76
  else
769
76
    MCOperand_CreateImm0(Inst, (Imm));
770
654
  return MCDisassembler_Success;
771
654
}
772
773
static DecodeStatus decodeOffset_256_8Operand(MCInst *Inst, uint64_t Imm,
774
                int64_t Address,
775
                const void *Decoder)
776
2.21k
{
777
2.21k
  CS_ASSERT(isIntN(16, Imm) && "Invalid immediate");
778
2.21k
  if ((Imm & 0x7) != 0)
779
1.94k
    MCOperand_CreateImm0(Inst, (Imm << 3));
780
269
  else
781
269
    MCOperand_CreateImm0(Inst, (Imm));
782
2.21k
  return MCDisassembler_Success;
783
2.21k
}
784
785
static DecodeStatus decodeOffset_256_16Operand(MCInst *Inst, uint64_t Imm,
786
                 int64_t Address,
787
                 const void *Decoder)
788
829
{
789
829
  CS_ASSERT(isIntN(16, Imm) && "Invalid immediate");
790
829
  if ((Imm & 0xf) != 0)
791
591
    MCOperand_CreateImm0(Inst, (Imm << 4));
792
238
  else
793
238
    MCOperand_CreateImm0(Inst, (Imm));
794
829
  return MCDisassembler_Success;
795
829
}
796
797
static DecodeStatus decodeOffset_256_4Operand(MCInst *Inst, uint64_t Imm,
798
                int64_t Address,
799
                const void *Decoder)
800
653
{
801
653
  CS_ASSERT(isIntN(16, Imm) && "Invalid immediate");
802
653
  if ((Imm & 0x2) != 0)
803
292
    MCOperand_CreateImm0(Inst, (Imm << 2));
804
361
  else
805
361
    MCOperand_CreateImm0(Inst, (Imm));
806
653
  return MCDisassembler_Success;
807
653
}
808
809
static DecodeStatus decodeOffset_128_2Operand(MCInst *Inst, uint64_t Imm,
810
                int64_t Address,
811
                const void *Decoder)
812
312
{
813
312
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
814
312
  if ((Imm & 0x1) != 0)
815
220
    MCOperand_CreateImm0(Inst, (Imm << 1));
816
92
  else
817
92
    MCOperand_CreateImm0(Inst, (Imm));
818
312
  return MCDisassembler_Success;
819
312
}
820
821
static DecodeStatus decodeOffset_128_1Operand(MCInst *Inst, uint64_t Imm,
822
                int64_t Address,
823
                const void *Decoder)
824
56
{
825
56
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
826
56
  MCOperand_CreateImm0(Inst, (Imm));
827
56
  return MCDisassembler_Success;
828
56
}
829
830
static DecodeStatus decodeOffset_64_16Operand(MCInst *Inst, uint64_t Imm,
831
                int64_t Address,
832
                const void *Decoder)
833
2.99k
{
834
2.99k
  CS_ASSERT(isIntN(16, Imm) && "Invalid immediate");
835
2.99k
  if ((Imm & 0xf) != 0)
836
2.44k
    MCOperand_CreateImm0(Inst, (Imm << 4));
837
550
  else
838
550
    MCOperand_CreateImm0(Inst, (Imm));
839
2.99k
  return MCDisassembler_Success;
840
2.99k
}
841
842
static int64_t TableB4const[16] = { -1, 1,  2,  3,  4,  5,  6,   7,
843
            8,  10, 12, 16, 32, 64, 128, 256 };
844
static DecodeStatus decodeB4constOperand(MCInst *Inst, uint64_t Imm,
845
           int64_t Address, const void *Decoder)
846
704
{
847
704
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
848
849
704
  MCOperand_CreateImm0(Inst, (TableB4const[Imm]));
850
704
  return MCDisassembler_Success;
851
704
}
852
853
static int64_t TableB4constu[16] = { 32768, 65536, 2,  3,  4,  5,  6, 7,
854
             8,     10,    12, 16, 32, 64, 128, 256 };
855
static DecodeStatus decodeB4constuOperand(MCInst *Inst, uint64_t Imm,
856
            int64_t Address, const void *Decoder)
857
263
{
858
263
  CS_ASSERT(isUIntN(4, Imm) && "Invalid immediate");
859
860
263
  MCOperand_CreateImm0(Inst, (TableB4constu[Imm]));
861
263
  return MCDisassembler_Success;
862
263
}
863
864
static DecodeStatus decodeMem8Operand(MCInst *Inst, uint64_t Imm,
865
              int64_t Address, const void *Decoder)
866
997
{
867
997
  CS_ASSERT(isUIntN(12, Imm) && "Invalid immediate");
868
997
  DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder);
869
997
  MCOperand_CreateImm0(Inst, ((Imm >> 4) & 0xff));
870
997
  return MCDisassembler_Success;
871
997
}
872
873
static DecodeStatus decodeMem16Operand(MCInst *Inst, uint64_t Imm,
874
               int64_t Address, const void *Decoder)
875
384
{
876
384
  CS_ASSERT(isUIntN(12, Imm) && "Invalid immediate");
877
384
  DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder);
878
384
  MCOperand_CreateImm0(Inst, ((Imm >> 3) & 0x1fe));
879
384
  return MCDisassembler_Success;
880
384
}
881
882
static DecodeStatus decodeMem32Operand(MCInst *Inst, uint64_t Imm,
883
               int64_t Address, const void *Decoder)
884
2.01k
{
885
2.01k
  CS_ASSERT(isUIntN(12, Imm) && "Invalid immediate");
886
2.01k
  DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder);
887
2.01k
  MCOperand_CreateImm0(Inst, ((Imm >> 2) & 0x3fc));
888
2.01k
  return MCDisassembler_Success;
889
2.01k
}
890
891
static DecodeStatus decodeMem32nOperand(MCInst *Inst, uint64_t Imm,
892
          int64_t Address, const void *Decoder)
893
6.30k
{
894
6.30k
  CS_ASSERT(isUIntN(8, Imm) && "Invalid immediate");
895
6.30k
  DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder);
896
6.30k
  MCOperand_CreateImm0(Inst, ((Imm >> 2) & 0x3c));
897
6.30k
  return MCDisassembler_Success;
898
6.30k
}
899
900
/// Read two bytes from the ArrayRef and return 16 bit data sorted
901
/// according to the given endianness.
902
static DecodeStatus readInstruction16(MCInst *MI, const uint8_t *Bytes,
903
              size_t BytesLen, uint64_t Address,
904
              uint64_t *Size, uint64_t *Insn,
905
              bool IsLittleEndian)
906
76.2k
{
907
  // We want to read exactly 2 Bytes of data.
908
76.2k
  if (BytesLen < 2) {
909
312
    *Size = 0;
910
312
    return MCDisassembler_Fail;
911
312
  }
912
913
75.9k
  *Insn = readBytes16(MI, Bytes);
914
75.9k
  *Size = 2;
915
916
75.9k
  return MCDisassembler_Success;
917
76.2k
}
918
919
/// Read three bytes from the ArrayRef and return 24 bit data
920
static DecodeStatus readInstruction24(MCInst *MI, const uint8_t *Bytes,
921
              size_t BytesLen, uint64_t Address,
922
              uint64_t *Size, uint64_t *Insn,
923
              bool IsLittleEndian, bool CheckTIE)
924
75.8k
{
925
  // We want to read exactly 3 Bytes of data.
926
75.8k
  if (BytesLen < 3) {
927
162
    *Size = 0;
928
162
    return MCDisassembler_Fail;
929
162
  }
930
931
75.7k
  if (CheckTIE && (Bytes[0] & 0x8) != 0)
932
9.46k
    return MCDisassembler_Fail;
933
66.2k
  *Insn = readBytes24(MI, Bytes);
934
66.2k
  *Size = 3;
935
936
66.2k
  return MCDisassembler_Success;
937
75.7k
}
938
939
/// Read three bytes from the ArrayRef and return 32 bit data
940
static DecodeStatus readInstruction32(MCInst *MI, const uint8_t *Bytes,
941
              size_t BytesLen, uint64_t Address,
942
              uint64_t *Size, uint64_t *Insn,
943
              bool IsLittleEndian)
944
9.65k
{
945
  // We want to read exactly 4 Bytes of data.
946
9.65k
  if (BytesLen < 4) {
947
53
    *Size = 0;
948
53
    return MCDisassembler_Fail;
949
53
  }
950
951
9.60k
  if ((Bytes[0] & 0x8) == 0)
952
168
    return MCDisassembler_Fail;
953
9.43k
  *Insn = readBytes32(MI, Bytes);
954
9.43k
  *Size = 4;
955
956
9.43k
  return MCDisassembler_Success;
957
9.60k
}
958
959
/// Read InstSize bytes from the ArrayRef and return 24 bit data
960
static DecodeStatus readInstructionN(const uint8_t *Bytes, size_t BytesLen,
961
             uint64_t Address, unsigned InstSize,
962
             uint64_t *Size, uint64_t *Insn,
963
             bool IsLittleEndian)
964
70
{
965
  // We want to read exactly 3 Bytes of data.
966
70
  if (BytesLen < InstSize) {
967
44
    *Size = 0;
968
44
    return MCDisassembler_Fail;
969
44
  }
970
971
26
  *Insn = 0;
972
1.27k
  for (unsigned i = 0; i < InstSize; i++)
973
1.24k
    *Insn |= (uint64_t)(Bytes[i]) << (8 * i);
974
975
26
  *Size = InstSize;
976
26
  return MCDisassembler_Success;
977
70
}
978
979
#include "XtensaGenDisassemblerTables.inc"
980
981
FieldFromInstruction(fieldFromInstruction_2, uint64_t);
982
DecodeToMCInst(decodeToMCInst_2, fieldFromInstruction_2, uint64_t);
983
DecodeInstruction(decodeInstruction_2, fieldFromInstruction_2, decodeToMCInst_2,
984
      uint64_t);
985
986
FieldFromInstruction(fieldFromInstruction_4, uint64_t);
987
DecodeToMCInst(decodeToMCInst_4, fieldFromInstruction_4, uint64_t);
988
DecodeInstruction(decodeInstruction_4, fieldFromInstruction_4, decodeToMCInst_4,
989
      uint64_t);
990
991
FieldFromInstruction(fieldFromInstruction_6, uint64_t);
992
DecodeToMCInst(decodeToMCInst_6, fieldFromInstruction_6, uint64_t);
993
DecodeInstruction(decodeInstruction_6, fieldFromInstruction_6, decodeToMCInst_6,
994
      uint64_t);
995
996
static bool hasDensity()
997
76.2k
{
998
76.2k
  return true;
999
76.2k
}
1000
static bool hasESP32S3Ops()
1001
18.0k
{
1002
18.0k
  return true;
1003
18.0k
}
1004
static bool hasHIFI3()
1005
70
{
1006
70
  return true;
1007
70
}
1008
1009
static DecodeStatus getInstruction(MCInst *MI, uint64_t *Size,
1010
           const uint8_t *Bytes, size_t BytesLen,
1011
           uint64_t Address)
1012
76.2k
{
1013
76.2k
  uint64_t Insn;
1014
76.2k
  DecodeStatus Result;
1015
76.2k
  bool IsLittleEndian = MI->csh->mode & CS_MODE_LITTLE_ENDIAN;
1016
1017
  // Parse 16-bit instructions
1018
76.2k
  if (hasDensity()) {
1019
76.2k
    Result = readInstruction16(MI, Bytes, BytesLen, Address, Size,
1020
76.2k
             &Insn, IsLittleEndian);
1021
76.2k
    if (Result == MCDisassembler_Fail)
1022
312
      return MCDisassembler_Fail;
1023
1024
75.9k
    Result = decodeInstruction_2(DecoderTable16, MI, Insn, Address,
1025
75.9k
               NULL);
1026
75.9k
    if (Result != MCDisassembler_Fail) {
1027
18.1k
      *Size = 2;
1028
18.1k
      return Result;
1029
18.1k
    }
1030
75.9k
  }
1031
1032
  // Parse Core 24-bit instructions
1033
57.8k
  Result = readInstruction24(MI, Bytes, BytesLen, Address, Size, &Insn,
1034
57.8k
           IsLittleEndian, false);
1035
57.8k
  if (Result == MCDisassembler_Fail)
1036
162
    return MCDisassembler_Fail;
1037
1038
57.6k
  Result = decodeInstruction_3(DecoderTable24, MI, Insn, Address, NULL);
1039
57.6k
  if (Result != MCDisassembler_Fail) {
1040
39.5k
    *Size = 3;
1041
39.5k
    return Result;
1042
39.5k
  }
1043
1044
18.0k
  if (hasESP32S3Ops()) {
1045
    // Parse ESP32S3 24-bit instructions
1046
18.0k
    Result = readInstruction24(MI, Bytes, BytesLen, Address, Size,
1047
18.0k
             &Insn, IsLittleEndian, true);
1048
18.0k
    if (Result != MCDisassembler_Fail) {
1049
8.60k
      Result = decodeInstruction_3(DecoderTableESP32S324, MI,
1050
8.60k
                 Insn, Address, NULL);
1051
8.60k
      if (Result != MCDisassembler_Fail) {
1052
8.40k
        *Size = 3;
1053
8.40k
        return Result;
1054
8.40k
      }
1055
8.60k
    }
1056
1057
    // Parse ESP32S3 32-bit instructions
1058
9.65k
    Result = readInstruction32(MI, Bytes, BytesLen, Address, Size,
1059
9.65k
             &Insn, IsLittleEndian);
1060
9.65k
    if (Result == MCDisassembler_Fail)
1061
221
      return MCDisassembler_Fail;
1062
1063
9.43k
    Result = decodeInstruction_4(DecoderTableESP32S332, MI, Insn,
1064
9.43k
               Address, NULL);
1065
9.43k
    if (Result != MCDisassembler_Fail) {
1066
9.36k
      *Size = 4;
1067
9.36k
      return Result;
1068
9.36k
    }
1069
9.43k
  }
1070
1071
70
  if (hasHIFI3()) {
1072
70
    Result = decodeInstruction_3(DecoderTableHIFI324, MI, Insn,
1073
70
               Address, NULL);
1074
70
    if (Result != MCDisassembler_Fail)
1075
0
      return Result;
1076
1077
70
    Result = readInstructionN(Bytes, BytesLen, Address, 48, Size,
1078
70
            &Insn, IsLittleEndian);
1079
70
    if (Result == MCDisassembler_Fail)
1080
44
      return MCDisassembler_Fail;
1081
1082
26
    Result = decodeInstruction_6(DecoderTableHIFI348, MI, Insn,
1083
26
               Address, NULL);
1084
26
    if (Result != MCDisassembler_Fail)
1085
0
      return Result;
1086
26
  }
1087
26
  return Result;
1088
70
}
1089
1090
DecodeStatus Xtensa_LLVM_getInstruction(MCInst *MI, uint16_t *size16,
1091
          const uint8_t *Bytes,
1092
          unsigned BytesSize, uint64_t Address)
1093
76.2k
{
1094
76.2k
  uint64_t size64;
1095
76.2k
  DecodeStatus status =
1096
76.2k
    getInstruction(MI, &size64, Bytes, BytesSize, Address);
1097
76.2k
  CS_ASSERT_RET_VAL(size64 < 0xffff, MCDisassembler_Fail);
1098
76.2k
  *size16 = size64;
1099
76.2k
  return status;
1100
76.2k
}