Coverage Report

Created: 2025-07-04 06:11

/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
976k
{
56
976k
#ifndef CAPSTONE_DIET
57
976k
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
976k
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
976k
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
976k
}
67
68
static void op_addImm(MCInst *MI, int v)
69
3.22k
{
70
3.22k
  if (MI->csh->detail) {
71
3.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
3.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
3.22k
    MI->flat_insn->detail->arm64.op_count++;
74
3.22k
  }
75
3.22k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
12.3k
{
79
  // Doing SME Index operand
80
12.3k
  MI->csh->doing_SME_Index = status;
81
82
12.3k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
12.3k
  if (status) {
86
8.32k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
8.32k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
8.32k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
8.32k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
8.32k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
8.32k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
8.32k
  }
94
12.3k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
334k
{
98
  // If status == false, check if this is meant for SME_index
99
334k
  if(!status && MI->csh->doing_SME_Index) {
100
4.28k
    MI->csh->doing_SME_Index = status;
101
4.28k
    return;
102
4.28k
  }
103
104
  // Doing Memory Operation
105
330k
  MI->csh->doing_mem = status;
106
107
108
330k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
330k
  if (status) {
112
164k
#ifndef CAPSTONE_DIET
113
164k
    uint8_t access;
114
164k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
164k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
164k
    MI->ac_idx++;
117
164k
#endif
118
164k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
164k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
164k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
164k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
165k
  } else {
123
    // done, create the next operand slot
124
165k
    MI->flat_insn->detail->arm64.op_count++;
125
165k
  }
126
330k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
333k
{
130
  // Check for special encodings and print the canonical alias instead.
131
333k
  unsigned Opcode = MCInst_getOpcode(MI);
132
333k
  int LSB, Width;
133
333k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
333k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
1.50k
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
332k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
332k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
4.73k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
4.73k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
4.73k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
4.73k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
4.73k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
4.73k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
4.73k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
4.10k
      const char *AsmMnemonic = NULL;
153
154
4.10k
      switch (MCOperand_getImm(Op3)) {
155
624
        default:
156
624
          break;
157
158
2.08k
        case 7:
159
2.08k
          if (IsSigned)
160
1.77k
            AsmMnemonic = "sxtb";
161
313
          else if (!Is64Bit)
162
34
            AsmMnemonic = "uxtb";
163
2.08k
          break;
164
165
547
        case 15:
166
547
          if (IsSigned)
167
441
            AsmMnemonic = "sxth";
168
106
          else if (!Is64Bit)
169
37
            AsmMnemonic = "uxth";
170
547
          break;
171
172
851
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
851
          if (Is64Bit && IsSigned)
175
455
            AsmMnemonic = "sxtw";
176
851
          break;
177
4.10k
      }
178
179
4.10k
      if (AsmMnemonic) {
180
2.74k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
2.74k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
2.74k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
2.74k
        if (MI->csh->detail) {
185
2.74k
#ifndef CAPSTONE_DIET
186
2.74k
          uint8_t access;
187
2.74k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
2.74k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
2.74k
          MI->ac_idx++;
190
2.74k
#endif
191
2.74k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
2.74k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
2.74k
          MI->flat_insn->detail->arm64.op_count++;
194
2.74k
#ifndef CAPSTONE_DIET
195
2.74k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
2.74k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
2.74k
          MI->ac_idx++;
198
2.74k
#endif
199
2.74k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
2.74k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
2.74k
          MI->flat_insn->detail->arm64.op_count++;
202
2.74k
        }
203
204
2.74k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
2.74k
        return;
207
2.74k
      }
208
4.10k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
1.99k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
1.99k
      const char *AsmMnemonic = NULL;
215
1.99k
      int shift = 0;
216
1.99k
      int immr = (int)MCOperand_getImm(Op2);
217
1.99k
      int imms = (int)MCOperand_getImm(Op3);
218
219
1.99k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
11
        AsmMnemonic = "lsl";
221
11
        shift = 31 - imms;
222
1.98k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
1.98k
          ((imms + 1 == immr))) {
224
68
        AsmMnemonic = "lsl";
225
68
        shift = 63 - imms;
226
1.91k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
68
        AsmMnemonic = "lsr";
228
68
        shift = immr;
229
1.85k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
18
        AsmMnemonic = "lsr";
231
18
        shift = immr;
232
1.83k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
73
        AsmMnemonic = "asr";
234
73
        shift = immr;
235
1.75k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
28
        AsmMnemonic = "asr";
237
28
        shift = immr;
238
28
      }
239
240
1.99k
      if (AsmMnemonic) {
241
266
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
266
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
266
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
266
        printInt32Bang(O, shift);
246
247
266
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
266
        if (MI->csh->detail) {
250
266
#ifndef CAPSTONE_DIET
251
266
          uint8_t access;
252
266
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
266
          MI->ac_idx++;
255
266
#endif
256
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
266
          MI->flat_insn->detail->arm64.op_count++;
259
266
#ifndef CAPSTONE_DIET
260
266
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
266
          MI->ac_idx++;
263
266
#endif
264
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
266
          MI->flat_insn->detail->arm64.op_count++;
267
266
#ifndef CAPSTONE_DIET
268
266
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
266
          MI->ac_idx++;
271
266
#endif
272
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
266
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
266
          MI->flat_insn->detail->arm64.op_count++;
275
266
        }
276
277
266
        return;
278
266
      }
279
1.99k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
1.73k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
391
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
391
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
391
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
391
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
391
      SStream_concat0(O, ", ");
290
291
391
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
391
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
391
      if (MI->csh->detail) {
296
391
#ifndef CAPSTONE_DIET
297
391
        uint8_t access;
298
391
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
391
        MI->ac_idx++;
301
391
#endif
302
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
391
        MI->flat_insn->detail->arm64.op_count++;
305
391
#ifndef CAPSTONE_DIET
306
391
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
391
        MI->ac_idx++;
309
391
#endif
310
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
391
        MI->flat_insn->detail->arm64.op_count++;
313
391
#ifndef CAPSTONE_DIET
314
391
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
391
        MI->ac_idx++;
317
391
#endif
318
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
391
        MI->flat_insn->detail->arm64.op_count++;
321
391
#ifndef CAPSTONE_DIET
322
391
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
391
        MI->ac_idx++;
325
391
#endif
326
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
391
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
391
        MI->flat_insn->detail->arm64.op_count++;
329
391
      }
330
331
391
      return;
332
391
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
1.34k
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
1.34k
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
1.34k
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
1.34k
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
1.34k
    SStream_concat0(O, ", ");
341
1.34k
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
1.34k
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
1.34k
    if (MI->csh->detail) {
346
1.34k
#ifndef CAPSTONE_DIET
347
1.34k
      uint8_t access;
348
1.34k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
1.34k
      MI->ac_idx++;
351
1.34k
#endif
352
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
1.34k
      MI->flat_insn->detail->arm64.op_count++;
355
1.34k
#ifndef CAPSTONE_DIET
356
1.34k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
1.34k
      MI->ac_idx++;
359
1.34k
#endif
360
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
1.34k
      MI->flat_insn->detail->arm64.op_count++;
363
1.34k
#ifndef CAPSTONE_DIET
364
1.34k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
1.34k
      MI->ac_idx++;
367
1.34k
#endif
368
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
1.34k
      MI->flat_insn->detail->arm64.op_count++;
371
1.34k
#ifndef CAPSTONE_DIET
372
1.34k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
1.34k
      MI->ac_idx++;
375
1.34k
#endif
376
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
1.34k
      MI->flat_insn->detail->arm64.op_count++;
379
1.34k
    }
380
381
1.34k
    return;
382
1.73k
  }
383
384
327k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
1.12k
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
1.12k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
1.12k
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
1.12k
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
1.12k
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
1.12k
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
368
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
368
      int LSB = (BitWidth - ImmR) % BitWidth;
395
368
      int Width = ImmS + 1;
396
397
368
      SStream_concat(O, "bfc\t%s, ",
398
368
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
368
      printInt32Bang(O, LSB);
401
368
      SStream_concat0(O, ", ");
402
368
      printInt32Bang(O, Width);
403
368
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
368
      if (MI->csh->detail) {
406
368
#ifndef CAPSTONE_DIET
407
368
        uint8_t access;
408
368
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
368
        MI->ac_idx++;
411
368
#endif
412
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
368
        MI->flat_insn->detail->arm64.op_count++;
415
416
368
#ifndef CAPSTONE_DIET
417
368
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
368
        MI->ac_idx++;
420
368
#endif
421
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
368
        MI->flat_insn->detail->arm64.op_count++;
424
368
#ifndef CAPSTONE_DIET
425
368
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
368
        MI->ac_idx++;
428
368
#endif
429
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
368
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
368
        MI->flat_insn->detail->arm64.op_count++;
432
368
      }
433
434
368
      return;
435
754
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
220
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
220
      LSB = (BitWidth - ImmR) % BitWidth;
439
220
      Width = ImmS + 1;
440
441
220
      SStream_concat(O, "bfi\t%s, %s, ",
442
220
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
220
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
220
      printInt32Bang(O, LSB);
446
220
      SStream_concat0(O, ", ");
447
220
      printInt32Bang(O, Width);
448
449
220
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
220
      if (MI->csh->detail) {
452
220
#ifndef CAPSTONE_DIET
453
220
        uint8_t access;
454
220
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
220
        MI->ac_idx++;
457
220
#endif
458
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
220
        MI->flat_insn->detail->arm64.op_count++;
461
220
#ifndef CAPSTONE_DIET
462
220
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
220
        MI->ac_idx++;
465
220
#endif
466
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
220
        MI->flat_insn->detail->arm64.op_count++;
469
220
#ifndef CAPSTONE_DIET
470
220
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
220
        MI->ac_idx++;
473
220
#endif
474
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
220
        MI->flat_insn->detail->arm64.op_count++;
477
220
#ifndef CAPSTONE_DIET
478
220
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
220
        MI->ac_idx++;
481
220
#endif
482
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
220
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
220
        MI->flat_insn->detail->arm64.op_count++;
485
220
      }
486
487
220
      return;
488
220
    }
489
490
534
    LSB = ImmR;
491
534
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
534
    SStream_concat(O, "bfxil\t%s, %s, ",
494
534
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
534
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
534
    printInt32Bang(O, LSB);
498
534
    SStream_concat0(O, ", ");
499
534
    printInt32Bang(O, Width);
500
501
534
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
534
    if (MI->csh->detail) {
504
534
#ifndef CAPSTONE_DIET
505
534
      uint8_t access;
506
534
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
534
      MI->ac_idx++;
509
534
#endif
510
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
534
      MI->flat_insn->detail->arm64.op_count++;
513
534
#ifndef CAPSTONE_DIET
514
534
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
534
      MI->ac_idx++;
517
534
#endif
518
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
534
      MI->flat_insn->detail->arm64.op_count++;
521
534
#ifndef CAPSTONE_DIET
522
534
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
534
      MI->ac_idx++;
525
534
#endif
526
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
534
      MI->flat_insn->detail->arm64.op_count++;
529
534
#ifndef CAPSTONE_DIET
530
534
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
534
      MI->ac_idx++;
533
534
#endif
534
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
534
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
534
      MI->flat_insn->detail->arm64.op_count++;
537
534
    }
538
539
534
    return;
540
1.12k
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
326k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
326k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
490
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
490
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
490
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
490
    if (isMOVZMovAlias(Value, Shift,
554
490
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
424
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
424
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
424
      if (MI->csh->detail) {
560
424
#ifndef CAPSTONE_DIET
561
424
        uint8_t access;
562
424
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
424
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
424
        MI->ac_idx++;
565
424
#endif
566
424
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
424
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
424
        MI->flat_insn->detail->arm64.op_count++;
569
570
424
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
424
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
424
        MI->flat_insn->detail->arm64.op_count++;
573
424
      }
574
575
424
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
424
      return;
578
424
    }
579
490
  }
580
581
326k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
326k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.51k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.51k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.51k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.51k
    if (RegWidth == 32)
588
668
      Value = Value & 0xffffffff;
589
590
1.51k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.08k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.08k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.08k
      if (MI->csh->detail) {
596
1.08k
#ifndef CAPSTONE_DIET
597
1.08k
        uint8_t access;
598
1.08k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.08k
        MI->ac_idx++;
601
1.08k
#endif
602
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.08k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.08k
        MI->flat_insn->detail->arm64.op_count++;
609
1.08k
      }
610
611
1.08k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.08k
      return;
614
1.08k
    }
615
1.51k
  }
616
617
325k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
325k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
1.43k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
325k
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
258
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
258
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
258
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
258
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
258
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
258
    if (MI->csh->detail) {
629
258
#ifndef CAPSTONE_DIET
630
258
      uint8_t access;
631
258
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
258
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
258
      MI->ac_idx++;
634
258
#endif
635
258
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
258
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
258
      MI->flat_insn->detail->arm64.op_count++;
638
639
258
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
258
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
258
      MI->flat_insn->detail->arm64.op_count++;
642
258
    }
643
644
258
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
258
    return;
647
258
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
324k
  if (Opcode == AArch64_TSB) {
652
135
    SStream_concat0(O, "tsb\tcsync");
653
135
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
135
    return;
655
135
  }
656
657
324k
  MI->MRI = Info;
658
659
324k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
324k
  if (mnem) {
661
41.8k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
41.8k
    cs_mem_free(mnem);
663
664
41.8k
    switch(MCInst_getOpcode(MI)) {
665
24.4k
      default: break;
666
24.4k
      case AArch64_LD1i8_POST:
667
408
        arm64_op_addImm(MI, 1);
668
408
        break;
669
209
      case AArch64_LD1i16_POST:
670
209
        arm64_op_addImm(MI, 2);
671
209
        break;
672
403
      case AArch64_LD1i32_POST:
673
403
        arm64_op_addImm(MI, 4);
674
403
        break;
675
68
      case AArch64_LD1Onev1d_POST:
676
253
      case AArch64_LD1Onev2s_POST:
677
352
      case AArch64_LD1Onev4h_POST:
678
497
      case AArch64_LD1Onev8b_POST:
679
769
      case AArch64_LD1i64_POST:
680
769
        arm64_op_addImm(MI, 8);
681
769
        break;
682
79
      case AArch64_LD1Onev16b_POST:
683
103
      case AArch64_LD1Onev2d_POST:
684
291
      case AArch64_LD1Onev4s_POST:
685
362
      case AArch64_LD1Onev8h_POST:
686
396
      case AArch64_LD1Twov1d_POST:
687
412
      case AArch64_LD1Twov2s_POST:
688
754
      case AArch64_LD1Twov4h_POST:
689
1.17k
      case AArch64_LD1Twov8b_POST:
690
1.17k
        arm64_op_addImm(MI, 16);
691
1.17k
        break;
692
70
      case AArch64_LD1Threev1d_POST:
693
273
      case AArch64_LD1Threev2s_POST:
694
633
      case AArch64_LD1Threev4h_POST:
695
720
      case AArch64_LD1Threev8b_POST:
696
720
        arm64_op_addImm(MI, 24);
697
720
        break;
698
323
      case AArch64_LD1Fourv1d_POST:
699
387
      case AArch64_LD1Fourv2s_POST:
700
1.17k
      case AArch64_LD1Fourv4h_POST:
701
1.21k
      case AArch64_LD1Fourv8b_POST:
702
1.22k
      case AArch64_LD1Twov16b_POST:
703
1.26k
      case AArch64_LD1Twov2d_POST:
704
1.33k
      case AArch64_LD1Twov4s_POST:
705
1.41k
      case AArch64_LD1Twov8h_POST:
706
1.41k
        arm64_op_addImm(MI, 32);
707
1.41k
        break;
708
125
      case AArch64_LD1Threev16b_POST:
709
266
      case AArch64_LD1Threev2d_POST:
710
955
      case AArch64_LD1Threev4s_POST:
711
1.28k
      case AArch64_LD1Threev8h_POST:
712
1.28k
         arm64_op_addImm(MI, 48);
713
1.28k
         break;
714
130
      case AArch64_LD1Fourv16b_POST:
715
230
      case AArch64_LD1Fourv2d_POST:
716
349
      case AArch64_LD1Fourv4s_POST:
717
1.15k
      case AArch64_LD1Fourv8h_POST:
718
1.15k
        arm64_op_addImm(MI, 64);
719
1.15k
        break;
720
10
      case AArch64_UMOVvi64:
721
10
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
10
        break;
723
68
      case AArch64_UMOVvi32:
724
68
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
68
        break;
726
75
      case AArch64_INSvi8gpr:
727
161
      case AArch64_DUP_ZI_B:
728
240
      case AArch64_CPY_ZPmI_B:
729
394
      case AArch64_CPY_ZPzI_B:
730
462
      case AArch64_CPY_ZPmV_B:
731
691
      case AArch64_CPY_ZPmR_B:
732
710
      case AArch64_DUP_ZR_B:
733
710
        if (MI->csh->detail) {
734
710
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
710
        }
736
710
        break;
737
7
      case AArch64_INSvi16gpr:
738
48
      case AArch64_DUP_ZI_H:
739
114
      case AArch64_CPY_ZPmI_H:
740
348
      case AArch64_CPY_ZPzI_H:
741
466
      case AArch64_CPY_ZPmV_H:
742
500
      case AArch64_CPY_ZPmR_H:
743
701
      case AArch64_DUP_ZR_H:
744
736
      case AArch64_FCPY_ZPmI_H:
745
1.07k
      case AArch64_FDUP_ZI_H:
746
1.07k
        if (MI->csh->detail) {
747
1.07k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
1.07k
        }
749
1.07k
        break;
750
35
      case AArch64_INSvi32gpr:
751
54
      case AArch64_DUP_ZI_S:
752
387
      case AArch64_CPY_ZPmI_S:
753
478
      case AArch64_CPY_ZPzI_S:
754
546
      case AArch64_CPY_ZPmV_S:
755
652
      case AArch64_CPY_ZPmR_S:
756
770
      case AArch64_DUP_ZR_S:
757
817
      case AArch64_FCPY_ZPmI_S:
758
853
      case AArch64_FDUP_ZI_S:
759
853
        if (MI->csh->detail) {
760
853
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
853
        }
762
853
        break;
763
71
      case AArch64_INSvi64gpr:
764
108
      case AArch64_DUP_ZI_D:
765
675
      case AArch64_CPY_ZPmI_D:
766
1.94k
      case AArch64_CPY_ZPzI_D:
767
1.98k
      case AArch64_CPY_ZPmV_D:
768
2.20k
      case AArch64_CPY_ZPmR_D:
769
2.52k
      case AArch64_DUP_ZR_D:
770
3.17k
      case AArch64_FCPY_ZPmI_D:
771
3.31k
      case AArch64_FDUP_ZI_D:
772
3.31k
        if (MI->csh->detail) {
773
3.31k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
3.31k
        }
775
3.31k
        break;
776
25
      case AArch64_INSvi8lane:
777
61
      case AArch64_ORR_PPzPP:
778
315
      case AArch64_ORRS_PPzPP:
779
315
        if (MI->csh->detail) {
780
315
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
315
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
315
        }
783
315
        break;
784
45
      case AArch64_INSvi16lane:
785
45
        if (MI->csh->detail) {
786
45
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
45
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
45
        }
789
45
         break;
790
71
      case AArch64_INSvi32lane:
791
71
        if (MI->csh->detail) {
792
71
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
71
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
71
        }
795
71
        break;
796
320
      case AArch64_INSvi64lane:
797
338
      case AArch64_ORR_ZZZ:
798
338
        if (MI->csh->detail) {
799
338
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
338
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
338
        }
802
338
        break;
803
580
      case AArch64_ORRv16i8:
804
841
      case AArch64_NOTv16i8:
805
841
        if (MI->csh->detail) {
806
841
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
841
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
841
        }
809
841
        break;
810
18
      case AArch64_ORRv8i8:
811
153
      case AArch64_NOTv8i8:
812
153
        if (MI->csh->detail) {
813
153
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
153
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
153
        }
816
153
        break;
817
34
      case AArch64_AND_PPzPP:
818
40
      case AArch64_ANDS_PPzPP:
819
108
      case AArch64_EOR_PPzPP:
820
126
      case AArch64_EORS_PPzPP:
821
531
      case AArch64_SEL_PPPP:
822
566
      case AArch64_SEL_ZPZZ_B:
823
566
        if (MI->csh->detail) {
824
566
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
566
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
566
        }
827
566
        break;
828
44
      case AArch64_SEL_ZPZZ_D:
829
44
        if (MI->csh->detail) {
830
44
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
44
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
44
        }
833
44
        break;
834
162
      case AArch64_SEL_ZPZZ_H:
835
162
        if (MI->csh->detail) {
836
162
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
162
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
162
        }
839
162
        break;
840
91
      case AArch64_SEL_ZPZZ_S:
841
91
        if (MI->csh->detail) {
842
91
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
91
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
91
        }
845
91
        break;
846
80
      case AArch64_DUP_ZZI_B:
847
80
        if (MI->csh->detail) {
848
80
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
80
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
80
          } else {
852
80
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
80
          }
854
80
        }
855
80
        break;
856
538
      case AArch64_DUP_ZZI_D:
857
538
        if (MI->csh->detail) {
858
538
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
538
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
538
          } else {
862
538
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
538
          }
864
538
        }
865
538
        break;
866
84
      case AArch64_DUP_ZZI_H:
867
84
        if (MI->csh->detail) {
868
84
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
84
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
84
          } else {
872
84
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
84
          }
874
84
        }
875
84
        break;
876
88
      case AArch64_DUP_ZZI_Q:
877
88
        if (MI->csh->detail) {
878
88
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
88
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
88
          } else {
882
88
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
88
          }
884
88
         }
885
88
         break;
886
420
      case AArch64_DUP_ZZI_S:
887
420
        if (MI->csh->detail) {
888
420
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
420
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
420
          } else {
892
420
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
420
          }
894
420
        }
895
420
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
38
      case AArch64_MSRpstatesvcrImm1:{
898
38
        if(MI->csh->detail){
899
38
          MI->flat_insn->detail->arm64.op_count = 2;
900
38
#ifndef CAPSTONE_DIET
901
38
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
38
          MI->ac_idx++;
903
38
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
38
          MI->ac_idx++;
905
38
#endif
906
38
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
38
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
38
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
38
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
38
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
38
        }
912
38
        break;
913
531
      }
914
41.8k
    }
915
282k
  } else {
916
282k
    printInstruction(MI, O);
917
282k
  }
918
324k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
4.74k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
4.74k
  const char *Ins;
926
4.74k
  uint16_t Encoding;
927
4.74k
  bool NeedsReg;
928
4.74k
  char Name[64];
929
4.74k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
4.74k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
4.74k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
4.74k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
4.74k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
4.74k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
4.74k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
4.74k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
4.74k
  Encoding = Op2Val;
940
4.74k
  Encoding |= CmVal << 3;
941
4.74k
  Encoding |= CnVal << 7;
942
4.74k
  Encoding |= Op1Val << 11;
943
944
4.74k
  if (CnVal == 7) {
945
3.92k
    switch (CmVal) {
946
297
      default:
947
297
        return false;
948
949
      // IC aliases
950
635
      case 1: case 5: {
951
635
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
635
        if (!IC)
954
502
          return false;
955
956
133
        NeedsReg = IC->NeedsReg;
957
133
        Ins = "ic";
958
133
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
133
      }
960
0
      break;
961
962
      // DC aliases
963
1.89k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
1.89k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
1.89k
        if (!DC)
967
1.47k
          return false;
968
969
423
        NeedsReg = true;
970
423
        Ins = "dc";
971
423
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
423
      }
973
0
      break;
974
975
      // AT aliases
976
1.09k
      case 8: case 9: {
977
1.09k
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
1.09k
        if (!AT)
980
303
          return false;
981
982
788
        NeedsReg = true;
983
788
        Ins = "at";
984
788
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
788
      }
986
0
      break;
987
3.92k
    }
988
3.92k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
270
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
270
    if (!TLBI)
993
110
      return false;
994
995
160
    NeedsReg = TLBI->NeedsReg;
996
160
    Ins = "tlbi";
997
160
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
160
  } else
999
551
    return false;
1000
1001
1.50k
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
1.50k
  if (NeedsReg) {
1004
1.34k
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
1.34k
  }
1006
1007
1.50k
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
1.50k
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
1.50k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
1.50k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
1.50k
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
1.50k
    if (NeedsReg) {
1023
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
1.34k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
1.34k
      MI->flat_insn->detail->arm64.op_count++;
1026
1.34k
    }
1027
1.50k
  }
1028
1029
1.50k
  return true;
1030
4.74k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
458k
{
1034
458k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
458k
  if (MCOperand_isReg(Op)) {
1037
396k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
396k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
396k
    if (MI->csh->detail) {
1042
396k
      if (MI->csh->doing_mem) {
1043
183k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
163k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
163k
        }
1046
20.2k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
20.2k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
20.2k
        }
1049
212k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
8.32k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
204k
      } else {
1053
204k
#ifndef CAPSTONE_DIET
1054
204k
        uint8_t access;
1055
1056
204k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
204k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
204k
        MI->ac_idx++;
1059
204k
#endif
1060
204k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
204k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
204k
        MI->flat_insn->detail->arm64.op_count++;
1063
204k
      }
1064
396k
    }
1065
396k
  } else if (MCOperand_isImm(Op)) {
1066
62.3k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
62.3k
    if (MI->Opcode == AArch64_ADR) {
1069
3.98k
      imm += MI->address;
1070
3.98k
      printUInt64Bang(O, imm);
1071
58.3k
    } else {
1072
58.3k
      if (MI->csh->doing_mem) {
1073
15.9k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
15.9k
        } else {
1076
15.9k
          printInt64Bang(O, imm);
1077
15.9k
        }
1078
15.9k
      } else
1079
42.3k
        printUInt64Bang(O, imm);
1080
58.3k
    }
1081
1082
62.3k
    if (MI->csh->detail) {
1083
62.3k
      if (MI->csh->doing_mem) {
1084
15.9k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
46.3k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
46.3k
      } else {
1089
46.3k
#ifndef CAPSTONE_DIET
1090
46.3k
        uint8_t access;
1091
1092
46.3k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
46.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
46.3k
#endif
1095
46.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
46.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
46.3k
        MI->flat_insn->detail->arm64.op_count++;
1098
46.3k
      }
1099
62.3k
    }
1100
62.3k
  }
1101
458k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
5.81k
{
1105
5.81k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
5.81k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
5.81k
  if (MI->csh->detail) {
1109
5.81k
#ifndef CAPSTONE_DIET
1110
5.81k
    uint8_t access;
1111
5.81k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
5.81k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
5.81k
    MI->ac_idx++;
1114
5.81k
#endif
1115
5.81k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
5.81k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
5.81k
    MI->flat_insn->detail->arm64.op_count++;
1118
5.81k
  }
1119
5.81k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
146
{
1123
146
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
146
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
146
  if (MI->csh->detail) {
1127
146
#ifndef CAPSTONE_DIET
1128
146
    uint8_t access;
1129
146
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
146
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
146
    MI->ac_idx++;
1132
146
#endif
1133
146
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
146
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
146
    MI->flat_insn->detail->arm64.op_count++;
1136
146
  }
1137
146
}
1138
1139
1.16k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
1.16k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
1.16k
  if (Size == 8)
1142
577
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
587
  else if (Size == 16)
1144
587
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
1.16k
  if (MI->csh->detail) {
1149
1.16k
#ifndef CAPSTONE_DIET
1150
1.16k
    uint8_t access;
1151
1.16k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
1.16k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
1.16k
    MI->ac_idx++;
1154
1.16k
#endif
1155
1.16k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
1.16k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
1.16k
    MI->flat_insn->detail->arm64.op_count++;
1158
1.16k
  }
1159
1.16k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
39.3k
{
1164
39.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
39.3k
  if (MCOperand_isReg(Op)) {
1167
39.3k
    unsigned Reg = MCOperand_getReg(Op);
1168
39.3k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
39.3k
    } else {
1184
39.3k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
39.3k
      if (MI->csh->detail) {
1187
39.3k
#ifndef CAPSTONE_DIET
1188
39.3k
        uint8_t access;
1189
1190
39.3k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
39.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
39.3k
        MI->ac_idx++;
1193
39.3k
#endif
1194
39.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
39.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
39.3k
        MI->flat_insn->detail->arm64.op_count++;
1197
39.3k
      }
1198
39.3k
    }
1199
39.3k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
39.3k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
55.2k
{
1205
55.2k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
55.2k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
55.2k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
55.2k
  if (MI->csh->detail) {
1212
55.2k
#ifndef CAPSTONE_DIET
1213
55.2k
    uint8_t access;
1214
55.2k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
55.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
55.2k
    MI->ac_idx++;
1217
55.2k
#endif
1218
55.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
55.2k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
55.2k
    MI->flat_insn->detail->arm64.op_count++;
1221
55.2k
  }
1222
55.2k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
6.88k
{
1226
6.88k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
6.88k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
6.88k
  if (MI->csh->detail) {
1231
6.88k
#ifndef CAPSTONE_DIET
1232
6.88k
    uint8_t access;
1233
1234
6.88k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
6.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
6.88k
    MI->ac_idx++;
1237
6.88k
#endif
1238
6.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
6.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
6.88k
    MI->flat_insn->detail->arm64.op_count++;
1241
6.88k
  }
1242
6.88k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
3.56k
{
1246
3.56k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
3.56k
  if (MCOperand_isImm(MO)) {
1248
3.56k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
3.56k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
3.56k
    printInt32Bang(O, Val);
1253
1254
3.56k
    if (MI->csh->detail) {
1255
3.56k
#ifndef CAPSTONE_DIET
1256
3.56k
      uint8_t access;
1257
1258
3.56k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
3.56k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
3.56k
      MI->ac_idx++;
1261
3.56k
#endif
1262
3.56k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
3.56k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
3.56k
      MI->flat_insn->detail->arm64.op_count++;
1265
3.56k
    }
1266
1267
3.56k
    if (Shift != 0)
1268
1.98k
      printShifter(MI, OpNum + 1, O);
1269
3.56k
  }
1270
3.56k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
4.05k
{
1274
4.05k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
4.05k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
4.05k
  printUInt32Bang(O, (int)Val);
1278
1279
4.05k
  if (MI->csh->detail) {
1280
4.05k
#ifndef CAPSTONE_DIET
1281
4.05k
    uint8_t access;
1282
1283
4.05k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
4.05k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
4.05k
    MI->ac_idx++;
1286
4.05k
#endif
1287
4.05k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
4.05k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
4.05k
    MI->flat_insn->detail->arm64.op_count++;
1290
4.05k
  }
1291
4.05k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
2.91k
{
1295
2.91k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
2.91k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
2.91k
  switch(MI->flat_insn->id) {
1299
1.14k
    default:
1300
1.14k
      printInt64Bang(O, Val);
1301
1.14k
      break;
1302
1303
495
    case ARM64_INS_ORR:
1304
1.05k
    case ARM64_INS_AND:
1305
1.76k
    case ARM64_INS_EOR:
1306
1.76k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.76k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
36
        SStream_concat(O, "#%u", (int)Val);
1310
1.73k
      else
1311
1.73k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.76k
      break;
1313
2.91k
  }
1314
1315
2.91k
  if (MI->csh->detail) {
1316
2.91k
#ifndef CAPSTONE_DIET
1317
2.91k
    uint8_t access;
1318
1319
2.91k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
2.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
2.91k
    MI->ac_idx++;
1322
2.91k
#endif
1323
2.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
2.91k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
2.91k
    MI->flat_insn->detail->arm64.op_count++;
1326
2.91k
  }
1327
2.91k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
13.4k
{
1331
13.4k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
13.4k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
13.4k
      AArch64_AM_getShiftValue(Val) == 0)
1336
1.28k
    return;
1337
1338
12.1k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
12.1k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
12.1k
  if (MI->csh->detail) {
1342
12.1k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
12.1k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
6.07k
      case AArch64_AM_LSL:
1347
6.07k
        shifter = ARM64_SFT_LSL;
1348
6.07k
        break;
1349
1350
2.18k
      case AArch64_AM_LSR:
1351
2.18k
        shifter = ARM64_SFT_LSR;
1352
2.18k
        break;
1353
1354
1.76k
      case AArch64_AM_ASR:
1355
1.76k
        shifter = ARM64_SFT_ASR;
1356
1.76k
        break;
1357
1358
1.54k
      case AArch64_AM_ROR:
1359
1.54k
        shifter = ARM64_SFT_ROR;
1360
1.54k
        break;
1361
1362
555
      case AArch64_AM_MSL:
1363
555
        shifter = ARM64_SFT_MSL;
1364
555
        break;
1365
12.1k
    }
1366
1367
12.1k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
12.1k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
12.1k
  }
1370
12.1k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
6.85k
{
1374
6.85k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
6.85k
  if (MI->csh->detail) {
1377
6.85k
#ifndef CAPSTONE_DIET
1378
6.85k
    uint8_t access;
1379
6.85k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
6.85k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
6.85k
    MI->ac_idx++;
1382
6.85k
#endif
1383
6.85k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
6.85k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
6.85k
    MI->flat_insn->detail->arm64.op_count++;
1386
6.85k
  }
1387
1388
6.85k
  printShifter(MI, OpNum + 1, O);
1389
6.85k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
3.59k
{
1393
3.59k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
3.59k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
3.59k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
3.59k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
1.68k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
1.68k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
1.68k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
1.68k
          ExtType == AArch64_AM_UXTX) ||
1406
1.68k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
1.23k
         ExtType == AArch64_AM_UXTW)) {
1408
537
      if (ShiftVal != 0) {
1409
537
        SStream_concat0(O, ", lsl ");
1410
537
        printInt32Bang(O, ShiftVal);
1411
1412
537
        if (MI->csh->detail) {
1413
537
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
537
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
537
        }
1416
537
      }
1417
1418
537
      return;
1419
537
    }
1420
1.68k
  }
1421
1422
3.06k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
3.06k
  if (MI->csh->detail) {
1425
3.06k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
3.06k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
251
      case AArch64_AM_UXTB:
1430
251
        ext = ARM64_EXT_UXTB;
1431
251
        break;
1432
1433
804
      case AArch64_AM_UXTH:
1434
804
        ext = ARM64_EXT_UXTH;
1435
804
        break;
1436
1437
158
      case AArch64_AM_UXTW:
1438
158
        ext = ARM64_EXT_UXTW;
1439
158
        break;
1440
1441
992
      case AArch64_AM_UXTX:
1442
992
        ext = ARM64_EXT_UXTX;
1443
992
        break;
1444
1445
130
      case AArch64_AM_SXTB:
1446
130
        ext = ARM64_EXT_SXTB;
1447
130
        break;
1448
1449
298
      case AArch64_AM_SXTH:
1450
298
        ext = ARM64_EXT_SXTH;
1451
298
        break;
1452
1453
264
      case AArch64_AM_SXTW:
1454
264
        ext = ARM64_EXT_SXTW;
1455
264
        break;
1456
1457
165
      case AArch64_AM_SXTX:
1458
165
        ext = ARM64_EXT_SXTX;
1459
165
        break;
1460
3.06k
    }
1461
1462
3.06k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
3.06k
  }
1464
1465
3.06k
  if (ShiftVal != 0) {
1466
2.61k
    SStream_concat0(O, " ");
1467
2.61k
    printInt32Bang(O, ShiftVal);
1468
1469
2.61k
    if (MI->csh->detail) {
1470
2.61k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
2.61k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
2.61k
    }
1473
2.61k
  }
1474
3.06k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
2.12k
{
1478
2.12k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
2.12k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
2.12k
  if (MI->csh->detail) {
1483
2.12k
#ifndef CAPSTONE_DIET
1484
2.12k
    uint8_t access;
1485
2.12k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
2.12k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
2.12k
    MI->ac_idx++;
1488
2.12k
#endif
1489
2.12k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
2.12k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
2.12k
    MI->flat_insn->detail->arm64.op_count++;
1492
2.12k
  }
1493
1494
2.12k
  printArithExtend(MI, OpNum + 1, O);
1495
2.12k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
19.0k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
19.0k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
19.0k
  if (IsLSL) {
1503
7.46k
    SStream_concat0(O, "lsl");
1504
1505
7.46k
    if (MI->csh->detail) {
1506
7.46k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
7.46k
    }
1508
11.5k
  } else {
1509
11.5k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
11.5k
    if (MI->csh->detail) {
1512
11.5k
      if (!SignExtend) {
1513
7.82k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
7.82k
          case 'w':
1522
7.82k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
7.82k
               break;
1524
7.82k
        }
1525
7.82k
      } else {
1526
3.75k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
3.32k
            case 'w':
1535
3.32k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
3.32k
              break;
1537
431
            case 'x':
1538
431
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
431
              break;
1540
3.75k
          }
1541
3.75k
      }
1542
11.5k
    }
1543
11.5k
  }
1544
1545
19.0k
  if (DoShift || IsLSL) {
1546
13.9k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
13.9k
    if (MI->csh->detail) {
1549
13.9k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
13.9k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
13.9k
    }
1552
13.9k
  }
1553
19.0k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
6.64k
{
1557
6.64k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
6.64k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
6.64k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
6.64k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
15.2k
{
1567
15.2k
  bool DoShift;
1568
1569
15.2k
  printOperand(MI, OpNum, O);
1570
1571
15.2k
  if (Suffix == 's' || Suffix == 'd')
1572
9.25k
    SStream_concat(O, ".%c", Suffix);
1573
1574
15.2k
  DoShift = ExtWidth != 8;
1575
15.2k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
12.3k
    SStream_concat0(O, ", ");
1577
12.3k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
12.3k
  }
1579
15.2k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
2.76k
{
1583
2.76k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
2.76k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
2.76k
  if (MI->csh->detail)
1587
2.76k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
2.76k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
348
{
1592
348
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
348
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
348
  if (MI->csh->detail) {
1596
348
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
348
  }
1598
348
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
23.2k
{
1602
23.2k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
23.2k
  printInt64Bang(O, val);
1605
1606
23.2k
  if (MI->csh->detail) {
1607
23.2k
    if (MI->csh->doing_mem) {
1608
19.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
19.1k
    } else {
1610
4.16k
#ifndef CAPSTONE_DIET
1611
4.16k
      uint8_t access;
1612
1613
4.16k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
4.16k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
4.16k
      MI->ac_idx++;
1616
4.16k
#endif
1617
4.16k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
4.16k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
4.16k
      MI->flat_insn->detail->arm64.op_count++;
1620
4.16k
    }
1621
23.2k
  }
1622
23.2k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
8.87k
{
1626
8.87k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
8.87k
  if (MCOperand_isImm(MO)) {
1629
8.87k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
8.87k
    printInt64Bang(O, val);
1631
1632
8.87k
    if (MI->csh->detail) {
1633
8.87k
      if (MI->csh->doing_mem) {
1634
8.87k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
8.87k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
8.87k
    }
1648
8.87k
  }
1649
8.87k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
7.18k
{
1674
7.18k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
7.18k
  if (IsSVEPrefetch) {
1677
4.60k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
4.60k
    if (PRFM)
1679
3.92k
      SStream_concat0(O, PRFM->Name);
1680
1681
4.60k
    return;
1682
4.60k
  } else {
1683
2.58k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
2.58k
    if (PRFM)
1685
798
      SStream_concat0(O, PRFM->Name);
1686
1687
2.58k
    return;
1688
2.58k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
683
{
1709
683
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
683
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
683
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
683
  if (PSB)
1714
683
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
683
}
1718
1719
372
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
372
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
372
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
372
  if (BTI)
1724
372
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
372
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
1.76k
{
1731
1.76k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
1.76k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
1.76k
  SStream_concat(O, "#%.8f", FPImm);
1740
1.76k
#endif
1741
1742
1.76k
  if (MI->csh->detail) {
1743
1.76k
#ifndef CAPSTONE_DIET
1744
1.76k
    uint8_t access;
1745
1746
1.76k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
1.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
1.76k
    MI->ac_idx++;
1749
1.76k
#endif
1750
1.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
1.76k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
1.76k
    MI->flat_insn->detail->arm64.op_count++;
1753
1.76k
  }
1754
1.76k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
227k
{
1759
454k
  while (Stride--) {
1760
227k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
197k
      Reg += 1;
1762
29.7k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
9.56k
      Reg = AArch64_Q0;
1764
20.1k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
19.5k
      Reg += 1;
1766
644
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
644
      Reg = AArch64_Z0;
1768
227k
  }
1769
1770
227k
  return Reg;
1771
227k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
3.18k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
3.18k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
3.18k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
3.18k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
3.18k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
3.18k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
3.18k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
3.18k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
3.18k
  if (MI->csh->detail) {
1787
3.18k
#ifndef CAPSTONE_DIET
1788
3.18k
    uint8_t access;
1789
1790
3.18k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
3.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
3.18k
    MI->ac_idx++;
1793
3.18k
#endif
1794
1795
3.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
3.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
3.18k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
3.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
3.18k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
3.18k
    MI->flat_insn->detail->arm64.op_count++;
1802
3.18k
  }
1803
3.18k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
89.1k
{
1808
1.31M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
89.1k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
89.1k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
89.1k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
89.1k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
89.1k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
89.1k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
18.3k
    NumRegs = 2;
1820
70.8k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
70.8k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
70.8k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
25.4k
    NumRegs = 3;
1824
45.3k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
45.3k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
45.3k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
23.0k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
89.1k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
13.7k
    Reg = FirstReg;
1832
75.3k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
49.4k
    Reg = FirstReg;
1834
25.9k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
3.59k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
89.1k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
15.5k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
15.5k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
15.5k
  }
1843
1844
316k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
227k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
227k
    if (isZReg)
1847
20.1k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
207k
    else
1849
207k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
227k
    if (MI->csh->detail) {
1852
227k
#ifndef CAPSTONE_DIET
1853
227k
      uint8_t access;
1854
1855
227k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
227k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
227k
      MI->ac_idx++;
1858
227k
#endif
1859
227k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
227k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
227k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
227k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
227k
      MI->flat_insn->detail->arm64.op_count++;
1864
227k
    }
1865
1866
227k
    if (i + 1 != NumRegs)
1867
138k
      SStream_concat0(O, ", ");
1868
227k
  }
1869
1870
89.1k
  SStream_concat0(O, "}");
1871
89.1k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
89.1k
{
1875
89.1k
  char Suffix[32];
1876
89.1k
  arm64_vas vas = 0;
1877
1878
89.1k
  if (NumLanes) {
1879
39.2k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
39.2k
    switch(LaneKind) {
1882
0
      default: break;
1883
10.1k
      case 'b':
1884
10.1k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
3.32k
          case 8:
1893
3.32k
               vas = ARM64_VAS_8B;
1894
3.32k
               break;
1895
6.77k
          case 16:
1896
6.77k
               vas = ARM64_VAS_16B;
1897
6.77k
               break;
1898
10.1k
        }
1899
10.1k
        break;
1900
10.1k
      case 'h':
1901
10.0k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
4.78k
          case 4:
1910
4.78k
               vas = ARM64_VAS_4H;
1911
4.78k
               break;
1912
5.29k
          case 8:
1913
5.29k
               vas = ARM64_VAS_8H;
1914
5.29k
               break;
1915
10.0k
        }
1916
10.0k
        break;
1917
11.0k
      case 's':
1918
11.0k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
4.48k
          case 2:
1924
4.48k
               vas = ARM64_VAS_2S;
1925
4.48k
               break;
1926
6.54k
          case 4:
1927
6.54k
               vas = ARM64_VAS_4S;
1928
6.54k
               break;
1929
11.0k
        }
1930
11.0k
        break;
1931
11.0k
      case 'd':
1932
7.99k
        switch(NumLanes) {
1933
0
          default: break;
1934
2.96k
          case 1:
1935
2.96k
               vas = ARM64_VAS_1D;
1936
2.96k
               break;
1937
5.02k
          case 2:
1938
5.02k
               vas = ARM64_VAS_2D;
1939
5.02k
               break;
1940
7.99k
        }
1941
7.99k
        break;
1942
7.99k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
39.2k
    }
1951
49.9k
  } else {
1952
49.9k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
49.9k
    switch(LaneKind) {
1955
0
      default: break;
1956
11.4k
      case 'b':
1957
11.4k
           vas = ARM64_VAS_1B;
1958
11.4k
           break;
1959
11.4k
      case 'h':
1960
11.4k
           vas = ARM64_VAS_1H;
1961
11.4k
           break;
1962
13.9k
      case 's':
1963
13.9k
           vas = ARM64_VAS_1S;
1964
13.9k
           break;
1965
13.0k
      case 'd':
1966
13.0k
           vas = ARM64_VAS_1D;
1967
13.0k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
49.9k
    }
1972
49.9k
  }
1973
1974
89.1k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
89.1k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
46.4k
{
1979
46.4k
  SStream_concat0(O, "[");
1980
46.4k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
46.4k
  SStream_concat0(O, "]");
1982
1983
46.4k
  if (MI->csh->detail) {
1984
46.4k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
46.4k
  }
1986
46.4k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
12.9k
{
1990
12.9k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
12.9k
  if (MCOperand_isImm(Op)) {
1995
12.9k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
12.9k
    printUInt64Bang(O, imm);
1997
1998
12.9k
    if (MI->csh->detail) {
1999
12.9k
#ifndef CAPSTONE_DIET
2000
12.9k
      uint8_t access;
2001
2002
12.9k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
12.9k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
12.9k
      MI->ac_idx++;
2005
12.9k
#endif
2006
12.9k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
12.9k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
12.9k
      MI->flat_insn->detail->arm64.op_count++;
2009
12.9k
    }
2010
12.9k
  }
2011
12.9k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
2.18k
{
2015
2.18k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
2.18k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
2.18k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
2.18k
    printUInt64Bang(O, imm);
2022
2023
2.18k
    if (MI->csh->detail) {
2024
2.18k
#ifndef CAPSTONE_DIET
2025
2.18k
      uint8_t access;
2026
2027
2.18k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
2.18k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
2.18k
      MI->ac_idx++;
2030
2.18k
#endif
2031
2.18k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
2.18k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
2.18k
      MI->flat_insn->detail->arm64.op_count++;
2034
2.18k
    }
2035
2.18k
  }
2036
2.18k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
524
{
2040
524
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
524
  unsigned Opcode = MCInst_getOpcode(MI);
2042
524
  const char *Name = NULL;
2043
2044
524
  if (Opcode == AArch64_ISB) {
2045
36
    const ISB *ISB = lookupISBByEncoding(Val);
2046
36
    Name = ISB ? ISB->Name : NULL;
2047
488
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
488
  } else {
2051
488
    const DB *DB = lookupDBByEncoding(Val);
2052
488
    Name = DB ? DB->Name : NULL;
2053
488
  }
2054
2055
524
  if (Name) {
2056
222
    SStream_concat0(O, Name);
2057
2058
222
    if (MI->csh->detail) {
2059
222
#ifndef CAPSTONE_DIET
2060
222
      uint8_t access;
2061
2062
222
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
222
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
222
      MI->ac_idx++;
2065
222
#endif
2066
222
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
222
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
222
      MI->flat_insn->detail->arm64.op_count++;
2069
222
    }
2070
302
  } else {
2071
302
    printUInt32Bang(O, Val);
2072
2073
302
    if (MI->csh->detail) {
2074
302
#ifndef CAPSTONE_DIET
2075
302
      uint8_t access;
2076
2077
302
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
302
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
302
      MI->ac_idx++;
2080
302
#endif
2081
302
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
302
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
302
      MI->flat_insn->detail->arm64.op_count++;
2084
302
    }
2085
302
  }
2086
524
}
2087
2088
21
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
21
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
21
  const char *Name = NULL;
2093
21
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
21
  Name = DB ? DB->Name : NULL;
2095
2096
21
  if (Name) {
2097
21
    SStream_concat0(O, Name);
2098
2099
21
    if (MI->csh->detail) {
2100
21
#ifndef CAPSTONE_DIET
2101
21
      uint8_t access;
2102
2103
21
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
21
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
21
      MI->ac_idx++;
2106
21
#endif
2107
21
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
21
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
21
      MI->flat_insn->detail->arm64.op_count++;
2110
21
    }
2111
21
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
21
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
3.22k
{
2132
3.22k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
3.22k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
3.22k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
68
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
68
    if (MI->csh->detail) {
2142
68
#ifndef CAPSTONE_DIET
2143
68
      uint8_t access;
2144
2145
68
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
68
      MI->ac_idx++;
2148
68
#endif
2149
2150
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
68
      MI->flat_insn->detail->arm64.op_count++;
2153
68
    }
2154
2155
68
    return;
2156
68
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
3.15k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
71
    SStream_concat0(O, "ttbr0_el2");
2162
2163
71
    if (MI->csh->detail) {
2164
71
#ifndef CAPSTONE_DIET
2165
71
      uint8_t access;
2166
2167
71
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
71
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
71
      MI->ac_idx++;
2170
71
#endif
2171
2172
71
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
71
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
71
      MI->flat_insn->detail->arm64.op_count++;
2175
71
    }
2176
2177
71
    return;
2178
71
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
3.08k
  if (Reg && Reg->Readable) {
2182
540
    SStream_concat0(O, Reg->Name);
2183
2184
540
    if (MI->csh->detail) {
2185
540
#ifndef CAPSTONE_DIET
2186
540
      uint8_t access;
2187
2188
540
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
540
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
540
      MI->ac_idx++;
2191
540
#endif
2192
2193
540
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
540
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
540
      MI->flat_insn->detail->arm64.op_count++;
2196
540
    }
2197
2.54k
  } else {
2198
2.54k
    char result[128];
2199
2200
2.54k
    AArch64SysReg_genericRegisterString(Val, result);
2201
2.54k
    SStream_concat0(O, result);
2202
2203
2.54k
    if (MI->csh->detail) {
2204
2.54k
#ifndef CAPSTONE_DIET
2205
2.54k
      uint8_t access;
2206
2.54k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
2.54k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
2.54k
      MI->ac_idx++;
2209
2.54k
#endif
2210
2.54k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
2.54k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
2.54k
      MI->flat_insn->detail->arm64.op_count++;
2213
2.54k
    }
2214
2.54k
  }
2215
3.08k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
2.86k
{
2219
2.86k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
2.86k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
2.86k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
10
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
10
    if (MI->csh->detail) {
2229
10
#ifndef CAPSTONE_DIET
2230
10
      uint8_t access;
2231
2232
10
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
10
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
10
      MI->ac_idx++;
2235
10
#endif
2236
2237
10
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
10
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
10
      MI->flat_insn->detail->arm64.op_count++;
2240
10
    }
2241
2242
10
    return;
2243
10
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
2.85k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
66
    SStream_concat0(O, "ttbr0_el2");
2249
2250
66
    if (MI->csh->detail) {
2251
66
#ifndef CAPSTONE_DIET
2252
66
      uint8_t access;
2253
2254
66
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
66
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
66
      MI->ac_idx++;
2257
66
#endif
2258
2259
66
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
66
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
66
      MI->flat_insn->detail->arm64.op_count++;
2262
66
    }
2263
2264
66
    return;
2265
66
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
2.79k
  if (Reg && Reg->Writeable) {
2269
131
    SStream_concat0(O, Reg->Name);
2270
2271
131
    if (MI->csh->detail) {
2272
131
#ifndef CAPSTONE_DIET
2273
131
      uint8_t access;
2274
2275
131
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
131
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
131
      MI->ac_idx++;
2278
131
#endif
2279
2280
131
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
131
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
131
      MI->flat_insn->detail->arm64.op_count++;
2283
131
    }
2284
2.66k
  } else {
2285
2.66k
    char result[128];
2286
2287
2.66k
    AArch64SysReg_genericRegisterString(Val, result);
2288
2.66k
    SStream_concat0(O, result);
2289
2290
2.66k
    if (MI->csh->detail) {
2291
2.66k
#ifndef CAPSTONE_DIET
2292
2.66k
      uint8_t access;
2293
2.66k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
2.66k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
2.66k
      MI->ac_idx++;
2296
2.66k
#endif
2297
2.66k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
2.66k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
2.66k
      MI->flat_insn->detail->arm64.op_count++;
2300
2.66k
    }
2301
2.66k
  }
2302
2.79k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
814
{
2306
814
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
814
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
814
  if (PState) {
2311
814
    SStream_concat0(O, PState->Name);
2312
2313
814
    if (MI->csh->detail) {
2314
814
#ifndef CAPSTONE_DIET
2315
814
      uint8_t access;
2316
814
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
814
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
814
      MI->ac_idx++;
2319
814
#endif
2320
814
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
814
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
814
      MI->flat_insn->detail->arm64.op_count++;
2323
814
    }
2324
814
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
814
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
1.23k
{
2345
1.23k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
1.23k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
1.23k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
1.23k
  if (MI->csh->detail) {
2351
1.23k
#ifndef CAPSTONE_DIET
2352
1.23k
    unsigned char access;
2353
2354
1.23k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
1.23k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
1.23k
    MI->ac_idx++;
2357
1.23k
#endif
2358
1.23k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
1.23k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
1.23k
    MI->flat_insn->detail->arm64.op_count++;
2361
1.23k
  }
2362
1.23k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
3.15k
{
2366
3.15k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
3.15k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
3.15k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
3.15k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
336
{
2398
336
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
336
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
336
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
336
  const char *sizeStr = "";
2404
336
    switch (EltSize) {
2405
336
    case 0:
2406
336
    sizeStr = "";
2407
336
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
336
    }
2427
336
  SStream_concat0(O, sizeStr);
2428
2429
336
  if (MI->csh->detail) {
2430
336
#ifndef CAPSTONE_DIET
2431
336
    uint8_t access;
2432
2433
336
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
336
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
336
    MI->ac_idx++;
2436
336
#endif
2437
2438
336
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
336
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
336
    MI->flat_insn->detail->arm64.op_count++;
2441
336
  }
2442
336
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
8.32k
{
2446
8.32k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
8.32k
  printInt64(O, imm);
2448
2449
8.32k
  if (MI->csh->detail) {
2450
8.32k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
8.32k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
8.32k
    }
2454
8.32k
  }
2455
8.32k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
1.67k
{
2459
1.67k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
1.67k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
1.67k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
1.67k
  if (MI->csh->detail) {
2465
1.67k
#ifndef CAPSTONE_DIET
2466
1.67k
    uint8_t access;
2467
2468
1.67k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
1.67k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
1.67k
    MI->ac_idx++;
2471
1.67k
#endif
2472
2473
1.67k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
1.67k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
1.67k
    MI->flat_insn->detail->arm64.op_count++;
2476
1.67k
  }
2477
1.67k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
7.52k
{
2481
7.52k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
7.52k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
7.52k
#ifndef CAPSTONE_DIET
2485
7.52k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
7.52k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
7.52k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
7.52k
  int index = 0, i;
2491
61.0k
  for (i = 0; i < (strLn + 2); i++){
2492
53.5k
    if(RegName[i] != '.'){
2493
45.9k
      RegNameNew[index] = RegName[i];
2494
45.9k
      index++;
2495
45.9k
    }
2496
7.52k
    else{
2497
7.52k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
7.52k
      RegNameNew[index + 1] = '.';
2499
7.52k
      index += 2;
2500
7.52k
    }
2501
53.5k
  }
2502
7.52k
  SStream_concat0(O, RegNameNew);
2503
7.52k
#endif
2504
2505
7.52k
  if (MI->csh->detail) {
2506
7.52k
#ifndef CAPSTONE_DIET
2507
7.52k
    uint8_t access;
2508
2509
7.52k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
7.52k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
7.52k
    MI->ac_idx++;
2512
7.52k
#endif
2513
2514
7.52k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
7.52k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
7.52k
    MI->flat_insn->detail->arm64.op_count++;
2517
7.52k
  }
2518
7.52k
#ifndef CAPSTONE_DIET
2519
7.52k
  cs_mem_free(RegNameNew);
2520
7.52k
#endif
2521
7.52k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
477
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
477
  unsigned MaxRegs = 8;
2530
477
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
477
  unsigned NumRegs = 0, I;
2533
4.29k
  for (I = 0; I < MaxRegs; ++I)
2534
3.81k
    if ((RegMask & (1 << I)) != 0)
2535
1.03k
      ++NumRegs;
2536
2537
477
  SStream_concat0(O, "{");
2538
477
  unsigned Printed = 0, J;
2539
4.29k
  for (J = 0; J < MaxRegs; ++J) {
2540
3.81k
    unsigned Reg = RegMask & (1 << J);
2541
3.81k
    if (Reg == 0)
2542
2.77k
      continue;
2543
1.03k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.03k
    if (MI->csh->detail) {
2546
1.03k
#ifndef CAPSTONE_DIET
2547
1.03k
      uint8_t access;
2548
2549
1.03k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.03k
      MI->ac_idx++;
2552
1.03k
#endif
2553
2554
1.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.03k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.03k
    }
2558
2559
1.03k
    if (Printed + 1 != NumRegs)
2560
570
      SStream_concat0(O, ", ");
2561
1.03k
    ++Printed;
2562
1.03k
  }
2563
477
  SStream_concat0(O, "}");
2564
477
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
3.02k
{
2568
3.02k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
3.02k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
3.02k
  if (Pat)
2572
1.30k
    SStream_concat0(O, Pat->Name);
2573
1.71k
  else
2574
1.71k
    printUInt32Bang(O, Val);
2575
3.02k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
140k
{
2580
140k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
140k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
140k
  if (MI->csh->detail) {
2599
140k
#ifndef CAPSTONE_DIET
2600
140k
      uint8_t access;
2601
2602
140k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
140k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
140k
      MI->ac_idx++;
2605
140k
#endif
2606
140k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
140k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
140k
    MI->flat_insn->detail->arm64.op_count++;
2609
140k
  }
2610
2611
140k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
140k
  if (suffix != '\0')
2614
91.5k
    SStream_concat(O, ".%c", suffix);
2615
140k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
1.00k
{
2619
1.00k
  printUInt32Bang(O, Val);
2620
1.00k
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
1.24k
{
2624
1.24k
  printUInt32Bang(O, Val);
2625
1.24k
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
2.30k
{
2629
2.30k
  printUInt64Bang(O, Val);
2630
2.30k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
1.30k
{
2634
1.30k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
1.30k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
1.30k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
1.30k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
66
    printUInt32Bang(O, UnscaledVal);
2644
66
    printShifter(MI, OpNum + 1, O);
2645
66
    return;
2646
66
  }
2647
2648
1.24k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
1.24k
  printImmSVE32(Val, O);
2650
1.24k
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
2.10k
{
2654
2.10k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
2.10k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
2.10k
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
2.10k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
536
    printUInt32Bang(O, UnscaledVal);
2664
536
    printShifter(MI, OpNum + 1, O);
2665
536
    return;
2666
536
  }
2667
2668
1.57k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
1.57k
  printImmSVE64(Val, O);
2670
1.57k
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
602
{
2674
602
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
602
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
602
  printImmSVE16(PrintVal, O);
2679
602
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.29k
{
2683
1.29k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.29k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.29k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
404
    printImmSVE16(PrintVal, O);
2689
892
  else
2690
892
    printUInt64Bang(O, PrintVal);
2691
1.29k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
732
{
2695
732
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
732
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
732
  printImmSVE64(PrintVal, O);
2699
732
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.09k
{
2703
2.09k
  unsigned int Base, Reg;
2704
2705
2.09k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
128
    case 8:   Base = AArch64_B0; break;
2708
296
    case 16:  Base = AArch64_H0; break;
2709
967
    case 32:  Base = AArch64_S0; break;
2710
619
    case 64:  Base = AArch64_D0; break;
2711
85
    case 128: Base = AArch64_Q0; break;
2712
2.09k
  }
2713
2714
2.09k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.09k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.09k
  if (MI->csh->detail) {
2719
2.09k
#ifndef CAPSTONE_DIET
2720
2.09k
    uint8_t access;
2721
2722
2.09k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.09k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.09k
    MI->ac_idx++;
2725
2.09k
#endif
2726
2.09k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.09k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.09k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.09k
  }
2730
2.09k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
915
{
2734
915
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
915
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
915
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
915
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
915
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
4.00k
{
2743
4.00k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
4.00k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
4.00k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
1.13k
{
2750
1.13k
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
1.13k
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
1.13k
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
333k
{
2761
333k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
333k
  if (mci->csh->detail) {
2765
333k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
333k
    switch (opcode) {
2768
267k
      default:
2769
267k
        break;
2770
267k
      case AArch64_LD1Fourv16b_POST:
2771
1.22k
      case AArch64_LD1Fourv1d_POST:
2772
1.32k
      case AArch64_LD1Fourv2d_POST:
2773
1.47k
      case AArch64_LD1Fourv2s_POST:
2774
2.28k
      case AArch64_LD1Fourv4h_POST:
2775
2.43k
      case AArch64_LD1Fourv4s_POST:
2776
2.48k
      case AArch64_LD1Fourv8b_POST:
2777
3.28k
      case AArch64_LD1Fourv8h_POST:
2778
3.37k
      case AArch64_LD1Onev16b_POST:
2779
3.44k
      case AArch64_LD1Onev1d_POST:
2780
3.46k
      case AArch64_LD1Onev2d_POST:
2781
3.65k
      case AArch64_LD1Onev2s_POST:
2782
3.75k
      case AArch64_LD1Onev4h_POST:
2783
3.94k
      case AArch64_LD1Onev4s_POST:
2784
4.08k
      case AArch64_LD1Onev8b_POST:
2785
4.16k
      case AArch64_LD1Onev8h_POST:
2786
4.45k
      case AArch64_LD1Rv16b_POST:
2787
4.75k
      case AArch64_LD1Rv1d_POST:
2788
4.84k
      case AArch64_LD1Rv2d_POST:
2789
4.86k
      case AArch64_LD1Rv2s_POST:
2790
4.98k
      case AArch64_LD1Rv4h_POST:
2791
5.08k
      case AArch64_LD1Rv4s_POST:
2792
5.15k
      case AArch64_LD1Rv8b_POST:
2793
5.30k
      case AArch64_LD1Rv8h_POST:
2794
5.45k
      case AArch64_LD1Threev16b_POST:
2795
5.52k
      case AArch64_LD1Threev1d_POST:
2796
5.73k
      case AArch64_LD1Threev2d_POST:
2797
6.04k
      case AArch64_LD1Threev2s_POST:
2798
6.46k
      case AArch64_LD1Threev4h_POST:
2799
7.49k
      case AArch64_LD1Threev4s_POST:
2800
7.60k
      case AArch64_LD1Threev8b_POST:
2801
8.10k
      case AArch64_LD1Threev8h_POST:
2802
8.20k
      case AArch64_LD1Twov16b_POST:
2803
8.24k
      case AArch64_LD1Twov1d_POST:
2804
8.28k
      case AArch64_LD1Twov2d_POST:
2805
8.30k
      case AArch64_LD1Twov2s_POST:
2806
9.07k
      case AArch64_LD1Twov4h_POST:
2807
9.13k
      case AArch64_LD1Twov4s_POST:
2808
9.56k
      case AArch64_LD1Twov8b_POST:
2809
9.65k
      case AArch64_LD1Twov8h_POST:
2810
10.0k
      case AArch64_LD1i16_POST:
2811
10.9k
      case AArch64_LD1i32_POST:
2812
11.3k
      case AArch64_LD1i64_POST:
2813
12.3k
      case AArch64_LD1i8_POST:
2814
12.6k
      case AArch64_LD2Rv16b_POST:
2815
12.7k
      case AArch64_LD2Rv1d_POST:
2816
12.8k
      case AArch64_LD2Rv2d_POST:
2817
12.8k
      case AArch64_LD2Rv2s_POST:
2818
12.9k
      case AArch64_LD2Rv4h_POST:
2819
13.1k
      case AArch64_LD2Rv4s_POST:
2820
13.3k
      case AArch64_LD2Rv8b_POST:
2821
13.4k
      case AArch64_LD2Rv8h_POST:
2822
13.4k
      case AArch64_LD2Twov16b_POST:
2823
13.6k
      case AArch64_LD2Twov2d_POST:
2824
13.6k
      case AArch64_LD2Twov2s_POST:
2825
13.7k
      case AArch64_LD2Twov4h_POST:
2826
14.3k
      case AArch64_LD2Twov4s_POST:
2827
14.5k
      case AArch64_LD2Twov8b_POST:
2828
14.5k
      case AArch64_LD2Twov8h_POST:
2829
14.7k
      case AArch64_LD2i16_POST:
2830
15.2k
      case AArch64_LD2i32_POST:
2831
16.0k
      case AArch64_LD2i64_POST:
2832
17.1k
      case AArch64_LD2i8_POST:
2833
17.2k
      case AArch64_LD3Rv16b_POST:
2834
17.2k
      case AArch64_LD3Rv1d_POST:
2835
17.5k
      case AArch64_LD3Rv2d_POST:
2836
17.6k
      case AArch64_LD3Rv2s_POST:
2837
17.6k
      case AArch64_LD3Rv4h_POST:
2838
17.9k
      case AArch64_LD3Rv4s_POST:
2839
17.9k
      case AArch64_LD3Rv8b_POST:
2840
18.5k
      case AArch64_LD3Rv8h_POST:
2841
18.6k
      case AArch64_LD3Threev16b_POST:
2842
18.8k
      case AArch64_LD3Threev2d_POST:
2843
19.5k
      case AArch64_LD3Threev2s_POST:
2844
19.8k
      case AArch64_LD3Threev4h_POST:
2845
20.0k
      case AArch64_LD3Threev4s_POST:
2846
20.0k
      case AArch64_LD3Threev8b_POST:
2847
20.3k
      case AArch64_LD3Threev8h_POST:
2848
21.0k
      case AArch64_LD3i16_POST:
2849
22.9k
      case AArch64_LD3i32_POST:
2850
24.0k
      case AArch64_LD3i64_POST:
2851
24.5k
      case AArch64_LD3i8_POST:
2852
24.6k
      case AArch64_LD4Fourv16b_POST:
2853
24.8k
      case AArch64_LD4Fourv2d_POST:
2854
24.9k
      case AArch64_LD4Fourv2s_POST:
2855
25.0k
      case AArch64_LD4Fourv4h_POST:
2856
25.2k
      case AArch64_LD4Fourv4s_POST:
2857
25.4k
      case AArch64_LD4Fourv8b_POST:
2858
25.4k
      case AArch64_LD4Fourv8h_POST:
2859
25.4k
      case AArch64_LD4Rv16b_POST:
2860
25.5k
      case AArch64_LD4Rv1d_POST:
2861
26.0k
      case AArch64_LD4Rv2d_POST:
2862
26.2k
      case AArch64_LD4Rv2s_POST:
2863
26.4k
      case AArch64_LD4Rv4h_POST:
2864
26.5k
      case AArch64_LD4Rv4s_POST:
2865
26.6k
      case AArch64_LD4Rv8b_POST:
2866
26.7k
      case AArch64_LD4Rv8h_POST:
2867
28.2k
      case AArch64_LD4i16_POST:
2868
29.0k
      case AArch64_LD4i32_POST:
2869
29.2k
      case AArch64_LD4i64_POST:
2870
29.9k
      case AArch64_LD4i8_POST:
2871
30.1k
      case AArch64_LDRBBpost:
2872
30.1k
      case AArch64_LDRBpost:
2873
30.2k
      case AArch64_LDRDpost:
2874
30.4k
      case AArch64_LDRHHpost:
2875
30.5k
      case AArch64_LDRHpost:
2876
30.5k
      case AArch64_LDRQpost:
2877
30.7k
      case AArch64_LDPDpost:
2878
30.8k
      case AArch64_LDPQpost:
2879
31.0k
      case AArch64_LDPSWpost:
2880
31.2k
      case AArch64_LDPSpost:
2881
31.5k
      case AArch64_LDPWpost:
2882
31.6k
      case AArch64_LDPXpost:
2883
31.7k
      case AArch64_ST1Fourv16b_POST:
2884
32.1k
      case AArch64_ST1Fourv1d_POST:
2885
32.3k
      case AArch64_ST1Fourv2d_POST:
2886
32.5k
      case AArch64_ST1Fourv2s_POST:
2887
32.8k
      case AArch64_ST1Fourv4h_POST:
2888
32.9k
      case AArch64_ST1Fourv4s_POST:
2889
33.2k
      case AArch64_ST1Fourv8b_POST:
2890
34.0k
      case AArch64_ST1Fourv8h_POST:
2891
34.1k
      case AArch64_ST1Onev16b_POST:
2892
34.1k
      case AArch64_ST1Onev1d_POST:
2893
34.3k
      case AArch64_ST1Onev2d_POST:
2894
34.4k
      case AArch64_ST1Onev2s_POST:
2895
34.4k
      case AArch64_ST1Onev4h_POST:
2896
34.5k
      case AArch64_ST1Onev4s_POST:
2897
34.6k
      case AArch64_ST1Onev8b_POST:
2898
34.7k
      case AArch64_ST1Onev8h_POST:
2899
35.5k
      case AArch64_ST1Threev16b_POST:
2900
35.6k
      case AArch64_ST1Threev1d_POST:
2901
35.6k
      case AArch64_ST1Threev2d_POST:
2902
36.0k
      case AArch64_ST1Threev2s_POST:
2903
36.3k
      case AArch64_ST1Threev4h_POST:
2904
36.4k
      case AArch64_ST1Threev4s_POST:
2905
36.9k
      case AArch64_ST1Threev8b_POST:
2906
37.4k
      case AArch64_ST1Threev8h_POST:
2907
37.4k
      case AArch64_ST1Twov16b_POST:
2908
37.5k
      case AArch64_ST1Twov1d_POST:
2909
38.1k
      case AArch64_ST1Twov2d_POST:
2910
38.1k
      case AArch64_ST1Twov2s_POST:
2911
38.2k
      case AArch64_ST1Twov4h_POST:
2912
38.3k
      case AArch64_ST1Twov4s_POST:
2913
38.3k
      case AArch64_ST1Twov8b_POST:
2914
38.4k
      case AArch64_ST1Twov8h_POST:
2915
38.6k
      case AArch64_ST1i16_POST:
2916
38.8k
      case AArch64_ST1i32_POST:
2917
39.0k
      case AArch64_ST1i64_POST:
2918
39.9k
      case AArch64_ST1i8_POST:
2919
40.1k
      case AArch64_ST2GPostIndex:
2920
40.4k
      case AArch64_ST2Twov16b_POST:
2921
40.5k
      case AArch64_ST2Twov2d_POST:
2922
40.9k
      case AArch64_ST2Twov2s_POST:
2923
41.3k
      case AArch64_ST2Twov4h_POST:
2924
42.7k
      case AArch64_ST2Twov4s_POST:
2925
42.8k
      case AArch64_ST2Twov8b_POST:
2926
42.8k
      case AArch64_ST2Twov8h_POST:
2927
43.2k
      case AArch64_ST2i16_POST:
2928
43.5k
      case AArch64_ST2i32_POST:
2929
43.7k
      case AArch64_ST2i64_POST:
2930
44.0k
      case AArch64_ST2i8_POST:
2931
44.7k
      case AArch64_ST3Threev16b_POST:
2932
45.0k
      case AArch64_ST3Threev2d_POST:
2933
45.7k
      case AArch64_ST3Threev2s_POST:
2934
45.8k
      case AArch64_ST3Threev4h_POST:
2935
46.1k
      case AArch64_ST3Threev4s_POST:
2936
46.2k
      case AArch64_ST3Threev8b_POST:
2937
46.3k
      case AArch64_ST3Threev8h_POST:
2938
47.0k
      case AArch64_ST3i16_POST:
2939
47.7k
      case AArch64_ST3i32_POST:
2940
48.3k
      case AArch64_ST3i64_POST:
2941
48.6k
      case AArch64_ST3i8_POST:
2942
49.4k
      case AArch64_ST4Fourv16b_POST:
2943
50.4k
      case AArch64_ST4Fourv2d_POST:
2944
50.5k
      case AArch64_ST4Fourv2s_POST:
2945
50.7k
      case AArch64_ST4Fourv4h_POST:
2946
51.3k
      case AArch64_ST4Fourv4s_POST:
2947
51.4k
      case AArch64_ST4Fourv8b_POST:
2948
51.7k
      case AArch64_ST4Fourv8h_POST:
2949
52.3k
      case AArch64_ST4i16_POST:
2950
53.7k
      case AArch64_ST4i32_POST:
2951
53.9k
      case AArch64_ST4i64_POST:
2952
54.0k
      case AArch64_ST4i8_POST:
2953
54.5k
      case AArch64_STPDpost:
2954
55.0k
      case AArch64_STPQpost:
2955
55.1k
      case AArch64_STPSpost:
2956
55.6k
      case AArch64_STPWpost:
2957
56.1k
      case AArch64_STPXpost:
2958
56.2k
      case AArch64_STRBBpost:
2959
56.3k
      case AArch64_STRBpost:
2960
56.4k
      case AArch64_STRDpost:
2961
56.7k
      case AArch64_STRHHpost:
2962
56.8k
      case AArch64_STRHpost:
2963
56.9k
      case AArch64_STRQpost:
2964
56.9k
      case AArch64_STRSpost:
2965
57.0k
      case AArch64_STRWpost:
2966
57.1k
      case AArch64_STRXpost:
2967
57.3k
      case AArch64_STZ2GPostIndex:
2968
57.4k
      case AArch64_STZGPostIndex:
2969
57.5k
      case AArch64_STGPostIndex:
2970
57.5k
      case AArch64_STGPpost:
2971
57.5k
      case AArch64_LDRSBWpost:
2972
57.9k
      case AArch64_LDRSBXpost:
2973
58.0k
      case AArch64_LDRSHWpost:
2974
58.1k
      case AArch64_LDRSHXpost:
2975
58.1k
      case AArch64_LDRSWpost:
2976
58.2k
      case AArch64_LDRSpost:
2977
58.3k
      case AArch64_LDRWpost:
2978
58.5k
      case AArch64_LDRXpost:
2979
58.5k
        flat_insn->detail->arm64.writeback = true;
2980
58.5k
          flat_insn->detail->arm64.post_index = true;
2981
58.5k
        break;
2982
219
      case AArch64_LDRAAwriteback:
2983
1.14k
      case AArch64_LDRABwriteback:
2984
1.33k
      case AArch64_ST2GPreIndex:
2985
1.48k
      case AArch64_LDPDpre:
2986
1.56k
      case AArch64_LDPQpre:
2987
1.61k
      case AArch64_LDPSWpre:
2988
1.86k
      case AArch64_LDPSpre:
2989
1.96k
      case AArch64_LDPWpre:
2990
2.28k
      case AArch64_LDPXpre:
2991
2.44k
      case AArch64_LDRBBpre:
2992
2.52k
      case AArch64_LDRBpre:
2993
2.75k
      case AArch64_LDRDpre:
2994
2.94k
      case AArch64_LDRHHpre:
2995
3.00k
      case AArch64_LDRHpre:
2996
3.09k
      case AArch64_LDRQpre:
2997
3.28k
      case AArch64_LDRSBWpre:
2998
3.30k
      case AArch64_LDRSBXpre:
2999
3.64k
      case AArch64_LDRSHWpre:
3000
3.67k
      case AArch64_LDRSHXpre:
3001
3.74k
      case AArch64_LDRSWpre:
3002
3.77k
      case AArch64_LDRSpre:
3003
3.81k
      case AArch64_LDRWpre:
3004
3.96k
      case AArch64_LDRXpre:
3005
4.25k
      case AArch64_STGPreIndex:
3006
4.37k
      case AArch64_STPDpre:
3007
5.05k
      case AArch64_STPQpre:
3008
5.46k
      case AArch64_STPSpre:
3009
5.67k
      case AArch64_STPWpre:
3010
6.58k
      case AArch64_STPXpre:
3011
6.66k
      case AArch64_STRBBpre:
3012
6.80k
      case AArch64_STRBpre:
3013
6.87k
      case AArch64_STRDpre:
3014
7.09k
      case AArch64_STRHHpre:
3015
7.13k
      case AArch64_STRHpre:
3016
7.38k
      case AArch64_STRQpre:
3017
7.45k
      case AArch64_STRSpre:
3018
7.57k
      case AArch64_STRWpre:
3019
7.69k
      case AArch64_STRXpre:
3020
7.93k
      case AArch64_STZ2GPreIndex:
3021
8.23k
      case AArch64_STZGPreIndex:
3022
8.23k
      case AArch64_STGPpre:
3023
8.23k
        flat_insn->detail->arm64.writeback = true;
3024
8.23k
        break;
3025
333k
    }
3026
333k
  }
3027
333k
}
3028
3029
#endif