Coverage Report

Created: 2025-07-09 06:32

/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
146k
{
66
146k
  if (MI->csh->detail_opt != CS_OPT_ON)
67
0
    return;
68
69
146k
  MI->csh->doing_mem = status;
70
146k
  if (!status)
71
    // done, create the next operand slot
72
73.4k
    MI->flat_insn->detail->x86.op_count++;
73
74
146k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
14.4k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
14.4k
  switch(MI->flat_insn->id) {
81
4.34k
    default:
82
4.34k
      SStream_concat0(O, "ptr ");
83
4.34k
      break;
84
1.62k
    case X86_INS_SGDT:
85
3.29k
    case X86_INS_SIDT:
86
4.73k
    case X86_INS_LGDT:
87
6.02k
    case X86_INS_LIDT:
88
6.66k
    case X86_INS_FXRSTOR:
89
7.12k
    case X86_INS_FXSAVE:
90
8.62k
    case X86_INS_LJMP:
91
10.0k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
10.0k
      break;
94
14.4k
  }
95
96
14.4k
  switch(MI->csh->mode) {
97
4.34k
    case CS_MODE_16:
98
4.34k
      switch(MI->flat_insn->id) {
99
1.31k
        default:
100
1.31k
          MI->x86opsize = 2;
101
1.31k
          break;
102
628
        case X86_INS_LJMP:
103
1.26k
        case X86_INS_LCALL:
104
1.26k
          MI->x86opsize = 4;
105
1.26k
          break;
106
517
        case X86_INS_SGDT:
107
924
        case X86_INS_SIDT:
108
1.35k
        case X86_INS_LGDT:
109
1.77k
        case X86_INS_LIDT:
110
1.77k
          MI->x86opsize = 6;
111
1.77k
          break;
112
4.34k
      }
113
4.34k
      break;
114
5.45k
    case CS_MODE_32:
115
5.45k
      switch(MI->flat_insn->id) {
116
2.06k
        default:
117
2.06k
          MI->x86opsize = 4;
118
2.06k
          break;
119
441
        case X86_INS_LJMP:
120
1.10k
        case X86_INS_JMP:
121
1.50k
        case X86_INS_LCALL:
122
1.98k
        case X86_INS_SGDT:
123
2.48k
        case X86_INS_SIDT:
124
2.96k
        case X86_INS_LGDT:
125
3.39k
        case X86_INS_LIDT:
126
3.39k
          MI->x86opsize = 6;
127
3.39k
          break;
128
5.45k
      }
129
5.45k
      break;
130
5.45k
    case CS_MODE_64:
131
4.62k
      switch(MI->flat_insn->id) {
132
1.40k
        default:
133
1.40k
          MI->x86opsize = 8;
134
1.40k
          break;
135
429
        case X86_INS_LJMP:
136
842
        case X86_INS_LCALL:
137
1.47k
        case X86_INS_SGDT:
138
2.23k
        case X86_INS_SIDT:
139
2.76k
        case X86_INS_LGDT:
140
3.21k
        case X86_INS_LIDT:
141
3.21k
          MI->x86opsize = 10;
142
3.21k
          break;
143
4.62k
      }
144
4.62k
      break;
145
4.62k
    default:  // never reach
146
0
      break;
147
14.4k
  }
148
149
14.4k
  printMemReference(MI, OpNo, O);
150
14.4k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
109k
{
154
109k
  SStream_concat0(O, "byte ptr ");
155
109k
  MI->x86opsize = 1;
156
109k
  printMemReference(MI, OpNo, O);
157
109k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
26.4k
{
161
26.4k
  MI->x86opsize = 2;
162
26.4k
  SStream_concat0(O, "word ptr ");
163
26.4k
  printMemReference(MI, OpNo, O);
164
26.4k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
54.6k
{
168
54.6k
  MI->x86opsize = 4;
169
54.6k
  SStream_concat0(O, "dword ptr ");
170
54.6k
  printMemReference(MI, OpNo, O);
171
54.6k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
24.9k
{
175
24.9k
  SStream_concat0(O, "qword ptr ");
176
24.9k
  MI->x86opsize = 8;
177
24.9k
  printMemReference(MI, OpNo, O);
178
24.9k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
8.54k
{
182
8.54k
  SStream_concat0(O, "xmmword ptr ");
183
8.54k
  MI->x86opsize = 16;
184
8.54k
  printMemReference(MI, OpNo, O);
185
8.54k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
3.87k
{
189
3.87k
  SStream_concat0(O, "zmmword ptr ");
190
3.87k
  MI->x86opsize = 64;
191
3.87k
  printMemReference(MI, OpNo, O);
192
3.87k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
4.65k
{
197
4.65k
  SStream_concat0(O, "ymmword ptr ");
198
4.65k
  MI->x86opsize = 32;
199
4.65k
  printMemReference(MI, OpNo, O);
200
4.65k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
7.62k
{
204
7.62k
  switch(MCInst_getOpcode(MI)) {
205
5.84k
    default:
206
5.84k
      SStream_concat0(O, "dword ptr ");
207
5.84k
      MI->x86opsize = 4;
208
5.84k
      break;
209
731
    case X86_FSTENVm:
210
1.77k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
1.77k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
623
        case CS_MODE_16:
216
623
          MI->x86opsize = 14;
217
623
          break;
218
470
        case CS_MODE_32:
219
1.14k
        case CS_MODE_64:
220
1.14k
          MI->x86opsize = 28;
221
1.14k
          break;
222
1.77k
      }
223
1.77k
      break;
224
7.62k
  }
225
226
7.62k
  printMemReference(MI, OpNo, O);
227
7.62k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
7.47k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
7.47k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
3.66k
    switch(MCInst_getOpcode(MI)) {
235
3.40k
      default:
236
3.40k
        SStream_concat0(O, "qword ptr ");
237
3.40k
        MI->x86opsize = 8;
238
3.40k
        break;
239
0
      case X86_MOVPQI2QImr:
240
264
      case X86_COMISDrm:
241
264
        SStream_concat0(O, "xmmword ptr ");
242
264
        MI->x86opsize = 16;
243
264
        break;
244
3.66k
    }
245
3.80k
  } else {
246
3.80k
    SStream_concat0(O, "qword ptr ");
247
3.80k
    MI->x86opsize = 8;
248
3.80k
  }
249
250
7.47k
  printMemReference(MI, OpNo, O);
251
7.47k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
772
{
255
772
  switch(MCInst_getOpcode(MI)) {
256
305
    default:
257
305
      SStream_concat0(O, "xword ptr ");
258
305
      break;
259
386
    case X86_FBLDm:
260
467
    case X86_FBSTPm:
261
467
      break;
262
772
  }
263
264
772
  MI->x86opsize = 10;
265
772
  printMemReference(MI, OpNo, O);
266
772
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
4.88k
{
270
4.88k
  SStream_concat0(O, "xmmword ptr ");
271
4.88k
  MI->x86opsize = 16;
272
4.88k
  printMemReference(MI, OpNo, O);
273
4.88k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
3.87k
{
277
3.87k
  SStream_concat0(O, "ymmword ptr ");
278
3.87k
  MI->x86opsize = 32;
279
3.87k
  printMemReference(MI, OpNo, O);
280
3.87k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
2.57k
{
284
2.57k
  SStream_concat0(O, "zmmword ptr ");
285
2.57k
  MI->x86opsize = 64;
286
2.57k
  printMemReference(MI, OpNo, O);
287
2.57k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
940k
{
293
940k
  SStream_concat0(OS, getRegisterName(RegNo));
294
940k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
253k
{
312
253k
  if (positive) {
313
    // always print this number in positive form
314
217k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
217k
    } else { // Intel syntax
348
217k
      if (imm < 0) {
349
3.32k
        if (MI->op1_size) {
350
976
          switch(MI->op1_size) {
351
976
            default:
352
976
              break;
353
976
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
976
          }
363
976
        }
364
365
3.32k
        SStream_concat(O, "0x%"PRIx64, imm);
366
213k
      } else {
367
213k
        if (imm > HEX_THRESHOLD)
368
196k
          SStream_concat(O, "0x%"PRIx64, imm);
369
17.0k
        else
370
17.0k
          SStream_concat(O, "%"PRIu64, imm);
371
213k
      }
372
217k
    }
373
217k
  } else {
374
36.5k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
36.5k
    } else { // Intel syntax
395
36.5k
      if (imm < 0) {
396
6.04k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
6.04k
        else if (imm < -HEX_THRESHOLD)
399
5.51k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
531
        else
401
531
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
30.5k
      } else {
404
30.5k
        if (imm > HEX_THRESHOLD)
405
25.8k
          SStream_concat(O, "0x%"PRIx64, imm);
406
4.64k
        else
407
4.64k
          SStream_concat(O, "%"PRIu64, imm);
408
30.5k
      }
409
36.5k
    }
410
36.5k
  }
411
253k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
345k
{
416
345k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
345k
  if (MCOperand_isReg(Op)) {
418
345k
    printRegName(O, MCOperand_getReg(Op));
419
345k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
345k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
1.70M
{
429
1.70M
#ifndef CAPSTONE_DIET
430
1.70M
  uint8_t i;
431
1.70M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
  // initialize access
434
1.70M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
435
436
1.70M
  if (!arr) {
437
0
    access[0] = 0;
438
0
    return;
439
0
  }
440
441
  // copy to access but zero out CS_AC_IGNORE
442
4.94M
  for(i = 0; arr[i]; i++) {
443
3.23M
    if (arr[i] != CS_AC_IGNORE)
444
2.74M
      access[i] = arr[i];
445
493k
    else
446
493k
      access[i] = 0;
447
3.23M
  }
448
449
  // mark the end of array
450
1.70M
  access[i] = 0;
451
1.70M
#endif
452
1.70M
}
453
#endif
454
455
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
456
32.6k
{
457
32.6k
  MCOperand *SegReg;
458
32.6k
  int reg;
459
460
32.6k
  if (MI->csh->detail_opt) {
461
32.6k
#ifndef CAPSTONE_DIET
462
32.6k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
463
32.6k
#endif
464
465
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
466
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
467
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
468
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
469
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
470
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
471
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
472
473
32.6k
#ifndef CAPSTONE_DIET
474
32.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
475
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
476
32.6k
#endif
477
32.6k
  }
478
479
32.6k
  SegReg = MCInst_getOperand(MI, Op + 1);
480
32.6k
  reg = MCOperand_getReg(SegReg);
481
482
  // If this has a segment register, print it.
483
32.6k
  if (reg) {
484
976
    _printOperand(MI, Op + 1, O);
485
976
    if (MI->csh->detail_opt) {
486
976
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
487
976
    }
488
976
    SStream_concat0(O, ":");
489
976
  }
490
491
32.6k
  SStream_concat0(O, "[");
492
32.6k
  set_mem_access(MI, true);
493
32.6k
  printOperand(MI, Op, O);
494
32.6k
  SStream_concat0(O, "]");
495
32.6k
  set_mem_access(MI, false);
496
32.6k
}
497
498
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
499
40.8k
{
500
40.8k
  if (MI->csh->detail_opt) {
501
40.8k
#ifndef CAPSTONE_DIET
502
40.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
503
40.8k
#endif
504
505
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
506
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
507
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
508
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
509
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
510
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
511
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
512
513
40.8k
#ifndef CAPSTONE_DIET
514
40.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
515
40.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
516
40.8k
#endif
517
40.8k
  }
518
519
  // DI accesses are always ES-based on non-64bit mode
520
40.8k
  if (MI->csh->mode != CS_MODE_64) {
521
24.7k
    SStream_concat0(O, "es:[");
522
24.7k
    if (MI->csh->detail_opt) {
523
24.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
524
24.7k
    }
525
24.7k
  } else
526
16.0k
    SStream_concat0(O, "[");
527
528
40.8k
  set_mem_access(MI, true);
529
40.8k
  printOperand(MI, Op, O);
530
40.8k
  SStream_concat0(O, "]");
531
40.8k
  set_mem_access(MI, false);
532
40.8k
}
533
534
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
535
11.8k
{
536
11.8k
  SStream_concat0(O, "byte ptr ");
537
11.8k
  MI->x86opsize = 1;
538
11.8k
  printSrcIdx(MI, OpNo, O);
539
11.8k
}
540
541
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
542
5.76k
{
543
5.76k
  SStream_concat0(O, "word ptr ");
544
5.76k
  MI->x86opsize = 2;
545
5.76k
  printSrcIdx(MI, OpNo, O);
546
5.76k
}
547
548
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
549
12.9k
{
550
12.9k
  SStream_concat0(O, "dword ptr ");
551
12.9k
  MI->x86opsize = 4;
552
12.9k
  printSrcIdx(MI, OpNo, O);
553
12.9k
}
554
555
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
556
2.05k
{
557
2.05k
  SStream_concat0(O, "qword ptr ");
558
2.05k
  MI->x86opsize = 8;
559
2.05k
  printSrcIdx(MI, OpNo, O);
560
2.05k
}
561
562
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
563
15.3k
{
564
15.3k
  SStream_concat0(O, "byte ptr ");
565
15.3k
  MI->x86opsize = 1;
566
15.3k
  printDstIdx(MI, OpNo, O);
567
15.3k
}
568
569
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
570
6.86k
{
571
6.86k
  SStream_concat0(O, "word ptr ");
572
6.86k
  MI->x86opsize = 2;
573
6.86k
  printDstIdx(MI, OpNo, O);
574
6.86k
}
575
576
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
577
16.2k
{
578
16.2k
  SStream_concat0(O, "dword ptr ");
579
16.2k
  MI->x86opsize = 4;
580
16.2k
  printDstIdx(MI, OpNo, O);
581
16.2k
}
582
583
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
584
2.33k
{
585
2.33k
  SStream_concat0(O, "qword ptr ");
586
2.33k
  MI->x86opsize = 8;
587
2.33k
  printDstIdx(MI, OpNo, O);
588
2.33k
}
589
590
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
591
8.31k
{
592
8.31k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
593
8.31k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
594
8.31k
  int reg;
595
596
8.31k
  if (MI->csh->detail_opt) {
597
8.31k
#ifndef CAPSTONE_DIET
598
8.31k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
599
8.31k
#endif
600
601
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
602
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
603
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
604
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
605
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
606
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
607
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
608
609
8.31k
#ifndef CAPSTONE_DIET
610
8.31k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
611
8.31k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
612
8.31k
#endif
613
8.31k
  }
614
615
  // If this has a segment register, print it.
616
8.31k
  reg = MCOperand_getReg(SegReg);
617
8.31k
  if (reg) {
618
465
    _printOperand(MI, Op + 1, O);
619
465
    SStream_concat0(O, ":");
620
465
    if (MI->csh->detail_opt) {
621
465
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
622
465
    }
623
465
  }
624
625
8.31k
  SStream_concat0(O, "[");
626
627
8.31k
  if (MCOperand_isImm(DispSpec)) {
628
8.31k
    int64_t imm = MCOperand_getImm(DispSpec);
629
8.31k
    if (MI->csh->detail_opt)
630
8.31k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
631
632
8.31k
    if (imm < 0)
633
1.13k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
634
7.17k
    else
635
7.17k
      printImm(MI, O, imm, true);
636
8.31k
  }
637
638
8.31k
  SStream_concat0(O, "]");
639
640
8.31k
  if (MI->csh->detail_opt)
641
8.31k
    MI->flat_insn->detail->x86.op_count++;
642
643
8.31k
  if (MI->op1_size == 0)
644
8.31k
    MI->op1_size = MI->x86opsize;
645
8.31k
}
646
647
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
648
40.5k
{
649
40.5k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
650
651
40.5k
  printImm(MI, O, val, true);
652
653
40.5k
  if (MI->csh->detail_opt) {
654
40.5k
#ifndef CAPSTONE_DIET
655
40.5k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
656
40.5k
#endif
657
658
40.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
659
40.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
660
40.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
661
662
40.5k
#ifndef CAPSTONE_DIET
663
40.5k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
664
40.5k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
665
40.5k
#endif
666
667
40.5k
    MI->flat_insn->detail->x86.op_count++;
668
40.5k
  }
669
40.5k
}
670
671
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
672
4.71k
{
673
4.71k
  SStream_concat0(O, "byte ptr ");
674
4.71k
  MI->x86opsize = 1;
675
4.71k
  printMemOffset(MI, OpNo, O);
676
4.71k
}
677
678
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
679
1.25k
{
680
1.25k
  SStream_concat0(O, "word ptr ");
681
1.25k
  MI->x86opsize = 2;
682
1.25k
  printMemOffset(MI, OpNo, O);
683
1.25k
}
684
685
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
686
2.15k
{
687
2.15k
  SStream_concat0(O, "dword ptr ");
688
2.15k
  MI->x86opsize = 4;
689
2.15k
  printMemOffset(MI, OpNo, O);
690
2.15k
}
691
692
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
693
185
{
694
185
  SStream_concat0(O, "qword ptr ");
695
185
  MI->x86opsize = 8;
696
185
  printMemOffset(MI, OpNo, O);
697
185
}
698
699
static void printInstruction(MCInst *MI, SStream *O);
700
701
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
702
664k
{
703
664k
  x86_reg reg, reg2;
704
664k
  enum cs_ac_type access1, access2;
705
706
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
707
708
  // perhaps this instruction does not need printer
709
664k
  if (MI->assembly[0]) {
710
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
711
0
    return;
712
0
  }
713
714
664k
  X86_lockrep(MI, O);
715
664k
  printInstruction(MI, O);
716
717
664k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
718
664k
  if (MI->csh->detail_opt) {
719
664k
#ifndef CAPSTONE_DIET
720
664k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0};
721
664k
#endif
722
723
    // first op can be embedded in the asm by llvm.
724
    // so we have to add the missing register as the first operand
725
664k
    if (reg) {
726
      // shift all the ops right to leave 1st slot for this new register op
727
66.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
728
66.9k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
729
66.9k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
730
66.9k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
731
66.9k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
732
66.9k
      MI->flat_insn->detail->x86.operands[0].access = access1;
733
66.9k
      MI->flat_insn->detail->x86.op_count++;
734
597k
    } else {
735
597k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
736
11.3k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
737
11.3k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
738
11.3k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
739
11.3k
        MI->flat_insn->detail->x86.operands[0].access = access1;
740
11.3k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
741
11.3k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
742
11.3k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
743
11.3k
        MI->flat_insn->detail->x86.operands[1].access = access2;
744
11.3k
        MI->flat_insn->detail->x86.op_count = 2;
745
11.3k
      }
746
597k
    }
747
748
664k
#ifndef CAPSTONE_DIET
749
664k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
750
664k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
751
664k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
752
664k
#endif
753
664k
  }
754
755
664k
  if (MI->op1_size == 0 && reg)
756
49.6k
    MI->op1_size = MI->csh->regsize_map[reg];
757
664k
}
758
759
/// printPCRelImm - This is used to print an immediate value that ends up
760
/// being encoded as a pc-relative value.
761
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
762
42.5k
{
763
42.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
764
42.5k
  if (MCOperand_isImm(Op)) {
765
42.5k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
766
42.5k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
767
768
    // truncate imm for non-64bit
769
42.5k
    if (MI->csh->mode != CS_MODE_64) {
770
27.1k
      imm = imm & 0xffffffff;
771
27.1k
    }
772
773
42.5k
    printImm(MI, O, imm, true);
774
775
42.5k
    if (MI->csh->detail_opt) {
776
42.5k
#ifndef CAPSTONE_DIET
777
42.5k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
778
42.5k
#endif
779
780
42.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
781
      // if op_count > 0, then this operand's size is taken from the destination op
782
42.5k
      if (MI->flat_insn->detail->x86.op_count > 0)
783
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
784
42.5k
      else if (opsize > 0)
785
1.95k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
786
40.5k
      else
787
40.5k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
788
42.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
789
790
42.5k
#ifndef CAPSTONE_DIET
791
42.5k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
792
42.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
793
42.5k
#endif
794
795
42.5k
      MI->flat_insn->detail->x86.op_count++;
796
42.5k
    }
797
798
42.5k
    if (MI->op1_size == 0)
799
42.5k
      MI->op1_size = MI->imm_size;
800
42.5k
  }
801
42.5k
}
802
803
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
804
670k
{
805
670k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
806
807
670k
  if (MCOperand_isReg(Op)) {
808
594k
    unsigned int reg = MCOperand_getReg(Op);
809
810
594k
    printRegName(O, reg);
811
594k
    if (MI->csh->detail_opt) {
812
594k
      if (MI->csh->doing_mem) {
813
73.4k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
814
521k
      } else {
815
521k
#ifndef CAPSTONE_DIET
816
521k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
817
521k
#endif
818
819
521k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
820
521k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
821
521k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
822
823
521k
#ifndef CAPSTONE_DIET
824
521k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
825
521k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
826
521k
#endif
827
828
521k
        MI->flat_insn->detail->x86.op_count++;
829
521k
      }
830
594k
    }
831
832
594k
    if (MI->op1_size == 0)
833
301k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
834
594k
  } else if (MCOperand_isImm(Op)) {
835
76.0k
    uint8_t encsize;
836
76.0k
    int64_t imm = MCOperand_getImm(Op);
837
76.0k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
838
839
76.0k
    if (opsize == 1)    // print 1 byte immediate in positive form
840
32.8k
      imm = imm & 0xff;
841
842
    // printf(">>> id = %u\n", MI->flat_insn->id);
843
76.0k
    switch(MI->flat_insn->id) {
844
36.5k
      default:
845
36.5k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
846
36.5k
        break;
847
848
455
      case X86_INS_MOVABS:
849
11.2k
      case X86_INS_MOV:
850
        // do not print number in negative form
851
11.2k
        printImm(MI, O, imm, true);
852
11.2k
        break;
853
854
0
      case X86_INS_IN:
855
0
      case X86_INS_OUT:
856
0
      case X86_INS_INT:
857
        // do not print number in negative form
858
0
        imm = imm & 0xff;
859
0
        printImm(MI, O, imm, true);
860
0
        break;
861
862
1.37k
      case X86_INS_LCALL:
863
2.97k
      case X86_INS_LJMP:
864
2.97k
      case X86_INS_JMP:
865
        // always print address in positive form
866
2.97k
        if (OpNo == 1) { // ptr16 part
867
1.48k
          imm = imm & 0xffff;
868
1.48k
          opsize = 2;
869
1.48k
        } else
870
1.48k
          opsize = 4;
871
2.97k
        printImm(MI, O, imm, true);
872
2.97k
        break;
873
874
6.93k
      case X86_INS_AND:
875
12.5k
      case X86_INS_OR:
876
17.9k
      case X86_INS_XOR:
877
        // do not print number in negative form
878
17.9k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
879
2.61k
          printImm(MI, O, imm, true);
880
15.2k
        else {
881
15.2k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
882
15.2k
          printImm(MI, O, imm, true);
883
15.2k
        }
884
17.9k
        break;
885
886
6.25k
      case X86_INS_RET:
887
7.43k
      case X86_INS_RETF:
888
        // RET imm16
889
7.43k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
890
558
          printImm(MI, O, imm, true);
891
6.87k
        else {
892
6.87k
          imm = 0xffff & imm;
893
6.87k
          printImm(MI, O, imm, true);
894
6.87k
        }
895
7.43k
        break;
896
76.0k
    }
897
898
76.0k
    if (MI->csh->detail_opt) {
899
76.0k
      if (MI->csh->doing_mem) {
900
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
901
76.0k
      } else {
902
76.0k
#ifndef CAPSTONE_DIET
903
76.0k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
904
76.0k
#endif
905
906
76.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
907
76.0k
        if (opsize > 0) {
908
64.1k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
909
64.1k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
910
64.1k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
911
2.79k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
912
2.79k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
913
2.79k
              MI->flat_insn->detail->x86.operands[0].size;
914
2.79k
          } else
915
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
916
2.79k
        } else
917
9.11k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
918
76.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
919
920
76.0k
#ifndef CAPSTONE_DIET
921
76.0k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
922
76.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
923
76.0k
#endif
924
925
76.0k
        MI->flat_insn->detail->x86.op_count++;
926
76.0k
      }
927
76.0k
    }
928
76.0k
  }
929
670k
}
930
931
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
932
280k
{
933
280k
  bool NeedPlus = false;
934
280k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
935
280k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
936
280k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
937
280k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
938
280k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
939
280k
  int reg;
940
941
280k
  if (MI->csh->detail_opt) {
942
280k
#ifndef CAPSTONE_DIET
943
280k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
944
280k
#endif
945
946
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
947
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
948
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
949
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
950
280k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
951
278k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
952
278k
        }
953
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
954
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
955
956
280k
#ifndef CAPSTONE_DIET
957
280k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
958
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
959
280k
#endif
960
280k
  }
961
962
  // If this has a segment register, print it.
963
280k
  reg = MCOperand_getReg(SegReg);
964
280k
  if (reg) {
965
8.86k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
966
8.86k
    if (MI->csh->detail_opt) {
967
8.86k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
968
8.86k
    }
969
8.86k
    SStream_concat0(O, ":");
970
8.86k
  }
971
972
280k
  SStream_concat0(O, "[");
973
974
280k
  if (MCOperand_getReg(BaseReg)) {
975
274k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
976
274k
    NeedPlus = true;
977
274k
  }
978
979
280k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
980
60.3k
    if (NeedPlus) SStream_concat0(O, " + ");
981
60.3k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
982
60.3k
    if (ScaleVal != 1)
983
9.90k
      SStream_concat(O, "*%u", ScaleVal);
984
60.3k
    NeedPlus = true;
985
60.3k
  }
986
987
280k
  if (MCOperand_isImm(DispSpec)) {
988
280k
    int64_t DispVal = MCOperand_getImm(DispSpec);
989
280k
    if (MI->csh->detail_opt)
990
280k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
991
280k
    if (DispVal) {
992
86.4k
      if (NeedPlus) {
993
82.1k
        if (DispVal < 0) {
994
30.4k
          SStream_concat0(O, " - ");
995
30.4k
          printImm(MI, O, -DispVal, true);
996
51.7k
        } else {
997
51.7k
          SStream_concat0(O, " + ");
998
51.7k
          printImm(MI, O, DispVal, true);
999
51.7k
        }
1000
82.1k
      } else {
1001
        // memory reference to an immediate address
1002
4.24k
        if (MI->csh->mode == CS_MODE_64)
1003
303
          MI->op1_size = 8;
1004
4.24k
        if (DispVal < 0) {
1005
1.50k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1006
2.74k
        } else {
1007
2.74k
          printImm(MI, O, DispVal, true);
1008
2.74k
        }
1009
4.24k
      }
1010
1011
193k
    } else {
1012
      // DispVal = 0
1013
193k
      if (!NeedPlus)  // [0]
1014
555
        SStream_concat0(O, "0");
1015
193k
    }
1016
280k
  }
1017
1018
280k
  SStream_concat0(O, "]");
1019
1020
280k
  if (MI->csh->detail_opt)
1021
280k
    MI->flat_insn->detail->x86.op_count++;
1022
1023
280k
  if (MI->op1_size == 0)
1024
184k
    MI->op1_size = MI->x86opsize;
1025
280k
}
1026
1027
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1028
6.05k
{
1029
6.05k
  switch(MI->Opcode) {
1030
392
    default: break;
1031
644
    case X86_LEA16r:
1032
644
         MI->x86opsize = 2;
1033
644
         break;
1034
711
    case X86_LEA32r:
1035
1.38k
    case X86_LEA64_32r:
1036
1.38k
         MI->x86opsize = 4;
1037
1.38k
         break;
1038
513
    case X86_LEA64r:
1039
513
         MI->x86opsize = 8;
1040
513
         break;
1041
0
#ifndef CAPSTONE_X86_REDUCE
1042
437
    case X86_BNDCL32rm:
1043
704
    case X86_BNDCN32rm:
1044
1.09k
    case X86_BNDCU32rm:
1045
1.68k
    case X86_BNDSTXmr:
1046
2.28k
    case X86_BNDLDXrm:
1047
2.55k
    case X86_BNDCL64rm:
1048
2.95k
    case X86_BNDCN64rm:
1049
3.11k
    case X86_BNDCU64rm:
1050
3.11k
         MI->x86opsize = 16;
1051
3.11k
         break;
1052
6.05k
#endif
1053
6.05k
  }
1054
1055
6.05k
  printMemReference(MI, OpNo, O);
1056
6.05k
}
1057
1058
#ifdef CAPSTONE_X86_REDUCE
1059
#include "X86GenAsmWriter1_reduce.inc"
1060
#else
1061
#include "X86GenAsmWriter1.inc"
1062
#endif
1063
1064
#include "X86GenRegisterName1.inc"
1065
1066
#endif