Coverage Report

Created: 2025-07-11 06:32

/src/capstonenext/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#include <ctype.h>
7
#include <string.h>
8
9
#include "TMS320C64xInstPrinter.h"
10
#include "../../MCInst.h"
11
#include "../../utils.h"
12
#include "../../SStream.h"
13
#include "../../MCRegisterInfo.h"
14
#include "../../MathExtras.h"
15
#include "TMS320C64xMapping.h"
16
17
#include "capstone/tms320c64x.h"
18
19
static const char *getRegisterName(unsigned RegNo);
20
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
21
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
22
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
23
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
24
25
void TMS320C64x_post_printer(csh ud, cs_insn *insn, SStream *insn_asm, MCInst *mci)
26
39.5k
{
27
39.5k
  SStream ss;
28
39.5k
  const char *op_str_ptr, *p2;
29
39.5k
  char tmp[8] = { 0 };
30
39.5k
  unsigned int unit = 0;
31
39.5k
  int i;
32
39.5k
  cs_tms320c64x *tms320c64x;
33
34
39.5k
  if (mci->csh->detail_opt) {
35
39.5k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
36
37
39.5k
    for (i = 0; i < insn->detail->groups_count; i++) {
38
39.5k
      switch(insn->detail->groups[i]) {
39
11.6k
        case TMS320C64X_GRP_FUNIT_D:
40
11.6k
          unit = TMS320C64X_FUNIT_D;
41
11.6k
          break;
42
8.51k
        case TMS320C64X_GRP_FUNIT_L:
43
8.51k
          unit = TMS320C64X_FUNIT_L;
44
8.51k
          break;
45
2.45k
        case TMS320C64X_GRP_FUNIT_M:
46
2.45k
          unit = TMS320C64X_FUNIT_M;
47
2.45k
          break;
48
16.1k
        case TMS320C64X_GRP_FUNIT_S:
49
16.1k
          unit = TMS320C64X_FUNIT_S;
50
16.1k
          break;
51
804
        case TMS320C64X_GRP_FUNIT_NO:
52
804
          unit = TMS320C64X_FUNIT_NO;
53
804
          break;
54
39.5k
      }
55
39.5k
      if (unit != 0)
56
39.5k
        break;
57
39.5k
    }
58
39.5k
    tms320c64x->funit.unit = unit;
59
60
39.5k
    SStream_Init(&ss);
61
39.5k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
62
26.8k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
63
64
    // Sorry for all the fixes below. I don't have time to add more helper SStream functions.
65
    // Before that they messed around with the private buffer of the stream.
66
    // So it is better now. But still not efficient.
67
39.5k
    op_str_ptr = strchr(SStream_rbuf(insn_asm), '\t');
68
69
39.5k
    if ((op_str_ptr != NULL) && (((p2 = strchr(op_str_ptr, '[')) != NULL) || ((p2 = strchr(op_str_ptr, '(')) != NULL))) {
70
42.3k
      while ((p2 > op_str_ptr) && ((*p2 != 'a') && (*p2 != 'b')))
71
32.1k
        p2--;
72
10.1k
      if (p2 == op_str_ptr) {
73
0
        SStream_Flush(insn_asm, NULL);
74
0
        SStream_concat0(insn_asm, "Invalid!");
75
0
        return;
76
0
      }
77
10.1k
      if (*p2 == 'a')
78
4.82k
        strncpy(tmp, "1T", sizeof(tmp));
79
5.36k
      else
80
5.36k
        strncpy(tmp, "2T", sizeof(tmp));
81
29.3k
    } else {
82
29.3k
      tmp[0] = '\0';
83
29.3k
    }
84
39.5k
    SStream mnem_post = { 0 };
85
39.5k
    SStream_Init(&mnem_post);
86
39.5k
    switch(tms320c64x->funit.unit) {
87
11.6k
      case TMS320C64X_FUNIT_D:
88
11.6k
        SStream_concat(&mnem_post, ".D%s%u", tmp, tms320c64x->funit.side);
89
11.6k
        break;
90
8.51k
      case TMS320C64X_FUNIT_L:
91
8.51k
        SStream_concat(&mnem_post, ".L%s%u", tmp, tms320c64x->funit.side);
92
8.51k
        break;
93
2.45k
      case TMS320C64X_FUNIT_M:
94
2.45k
        SStream_concat(&mnem_post, ".M%s%u", tmp, tms320c64x->funit.side);
95
2.45k
        break;
96
16.1k
      case TMS320C64X_FUNIT_S:
97
16.1k
        SStream_concat(&mnem_post, ".S%s%u", tmp, tms320c64x->funit.side);
98
16.1k
        break;
99
39.5k
    }
100
39.5k
    if (tms320c64x->funit.crosspath > 0)
101
10.6k
      SStream_concat0(&mnem_post, "X");
102
103
39.5k
    if (op_str_ptr != NULL) {
104
      // There is an op_str
105
38.8k
      SStream_concat1(&mnem_post, '\t');
106
38.8k
      SStream_replc_str(insn_asm, '\t', SStream_rbuf(&mnem_post));
107
38.8k
    }
108
109
39.5k
    if (tms320c64x->parallel != 0)
110
16.4k
      SStream_concat0(insn_asm, "\t||");
111
39.5k
    SStream_concat0(&ss, SStream_rbuf(insn_asm));
112
39.5k
    SStream_Flush(insn_asm, NULL);
113
39.5k
    SStream_concat0(insn_asm, SStream_rbuf(&ss));
114
39.5k
  }
115
39.5k
}
116
117
#define PRINT_ALIAS_INSTR
118
#include "TMS320C64xGenAsmWriter.inc"
119
120
#define GET_INSTRINFO_ENUM
121
#include "TMS320C64xGenInstrInfo.inc"
122
123
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
124
152k
{
125
152k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
126
152k
  unsigned reg;
127
128
152k
  if (MCOperand_isReg(Op)) {
129
110k
    reg = MCOperand_getReg(Op);
130
110k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
131
3.34k
      switch(reg) {
132
588
        case TMS320C64X_REG_EFR:
133
588
          SStream_concat0(O, "EFR");
134
588
          break;
135
1.43k
        case TMS320C64X_REG_IFR:
136
1.43k
          SStream_concat0(O, "IFR");
137
1.43k
          break;
138
1.32k
        default:
139
1.32k
          SStream_concat0(O, getRegisterName(reg));
140
1.32k
          break;
141
3.34k
      }
142
107k
    } else {
143
107k
      SStream_concat0(O, getRegisterName(reg));
144
107k
    }
145
146
110k
    if (MI->csh->detail_opt) {
147
110k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
148
110k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
149
110k
      MI->flat_insn->detail->tms320c64x.op_count++;
150
110k
    }
151
110k
  } else if (MCOperand_isImm(Op)) {
152
41.4k
    int64_t Imm = MCOperand_getImm(Op);
153
154
41.4k
    if (Imm >= 0) {
155
33.5k
      if (Imm > HEX_THRESHOLD)
156
20.2k
        SStream_concat(O, "0x%"PRIx64, Imm);
157
13.2k
      else
158
13.2k
        SStream_concat(O, "%"PRIu64, Imm);
159
33.5k
    } else {
160
7.94k
      if (Imm < -HEX_THRESHOLD)
161
6.85k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
162
1.08k
      else
163
1.08k
        SStream_concat(O, "-%"PRIu64, -Imm);
164
7.94k
    }
165
166
41.4k
    if (MI->csh->detail_opt) {
167
41.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
168
41.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
169
41.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
170
41.4k
    }
171
41.4k
  }
172
152k
}
173
174
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
175
9.29k
{
176
9.29k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
177
9.29k
  int64_t Val = MCOperand_getImm(Op);
178
9.29k
  unsigned scaled, base, offset, mode, unit;
179
9.29k
  cs_tms320c64x *tms320c64x;
180
9.29k
  char st, nd;
181
182
9.29k
  scaled = (Val >> 19) & 1;
183
9.29k
  base = (Val >> 12) & 0x7f;
184
9.29k
  offset = (Val >> 5) & 0x7f;
185
9.29k
  mode = (Val >> 1) & 0xf;
186
9.29k
  unit = Val & 1;
187
188
9.29k
  if (scaled) {
189
8.11k
    st = '[';
190
8.11k
    nd = ']';
191
8.11k
  } else {
192
1.18k
    st = '(';
193
1.18k
    nd = ')';
194
1.18k
  }
195
196
9.29k
  switch(mode) {
197
1.12k
    case 0:
198
1.12k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
199
1.12k
      break;
200
740
    case 1:
201
740
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
202
740
      break;
203
616
    case 4:
204
616
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
205
616
      break;
206
356
    case 5:
207
356
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
208
356
      break;
209
519
    case 8:
210
519
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
211
519
      break;
212
915
    case 9:
213
915
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
214
915
      break;
215
1.20k
    case 10:
216
1.20k
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
217
1.20k
      break;
218
1.75k
    case 11:
219
1.75k
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
220
1.75k
      break;
221
910
    case 12:
222
910
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
223
910
      break;
224
457
    case 13:
225
457
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
226
457
      break;
227
455
    case 14:
228
455
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
229
455
      break;
230
239
    case 15:
231
239
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
232
239
      break;
233
9.29k
  }
234
235
9.29k
  if (MI->csh->detail_opt) {
236
9.29k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
237
238
9.29k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
239
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
240
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
241
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
242
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
243
9.29k
    switch(mode) {
244
1.12k
      case 0:
245
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
246
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
247
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
248
1.12k
        break;
249
740
      case 1:
250
740
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
251
740
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
252
740
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
253
740
        break;
254
616
      case 4:
255
616
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
256
616
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
257
616
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
258
616
        break;
259
356
      case 5:
260
356
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
261
356
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
262
356
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
263
356
        break;
264
519
      case 8:
265
519
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
266
519
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
267
519
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
268
519
        break;
269
915
      case 9:
270
915
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
271
915
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
272
915
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
273
915
        break;
274
1.20k
      case 10:
275
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
276
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
277
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
278
1.20k
        break;
279
1.75k
      case 11:
280
1.75k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
281
1.75k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
282
1.75k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
283
1.75k
        break;
284
910
      case 12:
285
910
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
286
910
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
287
910
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
288
910
        break;
289
457
      case 13:
290
457
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
291
457
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
292
457
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
293
457
        break;
294
455
      case 14:
295
455
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
296
455
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
297
455
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
298
455
        break;
299
239
      case 15:
300
239
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
301
239
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
302
239
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
303
239
        break;
304
9.29k
    }
305
9.29k
    tms320c64x->op_count++;
306
9.29k
  }
307
9.29k
}
308
309
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
310
8.96k
{
311
8.96k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
312
8.96k
  int64_t Val = MCOperand_getImm(Op);
313
8.96k
  uint16_t offset;
314
8.96k
  unsigned basereg;
315
8.96k
  cs_tms320c64x *tms320c64x;
316
317
8.96k
  basereg = Val & 0x7f;
318
8.96k
  offset = (Val >> 7) & 0x7fff;
319
8.96k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
320
321
8.96k
  if (MI->csh->detail_opt) {
322
8.96k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
323
324
8.96k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
325
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
326
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
327
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
328
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
329
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
330
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
331
8.96k
    tms320c64x->op_count++;
332
8.96k
  }
333
8.96k
}
334
335
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
336
24.4k
{
337
24.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
338
24.4k
  unsigned reg = MCOperand_getReg(Op);
339
24.4k
  cs_tms320c64x *tms320c64x;
340
341
24.4k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
342
343
24.4k
  if (MI->csh->detail_opt) {
344
24.4k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
345
346
24.4k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
347
24.4k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
348
24.4k
    tms320c64x->op_count++;
349
24.4k
  }
350
24.4k
}
351
352
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
353
82.0k
{
354
82.0k
  unsigned opcode = MCInst_getOpcode(MI);
355
82.0k
  MCOperand *op;
356
357
82.0k
  switch(opcode) {
358
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
359
298
    case TMS320C64x_ADD_d2_rir:
360
    /* ADD.L -i, x, y -> SUB.L x, i, y */
361
1.13k
    case TMS320C64x_ADD_l1_irr:
362
1.74k
    case TMS320C64x_ADD_l1_ipp:
363
    /* ADD.S -i, x, y -> SUB.S x, i, y */
364
2.32k
    case TMS320C64x_ADD_s1_irr:
365
2.32k
      if ((MCInst_getNumOperands(MI) == 3) &&
366
2.32k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
367
2.32k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
368
2.32k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
369
2.32k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
370
371
852
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
372
852
        op = MCInst_getOperand(MI, 2);
373
852
        MCOperand_setImm(op, -MCOperand_getImm(op));
374
375
852
        SStream_concat0(O, "SUB\t");
376
852
        printOperand(MI, 1, O);
377
852
        SStream_concat0(O, ", ");
378
852
        printOperand(MI, 2, O);
379
852
        SStream_concat0(O, ", ");
380
852
        printOperand(MI, 0, O);
381
382
852
        return true;
383
852
      }
384
1.47k
      break;
385
82.0k
  }
386
81.1k
  switch(opcode) {
387
    /* ADD.D 0, x, y -> MV.D x, y */
388
513
    case TMS320C64x_ADD_d1_rir:
389
    /* OR.D x, 0, y -> MV.D x, y */
390
824
    case TMS320C64x_OR_d2_rir:
391
    /* ADD.L 0, x, y -> MV.L x, y */
392
1.31k
    case TMS320C64x_ADD_l1_irr:
393
1.59k
    case TMS320C64x_ADD_l1_ipp:
394
    /* OR.L 0, x, y -> MV.L x, y */
395
2.14k
    case TMS320C64x_OR_l1_irr:
396
    /* ADD.S 0, x, y -> MV.S x, y */
397
2.70k
    case TMS320C64x_ADD_s1_irr:
398
    /* OR.S 0, x, y -> MV.S x, y */
399
3.27k
    case TMS320C64x_OR_s1_irr:
400
3.27k
      if ((MCInst_getNumOperands(MI) == 3) &&
401
3.27k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
402
3.27k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
403
3.27k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
404
3.27k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
405
406
268
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
407
268
        MI->size--;
408
409
268
        SStream_concat0(O, "MV\t");
410
268
        printOperand(MI, 1, O);
411
268
        SStream_concat0(O, ", ");
412
268
        printOperand(MI, 0, O);
413
414
268
        return true;
415
268
      }
416
3.00k
      break;
417
81.1k
  }
418
80.9k
  switch(opcode) {
419
    /* XOR.D -1, x, y -> NOT.D x, y */
420
550
    case TMS320C64x_XOR_d2_rir:
421
    /* XOR.L -1, x, y -> NOT.L x, y */
422
790
    case TMS320C64x_XOR_l1_irr:
423
    /* XOR.S -1, x, y -> NOT.S x, y */
424
1.60k
    case TMS320C64x_XOR_s1_irr:
425
1.60k
      if ((MCInst_getNumOperands(MI) == 3) &&
426
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
427
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
428
1.60k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
429
1.60k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
430
431
267
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
432
267
        MI->size--;
433
434
267
        SStream_concat0(O, "NOT\t");
435
267
        printOperand(MI, 1, O);
436
267
        SStream_concat0(O, ", ");
437
267
        printOperand(MI, 0, O);
438
439
267
        return true;
440
267
      }
441
1.34k
      break;
442
80.9k
  }
443
80.6k
  switch(opcode) {
444
    /* MVK.D 0, x -> ZERO.D x */
445
840
    case TMS320C64x_MVK_d1_rr:
446
    /* MVK.L 0, x -> ZERO.L x */
447
2.57k
    case TMS320C64x_MVK_l2_ir:
448
2.57k
      if ((MCInst_getNumOperands(MI) == 2) &&
449
2.57k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
450
2.57k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
451
2.57k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
452
453
592
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
454
592
        MI->size--;
455
456
592
        SStream_concat0(O, "ZERO\t");
457
592
        printOperand(MI, 0, O);
458
459
592
        return true;
460
592
      }
461
1.98k
      break;
462
80.6k
  }
463
80.0k
  switch(opcode) {
464
    /* SUB.L x, x, y -> ZERO.L y */
465
987
    case TMS320C64x_SUB_l1_rrp_x1:
466
    /* SUB.S x, x, y -> ZERO.S y */
467
1.14k
    case TMS320C64x_SUB_s1_rrr:
468
1.14k
      if ((MCInst_getNumOperands(MI) == 3) &&
469
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
470
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
471
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
472
1.14k
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
473
474
408
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
475
408
        MI->size -= 2;
476
477
408
        SStream_concat0(O, "ZERO\t");
478
408
        printOperand(MI, 0, O);
479
480
408
        return true;
481
408
      }
482
734
      break;
483
80.0k
  }
484
79.6k
  switch(opcode) {
485
    /* SUB.L 0, x, y -> NEG.L x, y */
486
854
    case TMS320C64x_SUB_l1_irr:
487
1.36k
    case TMS320C64x_SUB_l1_ipp:
488
    /* SUB.S 0, x, y -> NEG.S x, y */
489
1.47k
    case TMS320C64x_SUB_s1_irr:
490
1.47k
      if ((MCInst_getNumOperands(MI) == 3) &&
491
1.47k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
492
1.47k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
493
1.47k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
494
1.47k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
495
496
291
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
497
291
        MI->size--;
498
499
291
        SStream_concat0(O, "NEG\t");
500
291
        printOperand(MI, 1, O);
501
291
        SStream_concat0(O, ", ");
502
291
        printOperand(MI, 0, O);
503
504
291
        return true;
505
291
      }
506
1.17k
      break;
507
79.6k
  }
508
79.3k
  switch(opcode) {
509
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
510
417
    case TMS320C64x_PACKLH2_l1_rrr_x2:
511
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
512
780
    case TMS320C64x_PACKLH2_s1_rrr:
513
780
      if ((MCInst_getNumOperands(MI) == 3) &&
514
780
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
515
780
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
516
780
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
517
780
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
518
519
49
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
520
49
        MI->size--;
521
522
49
        SStream_concat0(O, "SWAP2\t");
523
49
        printOperand(MI, 1, O);
524
49
        SStream_concat0(O, ", ");
525
49
        printOperand(MI, 0, O);
526
527
49
        return true;
528
49
      }
529
731
      break;
530
79.3k
  }
531
79.3k
  switch(opcode) {
532
    /* NOP 16 -> IDLE */
533
    /* NOP 1 -> NOP */
534
1.72k
    case TMS320C64x_NOP_n:
535
1.72k
      if ((MCInst_getNumOperands(MI) == 1) &&
536
1.72k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
537
1.72k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
538
539
277
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
540
277
        MI->size--;
541
542
277
        SStream_concat0(O, "IDLE");
543
544
277
        return true;
545
277
      }
546
1.45k
      if ((MCInst_getNumOperands(MI) == 1) &&
547
1.45k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
548
1.45k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
549
550
1.08k
        MI->size--;
551
552
1.08k
        SStream_concat0(O, "NOP");
553
554
1.08k
        return true;
555
1.08k
      }
556
371
      break;
557
79.3k
  }
558
559
77.9k
  return false;
560
79.3k
}
561
562
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
563
82.0k
{
564
82.0k
  if (!printAliasInstruction(MI, O, Info))
565
77.9k
    printInstruction(MI, O, Info);
566
82.0k
}
567
568
#endif