Coverage Report

Created: 2025-07-11 06:32

/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
147k
{
66
147k
  if (MI->csh->detail_opt != CS_OPT_ON)
67
0
    return;
68
69
147k
  MI->csh->doing_mem = status;
70
147k
  if (!status)
71
    // done, create the next operand slot
72
73.6k
    MI->flat_insn->detail->x86.op_count++;
73
74
147k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
14.6k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
14.6k
  switch(MI->flat_insn->id) {
81
4.44k
    default:
82
4.44k
      SStream_concat0(O, "ptr ");
83
4.44k
      break;
84
1.61k
    case X86_INS_SGDT:
85
3.29k
    case X86_INS_SIDT:
86
4.74k
    case X86_INS_LGDT:
87
6.09k
    case X86_INS_LIDT:
88
6.73k
    case X86_INS_FXRSTOR:
89
7.19k
    case X86_INS_FXSAVE:
90
8.82k
    case X86_INS_LJMP:
91
10.1k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
10.1k
      break;
94
14.6k
  }
95
96
14.6k
  switch(MI->csh->mode) {
97
4.40k
    case CS_MODE_16:
98
4.40k
      switch(MI->flat_insn->id) {
99
1.40k
        default:
100
1.40k
          MI->x86opsize = 2;
101
1.40k
          break;
102
627
        case X86_INS_LJMP:
103
1.15k
        case X86_INS_LCALL:
104
1.15k
          MI->x86opsize = 4;
105
1.15k
          break;
106
512
        case X86_INS_SGDT:
107
919
        case X86_INS_SIDT:
108
1.35k
        case X86_INS_LGDT:
109
1.84k
        case X86_INS_LIDT:
110
1.84k
          MI->x86opsize = 6;
111
1.84k
          break;
112
4.40k
      }
113
4.40k
      break;
114
5.43k
    case CS_MODE_32:
115
5.43k
      switch(MI->flat_insn->id) {
116
2.05k
        default:
117
2.05k
          MI->x86opsize = 4;
118
2.05k
          break;
119
441
        case X86_INS_LJMP:
120
1.09k
        case X86_INS_JMP:
121
1.48k
        case X86_INS_LCALL:
122
1.96k
        case X86_INS_SGDT:
123
2.47k
        case X86_INS_SIDT:
124
2.95k
        case X86_INS_LGDT:
125
3.37k
        case X86_INS_LIDT:
126
3.37k
          MI->x86opsize = 6;
127
3.37k
          break;
128
5.43k
      }
129
5.43k
      break;
130
5.43k
    case CS_MODE_64:
131
4.76k
      switch(MI->flat_insn->id) {
132
1.42k
        default:
133
1.42k
          MI->x86opsize = 8;
134
1.42k
          break;
135
557
        case X86_INS_LJMP:
136
970
        case X86_INS_LCALL:
137
1.59k
        case X86_INS_SGDT:
138
2.36k
        case X86_INS_SIDT:
139
2.88k
        case X86_INS_LGDT:
140
3.33k
        case X86_INS_LIDT:
141
3.33k
          MI->x86opsize = 10;
142
3.33k
          break;
143
4.76k
      }
144
4.76k
      break;
145
4.76k
    default:  // never reach
146
0
      break;
147
14.6k
  }
148
149
14.6k
  printMemReference(MI, OpNo, O);
150
14.6k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
109k
{
154
109k
  SStream_concat0(O, "byte ptr ");
155
109k
  MI->x86opsize = 1;
156
109k
  printMemReference(MI, OpNo, O);
157
109k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
26.7k
{
161
26.7k
  MI->x86opsize = 2;
162
26.7k
  SStream_concat0(O, "word ptr ");
163
26.7k
  printMemReference(MI, OpNo, O);
164
26.7k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
54.0k
{
168
54.0k
  MI->x86opsize = 4;
169
54.0k
  SStream_concat0(O, "dword ptr ");
170
54.0k
  printMemReference(MI, OpNo, O);
171
54.0k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
24.7k
{
175
24.7k
  SStream_concat0(O, "qword ptr ");
176
24.7k
  MI->x86opsize = 8;
177
24.7k
  printMemReference(MI, OpNo, O);
178
24.7k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
8.57k
{
182
8.57k
  SStream_concat0(O, "xmmword ptr ");
183
8.57k
  MI->x86opsize = 16;
184
8.57k
  printMemReference(MI, OpNo, O);
185
8.57k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
3.88k
{
189
3.88k
  SStream_concat0(O, "zmmword ptr ");
190
3.88k
  MI->x86opsize = 64;
191
3.88k
  printMemReference(MI, OpNo, O);
192
3.88k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
4.69k
{
197
4.69k
  SStream_concat0(O, "ymmword ptr ");
198
4.69k
  MI->x86opsize = 32;
199
4.69k
  printMemReference(MI, OpNo, O);
200
4.69k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
7.68k
{
204
7.68k
  switch(MCInst_getOpcode(MI)) {
205
5.88k
    default:
206
5.88k
      SStream_concat0(O, "dword ptr ");
207
5.88k
      MI->x86opsize = 4;
208
5.88k
      break;
209
738
    case X86_FSTENVm:
210
1.80k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
1.80k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
653
        case CS_MODE_16:
216
653
          MI->x86opsize = 14;
217
653
          break;
218
468
        case CS_MODE_32:
219
1.14k
        case CS_MODE_64:
220
1.14k
          MI->x86opsize = 28;
221
1.14k
          break;
222
1.80k
      }
223
1.80k
      break;
224
7.68k
  }
225
226
7.68k
  printMemReference(MI, OpNo, O);
227
7.68k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.49k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.49k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.72k
    switch(MCInst_getOpcode(MI)) {
235
1.72k
      default:
236
1.72k
        SStream_concat0(O, "qword ptr ");
237
1.72k
        MI->x86opsize = 8;
238
1.72k
        break;
239
0
      case X86_MOVPQI2QImr:
240
0
        SStream_concat0(O, "xmmword ptr ");
241
0
        MI->x86opsize = 16;
242
0
        break;
243
1.72k
    }
244
1.76k
  } else {
245
1.76k
    SStream_concat0(O, "qword ptr ");
246
1.76k
    MI->x86opsize = 8;
247
1.76k
  }
248
249
3.49k
  printMemReference(MI, OpNo, O);
250
3.49k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
763
{
254
763
  switch(MCInst_getOpcode(MI)) {
255
303
    default:
256
303
      SStream_concat0(O, "xword ptr ");
257
303
      break;
258
387
    case X86_FBLDm:
259
460
    case X86_FBSTPm:
260
460
      break;
261
763
  }
262
263
763
  MI->x86opsize = 10;
264
763
  printMemReference(MI, OpNo, O);
265
763
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
5.24k
{
269
5.24k
  SStream_concat0(O, "xmmword ptr ");
270
5.24k
  MI->x86opsize = 16;
271
5.24k
  printMemReference(MI, OpNo, O);
272
5.24k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
3.84k
{
276
3.84k
  SStream_concat0(O, "ymmword ptr ");
277
3.84k
  MI->x86opsize = 32;
278
3.84k
  printMemReference(MI, OpNo, O);
279
3.84k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
2.58k
{
283
2.58k
  SStream_concat0(O, "zmmword ptr ");
284
2.58k
  MI->x86opsize = 64;
285
2.58k
  printMemReference(MI, OpNo, O);
286
2.58k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
944k
{
292
944k
  SStream_concat0(OS, getRegisterName(RegNo));
293
944k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while(imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else  // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
255k
{
311
255k
  if (positive) {
312
    // always print this number in positive form
313
218k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch(MI->op1_size) {
317
0
            default:
318
0
              break;
319
0
            case 1:
320
0
              imm &= 0xff;
321
0
              break;
322
0
            case 2:
323
0
              imm &= 0xffff;
324
0
              break;
325
0
            case 4:
326
0
              imm &= 0xffffffff;
327
0
              break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%"PRIx64"h", imm);
335
0
        else
336
0
          SStream_concat(O, "%"PRIx64"h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O, "0%"PRIx64"h", imm);
341
0
          else
342
0
            SStream_concat(O, "%"PRIx64"h", imm);
343
0
        } else
344
0
          SStream_concat(O, "%"PRIu64, imm);
345
0
      }
346
218k
    } else { // Intel syntax
347
218k
      if (imm < 0) {
348
3.29k
        if (MI->op1_size) {
349
968
          switch(MI->op1_size) {
350
968
            default:
351
968
              break;
352
968
            case 1:
353
0
              imm &= 0xff;
354
0
              break;
355
0
            case 2:
356
0
              imm &= 0xffff;
357
0
              break;
358
0
            case 4:
359
0
              imm &= 0xffffffff;
360
0
              break;
361
968
          }
362
968
        }
363
364
3.29k
        SStream_concat(O, "0x%"PRIx64, imm);
365
214k
      } else {
366
214k
        if (imm > HEX_THRESHOLD)
367
197k
          SStream_concat(O, "0x%"PRIx64, imm);
368
17.0k
        else
369
17.0k
          SStream_concat(O, "%"PRIu64, imm);
370
214k
      }
371
218k
    }
372
218k
  } else {
373
37.1k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
374
0
      if (imm < 0) {
375
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
376
0
          SStream_concat0(O, "8000000000000000h");
377
0
        else if (imm < -HEX_THRESHOLD) {
378
0
          if (need_zero_prefix(imm))
379
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
380
0
          else
381
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
382
0
        } else
383
0
          SStream_concat(O, "-%"PRIu64, -imm);
384
0
      } else {
385
0
        if (imm > HEX_THRESHOLD) {
386
0
          if (need_zero_prefix(imm))
387
0
            SStream_concat(O, "0%"PRIx64"h", imm);
388
0
          else
389
0
            SStream_concat(O, "%"PRIx64"h", imm);
390
0
        } else
391
0
          SStream_concat(O, "%"PRIu64, imm);
392
0
      }
393
37.1k
    } else { // Intel syntax
394
37.1k
      if (imm < 0) {
395
5.82k
        if (imm == 0x8000000000000000LL)  // imm == -imm
396
0
          SStream_concat0(O, "0x8000000000000000");
397
5.82k
        else if (imm < -HEX_THRESHOLD)
398
5.17k
          SStream_concat(O, "-0x%"PRIx64, -imm);
399
651
        else
400
651
          SStream_concat(O, "-%"PRIu64, -imm);
401
402
31.2k
      } else {
403
31.2k
        if (imm > HEX_THRESHOLD)
404
26.5k
          SStream_concat(O, "0x%"PRIx64, imm);
405
4.74k
        else
406
4.74k
          SStream_concat(O, "%"PRIu64, imm);
407
31.2k
      }
408
37.1k
    }
409
37.1k
  }
410
255k
}
411
412
// local printOperand, without updating public operands
413
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
414
347k
{
415
347k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
416
347k
  if (MCOperand_isReg(Op)) {
417
347k
    printRegName(O, MCOperand_getReg(Op));
418
347k
  } else if (MCOperand_isImm(Op)) {
419
0
    int64_t imm = MCOperand_getImm(Op);
420
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
421
0
  }
422
347k
}
423
424
#ifndef CAPSTONE_DIET
425
// copy & normalize access info
426
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
427
1.71M
{
428
1.71M
#ifndef CAPSTONE_DIET
429
1.71M
  uint8_t i;
430
1.71M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
431
432
  // initialize access
433
1.71M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
434
435
1.71M
  if (!arr) {
436
0
    access[0] = 0;
437
0
    return;
438
0
  }
439
440
  // copy to access but zero out CS_AC_IGNORE
441
4.95M
  for(i = 0; arr[i]; i++) {
442
3.24M
    if (arr[i] != CS_AC_IGNORE)
443
2.74M
      access[i] = arr[i];
444
495k
    else
445
495k
      access[i] = 0;
446
3.24M
  }
447
448
  // mark the end of array
449
1.71M
  access[i] = 0;
450
1.71M
#endif
451
1.71M
}
452
#endif
453
454
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
455
32.6k
{
456
32.6k
  MCOperand *SegReg;
457
32.6k
  int reg;
458
459
32.6k
  if (MI->csh->detail_opt) {
460
32.6k
#ifndef CAPSTONE_DIET
461
32.6k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
462
32.6k
#endif
463
464
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
465
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
466
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
467
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
468
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
469
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
470
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
471
472
32.6k
#ifndef CAPSTONE_DIET
473
32.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
474
32.6k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
475
32.6k
#endif
476
32.6k
  }
477
478
32.6k
  SegReg = MCInst_getOperand(MI, Op + 1);
479
32.6k
  reg = MCOperand_getReg(SegReg);
480
481
  // If this has a segment register, print it.
482
32.6k
  if (reg) {
483
977
    _printOperand(MI, Op + 1, O);
484
977
    if (MI->csh->detail_opt) {
485
977
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
486
977
    }
487
977
    SStream_concat0(O, ":");
488
977
  }
489
490
32.6k
  SStream_concat0(O, "[");
491
32.6k
  set_mem_access(MI, true);
492
32.6k
  printOperand(MI, Op, O);
493
32.6k
  SStream_concat0(O, "]");
494
32.6k
  set_mem_access(MI, false);
495
32.6k
}
496
497
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
498
41.0k
{
499
41.0k
  if (MI->csh->detail_opt) {
500
41.0k
#ifndef CAPSTONE_DIET
501
41.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
502
41.0k
#endif
503
504
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
505
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
506
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
507
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
508
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
509
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
510
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
511
512
41.0k
#ifndef CAPSTONE_DIET
513
41.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
514
41.0k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
515
41.0k
#endif
516
41.0k
  }
517
518
  // DI accesses are always ES-based on non-64bit mode
519
41.0k
  if (MI->csh->mode != CS_MODE_64) {
520
24.7k
    SStream_concat0(O, "es:[");
521
24.7k
    if (MI->csh->detail_opt) {
522
24.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
523
24.7k
    }
524
24.7k
  } else
525
16.3k
    SStream_concat0(O, "[");
526
527
41.0k
  set_mem_access(MI, true);
528
41.0k
  printOperand(MI, Op, O);
529
41.0k
  SStream_concat0(O, "]");
530
41.0k
  set_mem_access(MI, false);
531
41.0k
}
532
533
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
534
11.7k
{
535
11.7k
  SStream_concat0(O, "byte ptr ");
536
11.7k
  MI->x86opsize = 1;
537
11.7k
  printSrcIdx(MI, OpNo, O);
538
11.7k
}
539
540
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
541
5.97k
{
542
5.97k
  SStream_concat0(O, "word ptr ");
543
5.97k
  MI->x86opsize = 2;
544
5.97k
  printSrcIdx(MI, OpNo, O);
545
5.97k
}
546
547
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
548
12.8k
{
549
12.8k
  SStream_concat0(O, "dword ptr ");
550
12.8k
  MI->x86opsize = 4;
551
12.8k
  printSrcIdx(MI, OpNo, O);
552
12.8k
}
553
554
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
555
2.05k
{
556
2.05k
  SStream_concat0(O, "qword ptr ");
557
2.05k
  MI->x86opsize = 8;
558
2.05k
  printSrcIdx(MI, OpNo, O);
559
2.05k
}
560
561
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
562
15.5k
{
563
15.5k
  SStream_concat0(O, "byte ptr ");
564
15.5k
  MI->x86opsize = 1;
565
15.5k
  printDstIdx(MI, OpNo, O);
566
15.5k
}
567
568
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
569
7.08k
{
570
7.08k
  SStream_concat0(O, "word ptr ");
571
7.08k
  MI->x86opsize = 2;
572
7.08k
  printDstIdx(MI, OpNo, O);
573
7.08k
}
574
575
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
576
16.0k
{
577
16.0k
  SStream_concat0(O, "dword ptr ");
578
16.0k
  MI->x86opsize = 4;
579
16.0k
  printDstIdx(MI, OpNo, O);
580
16.0k
}
581
582
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
583
2.33k
{
584
2.33k
  SStream_concat0(O, "qword ptr ");
585
2.33k
  MI->x86opsize = 8;
586
2.33k
  printDstIdx(MI, OpNo, O);
587
2.33k
}
588
589
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
590
8.54k
{
591
8.54k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
592
8.54k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
593
8.54k
  int reg;
594
595
8.54k
  if (MI->csh->detail_opt) {
596
8.54k
#ifndef CAPSTONE_DIET
597
8.54k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
598
8.54k
#endif
599
600
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
601
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
602
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
603
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
604
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
605
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
606
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
607
608
8.54k
#ifndef CAPSTONE_DIET
609
8.54k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
610
8.54k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
611
8.54k
#endif
612
8.54k
  }
613
614
  // If this has a segment register, print it.
615
8.54k
  reg = MCOperand_getReg(SegReg);
616
8.54k
  if (reg) {
617
465
    _printOperand(MI, Op + 1, O);
618
465
    SStream_concat0(O, ":");
619
465
    if (MI->csh->detail_opt) {
620
465
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
621
465
    }
622
465
  }
623
624
8.54k
  SStream_concat0(O, "[");
625
626
8.54k
  if (MCOperand_isImm(DispSpec)) {
627
8.54k
    int64_t imm = MCOperand_getImm(DispSpec);
628
8.54k
    if (MI->csh->detail_opt)
629
8.54k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
630
631
8.54k
    if (imm < 0)
632
1.11k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
633
7.42k
    else
634
7.42k
      printImm(MI, O, imm, true);
635
8.54k
  }
636
637
8.54k
  SStream_concat0(O, "]");
638
639
8.54k
  if (MI->csh->detail_opt)
640
8.54k
    MI->flat_insn->detail->x86.op_count++;
641
642
8.54k
  if (MI->op1_size == 0)
643
8.54k
    MI->op1_size = MI->x86opsize;
644
8.54k
}
645
646
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
647
41.2k
{
648
41.2k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
649
650
41.2k
  printImm(MI, O, val, true);
651
652
41.2k
  if (MI->csh->detail_opt) {
653
41.2k
#ifndef CAPSTONE_DIET
654
41.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
655
41.2k
#endif
656
657
41.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
658
41.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
659
41.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
660
661
41.2k
#ifndef CAPSTONE_DIET
662
41.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
663
41.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
664
41.2k
#endif
665
666
41.2k
    MI->flat_insn->detail->x86.op_count++;
667
41.2k
  }
668
41.2k
}
669
670
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
671
4.88k
{
672
4.88k
  SStream_concat0(O, "byte ptr ");
673
4.88k
  MI->x86opsize = 1;
674
4.88k
  printMemOffset(MI, OpNo, O);
675
4.88k
}
676
677
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
678
1.24k
{
679
1.24k
  SStream_concat0(O, "word ptr ");
680
1.24k
  MI->x86opsize = 2;
681
1.24k
  printMemOffset(MI, OpNo, O);
682
1.24k
}
683
684
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
685
2.26k
{
686
2.26k
  SStream_concat0(O, "dword ptr ");
687
2.26k
  MI->x86opsize = 4;
688
2.26k
  printMemOffset(MI, OpNo, O);
689
2.26k
}
690
691
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
692
153
{
693
153
  SStream_concat0(O, "qword ptr ");
694
153
  MI->x86opsize = 8;
695
153
  printMemOffset(MI, OpNo, O);
696
153
}
697
698
static void printInstruction(MCInst *MI, SStream *O);
699
700
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
701
666k
{
702
666k
  x86_reg reg, reg2;
703
666k
  enum cs_ac_type access1, access2;
704
705
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
706
707
  // perhaps this instruction does not need printer
708
666k
  if (MI->assembly[0]) {
709
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
710
0
    return;
711
0
  }
712
713
666k
  X86_lockrep(MI, O);
714
666k
  printInstruction(MI, O);
715
716
666k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
717
666k
  if (MI->csh->detail_opt) {
718
666k
#ifndef CAPSTONE_DIET
719
666k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0};
720
666k
#endif
721
722
    // first op can be embedded in the asm by llvm.
723
    // so we have to add the missing register as the first operand
724
666k
    if (reg) {
725
      // shift all the ops right to leave 1st slot for this new register op
726
68.0k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
727
68.0k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
728
68.0k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
729
68.0k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
730
68.0k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
731
68.0k
      MI->flat_insn->detail->x86.operands[0].access = access1;
732
68.0k
      MI->flat_insn->detail->x86.op_count++;
733
598k
    } else {
734
598k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
735
11.3k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
736
11.3k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
737
11.3k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
738
11.3k
        MI->flat_insn->detail->x86.operands[0].access = access1;
739
11.3k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
740
11.3k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
741
11.3k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
742
11.3k
        MI->flat_insn->detail->x86.operands[1].access = access2;
743
11.3k
        MI->flat_insn->detail->x86.op_count = 2;
744
11.3k
      }
745
598k
    }
746
747
666k
#ifndef CAPSTONE_DIET
748
666k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
749
666k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
750
666k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
751
666k
#endif
752
666k
  }
753
754
666k
  if (MI->op1_size == 0 && reg)
755
49.8k
    MI->op1_size = MI->csh->regsize_map[reg];
756
666k
}
757
758
/// printPCRelImm - This is used to print an immediate value that ends up
759
/// being encoded as a pc-relative value.
760
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
761
42.1k
{
762
42.1k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
763
42.1k
  if (MCOperand_isImm(Op)) {
764
42.1k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
765
42.1k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
766
767
    // truncate imm for non-64bit
768
42.1k
    if (MI->csh->mode != CS_MODE_64) {
769
27.0k
      imm = imm & 0xffffffff;
770
27.0k
    }
771
772
42.1k
    printImm(MI, O, imm, true);
773
774
42.1k
    if (MI->csh->detail_opt) {
775
42.1k
#ifndef CAPSTONE_DIET
776
42.1k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
777
42.1k
#endif
778
779
42.1k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
780
      // if op_count > 0, then this operand's size is taken from the destination op
781
42.1k
      if (MI->flat_insn->detail->x86.op_count > 0)
782
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
783
42.1k
      else if (opsize > 0)
784
1.95k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
785
40.1k
      else
786
40.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
787
42.1k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
788
789
42.1k
#ifndef CAPSTONE_DIET
790
42.1k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
791
42.1k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
792
42.1k
#endif
793
794
42.1k
      MI->flat_insn->detail->x86.op_count++;
795
42.1k
    }
796
797
42.1k
    if (MI->op1_size == 0)
798
42.1k
      MI->op1_size = MI->imm_size;
799
42.1k
  }
800
42.1k
}
801
802
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
803
673k
{
804
673k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
805
806
673k
  if (MCOperand_isReg(Op)) {
807
596k
    unsigned int reg = MCOperand_getReg(Op);
808
809
596k
    printRegName(O, reg);
810
596k
    if (MI->csh->detail_opt) {
811
596k
      if (MI->csh->doing_mem) {
812
73.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
813
522k
      } else {
814
522k
#ifndef CAPSTONE_DIET
815
522k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
816
522k
#endif
817
818
522k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
819
522k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
820
522k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
821
822
522k
#ifndef CAPSTONE_DIET
823
522k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
824
522k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
825
522k
#endif
826
827
522k
        MI->flat_insn->detail->x86.op_count++;
828
522k
      }
829
596k
    }
830
831
596k
    if (MI->op1_size == 0)
832
303k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
833
596k
  } else if (MCOperand_isImm(Op)) {
834
76.7k
    uint8_t encsize;
835
76.7k
    int64_t imm = MCOperand_getImm(Op);
836
76.7k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
837
838
76.7k
    if (opsize == 1)    // print 1 byte immediate in positive form
839
33.4k
      imm = imm & 0xff;
840
841
    // printf(">>> id = %u\n", MI->flat_insn->id);
842
76.7k
    switch(MI->flat_insn->id) {
843
37.1k
      default:
844
37.1k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
845
37.1k
        break;
846
847
454
      case X86_INS_MOVABS:
848
11.1k
      case X86_INS_MOV:
849
        // do not print number in negative form
850
11.1k
        printImm(MI, O, imm, true);
851
11.1k
        break;
852
853
0
      case X86_INS_IN:
854
0
      case X86_INS_OUT:
855
0
      case X86_INS_INT:
856
        // do not print number in negative form
857
0
        imm = imm & 0xff;
858
0
        printImm(MI, O, imm, true);
859
0
        break;
860
861
1.36k
      case X86_INS_LCALL:
862
2.96k
      case X86_INS_LJMP:
863
2.96k
      case X86_INS_JMP:
864
        // always print address in positive form
865
2.96k
        if (OpNo == 1) { // ptr16 part
866
1.48k
          imm = imm & 0xffff;
867
1.48k
          opsize = 2;
868
1.48k
        } else
869
1.48k
          opsize = 4;
870
2.96k
        printImm(MI, O, imm, true);
871
2.96k
        break;
872
873
7.25k
      case X86_INS_AND:
874
12.8k
      case X86_INS_OR:
875
18.0k
      case X86_INS_XOR:
876
        // do not print number in negative form
877
18.0k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
878
2.60k
          printImm(MI, O, imm, true);
879
15.4k
        else {
880
15.4k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
881
15.4k
          printImm(MI, O, imm, true);
882
15.4k
        }
883
18.0k
        break;
884
885
6.28k
      case X86_INS_RET:
886
7.47k
      case X86_INS_RETF:
887
        // RET imm16
888
7.47k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
889
555
          printImm(MI, O, imm, true);
890
6.91k
        else {
891
6.91k
          imm = 0xffff & imm;
892
6.91k
          printImm(MI, O, imm, true);
893
6.91k
        }
894
7.47k
        break;
895
76.7k
    }
896
897
76.7k
    if (MI->csh->detail_opt) {
898
76.7k
      if (MI->csh->doing_mem) {
899
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
900
76.7k
      } else {
901
76.7k
#ifndef CAPSTONE_DIET
902
76.7k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
903
76.7k
#endif
904
905
76.7k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
906
76.7k
        if (opsize > 0) {
907
65.0k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
908
65.0k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
909
65.0k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
910
2.72k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
911
2.72k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
912
2.72k
              MI->flat_insn->detail->x86.operands[0].size;
913
2.72k
          } else
914
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
2.72k
        } else
916
8.94k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
917
76.7k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
918
919
76.7k
#ifndef CAPSTONE_DIET
920
76.7k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
921
76.7k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
922
76.7k
#endif
923
924
76.7k
        MI->flat_insn->detail->x86.op_count++;
925
76.7k
      }
926
76.7k
    }
927
76.7k
  }
928
673k
}
929
930
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
931
280k
{
932
280k
  bool NeedPlus = false;
933
280k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
934
280k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
280k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
936
280k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
937
280k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
938
280k
  int reg;
939
940
280k
  if (MI->csh->detail_opt) {
941
280k
#ifndef CAPSTONE_DIET
942
280k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
943
280k
#endif
944
945
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
946
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
947
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
948
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
949
280k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
950
278k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
951
278k
        }
952
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
953
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
954
955
280k
#ifndef CAPSTONE_DIET
956
280k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
957
280k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
958
280k
#endif
959
280k
  }
960
961
  // If this has a segment register, print it.
962
280k
  reg = MCOperand_getReg(SegReg);
963
280k
  if (reg) {
964
8.63k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
965
8.63k
    if (MI->csh->detail_opt) {
966
8.63k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
967
8.63k
    }
968
8.63k
    SStream_concat0(O, ":");
969
8.63k
  }
970
971
280k
  SStream_concat0(O, "[");
972
973
280k
  if (MCOperand_getReg(BaseReg)) {
974
275k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
975
275k
    NeedPlus = true;
976
275k
  }
977
978
280k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
979
62.2k
    if (NeedPlus) SStream_concat0(O, " + ");
980
62.2k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
981
62.2k
    if (ScaleVal != 1)
982
9.86k
      SStream_concat(O, "*%u", ScaleVal);
983
62.2k
    NeedPlus = true;
984
62.2k
  }
985
986
280k
  if (MCOperand_isImm(DispSpec)) {
987
280k
    int64_t DispVal = MCOperand_getImm(DispSpec);
988
280k
    if (MI->csh->detail_opt)
989
280k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
990
280k
    if (DispVal) {
991
86.5k
      if (NeedPlus) {
992
82.2k
        if (DispVal < 0) {
993
30.6k
          SStream_concat0(O, " - ");
994
30.6k
          printImm(MI, O, -DispVal, true);
995
51.5k
        } else {
996
51.5k
          SStream_concat0(O, " + ");
997
51.5k
          printImm(MI, O, DispVal, true);
998
51.5k
        }
999
82.2k
      } else {
1000
        // memory reference to an immediate address
1001
4.29k
        if (MI->csh->mode == CS_MODE_64)
1002
299
          MI->op1_size = 8;
1003
4.29k
        if (DispVal < 0) {
1004
1.60k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1005
2.68k
        } else {
1006
2.68k
          printImm(MI, O, DispVal, true);
1007
2.68k
        }
1008
4.29k
      }
1009
1010
194k
    } else {
1011
      // DispVal = 0
1012
194k
      if (!NeedPlus)  // [0]
1013
550
        SStream_concat0(O, "0");
1014
194k
    }
1015
280k
  }
1016
1017
280k
  SStream_concat0(O, "]");
1018
1019
280k
  if (MI->csh->detail_opt)
1020
280k
    MI->flat_insn->detail->x86.op_count++;
1021
1022
280k
  if (MI->op1_size == 0)
1023
183k
    MI->op1_size = MI->x86opsize;
1024
280k
}
1025
1026
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1027
6.21k
{
1028
6.21k
  switch(MI->Opcode) {
1029
395
    default: break;
1030
633
    case X86_LEA16r:
1031
633
         MI->x86opsize = 2;
1032
633
         break;
1033
757
    case X86_LEA32r:
1034
1.42k
    case X86_LEA64_32r:
1035
1.42k
         MI->x86opsize = 4;
1036
1.42k
         break;
1037
511
    case X86_LEA64r:
1038
511
         MI->x86opsize = 8;
1039
511
         break;
1040
0
#ifndef CAPSTONE_X86_REDUCE
1041
427
    case X86_BNDCL32rm:
1042
695
    case X86_BNDCN32rm:
1043
1.08k
    case X86_BNDCU32rm:
1044
1.66k
    case X86_BNDSTXmr:
1045
2.29k
    case X86_BNDLDXrm:
1046
2.55k
    case X86_BNDCL64rm:
1047
2.95k
    case X86_BNDCN64rm:
1048
3.25k
    case X86_BNDCU64rm:
1049
3.25k
         MI->x86opsize = 16;
1050
3.25k
         break;
1051
6.21k
#endif
1052
6.21k
  }
1053
1054
6.21k
  printMemReference(MI, OpNo, O);
1055
6.21k
}
1056
1057
#ifdef CAPSTONE_X86_REDUCE
1058
#include "X86GenAsmWriter1_reduce.inc"
1059
#else
1060
#include "X86GenAsmWriter1.inc"
1061
#endif
1062
1063
#include "X86GenRegisterName1.inc"
1064
1065
#endif