Coverage Report

Created: 2025-07-11 06:32

/src/capstonev5/arch/ARM/ARMDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
//===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
10
/* Capstone Disassembly Engine */
11
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
12
13
#ifdef CAPSTONE_HAS_ARM
14
15
#include <stdio.h>
16
#include <string.h>
17
#include <stdlib.h>
18
#include <capstone/platform.h>
19
20
#include "ARMAddressingModes.h"
21
#include "ARMBaseInfo.h"
22
#include "../../MCFixedLenDisassembler.h"
23
#include "../../MCInst.h"
24
#include "../../MCInstrDesc.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../LEB128.h"
27
#include "../../MCDisassembler.h"
28
#include "../../cs_priv.h"
29
#include "../../utils.h"
30
31
#include "ARMDisassembler.h"
32
#include "ARMMapping.h"
33
34
#define GET_SUBTARGETINFO_ENUM
35
#include "ARMGenSubtargetInfo.inc"
36
37
#define GET_INSTRINFO_MC_DESC
38
#include "ARMGenInstrInfo.inc"
39
40
#define GET_INSTRINFO_ENUM
41
#include "ARMGenInstrInfo.inc"
42
43
static bool ITStatus_push_back(ARM_ITStatus *it, char v)
44
13.4k
{
45
13.4k
  if (it->size >= sizeof(it->ITStates)) {
46
    // TODO: consider warning user.
47
0
    it->size = 0;
48
0
  }
49
13.4k
  it->ITStates[it->size] = v;
50
13.4k
  it->size++;
51
52
13.4k
  return true;
53
13.4k
}
54
55
// Returns true if the current instruction is in an IT block
56
static bool ITStatus_instrInITBlock(ARM_ITStatus *it)
57
1.27M
{
58
  //return !ITStates.empty();
59
1.27M
  return (it->size > 0);
60
1.27M
}
61
62
// Returns true if current instruction is the last instruction in an IT block
63
static bool ITStatus_instrLastInITBlock(ARM_ITStatus *it)
64
284
{
65
284
  return (it->size == 1);
66
284
}
67
68
// Handles the condition code status of instructions in IT blocks
69
70
// Returns the condition code for instruction in IT block
71
static unsigned ITStatus_getITCC(ARM_ITStatus *it)
72
530k
{
73
530k
  unsigned CC = ARMCC_AL;
74
75
530k
  if (ITStatus_instrInITBlock(it))
76
    //CC = ITStates.back();
77
13.0k
    CC = it->ITStates[it->size-1];
78
79
530k
  return CC;
80
530k
}
81
82
// Advances the IT block state to the next T or E
83
static void ITStatus_advanceITState(ARM_ITStatus *it)
84
13.0k
{
85
  //ITStates.pop_back();
86
13.0k
  it->size--;
87
13.0k
}
88
89
// Called when decoding an IT instruction. Sets the IT state for the following
90
// instructions that for the IT block. Firstcond and Mask correspond to the 
91
// fields in the IT instruction encoding.
92
static void ITStatus_setITState(ARM_ITStatus *it, char Firstcond, char Mask)
93
4.04k
{
94
  // (3 - the number of trailing zeros) is the number of then / else.
95
4.04k
  unsigned CondBit0 = Firstcond & 1;
96
4.04k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
97
4.04k
  unsigned char CCBits = (unsigned char)Firstcond & 0xf;
98
4.04k
  unsigned Pos;
99
100
  //assert(NumTZ <= 3 && "Invalid IT mask!");
101
  // push condition codes onto the stack the correct order for the pops
102
13.4k
  for (Pos = NumTZ + 1; Pos <= 3; ++Pos) {
103
9.38k
    bool T = ((Mask >> Pos) & 1) == (int)CondBit0;
104
105
9.38k
    if (T)
106
4.56k
      ITStatus_push_back(it, CCBits);
107
4.81k
    else
108
4.81k
      ITStatus_push_back(it, CCBits ^ 1);
109
9.38k
  }
110
111
4.04k
  ITStatus_push_back(it, CCBits);
112
4.04k
}
113
114
/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
115
116
static bool Check(DecodeStatus *Out, DecodeStatus In)
117
3.27M
{
118
3.27M
  switch (In) {
119
3.13M
    case MCDisassembler_Success:
120
      // Out stays the same.
121
3.13M
      return true;
122
117k
    case MCDisassembler_SoftFail:
123
117k
      *Out = In;
124
117k
      return true;
125
13.8k
    case MCDisassembler_Fail:
126
13.8k
      *Out = In;
127
13.8k
      return false;
128
0
    default:  // never reached
129
0
      return false;
130
3.27M
  }
131
3.27M
}
132
133
// Forward declare these because the autogenerated code will reference them.
134
// Definitions are further down.
135
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
136
    uint64_t Address, const void *Decoder);
137
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst,
138
    unsigned RegNo, uint64_t Address, const void *Decoder);
139
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst,
140
    unsigned RegNo, uint64_t Address, const void *Decoder);
141
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
142
    uint64_t Address, const void *Decoder);
143
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
144
    uint64_t Address, const void *Decoder);
145
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
146
    uint64_t Address, const void *Decoder);
147
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
148
    uint64_t Address, const void *Decoder);
149
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
150
    uint64_t Address, const void *Decoder);
151
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
152
    uint64_t Address, const void *Decoder);
153
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
154
    uint64_t Address, const void *Decoder);
155
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst,
156
    unsigned RegNo, uint64_t Address, const void *Decoder);
157
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
158
    uint64_t Address, const void *Decoder);
159
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
160
    uint64_t Address, const void *Decoder);
161
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
162
    unsigned RegNo, uint64_t Address, const void *Decoder);
163
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
164
    uint64_t Address, const void *Decoder);
165
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
166
    uint64_t Address, const void *Decoder);
167
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
168
    uint64_t Address, const void *Decoder);
169
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
170
    uint64_t Address, const void *Decoder);
171
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
172
    uint64_t Address, const void *Decoder);
173
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Insn,
174
    uint64_t Address, const void *Decoder);
175
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
176
    uint64_t Address, const void *Decoder);
177
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst,
178
    unsigned Insn, uint64_t Address, const void *Decoder);
179
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Insn,
180
    uint64_t Address, const void *Decoder);
181
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst,unsigned Insn,
182
    uint64_t Address, const void *Decoder);
183
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Insn,
184
    uint64_t Address, const void *Decoder);
185
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Insn,
186
    uint64_t Address, const void *Decoder);
187
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst * Inst,
188
    unsigned Insn, uint64_t Adddress, const void *Decoder);
189
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
190
    uint64_t Address, const void *Decoder);
191
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
192
    uint64_t Address, const void *Decoder);
193
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
194
    uint64_t Address, const void *Decoder);
195
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
196
    uint64_t Address, const void *Decoder);
197
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
198
    uint64_t Address, const void *Decoder);
199
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
200
    uint64_t Address, const void *Decoder);
201
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
202
    uint64_t Address, const void *Decoder);
203
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
204
    uint64_t Address, const void *Decoder);
205
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
206
    uint64_t Address, const void *Decoder);
207
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst,unsigned Insn,
208
    uint64_t Address, const void *Decoder);
209
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
210
    uint64_t Address, const void *Decoder);
211
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Val,
212
    uint64_t Address, const void *Decoder);
213
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Val,
214
    uint64_t Address, const void *Decoder);
215
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Val,
216
    uint64_t Address, const void *Decoder);
217
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Val,
218
    uint64_t Address, const void *Decoder);
219
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Val,
220
    uint64_t Address, const void *Decoder);
221
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Val,
222
    uint64_t Address, const void *Decoder);
223
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Val,
224
    uint64_t Address, const void *Decoder);
225
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Val,
226
    uint64_t Address, const void *Decoder);
227
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Val,
228
    uint64_t Address, const void *Decoder);
229
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Val,
230
    uint64_t Address, const void *Decoder);
231
static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst,unsigned Val,
232
    uint64_t Address, const void *Decoder);
233
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Val,
234
    uint64_t Address, const void *Decoder);
235
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
236
    uint64_t Address, const void *Decoder);
237
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
238
    uint64_t Address, const void *Decoder);
239
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
240
    uint64_t Address, const void *Decoder);
241
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
242
    uint64_t Address, const void *Decoder);
243
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
244
    uint64_t Address, const void *Decoder);
245
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
246
    uint64_t Address, const void *Decoder);
247
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Insn,
248
    uint64_t Address, const void *Decoder);
249
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Insn,
250
    uint64_t Address, const void *Decoder);
251
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Insn,
252
    uint64_t Address, const void *Decoder);
253
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Insn,
254
    uint64_t Address, const void *Decoder);
255
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Insn,
256
    uint64_t Address, const void *Decoder);
257
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
258
    uint64_t Address, const void *Decoder);
259
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
260
    uint64_t Address, const void *Decoder);
261
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
262
    uint64_t Address, const void *Decoder);
263
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
264
    uint64_t Address, const void *Decoder);
265
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
266
    uint64_t Address, const void *Decoder);
267
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
268
    uint64_t Address, const void *Decoder);
269
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
270
    uint64_t Address, const void *Decoder);
271
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
272
    uint64_t Address, const void *Decoder);
273
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
274
    uint64_t Address, const void *Decoder);
275
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
276
    uint64_t Address, const void *Decoder);
277
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
278
    uint64_t Address, const void *Decoder);
279
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
280
    uint64_t Address, const void *Decoder);
281
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
282
    uint64_t Address, const void *Decoder);
283
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
284
    uint64_t Address, const void *Decoder);
285
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
286
    uint64_t Address, const void *Decoder);
287
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
288
    uint64_t Address, const void *Decoder);
289
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
290
    uint64_t Address, const void *Decoder);
291
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
292
    uint64_t Address, const void *Decoder);
293
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
294
    uint64_t Address, const void *Decoder);
295
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
296
    uint64_t Address, const void *Decoder);
297
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
298
    uint64_t Address, const void *Decoder);
299
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
300
    uint64_t Address, const void *Decoder);
301
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
302
    uint64_t Address, const void *Decoder);
303
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
304
    uint64_t Address, const void *Decoder);
305
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
306
    uint64_t Address, const void *Decoder);
307
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
308
    uint64_t Address, const void *Decoder);
309
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
310
    uint64_t Address, const void *Decoder);
311
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
312
    uint64_t Address, const void *Decoder);
313
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Val,
314
    uint64_t Address, const void *Decoder);
315
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
316
    uint64_t Address, const void* Decoder);
317
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
318
    uint64_t Address, const void* Decoder);
319
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
320
    uint64_t Address, const void* Decoder);
321
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
322
    uint64_t Address, const void* Decoder);
323
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
324
    uint64_t Address, const void *Decoder);
325
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
326
    uint64_t Address, const void *Decoder);
327
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
328
    uint64_t Address, const void *Decoder);
329
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
330
    uint64_t Address, const void *Decoder);
331
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
332
    uint64_t Address, const void *Decoder);
333
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Val,
334
    uint64_t Address, const void *Decoder);
335
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
336
    uint64_t Address, const void *Decoder);
337
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
338
    uint64_t Address, const void *Decoder);
339
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
340
    uint64_t Address, const void *Decoder);
341
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Insn,
342
    uint64_t Address, const void *Decoder);
343
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
344
    uint64_t Address, const void *Decoder);
345
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Val,
346
    uint64_t Address, const void *Decoder);
347
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Val,
348
    uint64_t Address, const void *Decoder);
349
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
350
    uint64_t Address, const void *Decoder);
351
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst,unsigned Val,
352
    uint64_t Address, const void *Decoder);
353
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
354
    uint64_t Address, const void *Decoder);
355
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Val,
356
    uint64_t Address, const void *Decoder);
357
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst,unsigned Insn,
358
    uint64_t Address, const void *Decoder);
359
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst,unsigned Insn,
360
    uint64_t Address, const void *Decoder);
361
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Val,
362
    uint64_t Address, const void *Decoder);
363
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Val,
364
    uint64_t Address, const void *Decoder);
365
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
366
    uint64_t Address, const void *Decoder);
367
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
368
    uint64_t Address, const void *Decoder);
369
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
370
    uint64_t Address, const void *Decoder);
371
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
372
    uint64_t Address, const void *Decoder);
373
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
374
    uint64_t Address, const void *Decoder);
375
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
376
    uint64_t Address, const void *Decoder);
377
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
378
    uint64_t Address, const void *Decoder);
379
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
380
    uint64_t Address, const void *Decoder);
381
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst, unsigned Insn,
382
    uint64_t Address, const void *Decoder);
383
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
384
    uint64_t Address, const void *Decoder);
385
386
// Hacky: enable all features for disassembler
387
bool ARM_getFeatureBits(unsigned int mode, unsigned int feature)
388
2.51M
{
389
2.51M
  if ((mode & CS_MODE_V8) == 0) {
390
    // not V8 mode
391
1.89M
    if (feature == ARM_HasV8Ops || feature == ARM_HasV8_1aOps ||
392
1.89M
      feature == ARM_HasV8_4aOps || feature == ARM_HasV8_3aOps)
393
      // HasV8MBaselineOps
394
100k
      return false;
395
1.89M
  }
396
2.40M
  if (feature == ARM_FeatureVFPOnlySP)
397
9.60k
    return false;
398
399
2.40M
  if ((mode & CS_MODE_MCLASS) == 0) {
400
1.66M
    if (feature == ARM_FeatureMClass)
401
83.4k
      return false;
402
1.66M
  }
403
404
2.31M
  if ((mode & CS_MODE_THUMB) == 0) {
405
    // not Thumb
406
305k
    if (feature == ARM_FeatureThumb2 || feature == ARM_ModeThumb)
407
198k
      return false;
408
    // FIXME: what mode enables D16?
409
106k
    if (feature == ARM_FeatureD16)
410
34.7k
      return false;
411
2.01M
  } else {
412
    // Thumb
413
2.01M
    if (feature == ARM_FeatureD16)
414
167k
      return false;
415
2.01M
  }
416
417
1.91M
  if (feature == ARM_FeatureMClass && (mode & CS_MODE_MCLASS) == 0)
418
0
    return false;
419
420
  // we support everything
421
1.91M
  return true;
422
1.91M
}
423
424
#include "ARMGenDisassemblerTables.inc"
425
426
static DecodeStatus DecodePredicateOperand(MCInst *Inst, unsigned Val,
427
    uint64_t Address, const void *Decoder)
428
166k
{
429
166k
  if (Val == 0xF) return MCDisassembler_Fail;
430
431
  // AL predicate is not allowed on Thumb1 branches.
432
157k
  if (MCInst_getOpcode(Inst) == ARM_tBcc && Val == 0xE)
433
0
    return MCDisassembler_Fail;
434
435
157k
  MCOperand_CreateImm0(Inst, Val);
436
437
157k
  if (Val == ARMCC_AL) {
438
26.3k
    MCOperand_CreateReg0(Inst, 0);
439
26.3k
  } else
440
131k
    MCOperand_CreateReg0(Inst, ARM_CPSR);
441
442
157k
  return MCDisassembler_Success;
443
157k
}
444
445
#define GET_REGINFO_MC_DESC
446
#include "ARMGenRegisterInfo.inc"
447
void ARM_init(MCRegisterInfo *MRI)
448
11.0k
{
449
  /* 
450
    InitMCRegisterInfo(ARMRegDesc, 289,
451
    RA, PC,
452
    ARMMCRegisterClasses, 103,
453
    ARMRegUnitRoots, 77, ARMRegDiffLists, ARMRegStrings,
454
    ARMSubRegIdxLists, 57,
455
    ARMSubRegIdxRanges, ARMRegEncodingTable);
456
   */
457
458
11.0k
  MCRegisterInfo_InitMCRegisterInfo(MRI, ARMRegDesc, 289,
459
11.0k
      0, 0, 
460
11.0k
      ARMMCRegisterClasses, 103,
461
11.0k
      0, 0, ARMRegDiffLists, 0, 
462
11.0k
      ARMSubRegIdxLists, 57,
463
11.0k
      0);
464
11.0k
}
465
466
// Post-decoding checks
467
static DecodeStatus checkDecodedInstruction(MCInst *MI,
468
    uint32_t Insn,
469
    DecodeStatus Result)
470
133k
{
471
133k
  switch (MCInst_getOpcode(MI)) {
472
233
    case ARM_HVC: {
473
        // HVC is undefined if condition = 0xf otherwise upredictable
474
        // if condition != 0xe
475
233
        uint32_t Cond = (Insn >> 28) & 0xF;
476
477
233
        if (Cond == 0xF)
478
3
          return MCDisassembler_Fail;
479
480
230
        if (Cond != 0xE)
481
223
          return MCDisassembler_SoftFail;
482
483
7
        return Result;
484
230
      }
485
132k
    default:
486
132k
         return Result;
487
133k
  }
488
133k
}
489
490
static DecodeStatus _ARM_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
491
    uint16_t *Size, uint64_t Address)
492
149k
{
493
149k
  uint32_t insn;
494
149k
  DecodeStatus result;
495
496
149k
  *Size = 0;
497
498
149k
  if (code_len < 4)
499
    // not enough data
500
1.51k
    return MCDisassembler_Fail;
501
502
147k
  if (MI->flat_insn->detail) {
503
147k
    unsigned int i;
504
505
147k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm) + sizeof(cs_arm));
506
507
5.46M
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
508
5.32M
      MI->flat_insn->detail->arm.operands[i].vector_index = -1;
509
5.32M
      MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
510
5.32M
    }
511
147k
  }
512
513
147k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
514
0
    insn = (code[3] << 0) | (code[2] << 8) |
515
0
      (code[1] <<  16) | ((uint32_t) code[0] << 24);
516
147k
  else
517
147k
    insn = ((uint32_t) code[3] << 24) | (code[2] << 16) |
518
147k
      (code[1] <<  8) | (code[0] <<  0);
519
520
  // Calling the auto-generated decoder function.
521
147k
  result = decodeInstruction_4(DecoderTableARM32, MI, insn, Address);
522
147k
  if (result != MCDisassembler_Fail) {
523
115k
    result = checkDecodedInstruction(MI, insn, result);
524
115k
    if (result != MCDisassembler_Fail)
525
115k
      *Size = 4;
526
527
115k
    return result;
528
115k
  }
529
530
  // VFP and NEON instructions, similarly, are shared between ARM
531
  // and Thumb modes.
532
32.2k
  MCInst_clear(MI);
533
32.2k
  result = decodeInstruction_4(DecoderTableVFP32, MI, insn, Address);
534
32.2k
  if (result != MCDisassembler_Fail) {
535
6.63k
    *Size = 4;
536
6.63k
    return result;
537
6.63k
  }
538
539
25.6k
  MCInst_clear(MI);
540
25.6k
  result = decodeInstruction_4(DecoderTableVFPV832, MI, insn, Address);
541
25.6k
  if (result != MCDisassembler_Fail) {
542
1.71k
    *Size = 4;
543
1.71k
    return result;
544
1.71k
  }
545
546
23.9k
  MCInst_clear(MI);
547
23.9k
  result = decodeInstruction_4(DecoderTableNEONData32, MI, insn, Address);
548
23.9k
  if (result != MCDisassembler_Fail) {
549
3.65k
    *Size = 4;
550
    // Add a fake predicate operand, because we share these instruction
551
    // definitions with Thumb2 where these instructions are predicable.
552
3.65k
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
553
0
      return MCDisassembler_Fail;
554
3.65k
    return result;
555
3.65k
  }
556
557
20.2k
  MCInst_clear(MI);
558
20.2k
  result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, insn, Address);
559
20.2k
  if (result != MCDisassembler_Fail) {
560
1.67k
    *Size = 4;
561
    // Add a fake predicate operand, because we share these instruction
562
    // definitions with Thumb2 where these instructions are predicable.
563
1.67k
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
564
0
      return MCDisassembler_Fail;
565
1.67k
    return result;
566
1.67k
  }
567
568
18.6k
  MCInst_clear(MI);
569
18.6k
  result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn, Address);
570
18.6k
  if (result != MCDisassembler_Fail) {
571
237
    *Size = 4;
572
    // Add a fake predicate operand, because we share these instruction
573
    // definitions with Thumb2 where these instructions are predicable.
574
237
    if (!DecodePredicateOperand(MI, 0xE, Address, NULL))
575
0
      return MCDisassembler_Fail;
576
237
    return result;
577
237
  }
578
579
18.3k
  MCInst_clear(MI);
580
18.3k
  result = decodeInstruction_4(DecoderTablev8NEON32, MI, insn, Address);
581
18.3k
  if (result != MCDisassembler_Fail) {
582
66
    *Size = 4;
583
66
    return result;
584
66
  }
585
586
18.3k
  MCInst_clear(MI);
587
18.3k
  result = decodeInstruction_4(DecoderTablev8Crypto32, MI, insn, Address);
588
18.3k
  if (result != MCDisassembler_Fail) {
589
70
    *Size = 4;
590
70
    return result;
591
70
  }
592
593
18.2k
  result = decodeInstruction_4(DecoderTableCoProc32, MI, insn, Address);
594
18.2k
  if (result != MCDisassembler_Fail) {
595
17.6k
    result = checkDecodedInstruction(MI, insn, result);
596
17.6k
    if (result != MCDisassembler_Fail)
597
17.6k
      *Size = 4;
598
599
17.6k
    return result;
600
17.6k
  }
601
602
544
  MCInst_clear(MI);
603
544
  *Size = 0;
604
544
  return MCDisassembler_Fail;
605
18.2k
}
606
607
// Thumb1 instructions don't have explicit S bits. Rather, they
608
// implicitly set CPSR. Since it's not represented in the encoding, the
609
// auto-generated decoder won't inject the CPSR operand. We need to fix
610
// that as a post-pass.
611
static void AddThumb1SBit(MCInst *MI, bool InITBlock)
612
409k
{
613
409k
  const MCOperandInfo *OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
614
409k
  unsigned short NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
615
409k
  unsigned i;
616
617
831k
  for (i = 0; i < NumOps; ++i) {
618
824k
    if (i == MCInst_getNumOperands(MI)) break;
619
620
824k
    if (MCOperandInfo_isOptionalDef(&OpInfo[i]) && OpInfo[i].RegClass == ARM_CCRRegClassID) {
621
402k
      if (i > 0 && MCOperandInfo_isPredicate(&OpInfo[i - 1])) continue;
622
402k
      MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
623
402k
      return;
624
402k
    }
625
824k
  }
626
627
  //MI.insert(I, MCOperand_CreateReg0(Inst, InITBlock ? 0 : ARM_CPSR));
628
6.47k
  MCInst_insert0(MI, i, MCOperand_CreateReg1(MI, InITBlock ? 0 : ARM_CPSR));
629
6.47k
}
630
631
// Most Thumb instructions don't have explicit predicates in the
632
// encoding, but rather get their predicates from IT context. We need
633
// to fix up the predicate operands using this context information as a
634
// post-pass.
635
static DecodeStatus AddThumbPredicate(cs_struct *ud, MCInst *MI)
636
580k
{
637
580k
  DecodeStatus S = MCDisassembler_Success;
638
580k
  const MCOperandInfo *OpInfo;
639
580k
  unsigned short NumOps;
640
580k
  unsigned int i;
641
580k
  unsigned CC;
642
643
  // A few instructions actually have predicates encoded in them. Don't
644
  // try to overwrite it if we're seeing one of those.
645
580k
  switch (MCInst_getOpcode(MI)) {
646
13.7k
    case ARM_tBcc:
647
14.9k
    case ARM_t2Bcc:
648
16.3k
    case ARM_tCBZ:
649
19.0k
    case ARM_tCBNZ:
650
19.3k
    case ARM_tCPS:
651
19.5k
    case ARM_t2CPS3p:
652
19.7k
    case ARM_t2CPS2p:
653
19.8k
    case ARM_t2CPS1p:
654
63.1k
    case ARM_tMOVSr:
655
63.3k
    case ARM_tSETEND:
656
      // Some instructions (mostly conditional branches) are not
657
      // allowed in IT blocks.
658
63.3k
      if (ITStatus_instrInITBlock(&(ud->ITBlock)))
659
1.10k
        S = MCDisassembler_SoftFail;
660
62.2k
      else
661
62.2k
        return MCDisassembler_Success;
662
1.10k
      break;
663
664
3.11k
    case ARM_t2HINT:
665
3.11k
      if (MCOperand_getImm(MCInst_getOperand(MI, 0)) == 0x10)
666
275
        S = MCDisassembler_SoftFail;
667
3.11k
      break;
668
669
5.36k
    case ARM_tB:
670
6.09k
    case ARM_t2B:
671
6.22k
    case ARM_t2TBB:
672
6.62k
    case ARM_t2TBH:
673
      // Some instructions (mostly unconditional branches) can
674
      // only appears at the end of, or outside of, an IT.
675
      // if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
676
6.62k
      if (ITStatus_instrInITBlock(&(ud->ITBlock)) && !ITStatus_instrLastInITBlock(&(ud->ITBlock)))
677
222
        S = MCDisassembler_SoftFail;
678
6.62k
      break;
679
507k
    default:
680
507k
      break;
681
580k
  }
682
683
  // If we're in an IT block, base the predicate on that.  Otherwise,
684
  // assume a predicate of AL.
685
517k
  CC = ITStatus_getITCC(&(ud->ITBlock));
686
517k
  if (CC == 0xF) 
687
1.03k
    CC = ARMCC_AL;
688
689
517k
  if (ITStatus_instrInITBlock(&(ud->ITBlock)))
690
12.2k
    ITStatus_advanceITState(&(ud->ITBlock));
691
692
517k
  OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
693
517k
  NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
694
695
2.10M
  for (i = 0; i < NumOps; ++i) {
696
2.10M
    if (i == MCInst_getNumOperands(MI)) break;
697
698
1.63M
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
699
41.0k
      MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
700
701
41.0k
      if (CC == ARMCC_AL)
702
40.2k
        MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, 0));
703
756
      else
704
756
        MCInst_insert0(MI, i+1, MCOperand_CreateReg1(MI, ARM_CPSR));
705
706
41.0k
      return S;
707
41.0k
    }
708
1.63M
  }
709
710
476k
  MCInst_insert0(MI, i, MCOperand_CreateImm1(MI, CC));
711
712
476k
  if (CC == ARMCC_AL)
713
468k
    MCInst_insert0(MI, i + 1, MCOperand_CreateReg1(MI, 0));
714
8.33k
  else
715
8.33k
    MCInst_insert0(MI, i + 1, MCOperand_CreateReg1(MI, ARM_CPSR));
716
717
476k
  return S;
718
517k
}
719
720
// Thumb VFP instructions are a special case. Because we share their
721
// encodings between ARM and Thumb modes, and they are predicable in ARM
722
// mode, the auto-generated decoder will give them an (incorrect)
723
// predicate operand. We need to rewrite these operands based on the IT
724
// context as a post-pass.
725
static void UpdateThumbVFPPredicate(cs_struct *ud, MCInst *MI)
726
12.4k
{
727
12.4k
  unsigned CC;
728
12.4k
  unsigned short NumOps;
729
12.4k
  const MCOperandInfo *OpInfo;
730
12.4k
  unsigned i;
731
732
12.4k
  CC = ITStatus_getITCC(&(ud->ITBlock));
733
12.4k
  if (ITStatus_instrInITBlock(&(ud->ITBlock)))
734
856
    ITStatus_advanceITState(&(ud->ITBlock));
735
736
12.4k
  OpInfo = ARMInsts[MCInst_getOpcode(MI)].OpInfo;
737
12.4k
  NumOps = ARMInsts[MCInst_getOpcode(MI)].NumOperands;
738
739
39.4k
  for (i = 0; i < NumOps; ++i) {
740
39.4k
    if (MCOperandInfo_isPredicate(&OpInfo[i])) {
741
12.4k
      MCOperand_setImm(MCInst_getOperand(MI, i), CC);
742
743
12.4k
      if (CC == ARMCC_AL)
744
11.8k
        MCOperand_setReg(MCInst_getOperand(MI, i + 1), 0);
745
599
      else
746
599
        MCOperand_setReg(MCInst_getOperand(MI, i + 1), ARM_CPSR);
747
748
12.4k
      return;
749
12.4k
    }
750
39.4k
  }
751
12.4k
}
752
753
static DecodeStatus _Thumb_getInstruction(cs_struct *ud, MCInst *MI, const uint8_t *code, size_t code_len,
754
    uint16_t *Size, uint64_t Address)
755
603k
{
756
603k
  uint16_t insn16;
757
603k
  DecodeStatus result;
758
603k
  bool InITBlock;
759
603k
  unsigned Firstcond, Mask; 
760
603k
  uint32_t NEONLdStInsn, insn32, NEONDataInsn, NEONCryptoInsn, NEONv8Insn;
761
603k
  size_t i;
762
763
  // We want to read exactly 2 bytes of data.
764
603k
  if (code_len < 2)
765
    // not enough data
766
1.83k
    return MCDisassembler_Fail;
767
768
601k
  if (MI->flat_insn->detail) {
769
601k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, arm)+sizeof(cs_arm));
770
22.2M
    for (i = 0; i < ARR_SIZE(MI->flat_insn->detail->arm.operands); i++) {
771
21.6M
      MI->flat_insn->detail->arm.operands[i].vector_index = -1;
772
21.6M
      MI->flat_insn->detail->arm.operands[i].neon_lane = -1;
773
21.6M
    }
774
601k
  }
775
776
601k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
777
0
    insn16 = (code[0] << 8) | code[1];
778
601k
  else
779
601k
    insn16 = (code[1] << 8) | code[0];
780
781
601k
  result = decodeInstruction_2(DecoderTableThumb16, MI, insn16, Address);
782
601k
  if (result != MCDisassembler_Fail) {
783
263k
    *Size = 2;
784
263k
    Check(&result, AddThumbPredicate(ud, MI));
785
263k
    return result;
786
263k
  }
787
788
338k
  MCInst_clear(MI);
789
338k
  result = decodeInstruction_2(DecoderTableThumbSBit16, MI, insn16, Address);
790
338k
  if (result) {
791
136k
    *Size = 2;
792
136k
    InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
793
136k
    Check(&result, AddThumbPredicate(ud, MI));
794
136k
    AddThumb1SBit(MI, InITBlock);
795
136k
    return result;
796
136k
  }
797
798
201k
  MCInst_clear(MI);
799
201k
  result = decodeInstruction_2(DecoderTableThumb216, MI, insn16, Address);
800
201k
  if (result != MCDisassembler_Fail) {
801
8.85k
    *Size = 2;
802
803
    // Nested IT blocks are UNPREDICTABLE.  Must be checked before we add
804
    // the Thumb predicate.
805
8.85k
    if (MCInst_getOpcode(MI) == ARM_t2IT && ITStatus_instrInITBlock(&(ud->ITBlock)))
806
4.80k
      return MCDisassembler_SoftFail;
807
808
4.04k
    Check(&result, AddThumbPredicate(ud, MI));
809
810
    // If we find an IT instruction, we need to parse its condition
811
    // code and mask operands so that we can apply them correctly
812
    // to the subsequent instructions.
813
4.04k
    if (MCInst_getOpcode(MI) == ARM_t2IT) {
814
4.04k
      Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 0));
815
4.04k
      Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, 1));
816
4.04k
      ITStatus_setITState(&(ud->ITBlock), (char)Firstcond, (char)Mask);
817
818
      // An IT instruction that would give a 'NV' predicate is unpredictable.
819
      // if (Firstcond == ARMCC_AL && !isPowerOf2_32(Mask))
820
      //  CS << "unpredictable IT predicate sequence";
821
4.04k
    }
822
823
4.04k
    return result;
824
8.85k
  }
825
826
  // We want to read exactly 4 bytes of data.
827
192k
  if (code_len < 4)
828
    // not enough data
829
437
    return MCDisassembler_Fail;
830
831
192k
  if (MODE_IS_BIG_ENDIAN(ud->mode))
832
0
    insn32 = (code[3] <<  0) | (code[2] <<  8) |
833
0
      (code[1] << 16) | ((uint32_t) code[0] << 24);
834
192k
  else
835
192k
    insn32 = (code[3] <<  8) | (code[2] <<  0) |
836
192k
      ((uint32_t) code[1] << 24) | (code[0] << 16);
837
838
192k
  MCInst_clear(MI);
839
192k
  result = decodeInstruction_4(DecoderTableThumb32, MI, insn32, Address);
840
192k
  if (result != MCDisassembler_Fail) {
841
3.02k
    *Size = 4;
842
3.02k
    InITBlock = ITStatus_instrInITBlock(&(ud->ITBlock));
843
3.02k
    Check(&result, AddThumbPredicate(ud, MI));
844
3.02k
    AddThumb1SBit(MI, InITBlock);
845
846
3.02k
    return result;
847
3.02k
  }
848
849
188k
  MCInst_clear(MI);
850
188k
  result = decodeInstruction_4(DecoderTableThumb232, MI, insn32, Address);
851
188k
  if (result != MCDisassembler_Fail) {
852
85.4k
    *Size = 4;
853
85.4k
    Check(&result, AddThumbPredicate(ud, MI));
854
85.4k
    return result;
855
85.4k
  }
856
857
103k
  if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
858
25.8k
    MCInst_clear(MI);
859
25.8k
    result = decodeInstruction_4(DecoderTableVFP32, MI, insn32, Address);
860
25.8k
    if (result != MCDisassembler_Fail) {
861
12.4k
      *Size = 4;
862
12.4k
      UpdateThumbVFPPredicate(ud, MI);
863
12.4k
      return result;
864
12.4k
    }
865
25.8k
  }
866
867
91.1k
  MCInst_clear(MI);
868
91.1k
  result = decodeInstruction_4(DecoderTableVFPV832, MI, insn32, Address);
869
91.1k
  if (result != MCDisassembler_Fail) {
870
2.49k
    *Size = 4;
871
2.49k
    return result;
872
2.49k
  }
873
874
88.6k
  if (fieldFromInstruction_4(insn32, 28, 4) == 0xE) {
875
13.4k
    MCInst_clear(MI);
876
13.4k
    result = decodeInstruction_4(DecoderTableNEONDup32, MI, insn32, Address);
877
13.4k
    if (result != MCDisassembler_Fail) {
878
819
      *Size = 4;
879
819
      Check(&result, AddThumbPredicate(ud, MI));
880
819
      return result;
881
819
    }
882
13.4k
  }
883
884
87.8k
  if (fieldFromInstruction_4(insn32, 24, 8) == 0xF9) {
885
50.1k
    MCInst_clear(MI);
886
50.1k
    NEONLdStInsn = insn32;
887
50.1k
    NEONLdStInsn &= 0xF0FFFFFF;
888
50.1k
    NEONLdStInsn |= 0x04000000;
889
50.1k
    result = decodeInstruction_4(DecoderTableNEONLoadStore32, MI, NEONLdStInsn, Address);
890
50.1k
    if (result != MCDisassembler_Fail) {
891
49.9k
      *Size = 4;
892
49.9k
      Check(&result, AddThumbPredicate(ud, MI));
893
49.9k
      return result;
894
49.9k
    }
895
50.1k
  }
896
897
37.8k
  if (fieldFromInstruction_4(insn32, 24, 4) == 0xF) {
898
22.0k
    MCInst_clear(MI);
899
22.0k
    NEONDataInsn = insn32;
900
22.0k
    NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
901
22.0k
    NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
902
22.0k
    NEONDataInsn |= 0x12000000; // Set bits 28 and 25
903
22.0k
    result = decodeInstruction_4(DecoderTableNEONData32, MI, NEONDataInsn, Address);
904
22.0k
    if (result != MCDisassembler_Fail) {
905
21.5k
      *Size = 4;
906
21.5k
      Check(&result, AddThumbPredicate(ud, MI));
907
21.5k
      return result;
908
21.5k
    }
909
22.0k
  }
910
911
16.2k
  MCInst_clear(MI);
912
16.2k
  NEONCryptoInsn = insn32;
913
16.2k
  NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
914
16.2k
  NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
915
16.2k
  NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
916
16.2k
  result = decodeInstruction_4(DecoderTablev8Crypto32, MI, NEONCryptoInsn, Address);
917
16.2k
  if (result != MCDisassembler_Fail) {
918
151
    *Size = 4;
919
151
    return result;
920
151
  }
921
922
16.0k
  MCInst_clear(MI);
923
16.0k
  NEONv8Insn = insn32;
924
16.0k
  NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
925
16.0k
  result = decodeInstruction_4(DecoderTablev8NEON32, MI, NEONv8Insn, Address);
926
16.0k
  if (result != MCDisassembler_Fail) {
927
652
    *Size = 4;
928
652
    return result;
929
652
  }
930
931
15.4k
  MCInst_clear(MI);
932
15.4k
  result = decodeInstruction_4(DecoderTableThumb2CoProc32, MI, insn32, Address);
933
15.4k
  if (result != MCDisassembler_Fail) {
934
14.6k
    *Size = 4;
935
14.6k
    Check(&result, AddThumbPredicate(ud, MI));
936
14.6k
    return result;
937
14.6k
  }
938
939
748
  MCInst_clear(MI);
940
748
  *Size = 0;
941
942
748
  return MCDisassembler_Fail;
943
15.4k
}
944
945
bool Thumb_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
946
    uint16_t *size, uint64_t address, void *info)
947
603k
{
948
603k
  DecodeStatus status = _Thumb_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
949
950
  // TODO: fix table gen to eliminate these special cases
951
603k
  if (instr->Opcode == ARM_t__brkdiv0)
952
2
    return false;
953
954
  //return status == MCDisassembler_Success;
955
603k
  return status != MCDisassembler_Fail;
956
603k
}
957
958
bool ARM_getInstruction(csh ud, const uint8_t *code, size_t code_len, MCInst *instr,
959
    uint16_t *size, uint64_t address, void *info)
960
149k
{
961
149k
  DecodeStatus status = _ARM_getInstruction((cs_struct *)ud, instr, code, code_len, size, address);
962
963
  //return status == MCDisassembler_Success;
964
149k
  return status != MCDisassembler_Fail;
965
149k
}
966
967
static const uint16_t GPRDecoderTable[] = {
968
  ARM_R0, ARM_R1, ARM_R2, ARM_R3,
969
  ARM_R4, ARM_R5, ARM_R6, ARM_R7,
970
  ARM_R8, ARM_R9, ARM_R10, ARM_R11,
971
  ARM_R12, ARM_SP, ARM_LR, ARM_PC
972
};
973
974
static DecodeStatus DecodeGPRRegisterClass(MCInst *Inst, unsigned RegNo,
975
    uint64_t Address, const void *Decoder)
976
3.48M
{
977
3.48M
  unsigned Register;
978
979
3.48M
  if (RegNo > 15)
980
10
    return MCDisassembler_Fail;
981
982
3.48M
  Register = GPRDecoderTable[RegNo];
983
3.48M
  MCOperand_CreateReg0(Inst, Register);
984
985
3.48M
  return MCDisassembler_Success;
986
3.48M
}
987
988
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst *Inst, unsigned RegNo,
989
    uint64_t Address, const void *Decoder)
990
190k
{
991
190k
  DecodeStatus S = MCDisassembler_Success;
992
993
190k
  if (RegNo == 15) 
994
46.6k
    S = MCDisassembler_SoftFail;
995
996
190k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
997
998
190k
  return S;
999
190k
}
1000
1001
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst *Inst, unsigned RegNo,
1002
    uint64_t Address, const void *Decoder)
1003
7.46k
{
1004
7.46k
  DecodeStatus S = MCDisassembler_Success;
1005
1006
7.46k
  if (RegNo == 15) {
1007
2.06k
    MCOperand_CreateReg0(Inst, ARM_APSR_NZCV);
1008
1009
2.06k
    return MCDisassembler_Success;
1010
2.06k
  }
1011
1012
5.39k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1013
5.39k
  return S;
1014
7.46k
}
1015
1016
static DecodeStatus DecodetGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1017
    uint64_t Address, const void *Decoder)
1018
1.86M
{
1019
1.86M
  if (RegNo > 7)
1020
0
    return MCDisassembler_Fail;
1021
1022
1.86M
  return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
1023
1.86M
}
1024
1025
static const uint16_t GPRPairDecoderTable[] = {
1026
  ARM_R0_R1, ARM_R2_R3,   ARM_R4_R5,  ARM_R6_R7,
1027
  ARM_R8_R9, ARM_R10_R11, ARM_R12_SP
1028
};
1029
1030
static DecodeStatus DecodeGPRPairRegisterClass(MCInst *Inst, unsigned RegNo,
1031
    uint64_t Address, const void *Decoder)
1032
2.24k
{
1033
2.24k
  unsigned RegisterPair;
1034
2.24k
  DecodeStatus S = MCDisassembler_Success;
1035
1036
2.24k
  if (RegNo > 13)
1037
4
    return MCDisassembler_Fail;
1038
1039
2.24k
  if ((RegNo & 1) || RegNo == 0xe)
1040
742
    S = MCDisassembler_SoftFail;
1041
1042
2.24k
  RegisterPair = GPRPairDecoderTable[RegNo / 2];
1043
2.24k
  MCOperand_CreateReg0(Inst, RegisterPair);
1044
1045
2.24k
  return S;
1046
2.24k
}
1047
1048
static DecodeStatus DecodetcGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1049
    uint64_t Address, const void *Decoder)
1050
1.26k
{
1051
1.26k
  unsigned Register = 0;
1052
1053
1.26k
  switch (RegNo) {
1054
510
    case 0:
1055
510
      Register = ARM_R0;
1056
510
      break;
1057
76
    case 1:
1058
76
      Register = ARM_R1;
1059
76
      break;
1060
260
    case 2:
1061
260
      Register = ARM_R2;
1062
260
      break;
1063
101
    case 3:
1064
101
      Register = ARM_R3;
1065
101
      break;
1066
263
    case 9:
1067
263
      Register = ARM_R9;
1068
263
      break;
1069
48
    case 12:
1070
48
      Register = ARM_R12;
1071
48
      break;
1072
9
    default:
1073
9
      return MCDisassembler_Fail;
1074
1.26k
  }
1075
1076
1.25k
  MCOperand_CreateReg0(Inst, Register);
1077
1078
1.25k
  return MCDisassembler_Success;
1079
1.26k
}
1080
1081
static DecodeStatus DecoderGPRRegisterClass(MCInst *Inst, unsigned RegNo,
1082
    uint64_t Address, const void *Decoder)
1083
255k
{
1084
255k
  DecodeStatus S = MCDisassembler_Success;
1085
1086
255k
  if ((RegNo == 13 && !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops)) || RegNo == 15)
1087
72.0k
    S = MCDisassembler_SoftFail;
1088
1089
255k
  Check(&S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
1090
1091
255k
  return S;
1092
255k
}
1093
1094
static const uint16_t SPRDecoderTable[] = {
1095
  ARM_S0,  ARM_S1,  ARM_S2,  ARM_S3,
1096
  ARM_S4,  ARM_S5,  ARM_S6,  ARM_S7,
1097
  ARM_S8,  ARM_S9, ARM_S10, ARM_S11,
1098
  ARM_S12, ARM_S13, ARM_S14, ARM_S15,
1099
  ARM_S16, ARM_S17, ARM_S18, ARM_S19,
1100
  ARM_S20, ARM_S21, ARM_S22, ARM_S23,
1101
  ARM_S24, ARM_S25, ARM_S26, ARM_S27,
1102
  ARM_S28, ARM_S29, ARM_S30, ARM_S31
1103
};
1104
1105
static DecodeStatus DecodeSPRRegisterClass(MCInst *Inst, unsigned RegNo,
1106
    uint64_t Address, const void *Decoder)
1107
91.4k
{
1108
91.4k
  unsigned Register;
1109
1110
91.4k
  if (RegNo > 31)
1111
6
    return MCDisassembler_Fail;
1112
1113
91.4k
  Register = SPRDecoderTable[RegNo];
1114
91.4k
  MCOperand_CreateReg0(Inst, Register);
1115
1116
91.4k
  return MCDisassembler_Success;
1117
91.4k
}
1118
1119
static DecodeStatus DecodeHPRRegisterClass(MCInst *Inst, unsigned RegNo,
1120
    uint64_t Address, const void *Decoder)
1121
18.3k
{
1122
18.3k
  return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
1123
18.3k
}
1124
1125
static const uint16_t DPRDecoderTable[] = {
1126
  ARM_D0,  ARM_D1,  ARM_D2,  ARM_D3,
1127
  ARM_D4,  ARM_D5,  ARM_D6,  ARM_D7,
1128
  ARM_D8,  ARM_D9, ARM_D10, ARM_D11,
1129
  ARM_D12, ARM_D13, ARM_D14, ARM_D15,
1130
  ARM_D16, ARM_D17, ARM_D18, ARM_D19,
1131
  ARM_D20, ARM_D21, ARM_D22, ARM_D23,
1132
  ARM_D24, ARM_D25, ARM_D26, ARM_D27,
1133
  ARM_D28, ARM_D29, ARM_D30, ARM_D31
1134
};
1135
1136
static DecodeStatus DecodeDPRRegisterClass(MCInst *Inst, unsigned RegNo,
1137
    uint64_t Address, const void *Decoder)
1138
202k
{
1139
202k
  unsigned Register;
1140
1141
202k
  if (RegNo > 31 || (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureD16) && RegNo > 15))
1142
13
    return MCDisassembler_Fail;
1143
1144
202k
  Register = DPRDecoderTable[RegNo];
1145
202k
  MCOperand_CreateReg0(Inst, Register);
1146
1147
202k
  return MCDisassembler_Success;
1148
202k
}
1149
1150
static DecodeStatus DecodeDPR_8RegisterClass(MCInst *Inst, unsigned RegNo,
1151
    uint64_t Address, const void *Decoder)
1152
4.52k
{
1153
4.52k
  if (RegNo > 7)
1154
0
    return MCDisassembler_Fail;
1155
1156
4.52k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1157
4.52k
}
1158
1159
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst *Inst, unsigned RegNo,
1160
    uint64_t Address, const void *Decoder)
1161
7.00k
{
1162
7.00k
  if (RegNo > 15)
1163
0
    return MCDisassembler_Fail;
1164
1165
7.00k
  return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1166
7.00k
}
1167
1168
static const uint16_t QPRDecoderTable[] = {
1169
  ARM_Q0,  ARM_Q1,  ARM_Q2,  ARM_Q3,
1170
  ARM_Q4,  ARM_Q5,  ARM_Q6,  ARM_Q7,
1171
  ARM_Q8,  ARM_Q9, ARM_Q10, ARM_Q11,
1172
  ARM_Q12, ARM_Q13, ARM_Q14, ARM_Q15
1173
};
1174
1175
static DecodeStatus DecodeQPRRegisterClass(MCInst *Inst, unsigned RegNo,
1176
    uint64_t Address, const void *Decoder)
1177
75.0k
{
1178
75.0k
  unsigned Register;
1179
1180
75.0k
  if (RegNo > 31 || (RegNo & 1) != 0)
1181
3.88k
    return MCDisassembler_Fail;
1182
1183
71.1k
  RegNo >>= 1;
1184
1185
71.1k
  Register = QPRDecoderTable[RegNo];
1186
71.1k
  MCOperand_CreateReg0(Inst, Register);
1187
1188
71.1k
  return MCDisassembler_Success;
1189
75.0k
}
1190
1191
static const uint16_t DPairDecoderTable[] = {
1192
  ARM_Q0,  ARM_D1_D2,   ARM_Q1,  ARM_D3_D4,   ARM_Q2,  ARM_D5_D6,
1193
  ARM_Q3,  ARM_D7_D8,   ARM_Q4,  ARM_D9_D10,  ARM_Q5,  ARM_D11_D12,
1194
  ARM_Q6,  ARM_D13_D14, ARM_Q7,  ARM_D15_D16, ARM_Q8,  ARM_D17_D18,
1195
  ARM_Q9,  ARM_D19_D20, ARM_Q10, ARM_D21_D22, ARM_Q11, ARM_D23_D24,
1196
  ARM_Q12, ARM_D25_D26, ARM_Q13, ARM_D27_D28, ARM_Q14, ARM_D29_D30,
1197
  ARM_Q15
1198
};
1199
1200
static DecodeStatus DecodeDPairRegisterClass(MCInst *Inst, unsigned RegNo,
1201
    uint64_t Address, const void *Decoder)
1202
17.9k
{
1203
17.9k
  unsigned Register;
1204
1205
17.9k
  if (RegNo > 30)
1206
13
    return MCDisassembler_Fail;
1207
1208
17.9k
  Register = DPairDecoderTable[RegNo];
1209
17.9k
  MCOperand_CreateReg0(Inst, Register);
1210
1211
17.9k
  return MCDisassembler_Success;
1212
17.9k
}
1213
1214
static const uint16_t DPairSpacedDecoderTable[] = {
1215
  ARM_D0_D2,   ARM_D1_D3,   ARM_D2_D4,   ARM_D3_D5,
1216
  ARM_D4_D6,   ARM_D5_D7,   ARM_D6_D8,   ARM_D7_D9,
1217
  ARM_D8_D10,  ARM_D9_D11,  ARM_D10_D12, ARM_D11_D13,
1218
  ARM_D12_D14, ARM_D13_D15, ARM_D14_D16, ARM_D15_D17,
1219
  ARM_D16_D18, ARM_D17_D19, ARM_D18_D20, ARM_D19_D21,
1220
  ARM_D20_D22, ARM_D21_D23, ARM_D22_D24, ARM_D23_D25,
1221
  ARM_D24_D26, ARM_D25_D27, ARM_D26_D28, ARM_D27_D29,
1222
  ARM_D28_D30, ARM_D29_D31
1223
};
1224
1225
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst *Inst,
1226
    unsigned RegNo, uint64_t Address, const void *Decoder)
1227
9.35k
{
1228
9.35k
  unsigned Register;
1229
1230
9.35k
  if (RegNo > 29)
1231
21
    return MCDisassembler_Fail;
1232
1233
9.33k
  Register = DPairSpacedDecoderTable[RegNo];
1234
9.33k
  MCOperand_CreateReg0(Inst, Register);
1235
1236
9.33k
  return MCDisassembler_Success;
1237
9.35k
}
1238
1239
static DecodeStatus DecodeCCOutOperand(MCInst *Inst, unsigned Val,
1240
    uint64_t Address, const void *Decoder)
1241
86.0k
{
1242
86.0k
  if (Val)
1243
33.1k
    MCOperand_CreateReg0(Inst, ARM_CPSR);
1244
52.8k
  else
1245
52.8k
    MCOperand_CreateReg0(Inst, 0);
1246
1247
86.0k
  return MCDisassembler_Success;
1248
86.0k
}
1249
1250
static DecodeStatus DecodeSORegImmOperand(MCInst *Inst, unsigned Val,
1251
    uint64_t Address, const void *Decoder)
1252
34.4k
{
1253
34.4k
  DecodeStatus S = MCDisassembler_Success;
1254
34.4k
  ARM_AM_ShiftOpc Shift;
1255
34.4k
  unsigned Op;
1256
34.4k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1257
34.4k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1258
34.4k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1259
1260
  // Register-immediate
1261
34.4k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
1262
0
    return MCDisassembler_Fail;
1263
1264
34.4k
  Shift = ARM_AM_lsl;
1265
34.4k
  switch (type) {
1266
12.5k
    case 0:
1267
12.5k
      Shift = ARM_AM_lsl;
1268
12.5k
      break;
1269
6.34k
    case 1:
1270
6.34k
      Shift = ARM_AM_lsr;
1271
6.34k
      break;
1272
7.12k
    case 2:
1273
7.12k
      Shift = ARM_AM_asr;
1274
7.12k
      break;
1275
8.46k
    case 3:
1276
8.46k
      Shift = ARM_AM_ror;
1277
8.46k
      break;
1278
34.4k
  }
1279
1280
34.4k
  if (Shift == ARM_AM_ror && imm == 0)
1281
1.65k
    Shift = ARM_AM_rrx;
1282
1283
34.4k
  Op = Shift | (imm << 3);
1284
34.4k
  MCOperand_CreateImm0(Inst, Op);
1285
1286
34.4k
  return S;
1287
34.4k
}
1288
1289
static DecodeStatus DecodeSORegRegOperand(MCInst *Inst, unsigned Val,
1290
    uint64_t Address, const void *Decoder)
1291
13.5k
{
1292
13.5k
  DecodeStatus S = MCDisassembler_Success;
1293
13.5k
  ARM_AM_ShiftOpc Shift;
1294
1295
13.5k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
1296
13.5k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1297
13.5k
  unsigned Rs = fieldFromInstruction_4(Val, 8, 4);
1298
1299
  // Register-register
1300
13.5k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1301
0
    return MCDisassembler_Fail;
1302
13.5k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1303
0
    return MCDisassembler_Fail;
1304
1305
13.5k
  Shift = ARM_AM_lsl;
1306
13.5k
  switch (type) {
1307
3.22k
    case 0:
1308
3.22k
      Shift = ARM_AM_lsl;
1309
3.22k
      break;
1310
3.64k
    case 1:
1311
3.64k
      Shift = ARM_AM_lsr;
1312
3.64k
      break;
1313
3.52k
    case 2:
1314
3.52k
      Shift = ARM_AM_asr;
1315
3.52k
      break;
1316
3.10k
    case 3:
1317
3.10k
      Shift = ARM_AM_ror;
1318
3.10k
      break;
1319
13.5k
  }
1320
1321
13.5k
  MCOperand_CreateImm0(Inst, Shift);
1322
1323
13.5k
  return S;
1324
13.5k
}
1325
1326
static DecodeStatus DecodeRegListOperand(MCInst *Inst, unsigned Val,
1327
    uint64_t Address, const void *Decoder)
1328
30.2k
{
1329
30.2k
  unsigned i;
1330
30.2k
  DecodeStatus S = MCDisassembler_Success;
1331
30.2k
  unsigned opcode;
1332
30.2k
  bool NeedDisjointWriteback = false;
1333
30.2k
  unsigned WritebackReg = 0;
1334
1335
30.2k
  opcode = MCInst_getOpcode(Inst);
1336
30.2k
  switch (opcode) {
1337
27.1k
    default:
1338
27.1k
      break;
1339
1340
27.1k
    case ARM_LDMIA_UPD:
1341
776
    case ARM_LDMDB_UPD:
1342
1.08k
    case ARM_LDMIB_UPD:
1343
1.73k
    case ARM_LDMDA_UPD:
1344
2.49k
    case ARM_t2LDMIA_UPD:
1345
2.76k
    case ARM_t2LDMDB_UPD:
1346
2.99k
    case ARM_t2STMIA_UPD:
1347
3.17k
    case ARM_t2STMDB_UPD:
1348
3.17k
      NeedDisjointWriteback = true;
1349
3.17k
      WritebackReg = MCOperand_getReg(MCInst_getOperand(Inst, 0));
1350
3.17k
      break;
1351
30.2k
  }
1352
1353
  // Empty register lists are not allowed.
1354
30.2k
  if (Val == 0) return MCDisassembler_Fail;
1355
1356
514k
  for (i = 0; i < 16; ++i) {
1357
484k
    if (Val & (1 << i)) {
1358
158k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1359
0
        return MCDisassembler_Fail;
1360
1361
      // Writeback not allowed if Rn is in the target list.
1362
158k
      if (NeedDisjointWriteback && WritebackReg == MCOperand_getReg(&(Inst->Operands[Inst->size - 1])))
1363
1.53k
        Check(&S, MCDisassembler_SoftFail);
1364
158k
    }
1365
484k
  }
1366
1367
30.2k
  return S;
1368
30.2k
}
1369
1370
static DecodeStatus DecodeSPRRegListOperand(MCInst *Inst, unsigned Val,
1371
    uint64_t Address, const void *Decoder)
1372
3.11k
{
1373
3.11k
  DecodeStatus S = MCDisassembler_Success;
1374
3.11k
  unsigned i;
1375
3.11k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1376
3.11k
  unsigned regs = fieldFromInstruction_4(Val, 0, 8);
1377
1378
  // In case of unpredictable encoding, tweak the operands.
1379
3.11k
  if (regs == 0 || (Vd + regs) > 32) {
1380
2.32k
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1381
2.32k
    regs = (1u > regs? 1u : regs);
1382
2.32k
    S = MCDisassembler_SoftFail;
1383
2.32k
  }
1384
1385
3.11k
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1386
0
    return MCDisassembler_Fail;
1387
1388
44.5k
  for (i = 0; i < (regs - 1); ++i) {
1389
41.4k
    if (!Check(&S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1390
0
      return MCDisassembler_Fail;
1391
41.4k
  }
1392
1393
3.11k
  return S;
1394
3.11k
}
1395
1396
static DecodeStatus DecodeDPRRegListOperand(MCInst *Inst, unsigned Val,
1397
    uint64_t Address, const void *Decoder)
1398
2.83k
{
1399
2.83k
  DecodeStatus S = MCDisassembler_Success;
1400
2.83k
  unsigned i;
1401
2.83k
  unsigned Vd = fieldFromInstruction_4(Val, 8, 5);
1402
2.83k
  unsigned regs = fieldFromInstruction_4(Val, 1, 7);
1403
1404
  // In case of unpredictable encoding, tweak the operands.
1405
2.83k
  if (regs == 0 || regs > 16 || (Vd + regs) > 32) {
1406
2.01k
    regs = Vd + regs > 32 ? 32 - Vd : regs;
1407
2.01k
    regs = (1u > regs? 1u : regs);
1408
2.01k
    regs = (16u > regs? regs : 16u);
1409
2.01k
    S = MCDisassembler_SoftFail;
1410
2.01k
  }
1411
1412
2.83k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1413
0
    return MCDisassembler_Fail;
1414
1415
28.5k
  for (i = 0; i < (regs - 1); ++i) {
1416
25.7k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1417
0
      return MCDisassembler_Fail;
1418
25.7k
  }
1419
1420
2.83k
  return S;
1421
2.83k
}
1422
1423
static DecodeStatus DecodeBitfieldMaskOperand(MCInst *Inst, unsigned Val,
1424
    uint64_t Address, const void *Decoder)
1425
2.96k
{
1426
  // This operand encodes a mask of contiguous zeros between a specified MSB
1427
  // and LSB.  To decode it, we create the mask of all bits MSB-and-lower,
1428
  // the mask of all bits LSB-and-lower, and then xor them to create
1429
  // the mask of that's all ones on [msb, lsb].  Finally we not it to
1430
  // create the final mask.
1431
2.96k
  unsigned msb = fieldFromInstruction_4(Val, 5, 5);
1432
2.96k
  unsigned lsb = fieldFromInstruction_4(Val, 0, 5);
1433
2.96k
  uint32_t lsb_mask, msb_mask;
1434
1435
2.96k
  DecodeStatus S = MCDisassembler_Success;
1436
2.96k
  if (lsb > msb) {
1437
1.63k
    Check(&S, MCDisassembler_SoftFail);
1438
    // The check above will cause the warning for the "potentially undefined
1439
    // instruction encoding" but we can't build a bad MCOperand value here
1440
    // with a lsb > msb or else printing the MCInst will cause a crash.
1441
1.63k
    lsb = msb;
1442
1.63k
  }
1443
1444
2.96k
  msb_mask = 0xFFFFFFFF;
1445
2.96k
  if (msb != 31) msb_mask = (1U << (msb + 1)) - 1;
1446
2.96k
  lsb_mask = (1U << lsb) - 1;
1447
1448
2.96k
  MCOperand_CreateImm0(Inst, ~(msb_mask ^ lsb_mask));
1449
2.96k
  return S;
1450
2.96k
}
1451
1452
static DecodeStatus DecodeCopMemInstruction(MCInst *Inst, unsigned Insn,
1453
    uint64_t Address, const void *Decoder)
1454
22.1k
{
1455
22.1k
  DecodeStatus S = MCDisassembler_Success;
1456
1457
22.1k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1458
22.1k
  unsigned CRd = fieldFromInstruction_4(Insn, 12, 4);
1459
22.1k
  unsigned coproc = fieldFromInstruction_4(Insn, 8, 4);
1460
22.1k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
1461
22.1k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1462
22.1k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
1463
1464
22.1k
  switch (MCInst_getOpcode(Inst)) {
1465
413
    case ARM_LDC_OFFSET:
1466
850
    case ARM_LDC_PRE:
1467
1.49k
    case ARM_LDC_POST:
1468
1.82k
    case ARM_LDC_OPTION:
1469
2.17k
    case ARM_LDCL_OFFSET:
1470
2.87k
    case ARM_LDCL_PRE:
1471
3.28k
    case ARM_LDCL_POST:
1472
3.53k
    case ARM_LDCL_OPTION:
1473
4.24k
    case ARM_STC_OFFSET:
1474
4.55k
    case ARM_STC_PRE:
1475
4.89k
    case ARM_STC_POST:
1476
5.51k
    case ARM_STC_OPTION:
1477
5.95k
    case ARM_STCL_OFFSET:
1478
6.51k
    case ARM_STCL_PRE:
1479
7.03k
    case ARM_STCL_POST:
1480
7.38k
    case ARM_STCL_OPTION:
1481
7.66k
    case ARM_t2LDC_OFFSET:
1482
7.95k
    case ARM_t2LDC_PRE:
1483
8.27k
    case ARM_t2LDC_POST:
1484
8.34k
    case ARM_t2LDC_OPTION:
1485
8.74k
    case ARM_t2LDCL_OFFSET:
1486
9.03k
    case ARM_t2LDCL_PRE:
1487
9.60k
    case ARM_t2LDCL_POST:
1488
9.89k
    case ARM_t2LDCL_OPTION:
1489
10.2k
    case ARM_t2STC_OFFSET:
1490
10.4k
    case ARM_t2STC_PRE:
1491
10.7k
    case ARM_t2STC_POST:
1492
11.1k
    case ARM_t2STC_OPTION:
1493
11.4k
    case ARM_t2STCL_OFFSET:
1494
11.9k
    case ARM_t2STCL_PRE:
1495
12.3k
    case ARM_t2STCL_POST:
1496
12.4k
    case ARM_t2STCL_OPTION:
1497
12.4k
      if (coproc == 0xA || coproc == 0xB)
1498
17
        return MCDisassembler_Fail;
1499
12.4k
      break;
1500
12.4k
    default:
1501
9.68k
      break;
1502
22.1k
  }
1503
1504
22.1k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && (coproc != 14))
1505
24
    return MCDisassembler_Fail;
1506
1507
22.1k
  MCOperand_CreateImm0(Inst, coproc);
1508
22.1k
  MCOperand_CreateImm0(Inst, CRd);
1509
22.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1510
0
    return MCDisassembler_Fail;
1511
1512
22.1k
  switch (MCInst_getOpcode(Inst)) {
1513
424
    case ARM_t2LDC2_OFFSET:
1514
690
    case ARM_t2LDC2L_OFFSET:
1515
780
    case ARM_t2LDC2_PRE:
1516
1.40k
    case ARM_t2LDC2L_PRE:
1517
2.04k
    case ARM_t2STC2_OFFSET:
1518
2.27k
    case ARM_t2STC2L_OFFSET:
1519
2.65k
    case ARM_t2STC2_PRE:
1520
2.91k
    case ARM_t2STC2L_PRE:
1521
3.32k
    case ARM_LDC2_OFFSET:
1522
3.84k
    case ARM_LDC2L_OFFSET:
1523
3.96k
    case ARM_LDC2_PRE:
1524
4.47k
    case ARM_LDC2L_PRE:
1525
5.03k
    case ARM_STC2_OFFSET:
1526
5.26k
    case ARM_STC2L_OFFSET:
1527
5.69k
    case ARM_STC2_PRE:
1528
5.96k
    case ARM_STC2L_PRE:
1529
6.24k
    case ARM_t2LDC_OFFSET:
1530
6.63k
    case ARM_t2LDCL_OFFSET:
1531
6.92k
    case ARM_t2LDC_PRE:
1532
7.22k
    case ARM_t2LDCL_PRE:
1533
7.53k
    case ARM_t2STC_OFFSET:
1534
7.89k
    case ARM_t2STCL_OFFSET:
1535
8.13k
    case ARM_t2STC_PRE:
1536
8.62k
    case ARM_t2STCL_PRE:
1537
9.04k
    case ARM_LDC_OFFSET:
1538
9.39k
    case ARM_LDCL_OFFSET:
1539
9.82k
    case ARM_LDC_PRE:
1540
10.5k
    case ARM_LDCL_PRE:
1541
11.2k
    case ARM_STC_OFFSET:
1542
11.6k
    case ARM_STCL_OFFSET:
1543
11.9k
    case ARM_STC_PRE:
1544
12.5k
    case ARM_STCL_PRE:
1545
12.5k
      imm = ARM_AM_getAM5Opc(U ? ARM_AM_add : ARM_AM_sub, (unsigned char)imm);
1546
12.5k
      MCOperand_CreateImm0(Inst, imm);
1547
12.5k
      break;
1548
293
    case ARM_t2LDC2_POST:
1549
589
    case ARM_t2LDC2L_POST:
1550
1.20k
    case ARM_t2STC2_POST:
1551
1.52k
    case ARM_t2STC2L_POST:
1552
1.70k
    case ARM_LDC2_POST:
1553
2.18k
    case ARM_LDC2L_POST:
1554
2.79k
    case ARM_STC2_POST:
1555
3.00k
    case ARM_STC2L_POST:
1556
3.32k
    case ARM_t2LDC_POST:
1557
3.89k
    case ARM_t2LDCL_POST:
1558
4.23k
    case ARM_t2STC_POST:
1559
4.64k
    case ARM_t2STCL_POST:
1560
5.28k
    case ARM_LDC_POST:
1561
5.69k
    case ARM_LDCL_POST:
1562
6.03k
    case ARM_STC_POST:
1563
6.55k
    case ARM_STCL_POST:
1564
6.55k
      imm |= U << 8;
1565
      // fall through.
1566
9.58k
    default:
1567
      // The 'option' variant doesn't encode 'U' in the immediate since
1568
      // the immediate is unsigned [0,255].
1569
9.58k
      MCOperand_CreateImm0(Inst, imm);
1570
9.58k
      break;
1571
22.1k
  }
1572
1573
22.1k
  switch (MCInst_getOpcode(Inst)) {
1574
413
    case ARM_LDC_OFFSET:
1575
848
    case ARM_LDC_PRE:
1576
1.49k
    case ARM_LDC_POST:
1577
1.81k
    case ARM_LDC_OPTION:
1578
2.17k
    case ARM_LDCL_OFFSET:
1579
2.86k
    case ARM_LDCL_PRE:
1580
3.27k
    case ARM_LDCL_POST:
1581
3.51k
    case ARM_LDCL_OPTION:
1582
4.21k
    case ARM_STC_OFFSET:
1583
4.53k
    case ARM_STC_PRE:
1584
4.86k
    case ARM_STC_POST:
1585
5.48k
    case ARM_STC_OPTION:
1586
5.93k
    case ARM_STCL_OFFSET:
1587
6.48k
    case ARM_STCL_PRE:
1588
7.00k
    case ARM_STCL_POST:
1589
7.34k
    case ARM_STCL_OPTION:
1590
7.34k
      if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1591
1
        return MCDisassembler_Fail;
1592
7.34k
      break;
1593
14.7k
    default:
1594
14.7k
      break;
1595
22.1k
  }
1596
1597
22.1k
  return S;
1598
22.1k
}
1599
1600
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst *Inst, unsigned Insn,
1601
    uint64_t Address, const void *Decoder)
1602
20.4k
{
1603
20.4k
  DecodeStatus S = MCDisassembler_Success;
1604
20.4k
  ARM_AM_AddrOpc Op;
1605
20.4k
  ARM_AM_ShiftOpc Opc;
1606
20.4k
  bool writeback;
1607
20.4k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1608
20.4k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1609
20.4k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1610
20.4k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
1611
20.4k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1612
20.4k
  unsigned reg = fieldFromInstruction_4(Insn, 25, 1);
1613
20.4k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1614
20.4k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1615
20.4k
  unsigned idx_mode = 0, amt, tmp;
1616
1617
  // On stores, the writeback operand precedes Rt.
1618
20.4k
  switch (MCInst_getOpcode(Inst)) {
1619
1.61k
    case ARM_STR_POST_IMM:
1620
2.75k
    case ARM_STR_POST_REG:
1621
4.25k
    case ARM_STRB_POST_IMM:
1622
4.90k
    case ARM_STRB_POST_REG:
1623
5.99k
    case ARM_STRT_POST_REG:
1624
7.82k
    case ARM_STRT_POST_IMM:
1625
9.42k
    case ARM_STRBT_POST_REG:
1626
12.7k
    case ARM_STRBT_POST_IMM:
1627
12.7k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1628
0
        return MCDisassembler_Fail;
1629
12.7k
      break;
1630
12.7k
    default:
1631
7.74k
      break;
1632
20.4k
  }
1633
1634
20.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1635
0
    return MCDisassembler_Fail;
1636
1637
  // On loads, the writeback operand comes after Rt.
1638
20.4k
  switch (MCInst_getOpcode(Inst)) {
1639
1.72k
    case ARM_LDR_POST_IMM:
1640
2.46k
    case ARM_LDR_POST_REG:
1641
3.18k
    case ARM_LDRB_POST_IMM:
1642
3.99k
    case ARM_LDRB_POST_REG:
1643
4.55k
    case ARM_LDRBT_POST_REG:
1644
5.95k
    case ARM_LDRBT_POST_IMM:
1645
6.66k
    case ARM_LDRT_POST_REG:
1646
7.74k
    case ARM_LDRT_POST_IMM:
1647
7.74k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1648
0
        return MCDisassembler_Fail;
1649
7.74k
      break;
1650
12.7k
    default:
1651
12.7k
      break;
1652
20.4k
  }
1653
1654
20.4k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1655
0
    return MCDisassembler_Fail;
1656
1657
20.4k
  Op = ARM_AM_add;
1658
20.4k
  if (!fieldFromInstruction_4(Insn, 23, 1))
1659
10.3k
    Op = ARM_AM_sub;
1660
1661
20.4k
  writeback = (P == 0) || (W == 1);
1662
20.4k
  if (P && writeback)
1663
0
    idx_mode = ARMII_IndexModePre;
1664
20.4k
  else if (!P && writeback)
1665
20.4k
    idx_mode = ARMII_IndexModePost;
1666
1667
20.4k
  if (writeback && (Rn == 15 || Rn == Rt))
1668
3.85k
    S = MCDisassembler_SoftFail; // UNPREDICTABLE
1669
1670
20.4k
  if (reg) {
1671
7.29k
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1672
0
      return MCDisassembler_Fail;
1673
1674
7.29k
    Opc = ARM_AM_lsl;
1675
7.29k
    switch(fieldFromInstruction_4(Insn, 5, 2)) {
1676
2.49k
      case 0:
1677
2.49k
        Opc = ARM_AM_lsl;
1678
2.49k
        break;
1679
1.56k
      case 1:
1680
1.56k
        Opc = ARM_AM_lsr;
1681
1.56k
        break;
1682
980
      case 2:
1683
980
        Opc = ARM_AM_asr;
1684
980
        break;
1685
2.25k
      case 3:
1686
2.25k
        Opc = ARM_AM_ror;
1687
2.25k
        break;
1688
0
      default:
1689
0
        return MCDisassembler_Fail;
1690
7.29k
    }
1691
1692
7.29k
    amt = fieldFromInstruction_4(Insn, 7, 5);
1693
7.29k
    if (Opc == ARM_AM_ror && amt == 0)
1694
265
      Opc = ARM_AM_rrx;
1695
1696
7.29k
    imm = ARM_AM_getAM2Opc(Op, amt, Opc, idx_mode);
1697
1698
7.29k
    MCOperand_CreateImm0(Inst, imm);
1699
13.1k
  } else {
1700
13.1k
    MCOperand_CreateReg0(Inst, 0);
1701
13.1k
    tmp = ARM_AM_getAM2Opc(Op, imm, ARM_AM_lsl, idx_mode);
1702
13.1k
    MCOperand_CreateImm0(Inst, tmp);
1703
13.1k
  }
1704
1705
20.4k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1706
2.56k
    return MCDisassembler_Fail;
1707
1708
17.8k
  return S;
1709
20.4k
}
1710
1711
static DecodeStatus DecodeSORegMemOperand(MCInst *Inst, unsigned Val,
1712
    uint64_t Address, const void *Decoder)
1713
10.7k
{
1714
10.7k
  DecodeStatus S = MCDisassembler_Success;
1715
10.7k
  ARM_AM_ShiftOpc ShOp;
1716
10.7k
  unsigned shift;
1717
10.7k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
1718
10.7k
  unsigned Rm = fieldFromInstruction_4(Val,  0, 4);
1719
10.7k
  unsigned type = fieldFromInstruction_4(Val, 5, 2);
1720
10.7k
  unsigned imm = fieldFromInstruction_4(Val, 7, 5);
1721
10.7k
  unsigned U = fieldFromInstruction_4(Val, 12, 1);
1722
1723
10.7k
  ShOp = ARM_AM_lsl;
1724
10.7k
  switch (type) {
1725
2.92k
    case 0:
1726
2.92k
      ShOp = ARM_AM_lsl;
1727
2.92k
      break;
1728
1.94k
    case 1:
1729
1.94k
      ShOp = ARM_AM_lsr;
1730
1.94k
      break;
1731
2.37k
    case 2:
1732
2.37k
      ShOp = ARM_AM_asr;
1733
2.37k
      break;
1734
3.52k
    case 3:
1735
3.52k
      ShOp = ARM_AM_ror;
1736
3.52k
      break;
1737
10.7k
  }
1738
1739
10.7k
  if (ShOp == ARM_AM_ror && imm == 0)
1740
1.04k
    ShOp = ARM_AM_rrx;
1741
1742
10.7k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1743
0
    return MCDisassembler_Fail;
1744
1745
10.7k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1746
0
    return MCDisassembler_Fail;
1747
1748
10.7k
  if (U)
1749
4.23k
    shift = ARM_AM_getAM2Opc(ARM_AM_add, imm, ShOp, 0);
1750
6.53k
  else
1751
6.53k
    shift = ARM_AM_getAM2Opc(ARM_AM_sub, imm, ShOp, 0);
1752
1753
10.7k
  MCOperand_CreateImm0(Inst, shift);
1754
1755
10.7k
  return S;
1756
10.7k
}
1757
1758
static DecodeStatus DecodeAddrMode3Instruction(MCInst *Inst, unsigned Insn,
1759
    uint64_t Address, const void *Decoder)
1760
20.2k
{
1761
20.2k
  DecodeStatus S = MCDisassembler_Success;
1762
1763
20.2k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
1764
20.2k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1765
20.2k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
1766
20.2k
  unsigned type = fieldFromInstruction_4(Insn, 22, 1);
1767
20.2k
  unsigned imm = fieldFromInstruction_4(Insn, 8, 4);
1768
20.2k
  unsigned U = ((~fieldFromInstruction_4(Insn, 23, 1)) & 1) << 8;
1769
20.2k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
1770
20.2k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
1771
20.2k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
1772
20.2k
  unsigned Rt2 = Rt + 1;
1773
1774
20.2k
  bool writeback = (W == 1) | (P == 0);
1775
1776
  // For {LD,ST}RD, Rt must be even, else undefined.
1777
20.2k
  switch (MCInst_getOpcode(Inst)) {
1778
975
    case ARM_STRD:
1779
1.73k
    case ARM_STRD_PRE:
1780
3.77k
    case ARM_STRD_POST:
1781
4.72k
    case ARM_LDRD:
1782
5.49k
    case ARM_LDRD_PRE:
1783
7.35k
    case ARM_LDRD_POST:
1784
7.35k
      if (Rt & 0x1)
1785
2.65k
        S = MCDisassembler_SoftFail;
1786
7.35k
      break;
1787
12.9k
    default:
1788
12.9k
      break;
1789
20.2k
  }
1790
1791
20.2k
  switch (MCInst_getOpcode(Inst)) {
1792
975
    case ARM_STRD:
1793
1.73k
    case ARM_STRD_PRE:
1794
3.77k
    case ARM_STRD_POST:
1795
3.77k
      if (P == 0 && W == 1)
1796
0
        S = MCDisassembler_SoftFail;
1797
1798
3.77k
      if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
1799
1.40k
        S = MCDisassembler_SoftFail;
1800
1801
3.77k
      if (type && Rm == 15)
1802
425
        S = MCDisassembler_SoftFail;
1803
1804
3.77k
      if (Rt2 == 15)
1805
489
        S = MCDisassembler_SoftFail;
1806
1807
3.77k
      if (!type && fieldFromInstruction_4(Insn, 8, 4))
1808
1.41k
        S = MCDisassembler_SoftFail;
1809
1810
3.77k
      break;
1811
1812
518
    case ARM_STRH:
1813
969
    case ARM_STRH_PRE:
1814
2.82k
    case ARM_STRH_POST:
1815
2.82k
      if (Rt == 15)
1816
450
        S = MCDisassembler_SoftFail;
1817
1818
2.82k
      if (writeback && (Rn == 15 || Rn == Rt))
1819
753
        S = MCDisassembler_SoftFail;
1820
1821
2.82k
      if (!type && Rm == 15)
1822
396
        S = MCDisassembler_SoftFail;
1823
1824
2.82k
      break;
1825
1826
952
    case ARM_LDRD:
1827
1.72k
    case ARM_LDRD_PRE:
1828
3.58k
    case ARM_LDRD_POST:
1829
3.58k
      if (type && Rn == 15) {
1830
329
        if (Rt2 == 15)
1831
101
          S = MCDisassembler_SoftFail;
1832
329
        break;
1833
329
      }
1834
1835
3.25k
      if (P == 0 && W == 1)
1836
0
        S = MCDisassembler_SoftFail;
1837
1838
3.25k
      if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
1839
1.40k
        S = MCDisassembler_SoftFail;
1840
1841
3.25k
      if (!type && writeback && Rn == 15)
1842
399
        S = MCDisassembler_SoftFail;
1843
1844
3.25k
      if (writeback && (Rn == Rt || Rn == Rt2))
1845
575
        S = MCDisassembler_SoftFail;
1846
1847
3.25k
      break;
1848
1849
1.03k
    case ARM_LDRH:
1850
1.80k
    case ARM_LDRH_PRE:
1851
2.81k
    case ARM_LDRH_POST:
1852
2.81k
      if (type && Rn == 15) {
1853
322
        if (Rt == 15)
1854
85
          S = MCDisassembler_SoftFail;
1855
322
        break;
1856
322
      }
1857
1858
2.49k
      if (Rt == 15)
1859
523
        S = MCDisassembler_SoftFail;
1860
1861
2.49k
      if (!type && Rm == 15)
1862
324
        S = MCDisassembler_SoftFail;
1863
1864
2.49k
      if (!type && writeback && (Rn == 15 || Rn == Rt))
1865
257
        S = MCDisassembler_SoftFail;
1866
2.49k
      break;
1867
1868
883
    case ARM_LDRSH:
1869
1.92k
    case ARM_LDRSH_PRE:
1870
2.72k
    case ARM_LDRSH_POST:
1871
4.61k
    case ARM_LDRSB:
1872
5.01k
    case ARM_LDRSB_PRE:
1873
7.29k
    case ARM_LDRSB_POST:
1874
7.29k
      if (type && Rn == 15){
1875
577
        if (Rt == 15)
1876
114
          S = MCDisassembler_SoftFail;
1877
577
        break;
1878
577
      }
1879
1880
6.71k
      if (type && (Rt == 15 || (writeback && Rn == Rt)))
1881
738
        S = MCDisassembler_SoftFail;
1882
1883
6.71k
      if (!type && (Rt == 15 || Rm == 15))
1884
698
        S = MCDisassembler_SoftFail;
1885
1886
6.71k
      if (!type && writeback && (Rn == 15 || Rn == Rt))
1887
686
        S = MCDisassembler_SoftFail;
1888
1889
6.71k
      break;
1890
1891
0
    default:
1892
0
      break;
1893
20.2k
  }
1894
1895
20.2k
  if (writeback) { // Writeback
1896
14.0k
    Inst->writeback = true;
1897
1898
14.0k
    if (P)
1899
4.18k
      U |= ARMII_IndexModePre << 9;
1900
9.84k
    else
1901
9.84k
      U |= ARMII_IndexModePost << 9;
1902
1903
    // On stores, the writeback operand precedes Rt.
1904
14.0k
    switch (MCInst_getOpcode(Inst)) {
1905
0
      case ARM_STRD:
1906
759
      case ARM_STRD_PRE:
1907
2.79k
      case ARM_STRD_POST:
1908
2.79k
      case ARM_STRH:
1909
3.24k
      case ARM_STRH_PRE:
1910
5.09k
      case ARM_STRH_POST:
1911
5.09k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1912
0
          return MCDisassembler_Fail;
1913
5.09k
        break;
1914
8.93k
      default:
1915
8.93k
        break;
1916
14.0k
    }
1917
14.0k
  }
1918
1919
20.2k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1920
0
    return MCDisassembler_Fail;
1921
1922
20.2k
  switch (MCInst_getOpcode(Inst)) {
1923
975
    case ARM_STRD:
1924
1.73k
    case ARM_STRD_PRE:
1925
3.77k
    case ARM_STRD_POST:
1926
4.72k
    case ARM_LDRD:
1927
5.49k
    case ARM_LDRD_PRE:
1928
7.35k
    case ARM_LDRD_POST:
1929
7.35k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt + 1, Address, Decoder)))
1930
10
        return MCDisassembler_Fail;
1931
7.34k
      break;
1932
12.9k
    default:
1933
12.9k
      break;
1934
20.2k
  }
1935
1936
20.2k
  if (writeback) {
1937
    // On loads, the writeback operand comes after Rt.
1938
14.0k
    switch (MCInst_getOpcode(Inst)) {
1939
0
      case ARM_LDRD:
1940
771
      case ARM_LDRD_PRE:
1941
2.63k
      case ARM_LDRD_POST:
1942
2.63k
      case ARM_LDRH:
1943
3.39k
      case ARM_LDRH_PRE:
1944
4.40k
      case ARM_LDRH_POST:
1945
4.40k
      case ARM_LDRSH:
1946
5.44k
      case ARM_LDRSH_PRE:
1947
6.25k
      case ARM_LDRSH_POST:
1948
6.25k
      case ARM_LDRSB:
1949
6.65k
      case ARM_LDRSB_PRE:
1950
8.92k
      case ARM_LDRSB_POST:
1951
8.92k
      case ARM_LDRHTr:
1952
8.92k
      case ARM_LDRSBTr:
1953
8.92k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1954
0
          return MCDisassembler_Fail;
1955
8.92k
        break;
1956
8.92k
      default:
1957
5.09k
        break;
1958
14.0k
    }
1959
14.0k
  }
1960
1961
20.2k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1962
0
    return MCDisassembler_Fail;
1963
1964
20.2k
  if (type) {
1965
9.75k
    MCOperand_CreateReg0(Inst, 0);
1966
9.75k
    MCOperand_CreateImm0(Inst, U | (imm << 4) | Rm);
1967
10.5k
  } else {
1968
10.5k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1969
0
      return MCDisassembler_Fail;
1970
1971
10.5k
    MCOperand_CreateImm0(Inst, U);
1972
10.5k
  }
1973
1974
20.2k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1975
6
    return MCDisassembler_Fail;
1976
1977
20.2k
  return S;
1978
20.2k
}
1979
1980
static DecodeStatus DecodeRFEInstruction(MCInst *Inst, unsigned Insn,
1981
    uint64_t Address, const void *Decoder)
1982
1.10k
{
1983
1.10k
  DecodeStatus S = MCDisassembler_Success;
1984
1985
1.10k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
1986
1.10k
  unsigned mode = fieldFromInstruction_4(Insn, 23, 2);
1987
1988
1.10k
  switch (mode) {
1989
346
    case 0:
1990
346
      mode = ARM_AM_da;
1991
346
      break;
1992
315
    case 1:
1993
315
      mode = ARM_AM_ia;
1994
315
      break;
1995
264
    case 2:
1996
264
      mode = ARM_AM_db;
1997
264
      break;
1998
184
    case 3:
1999
184
      mode = ARM_AM_ib;
2000
184
      break;
2001
1.10k
  }
2002
2003
1.10k
  MCOperand_CreateImm0(Inst, mode);
2004
2005
1.10k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2006
0
    return MCDisassembler_Fail;
2007
2008
1.10k
  return S;
2009
1.10k
}
2010
2011
static DecodeStatus DecodeQADDInstruction(MCInst *Inst, unsigned Insn,
2012
    uint64_t Address, const void *Decoder)
2013
1.05k
{
2014
1.05k
  DecodeStatus S = MCDisassembler_Success;
2015
2016
1.05k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2017
1.05k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2018
1.05k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2019
1.05k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2020
2021
1.05k
  if (pred == 0xF)
2022
270
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2023
2024
786
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2025
0
    return MCDisassembler_Fail;
2026
2027
786
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2028
0
    return MCDisassembler_Fail;
2029
2030
786
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2031
0
    return MCDisassembler_Fail;
2032
2033
786
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2034
0
    return MCDisassembler_Fail;
2035
2036
786
  return S;
2037
786
}
2038
2039
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst *Inst,
2040
    unsigned Insn, uint64_t Address, const void *Decoder)
2041
10.9k
{
2042
10.9k
  DecodeStatus S = MCDisassembler_Success;
2043
2044
10.9k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2045
10.9k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2046
10.9k
  unsigned reglist = fieldFromInstruction_4(Insn, 0, 16);
2047
2048
10.9k
  if (pred == 0xF) {
2049
    // Ambiguous with RFE and SRS
2050
1.13k
    switch (MCInst_getOpcode(Inst)) {
2051
0
      case ARM_LDMDA:
2052
0
        MCInst_setOpcode(Inst, ARM_RFEDA);
2053
0
        break;
2054
346
      case ARM_LDMDA_UPD:
2055
346
        MCInst_setOpcode(Inst, ARM_RFEDA_UPD);
2056
346
        break;
2057
0
      case ARM_LDMDB:
2058
0
        MCInst_setOpcode(Inst, ARM_RFEDB);
2059
0
        break;
2060
264
      case ARM_LDMDB_UPD:
2061
264
        MCInst_setOpcode(Inst, ARM_RFEDB_UPD);
2062
264
        break;
2063
0
      case ARM_LDMIA:
2064
0
        MCInst_setOpcode(Inst, ARM_RFEIA);
2065
0
        break;
2066
315
      case ARM_LDMIA_UPD:
2067
315
        MCInst_setOpcode(Inst, ARM_RFEIA_UPD);
2068
315
        break;
2069
0
      case ARM_LDMIB:
2070
0
        MCInst_setOpcode(Inst, ARM_RFEIB);
2071
0
        break;
2072
184
      case ARM_LDMIB_UPD:
2073
184
        MCInst_setOpcode(Inst, ARM_RFEIB_UPD);
2074
184
        break;
2075
0
      case ARM_STMDA:
2076
0
        MCInst_setOpcode(Inst, ARM_SRSDA);
2077
0
        break;
2078
3
      case ARM_STMDA_UPD:
2079
3
        MCInst_setOpcode(Inst, ARM_SRSDA_UPD);
2080
3
        break;
2081
0
      case ARM_STMDB:
2082
0
        MCInst_setOpcode(Inst, ARM_SRSDB);
2083
0
        break;
2084
4
      case ARM_STMDB_UPD:
2085
4
        MCInst_setOpcode(Inst, ARM_SRSDB_UPD);
2086
4
        break;
2087
0
      case ARM_STMIA:
2088
0
        MCInst_setOpcode(Inst, ARM_SRSIA);
2089
0
        break;
2090
2
      case ARM_STMIA_UPD:
2091
2
        MCInst_setOpcode(Inst, ARM_SRSIA_UPD);
2092
2
        break;
2093
0
      case ARM_STMIB:
2094
0
        MCInst_setOpcode(Inst, ARM_SRSIB);
2095
0
        break;
2096
2
      case ARM_STMIB_UPD:
2097
2
        MCInst_setOpcode(Inst, ARM_SRSIB_UPD);
2098
2
        break;
2099
19
      default:
2100
19
        return MCDisassembler_Fail;
2101
1.13k
    }
2102
2103
    // For stores (which become SRS's, the only operand is the mode.
2104
1.12k
    if (fieldFromInstruction_4(Insn, 20, 1) == 0) {
2105
      // Check SRS encoding constraints
2106
11
      if (!(fieldFromInstruction_4(Insn, 22, 1) == 1 &&
2107
11
            fieldFromInstruction_4(Insn, 20, 1) == 0))
2108
11
        return MCDisassembler_Fail;
2109
2110
0
      MCOperand_CreateImm0(Inst, fieldFromInstruction_4(Insn, 0, 4));
2111
0
      return S;
2112
11
    }
2113
2114
1.10k
    return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
2115
1.12k
  }
2116
2117
9.81k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2118
0
    return MCDisassembler_Fail;
2119
2120
9.81k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2121
0
    return MCDisassembler_Fail; // Tied
2122
2123
9.81k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2124
0
    return MCDisassembler_Fail;
2125
2126
9.81k
  if (!Check(&S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
2127
9
    return MCDisassembler_Fail;
2128
2129
9.81k
  return S;
2130
9.81k
}
2131
2132
// Check for UNPREDICTABLE predicated ESB instruction
2133
static DecodeStatus DecodeHINTInstruction(MCInst *Inst, unsigned Insn,
2134
                                 uint64_t Address, const void *Decoder)
2135
1.46k
{
2136
1.46k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2137
1.46k
  unsigned imm8 = fieldFromInstruction_4(Insn, 0, 8);
2138
1.46k
  DecodeStatus result = MCDisassembler_Success;
2139
2140
1.46k
  MCOperand_CreateImm0(Inst, imm8);
2141
2142
1.46k
  if (!Check(&result, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2143
68
    return MCDisassembler_Fail;
2144
2145
  // ESB is unpredictable if pred != AL. Without the RAS extension, it is a NOP,
2146
  // so all predicates should be allowed.
2147
1.39k
  if (imm8 == 0x10 && pred != 0xe && ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureRAS))
2148
69
    result = MCDisassembler_SoftFail;
2149
2150
1.39k
  return result;
2151
1.46k
}
2152
2153
static DecodeStatus DecodeCPSInstruction(MCInst *Inst, unsigned Insn,
2154
    uint64_t Address, const void *Decoder)
2155
3.19k
{
2156
3.19k
  unsigned imod = fieldFromInstruction_4(Insn, 18, 2);
2157
3.19k
  unsigned M = fieldFromInstruction_4(Insn, 17, 1);
2158
3.19k
  unsigned iflags = fieldFromInstruction_4(Insn, 6, 3);
2159
3.19k
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2160
2161
3.19k
  DecodeStatus S = MCDisassembler_Success;
2162
2163
  // This decoder is called from multiple location that do not check
2164
  // the full encoding is valid before they do.
2165
3.19k
  if (fieldFromInstruction_4(Insn, 5, 1) != 0 ||
2166
3.19k
      fieldFromInstruction_4(Insn, 16, 1) != 0 ||
2167
3.19k
      fieldFromInstruction_4(Insn, 20, 8) != 0x10)
2168
7
    return MCDisassembler_Fail;
2169
2170
  // imod == '01' --> UNPREDICTABLE
2171
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2172
  // return failure here.  The '01' imod value is unprintable, so there's
2173
  // nothing useful we could do even if we returned UNPREDICTABLE.
2174
2175
3.19k
  if (imod == 1) return MCDisassembler_Fail;
2176
2177
3.18k
  if (imod && M) {
2178
429
    MCInst_setOpcode(Inst, ARM_CPS3p);
2179
429
    MCOperand_CreateImm0(Inst, imod);
2180
429
    MCOperand_CreateImm0(Inst, iflags);
2181
429
    MCOperand_CreateImm0(Inst, mode);
2182
2.75k
  } else if (imod && !M) {
2183
2.10k
    MCInst_setOpcode(Inst, ARM_CPS2p);
2184
2.10k
    MCOperand_CreateImm0(Inst, imod);
2185
2.10k
    MCOperand_CreateImm0(Inst, iflags);
2186
2.10k
    if (mode) S = MCDisassembler_SoftFail;
2187
2.10k
  } else if (!imod && M) {
2188
515
    MCInst_setOpcode(Inst, ARM_CPS1p);
2189
515
    MCOperand_CreateImm0(Inst, mode);
2190
515
    if (iflags) S = MCDisassembler_SoftFail;
2191
515
  } else {
2192
    // imod == '00' && M == '0' --> UNPREDICTABLE
2193
137
    MCInst_setOpcode(Inst, ARM_CPS1p);
2194
137
    MCOperand_CreateImm0(Inst, mode);
2195
137
    S = MCDisassembler_SoftFail;
2196
137
  }
2197
2198
3.18k
  return S;
2199
3.19k
}
2200
2201
static DecodeStatus DecodeT2CPSInstruction(MCInst *Inst, unsigned Insn,
2202
    uint64_t Address, const void *Decoder)
2203
1.17k
{
2204
1.17k
  unsigned imod = fieldFromInstruction_4(Insn, 9, 2);
2205
1.17k
  unsigned M = fieldFromInstruction_4(Insn, 8, 1);
2206
1.17k
  unsigned iflags = fieldFromInstruction_4(Insn, 5, 3);
2207
1.17k
  unsigned mode = fieldFromInstruction_4(Insn, 0, 5);
2208
2209
1.17k
  DecodeStatus S = MCDisassembler_Success;
2210
2211
  // imod == '01' --> UNPREDICTABLE
2212
  // NOTE: Even though this is technically UNPREDICTABLE, we choose to
2213
  // return failure here.  The '01' imod value is unprintable, so there's
2214
  // nothing useful we could do even if we returned UNPREDICTABLE.
2215
2216
1.17k
  if (imod == 1) return MCDisassembler_Fail;
2217
2218
1.16k
  if (imod && M) {
2219
218
    MCInst_setOpcode(Inst, ARM_t2CPS3p);
2220
218
    MCOperand_CreateImm0(Inst, imod);
2221
218
    MCOperand_CreateImm0(Inst, iflags);
2222
218
    MCOperand_CreateImm0(Inst, mode);
2223
951
  } else if (imod && !M) {
2224
289
    MCInst_setOpcode(Inst, ARM_t2CPS2p);
2225
289
    MCOperand_CreateImm0(Inst, imod);
2226
289
    MCOperand_CreateImm0(Inst, iflags);
2227
289
    if (mode) S = MCDisassembler_SoftFail;
2228
662
  } else if (!imod && M) {
2229
662
    MCInst_setOpcode(Inst, ARM_t2CPS1p);
2230
662
    MCOperand_CreateImm0(Inst, mode);
2231
662
    if (iflags) S = MCDisassembler_SoftFail;
2232
662
  } else {
2233
    // imod == '00' && M == '0' --> this is a HINT instruction
2234
0
    int imm = fieldFromInstruction_4(Insn, 0, 8);
2235
    // HINT are defined only for immediate in [0..4]
2236
0
    if (imm > 4) return MCDisassembler_Fail;
2237
2238
0
    MCInst_setOpcode(Inst, ARM_t2HINT);
2239
0
    MCOperand_CreateImm0(Inst, imm);
2240
0
  }
2241
2242
1.16k
  return S;
2243
1.16k
}
2244
2245
static DecodeStatus DecodeT2MOVTWInstruction(MCInst *Inst, unsigned Insn,
2246
    uint64_t Address, const void *Decoder)
2247
1.47k
{
2248
1.47k
  DecodeStatus S = MCDisassembler_Success;
2249
2250
1.47k
  unsigned Rd = fieldFromInstruction_4(Insn, 8, 4);
2251
1.47k
  unsigned imm = 0;
2252
2253
1.47k
  imm |= (fieldFromInstruction_4(Insn, 0, 8) << 0);
2254
1.47k
  imm |= (fieldFromInstruction_4(Insn, 12, 3) << 8);
2255
1.47k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2256
1.47k
  imm |= (fieldFromInstruction_4(Insn, 26, 1) << 11);
2257
2258
1.47k
  if (MCInst_getOpcode(Inst) == ARM_t2MOVTi16)
2259
1.00k
    if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2260
0
      return MCDisassembler_Fail;
2261
2262
1.47k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2263
0
    return MCDisassembler_Fail;
2264
2265
1.47k
  MCOperand_CreateImm0(Inst, imm);
2266
2267
1.47k
  return S;
2268
1.47k
}
2269
2270
static DecodeStatus DecodeArmMOVTWInstruction(MCInst *Inst, unsigned Insn,
2271
    uint64_t Address, const void *Decoder)
2272
1.77k
{
2273
1.77k
  DecodeStatus S = MCDisassembler_Success;
2274
2275
1.77k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2276
1.77k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2277
1.77k
  unsigned imm = 0;
2278
2279
1.77k
  imm |= (fieldFromInstruction_4(Insn, 0, 12) << 0);
2280
1.77k
  imm |= (fieldFromInstruction_4(Insn, 16, 4) << 12);
2281
2282
1.77k
  if (MCInst_getOpcode(Inst) == ARM_MOVTi16)
2283
669
    if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2284
0
      return MCDisassembler_Fail;
2285
2286
1.77k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2287
0
    return MCDisassembler_Fail;
2288
2289
1.77k
  MCOperand_CreateImm0(Inst, imm);
2290
2291
1.77k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2292
544
    return MCDisassembler_Fail;
2293
2294
1.22k
  return S;
2295
1.77k
}
2296
2297
static DecodeStatus DecodeSMLAInstruction(MCInst *Inst, unsigned Insn,
2298
    uint64_t Address, const void *Decoder)
2299
3.01k
{
2300
3.01k
  DecodeStatus S = MCDisassembler_Success;
2301
2302
3.01k
  unsigned Rd = fieldFromInstruction_4(Insn, 16, 4);
2303
3.01k
  unsigned Rn = fieldFromInstruction_4(Insn, 0, 4);
2304
3.01k
  unsigned Rm = fieldFromInstruction_4(Insn, 8, 4);
2305
3.01k
  unsigned Ra = fieldFromInstruction_4(Insn, 12, 4);
2306
3.01k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2307
2308
3.01k
  if (pred == 0xF)
2309
987
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2310
2311
2.02k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2312
0
    return MCDisassembler_Fail;
2313
2314
2.02k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2315
0
    return MCDisassembler_Fail;
2316
2317
2.02k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2318
0
    return MCDisassembler_Fail;
2319
2320
2.02k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2321
0
    return MCDisassembler_Fail;
2322
2323
2.02k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2324
0
    return MCDisassembler_Fail;
2325
2326
2.02k
  return S;
2327
2.02k
}
2328
2329
static DecodeStatus DecodeTSTInstruction(MCInst *Inst, unsigned Insn,
2330
    uint64_t Address, const void *Decoder)
2331
499
{
2332
499
  DecodeStatus S = MCDisassembler_Success;
2333
499
  unsigned Pred = fieldFromInstruction_4(Insn, 28, 4);
2334
499
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
2335
499
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
2336
2337
499
  if (Pred == 0xF)
2338
256
    return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
2339
2340
243
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2341
0
    return MCDisassembler_Fail;
2342
2343
243
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2344
0
    return MCDisassembler_Fail;
2345
2346
243
  if (!Check(&S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
2347
0
    return MCDisassembler_Fail;
2348
2349
243
  return S;
2350
243
}
2351
2352
static DecodeStatus DecodeSETPANInstruction(MCInst *Inst, unsigned Insn,
2353
    uint64_t Address, const void *Decoder)
2354
256
{
2355
256
  DecodeStatus S = MCDisassembler_Success;
2356
256
  unsigned Imm = fieldFromInstruction_4(Insn, 9, 1);
2357
2358
256
  if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8_1aOps) || !ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops))
2359
2
    return MCDisassembler_Fail;
2360
2361
  // Decoder can be called from DecodeTST, which does not check the full
2362
  // encoding is valid.
2363
254
  if (fieldFromInstruction_4(Insn, 20, 12) != 0xf11 ||
2364
254
      fieldFromInstruction_4(Insn, 4, 4) != 0)
2365
0
    return MCDisassembler_Fail;
2366
2367
254
  if (fieldFromInstruction_4(Insn, 10, 10) != 0 ||
2368
254
      fieldFromInstruction_4(Insn, 0, 4) != 0)
2369
169
    S = MCDisassembler_SoftFail;
2370
2371
254
  MCInst_setOpcode(Inst, ARM_SETPAN);
2372
254
  MCOperand_CreateImm0(Inst, Imm);
2373
2374
254
  return S;
2375
254
}
2376
2377
static DecodeStatus DecodeAddrModeImm12Operand(MCInst *Inst, unsigned Val,
2378
    uint64_t Address, const void *Decoder)
2379
7.64k
{
2380
7.64k
  DecodeStatus S = MCDisassembler_Success;
2381
7.64k
  unsigned add = fieldFromInstruction_4(Val, 12, 1);
2382
7.64k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
2383
7.64k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
2384
2385
7.64k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2386
0
    return MCDisassembler_Fail;
2387
2388
7.64k
  if (!add) imm *= (unsigned int)-1;
2389
7.64k
  if (imm == 0 && !add) imm = (unsigned int)INT32_MIN;
2390
2391
7.64k
  MCOperand_CreateImm0(Inst, imm);
2392
  //if (Rn == 15)
2393
  //  tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
2394
2395
7.64k
  return S;
2396
7.64k
}
2397
2398
static DecodeStatus DecodeAddrMode5Operand(MCInst *Inst, unsigned Val,
2399
    uint64_t Address, const void *Decoder)
2400
1.88k
{
2401
1.88k
  DecodeStatus S = MCDisassembler_Success;
2402
1.88k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2403
  // U == 1 to add imm, 0 to subtract it.
2404
1.88k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2405
1.88k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2406
2407
1.88k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2408
0
    return MCDisassembler_Fail;
2409
2410
1.88k
  if (U)
2411
1.09k
    MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_add, (unsigned char)imm));
2412
789
  else
2413
789
    MCOperand_CreateImm0(Inst, ARM_AM_getAM5Opc(ARM_AM_sub, (unsigned char)imm));
2414
2415
1.88k
  return S;
2416
1.88k
}
2417
2418
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst *Inst, unsigned Val,
2419
    uint64_t Address, const void *Decoder)
2420
1.91k
{
2421
1.91k
  DecodeStatus S = MCDisassembler_Success;
2422
1.91k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
2423
  // U == 1 to add imm, 0 to subtract it.
2424
1.91k
  unsigned U = fieldFromInstruction_4(Val, 8, 1);
2425
1.91k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
2426
2427
1.91k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2428
0
    return MCDisassembler_Fail;
2429
2430
1.91k
  if (U)
2431
1.00k
    MCOperand_CreateImm0(Inst, getAM5FP16Opc(ARM_AM_add, imm));
2432
906
  else
2433
906
    MCOperand_CreateImm0(Inst, getAM5FP16Opc(ARM_AM_sub, imm));
2434
2435
1.91k
  return S;
2436
1.91k
}
2437
2438
static DecodeStatus DecodeAddrMode7Operand(MCInst *Inst, unsigned Val,
2439
    uint64_t Address, const void *Decoder)
2440
10.9k
{
2441
10.9k
  return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2442
10.9k
}
2443
2444
static DecodeStatus DecodeT2BInstruction(MCInst *Inst, unsigned Insn,
2445
    uint64_t Address, const void *Decoder)
2446
726
{
2447
726
  DecodeStatus Status = MCDisassembler_Success;
2448
2449
  // Note the J1 and J2 values are from the encoded instruction.  So here
2450
  // change them to I1 and I2 values via as documented:
2451
  // I1 = NOT(J1 EOR S);
2452
  // I2 = NOT(J2 EOR S);
2453
  // and build the imm32 with one trailing zero as documented:
2454
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
2455
726
  unsigned S = fieldFromInstruction_4(Insn, 26, 1);
2456
726
  unsigned J1 = fieldFromInstruction_4(Insn, 13, 1);
2457
726
  unsigned J2 = fieldFromInstruction_4(Insn, 11, 1);
2458
726
  unsigned I1 = !(J1 ^ S);
2459
726
  unsigned I2 = !(J2 ^ S);
2460
726
  unsigned imm10 = fieldFromInstruction_4(Insn, 16, 10);
2461
726
  unsigned imm11 = fieldFromInstruction_4(Insn, 0, 11);
2462
726
  unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
2463
726
  int imm32 = SignExtend32(tmp << 1, 25);
2464
2465
726
  MCOperand_CreateImm0(Inst, imm32);
2466
2467
726
  return Status;
2468
726
}
2469
2470
static DecodeStatus DecodeBranchImmInstruction(MCInst *Inst, unsigned Insn,
2471
    uint64_t Address, const void *Decoder)
2472
6.43k
{
2473
6.43k
  DecodeStatus S = MCDisassembler_Success;
2474
2475
6.43k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
2476
6.43k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 24) << 2;
2477
2478
6.43k
  if (pred == 0xF) {
2479
597
    MCInst_setOpcode(Inst, ARM_BLXi);
2480
597
    imm |= fieldFromInstruction_4(Insn, 24, 1) << 1;
2481
597
    MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2482
597
    return S;
2483
597
  }
2484
2485
5.83k
  MCOperand_CreateImm0(Inst, SignExtend32(imm, 26));
2486
2487
5.83k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2488
0
    return MCDisassembler_Fail;
2489
2490
5.83k
  return S;
2491
5.83k
}
2492
2493
2494
static DecodeStatus DecodeAddrMode6Operand(MCInst *Inst, unsigned Val,
2495
    uint64_t Address, const void *Decoder)
2496
66.1k
{
2497
66.1k
  DecodeStatus S = MCDisassembler_Success;
2498
2499
66.1k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
2500
66.1k
  unsigned align = fieldFromInstruction_4(Val, 4, 2);
2501
2502
66.1k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2503
0
    return MCDisassembler_Fail;
2504
2505
66.1k
  if (!align)
2506
31.8k
    MCOperand_CreateImm0(Inst, 0);
2507
34.3k
  else
2508
34.3k
    MCOperand_CreateImm0(Inst, 4 << align);
2509
2510
66.1k
  return S;
2511
66.1k
}
2512
2513
static DecodeStatus DecodeVLDInstruction(MCInst *Inst, unsigned Insn,
2514
    uint64_t Address, const void *Decoder)
2515
17.0k
{
2516
17.0k
  DecodeStatus S = MCDisassembler_Success;
2517
17.0k
  unsigned wb, Rn, Rm;
2518
17.0k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2519
17.0k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2520
17.0k
  wb = fieldFromInstruction_4(Insn, 16, 4);
2521
17.0k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
2522
17.0k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2523
17.0k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
2524
2525
  // First output register
2526
17.0k
  switch (MCInst_getOpcode(Inst)) {
2527
363
    case ARM_VLD1q16: case ARM_VLD1q32: case ARM_VLD1q64: case ARM_VLD1q8:
2528
676
    case ARM_VLD1q16wb_fixed: case ARM_VLD1q16wb_register:
2529
1.34k
    case ARM_VLD1q32wb_fixed: case ARM_VLD1q32wb_register:
2530
1.61k
    case ARM_VLD1q64wb_fixed: case ARM_VLD1q64wb_register:
2531
2.13k
    case ARM_VLD1q8wb_fixed: case ARM_VLD1q8wb_register:
2532
2.49k
    case ARM_VLD2d16: case ARM_VLD2d32: case ARM_VLD2d8:
2533
2.92k
    case ARM_VLD2d16wb_fixed: case ARM_VLD2d16wb_register:
2534
3.11k
    case ARM_VLD2d32wb_fixed: case ARM_VLD2d32wb_register:
2535
3.43k
    case ARM_VLD2d8wb_fixed: case ARM_VLD2d8wb_register:
2536
3.43k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2537
1
        return MCDisassembler_Fail;
2538
3.42k
      break;
2539
2540
3.42k
    case ARM_VLD2b16:
2541
164
    case ARM_VLD2b32:
2542
382
    case ARM_VLD2b8:
2543
782
    case ARM_VLD2b16wb_fixed:
2544
978
    case ARM_VLD2b16wb_register:
2545
1.22k
    case ARM_VLD2b32wb_fixed:
2546
1.58k
    case ARM_VLD2b32wb_register:
2547
1.65k
    case ARM_VLD2b8wb_fixed:
2548
2.04k
    case ARM_VLD2b8wb_register:
2549
2.04k
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2550
3
        return MCDisassembler_Fail;
2551
2.03k
      break;
2552
2553
11.5k
    default:
2554
11.5k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2555
0
        return MCDisassembler_Fail;
2556
17.0k
  }
2557
2558
  // Second output register
2559
16.9k
  switch (MCInst_getOpcode(Inst)) {
2560
450
    case ARM_VLD3d8:
2561
707
    case ARM_VLD3d16:
2562
779
    case ARM_VLD3d32:
2563
1.03k
    case ARM_VLD3d8_UPD:
2564
1.63k
    case ARM_VLD3d16_UPD:
2565
1.92k
    case ARM_VLD3d32_UPD:
2566
2.13k
    case ARM_VLD4d8:
2567
2.29k
    case ARM_VLD4d16:
2568
2.36k
    case ARM_VLD4d32:
2569
2.55k
    case ARM_VLD4d8_UPD:
2570
2.68k
    case ARM_VLD4d16_UPD:
2571
2.82k
    case ARM_VLD4d32_UPD:
2572
2.82k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32, Address, Decoder)))
2573
0
        return MCDisassembler_Fail;
2574
2.82k
      break;
2575
2576
2.82k
    case ARM_VLD3q8:
2577
189
    case ARM_VLD3q16:
2578
263
    case ARM_VLD3q32:
2579
514
    case ARM_VLD3q8_UPD:
2580
877
    case ARM_VLD3q16_UPD:
2581
1.57k
    case ARM_VLD3q32_UPD:
2582
1.92k
    case ARM_VLD4q8:
2583
2.02k
    case ARM_VLD4q16:
2584
2.26k
    case ARM_VLD4q32:
2585
2.52k
    case ARM_VLD4q8_UPD:
2586
2.80k
    case ARM_VLD4q16_UPD:
2587
3.07k
    case ARM_VLD4q32_UPD:
2588
3.07k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
2589
0
        return MCDisassembler_Fail;
2590
2591
14.1k
    default:
2592
14.1k
      break;
2593
16.9k
  }
2594
2595
  // Third output register
2596
16.9k
  switch(MCInst_getOpcode(Inst)) {
2597
450
    case ARM_VLD3d8:
2598
707
    case ARM_VLD3d16:
2599
779
    case ARM_VLD3d32:
2600
1.03k
    case ARM_VLD3d8_UPD:
2601
1.63k
    case ARM_VLD3d16_UPD:
2602
1.92k
    case ARM_VLD3d32_UPD:
2603
2.13k
    case ARM_VLD4d8:
2604
2.29k
    case ARM_VLD4d16:
2605
2.36k
    case ARM_VLD4d32:
2606
2.55k
    case ARM_VLD4d8_UPD:
2607
2.68k
    case ARM_VLD4d16_UPD:
2608
2.82k
    case ARM_VLD4d32_UPD:
2609
2.82k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
2610
0
        return MCDisassembler_Fail;
2611
2.82k
      break;
2612
2.82k
    case ARM_VLD3q8:
2613
189
    case ARM_VLD3q16:
2614
263
    case ARM_VLD3q32:
2615
514
    case ARM_VLD3q8_UPD:
2616
877
    case ARM_VLD3q16_UPD:
2617
1.57k
    case ARM_VLD3q32_UPD:
2618
1.92k
    case ARM_VLD4q8:
2619
2.02k
    case ARM_VLD4q16:
2620
2.26k
    case ARM_VLD4q32:
2621
2.52k
    case ARM_VLD4q8_UPD:
2622
2.80k
    case ARM_VLD4q16_UPD:
2623
3.07k
    case ARM_VLD4q32_UPD:
2624
3.07k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32, Address, Decoder)))
2625
0
        return MCDisassembler_Fail;
2626
3.07k
      break;
2627
11.0k
    default:
2628
11.0k
      break;
2629
16.9k
  }
2630
2631
  // Fourth output register
2632
16.9k
  switch (MCInst_getOpcode(Inst)) {
2633
213
    case ARM_VLD4d8:
2634
365
    case ARM_VLD4d16:
2635
441
    case ARM_VLD4d32:
2636
628
    case ARM_VLD4d8_UPD:
2637
763
    case ARM_VLD4d16_UPD:
2638
897
    case ARM_VLD4d32_UPD:
2639
897
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32, Address, Decoder)))
2640
0
        return MCDisassembler_Fail;
2641
897
      break;
2642
897
    case ARM_VLD4q8:
2643
448
    case ARM_VLD4q16:
2644
693
    case ARM_VLD4q32:
2645
948
    case ARM_VLD4q8_UPD:
2646
1.23k
    case ARM_VLD4q16_UPD:
2647
1.50k
    case ARM_VLD4q32_UPD:
2648
1.50k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32, Address, Decoder)))
2649
0
        return MCDisassembler_Fail;
2650
1.50k
      break;
2651
14.5k
    default:
2652
14.5k
      break;
2653
16.9k
  }
2654
2655
  // Writeback operand
2656
16.9k
  switch (MCInst_getOpcode(Inst)) {
2657
70
    case ARM_VLD1d8wb_fixed:
2658
331
    case ARM_VLD1d16wb_fixed:
2659
401
    case ARM_VLD1d32wb_fixed:
2660
600
    case ARM_VLD1d64wb_fixed:
2661
700
    case ARM_VLD1d8wb_register:
2662
940
    case ARM_VLD1d16wb_register:
2663
1.03k
    case ARM_VLD1d32wb_register:
2664
1.10k
    case ARM_VLD1d64wb_register:
2665
1.35k
    case ARM_VLD1q8wb_fixed:
2666
1.56k
    case ARM_VLD1q16wb_fixed:
2667
1.86k
    case ARM_VLD1q32wb_fixed:
2668
2.05k
    case ARM_VLD1q64wb_fixed:
2669
2.31k
    case ARM_VLD1q8wb_register:
2670
2.42k
    case ARM_VLD1q16wb_register:
2671
2.78k
    case ARM_VLD1q32wb_register:
2672
2.87k
    case ARM_VLD1q64wb_register:
2673
3.08k
    case ARM_VLD1d8Twb_fixed:
2674
3.15k
    case ARM_VLD1d8Twb_register:
2675
3.35k
    case ARM_VLD1d16Twb_fixed:
2676
3.44k
    case ARM_VLD1d16Twb_register:
2677
3.51k
    case ARM_VLD1d32Twb_fixed:
2678
3.60k
    case ARM_VLD1d32Twb_register:
2679
3.80k
    case ARM_VLD1d64Twb_fixed:
2680
4.01k
    case ARM_VLD1d64Twb_register:
2681
4.08k
    case ARM_VLD1d8Qwb_fixed:
2682
4.69k
    case ARM_VLD1d8Qwb_register:
2683
5.15k
    case ARM_VLD1d16Qwb_fixed:
2684
5.29k
    case ARM_VLD1d16Qwb_register:
2685
5.49k
    case ARM_VLD1d32Qwb_fixed:
2686
5.78k
    case ARM_VLD1d32Qwb_register:
2687
5.88k
    case ARM_VLD1d64Qwb_fixed:
2688
6.00k
    case ARM_VLD1d64Qwb_register:
2689
6.07k
    case ARM_VLD2d8wb_fixed:
2690
6.42k
    case ARM_VLD2d16wb_fixed:
2691
6.50k
    case ARM_VLD2d32wb_fixed:
2692
6.57k
    case ARM_VLD2q8wb_fixed:
2693
6.68k
    case ARM_VLD2q16wb_fixed:
2694
6.86k
    case ARM_VLD2q32wb_fixed:
2695
7.10k
    case ARM_VLD2d8wb_register:
2696
7.19k
    case ARM_VLD2d16wb_register:
2697
7.30k
    case ARM_VLD2d32wb_register:
2698
7.62k
    case ARM_VLD2q8wb_register:
2699
8.11k
    case ARM_VLD2q16wb_register:
2700
8.31k
    case ARM_VLD2q32wb_register:
2701
8.38k
    case ARM_VLD2b8wb_fixed:
2702
8.78k
    case ARM_VLD2b16wb_fixed:
2703
9.03k
    case ARM_VLD2b32wb_fixed:
2704
9.41k
    case ARM_VLD2b8wb_register:
2705
9.61k
    case ARM_VLD2b16wb_register:
2706
9.97k
    case ARM_VLD2b32wb_register:
2707
9.97k
      MCOperand_CreateImm0(Inst, 0);
2708
9.97k
      break;
2709
2710
259
    case ARM_VLD3d8_UPD:
2711
857
    case ARM_VLD3d16_UPD:
2712
1.14k
    case ARM_VLD3d32_UPD:
2713
1.39k
    case ARM_VLD3q8_UPD:
2714
1.76k
    case ARM_VLD3q16_UPD:
2715
2.45k
    case ARM_VLD3q32_UPD:
2716
2.64k
    case ARM_VLD4d8_UPD:
2717
2.78k
    case ARM_VLD4d16_UPD:
2718
2.91k
    case ARM_VLD4d32_UPD:
2719
3.17k
    case ARM_VLD4q8_UPD:
2720
3.45k
    case ARM_VLD4q16_UPD:
2721
3.72k
    case ARM_VLD4q32_UPD:
2722
3.72k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2723
0
        return MCDisassembler_Fail;
2724
3.72k
      break;
2725
2726
3.72k
    default:
2727
3.30k
      break;
2728
16.9k
  }
2729
2730
  // AddrMode6 Base (register+alignment)
2731
16.9k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2732
0
    return MCDisassembler_Fail;
2733
2734
  // AddrMode6 Offset (register)
2735
16.9k
  switch (MCInst_getOpcode(Inst)) {
2736
11.0k
    default:
2737
      // The below have been updated to have explicit am6offset split
2738
      // between fixed and register offset. For those instructions not
2739
      // yet updated, we need to add an additional reg0 operand for the
2740
      // fixed variant.
2741
      //
2742
      // The fixed offset encodes as Rm == 0xd, so we check for that.
2743
11.0k
      if (Rm == 0xd) {
2744
423
        MCOperand_CreateReg0(Inst, 0);
2745
423
        break;
2746
423
      }
2747
      // Fall through to handle the register offset variant.
2748
2749
10.6k
    case ARM_VLD1d8wb_fixed:
2750
10.9k
    case ARM_VLD1d16wb_fixed:
2751
11.0k
    case ARM_VLD1d32wb_fixed:
2752
11.2k
    case ARM_VLD1d64wb_fixed:
2753
11.4k
    case ARM_VLD1d8Twb_fixed:
2754
11.6k
    case ARM_VLD1d16Twb_fixed:
2755
11.6k
    case ARM_VLD1d32Twb_fixed:
2756
11.8k
    case ARM_VLD1d64Twb_fixed:
2757
11.9k
    case ARM_VLD1d8Qwb_fixed:
2758
12.4k
    case ARM_VLD1d16Qwb_fixed:
2759
12.6k
    case ARM_VLD1d32Qwb_fixed:
2760
12.7k
    case ARM_VLD1d64Qwb_fixed:
2761
12.8k
    case ARM_VLD1d8wb_register:
2762
13.0k
    case ARM_VLD1d16wb_register:
2763
13.1k
    case ARM_VLD1d32wb_register:
2764
13.2k
    case ARM_VLD1d64wb_register:
2765
13.4k
    case ARM_VLD1q8wb_fixed:
2766
13.6k
    case ARM_VLD1q16wb_fixed:
2767
13.9k
    case ARM_VLD1q32wb_fixed:
2768
14.1k
    case ARM_VLD1q64wb_fixed:
2769
14.4k
    case ARM_VLD1q8wb_register:
2770
14.5k
    case ARM_VLD1q16wb_register:
2771
14.8k
    case ARM_VLD1q32wb_register:
2772
14.9k
    case ARM_VLD1q64wb_register:
2773
      // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2774
      // variant encodes Rm == 0xf. Anything else is a register offset post-
2775
      // increment and we need to add the register operand to the instruction.
2776
14.9k
      if (Rm != 0xD && Rm != 0xF &&
2777
14.9k
          !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2778
0
        return MCDisassembler_Fail;
2779
14.9k
      break;
2780
2781
14.9k
    case ARM_VLD2d8wb_fixed:
2782
425
    case ARM_VLD2d16wb_fixed:
2783
505
    case ARM_VLD2d32wb_fixed:
2784
577
    case ARM_VLD2b8wb_fixed:
2785
977
    case ARM_VLD2b16wb_fixed:
2786
1.22k
    case ARM_VLD2b32wb_fixed:
2787
1.29k
    case ARM_VLD2q8wb_fixed:
2788
1.40k
    case ARM_VLD2q16wb_fixed:
2789
1.58k
    case ARM_VLD2q32wb_fixed:
2790
1.58k
      break;
2791
16.9k
  }
2792
2793
16.9k
  return S;
2794
16.9k
}
2795
2796
static DecodeStatus DecodeVLDST1Instruction(MCInst *Inst, unsigned Insn,
2797
    uint64_t Address, const void *Decoder)
2798
25.4k
{
2799
25.4k
  unsigned load;
2800
25.4k
  unsigned type = fieldFromInstruction_4(Insn, 8, 4);
2801
25.4k
  unsigned align = fieldFromInstruction_4(Insn, 4, 2);
2802
25.4k
  if (type == 6 && (align & 2)) return MCDisassembler_Fail;
2803
25.4k
  if (type == 7 && (align & 2)) return MCDisassembler_Fail;
2804
25.4k
  if (type == 10 && align == 3) return MCDisassembler_Fail;
2805
2806
25.4k
  load = fieldFromInstruction_4(Insn, 21, 1);
2807
2808
25.4k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2809
25.4k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2810
25.4k
}
2811
2812
static DecodeStatus DecodeVLDST2Instruction(MCInst *Inst, unsigned Insn,
2813
    uint64_t Address, const void *Decoder)
2814
18.3k
{
2815
18.3k
  unsigned type, align, load;
2816
18.3k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2817
18.3k
  if (size == 3) return MCDisassembler_Fail;
2818
2819
18.3k
  type = fieldFromInstruction_4(Insn, 8, 4);
2820
18.3k
  align = fieldFromInstruction_4(Insn, 4, 2);
2821
18.3k
  if (type == 8 && align == 3) return MCDisassembler_Fail;
2822
18.3k
  if (type == 9 && align == 3) return MCDisassembler_Fail;
2823
2824
18.3k
  load = fieldFromInstruction_4(Insn, 21, 1);
2825
2826
18.3k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2827
18.3k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2828
18.3k
}
2829
2830
static DecodeStatus DecodeVLDST3Instruction(MCInst *Inst, unsigned Insn,
2831
    uint64_t Address, const void *Decoder)
2832
9.92k
{
2833
9.92k
  unsigned align, load;
2834
9.92k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2835
9.92k
  if (size == 3) return MCDisassembler_Fail;
2836
2837
9.92k
  align = fieldFromInstruction_4(Insn, 4, 2);
2838
9.92k
  if (align & 2) return MCDisassembler_Fail;
2839
2840
9.92k
  load = fieldFromInstruction_4(Insn, 21, 1);
2841
2842
9.92k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2843
9.92k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2844
9.92k
}
2845
2846
static DecodeStatus DecodeVLDST4Instruction(MCInst *Inst, unsigned Insn,
2847
    uint64_t Address, const void *Decoder)
2848
12.4k
{
2849
12.4k
  unsigned load;
2850
12.4k
  unsigned size = fieldFromInstruction_4(Insn, 6, 2);
2851
12.4k
  if (size == 3) return MCDisassembler_Fail;
2852
2853
12.4k
  load = fieldFromInstruction_4(Insn, 21, 1);
2854
2855
12.4k
  return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2856
12.4k
    : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2857
12.4k
}
2858
2859
static DecodeStatus DecodeVSTInstruction(MCInst *Inst, unsigned Insn,
2860
    uint64_t Address, const void *Decoder)
2861
33.8k
{
2862
33.8k
  DecodeStatus S = MCDisassembler_Success;
2863
33.8k
  unsigned wb, Rn, Rm;
2864
33.8k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
2865
33.8k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
2866
33.8k
  wb = fieldFromInstruction_4(Insn, 16, 4);
2867
33.8k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
2868
33.8k
  Rn |= fieldFromInstruction_4(Insn, 4, 2) << 4;
2869
33.8k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
2870
2871
  // Writeback Operand
2872
33.8k
  switch (MCInst_getOpcode(Inst)) {
2873
426
    case ARM_VST1d8wb_fixed:
2874
633
    case ARM_VST1d16wb_fixed:
2875
1.01k
    case ARM_VST1d32wb_fixed:
2876
1.22k
    case ARM_VST1d64wb_fixed:
2877
1.76k
    case ARM_VST1d8wb_register:
2878
2.22k
    case ARM_VST1d16wb_register:
2879
2.33k
    case ARM_VST1d32wb_register:
2880
2.60k
    case ARM_VST1d64wb_register:
2881
2.85k
    case ARM_VST1q8wb_fixed:
2882
3.28k
    case ARM_VST1q16wb_fixed:
2883
3.53k
    case ARM_VST1q32wb_fixed:
2884
3.93k
    case ARM_VST1q64wb_fixed:
2885
4.78k
    case ARM_VST1q8wb_register:
2886
4.96k
    case ARM_VST1q16wb_register:
2887
5.59k
    case ARM_VST1q32wb_register:
2888
5.86k
    case ARM_VST1q64wb_register:
2889
6.07k
    case ARM_VST1d8Twb_fixed:
2890
6.23k
    case ARM_VST1d16Twb_fixed:
2891
6.59k
    case ARM_VST1d32Twb_fixed:
2892
6.96k
    case ARM_VST1d64Twb_fixed:
2893
7.64k
    case ARM_VST1d8Twb_register:
2894
8.26k
    case ARM_VST1d16Twb_register:
2895
8.62k
    case ARM_VST1d32Twb_register:
2896
8.78k
    case ARM_VST1d64Twb_register:
2897
9.12k
    case ARM_VST1d8Qwb_fixed:
2898
9.41k
    case ARM_VST1d16Qwb_fixed:
2899
9.81k
    case ARM_VST1d32Qwb_fixed:
2900
10.0k
    case ARM_VST1d64Qwb_fixed:
2901
10.4k
    case ARM_VST1d8Qwb_register:
2902
10.8k
    case ARM_VST1d16Qwb_register:
2903
11.2k
    case ARM_VST1d32Qwb_register:
2904
11.5k
    case ARM_VST1d64Qwb_register:
2905
11.8k
    case ARM_VST2d8wb_fixed:
2906
12.2k
    case ARM_VST2d16wb_fixed:
2907
12.5k
    case ARM_VST2d32wb_fixed:
2908
13.0k
    case ARM_VST2d8wb_register:
2909
13.2k
    case ARM_VST2d16wb_register:
2910
13.4k
    case ARM_VST2d32wb_register:
2911
13.8k
    case ARM_VST2q8wb_fixed:
2912
14.0k
    case ARM_VST2q16wb_fixed:
2913
14.3k
    case ARM_VST2q32wb_fixed:
2914
15.1k
    case ARM_VST2q8wb_register:
2915
15.5k
    case ARM_VST2q16wb_register:
2916
16.1k
    case ARM_VST2q32wb_register:
2917
16.8k
    case ARM_VST2b8wb_fixed:
2918
17.0k
    case ARM_VST2b16wb_fixed:
2919
17.4k
    case ARM_VST2b32wb_fixed:
2920
18.5k
    case ARM_VST2b8wb_register:
2921
18.8k
    case ARM_VST2b16wb_register:
2922
19.2k
    case ARM_VST2b32wb_register:
2923
19.2k
      if (Rm == 0xF)
2924
0
        return MCDisassembler_Fail;
2925
19.2k
      MCOperand_CreateImm0(Inst, 0);
2926
19.2k
      break;
2927
570
    case ARM_VST3d8_UPD:
2928
864
    case ARM_VST3d16_UPD:
2929
1.12k
    case ARM_VST3d32_UPD:
2930
1.52k
    case ARM_VST3q8_UPD:
2931
1.96k
    case ARM_VST3q16_UPD:
2932
2.27k
    case ARM_VST3q32_UPD:
2933
3.37k
    case ARM_VST4d8_UPD:
2934
3.86k
    case ARM_VST4d16_UPD:
2935
4.67k
    case ARM_VST4d32_UPD:
2936
5.34k
    case ARM_VST4q8_UPD:
2937
5.93k
    case ARM_VST4q16_UPD:
2938
6.40k
    case ARM_VST4q32_UPD:
2939
6.40k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2940
0
        return MCDisassembler_Fail;
2941
6.40k
      break;
2942
8.21k
    default:
2943
8.21k
      break;
2944
33.8k
  }
2945
2946
  // AddrMode6 Base (register+alignment)
2947
33.8k
  if (!Check(&S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2948
0
    return MCDisassembler_Fail;
2949
2950
  // AddrMode6 Offset (register)
2951
33.8k
  switch (MCInst_getOpcode(Inst)) {
2952
25.6k
    default:
2953
25.6k
      if (Rm == 0xD)
2954
862
        MCOperand_CreateReg0(Inst, 0);
2955
24.7k
      else if (Rm != 0xF) {
2956
16.5k
        if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2957
0
          return MCDisassembler_Fail;
2958
16.5k
      }
2959
25.6k
      break;
2960
2961
25.6k
    case ARM_VST1d8wb_fixed:
2962
633
    case ARM_VST1d16wb_fixed:
2963
1.01k
    case ARM_VST1d32wb_fixed:
2964
1.22k
    case ARM_VST1d64wb_fixed:
2965
1.46k
    case ARM_VST1q8wb_fixed:
2966
1.90k
    case ARM_VST1q16wb_fixed:
2967
2.15k
    case ARM_VST1q32wb_fixed:
2968
2.55k
    case ARM_VST1q64wb_fixed:
2969
2.76k
    case ARM_VST1d8Twb_fixed:
2970
2.91k
    case ARM_VST1d16Twb_fixed:
2971
3.27k
    case ARM_VST1d32Twb_fixed:
2972
3.65k
    case ARM_VST1d64Twb_fixed:
2973
3.98k
    case ARM_VST1d8Qwb_fixed:
2974
4.28k
    case ARM_VST1d16Qwb_fixed:
2975
4.68k
    case ARM_VST1d32Qwb_fixed:
2976
4.94k
    case ARM_VST1d64Qwb_fixed:
2977
5.20k
    case ARM_VST2d8wb_fixed:
2978
5.64k
    case ARM_VST2d16wb_fixed:
2979
5.95k
    case ARM_VST2d32wb_fixed:
2980
6.40k
    case ARM_VST2q8wb_fixed:
2981
6.61k
    case ARM_VST2q16wb_fixed:
2982
6.87k
    case ARM_VST2q32wb_fixed:
2983
7.61k
    case ARM_VST2b8wb_fixed:
2984
7.79k
    case ARM_VST2b16wb_fixed:
2985
8.22k
    case ARM_VST2b32wb_fixed:
2986
8.22k
      break;
2987
33.8k
  }
2988
2989
2990
  // First input register
2991
33.8k
  switch (MCInst_getOpcode(Inst)) {
2992
141
    case ARM_VST1q16:
2993
437
    case ARM_VST1q32:
2994
826
    case ARM_VST1q64:
2995
980
    case ARM_VST1q8:
2996
1.41k
    case ARM_VST1q16wb_fixed:
2997
1.59k
    case ARM_VST1q16wb_register:
2998
1.84k
    case ARM_VST1q32wb_fixed:
2999
2.47k
    case ARM_VST1q32wb_register:
3000
2.87k
    case ARM_VST1q64wb_fixed:
3001
3.14k
    case ARM_VST1q64wb_register:
3002
3.38k
    case ARM_VST1q8wb_fixed:
3003
4.24k
    case ARM_VST1q8wb_register:
3004
4.37k
    case ARM_VST2d16:
3005
4.53k
    case ARM_VST2d32:
3006
4.83k
    case ARM_VST2d8:
3007
5.27k
    case ARM_VST2d16wb_fixed:
3008
5.44k
    case ARM_VST2d16wb_register:
3009
5.76k
    case ARM_VST2d32wb_fixed:
3010
5.93k
    case ARM_VST2d32wb_register:
3011
6.19k
    case ARM_VST2d8wb_fixed:
3012
6.68k
    case ARM_VST2d8wb_register:
3013
6.68k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3014
2
        return MCDisassembler_Fail;
3015
6.68k
      break;
3016
3017
6.68k
    case ARM_VST2b16:
3018
331
    case ARM_VST2b32:
3019
716
    case ARM_VST2b8:
3020
899
    case ARM_VST2b16wb_fixed:
3021
1.17k
    case ARM_VST2b16wb_register:
3022
1.60k
    case ARM_VST2b32wb_fixed:
3023
2.05k
    case ARM_VST2b32wb_register:
3024
2.79k
    case ARM_VST2b8wb_fixed:
3025
3.87k
    case ARM_VST2b8wb_register:
3026
3.87k
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
3027
10
        return MCDisassembler_Fail;
3028
3.86k
      break;
3029
3030
23.3k
    default:
3031
23.3k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3032
0
        return MCDisassembler_Fail;
3033
33.8k
  }
3034
3035
  // Second input register
3036
33.8k
  switch (MCInst_getOpcode(Inst)) {
3037
386
    case ARM_VST3d8:
3038
614
    case ARM_VST3d16:
3039
793
    case ARM_VST3d32:
3040
1.36k
    case ARM_VST3d8_UPD:
3041
1.65k
    case ARM_VST3d16_UPD:
3042
1.91k
    case ARM_VST3d32_UPD:
3043
2.13k
    case ARM_VST4d8:
3044
3.07k
    case ARM_VST4d16:
3045
3.34k
    case ARM_VST4d32:
3046
4.44k
    case ARM_VST4d8_UPD:
3047
4.94k
    case ARM_VST4d16_UPD:
3048
5.75k
    case ARM_VST4d32_UPD:
3049
5.75k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 1) % 32, Address, Decoder)))
3050
0
        return MCDisassembler_Fail;
3051
5.75k
      break;
3052
3053
5.75k
    case ARM_VST3q8:
3054
1.10k
    case ARM_VST3q16:
3055
1.50k
    case ARM_VST3q32:
3056
1.91k
    case ARM_VST3q8_UPD:
3057
2.34k
    case ARM_VST3q16_UPD:
3058
2.65k
    case ARM_VST3q32_UPD:
3059
3.26k
    case ARM_VST4q8:
3060
3.53k
    case ARM_VST4q16:
3061
3.89k
    case ARM_VST4q32:
3062
4.56k
    case ARM_VST4q8_UPD:
3063
5.14k
    case ARM_VST4q16_UPD:
3064
5.61k
    case ARM_VST4q32_UPD:
3065
5.61k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
3066
0
        return MCDisassembler_Fail;
3067
5.61k
      break;
3068
22.5k
    default:
3069
22.5k
      break;
3070
33.8k
  }
3071
3072
  // Third input register
3073
33.8k
  switch (MCInst_getOpcode(Inst)) {
3074
386
    case ARM_VST3d8:
3075
614
    case ARM_VST3d16:
3076
793
    case ARM_VST3d32:
3077
1.36k
    case ARM_VST3d8_UPD:
3078
1.65k
    case ARM_VST3d16_UPD:
3079
1.91k
    case ARM_VST3d32_UPD:
3080
2.13k
    case ARM_VST4d8:
3081
3.07k
    case ARM_VST4d16:
3082
3.34k
    case ARM_VST4d32:
3083
4.44k
    case ARM_VST4d8_UPD:
3084
4.94k
    case ARM_VST4d16_UPD:
3085
5.75k
    case ARM_VST4d32_UPD:
3086
5.75k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2) % 32, Address, Decoder)))
3087
0
        return MCDisassembler_Fail;
3088
5.75k
      break;
3089
3090
5.75k
    case ARM_VST3q8:
3091
1.10k
    case ARM_VST3q16:
3092
1.50k
    case ARM_VST3q32:
3093
1.91k
    case ARM_VST3q8_UPD:
3094
2.34k
    case ARM_VST3q16_UPD:
3095
2.65k
    case ARM_VST3q32_UPD:
3096
3.26k
    case ARM_VST4q8:
3097
3.53k
    case ARM_VST4q16:
3098
3.89k
    case ARM_VST4q32:
3099
4.56k
    case ARM_VST4q8_UPD:
3100
5.14k
    case ARM_VST4q16_UPD:
3101
5.61k
    case ARM_VST4q32_UPD:
3102
5.61k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 4) % 32, Address, Decoder)))
3103
0
        return MCDisassembler_Fail;
3104
5.61k
      break;
3105
22.5k
    default:
3106
22.5k
      break;
3107
33.8k
  }
3108
3109
  // Fourth input register
3110
33.8k
  switch (MCInst_getOpcode(Inst)) {
3111
220
    case ARM_VST4d8:
3112
1.15k
    case ARM_VST4d16:
3113
1.43k
    case ARM_VST4d32:
3114
2.53k
    case ARM_VST4d8_UPD:
3115
3.02k
    case ARM_VST4d16_UPD:
3116
3.83k
    case ARM_VST4d32_UPD:
3117
3.83k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3) % 32, Address, Decoder)))
3118
0
        return MCDisassembler_Fail;
3119
3.83k
      break;
3120
3121
3.83k
    case ARM_VST4q8:
3122
885
    case ARM_VST4q16:
3123
1.23k
    case ARM_VST4q32:
3124
1.90k
    case ARM_VST4q8_UPD:
3125
2.49k
    case ARM_VST4q16_UPD:
3126
2.96k
    case ARM_VST4q32_UPD:
3127
2.96k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 6) % 32, Address, Decoder)))
3128
0
        return MCDisassembler_Fail;
3129
2.96k
      break;
3130
27.0k
    default:
3131
27.0k
      break;
3132
33.8k
  }
3133
3134
33.8k
  return S;
3135
33.8k
}
3136
3137
static DecodeStatus DecodeVLD1DupInstruction(MCInst *Inst, unsigned Insn,
3138
    uint64_t Address, const void *Decoder)
3139
1.24k
{
3140
1.24k
  DecodeStatus S = MCDisassembler_Success;
3141
1.24k
  unsigned Rn, Rm, align, size;
3142
1.24k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3143
1.24k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3144
1.24k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3145
1.24k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3146
1.24k
  align = fieldFromInstruction_4(Insn, 4, 1);
3147
1.24k
  size = fieldFromInstruction_4(Insn, 6, 2);
3148
3149
1.24k
  if (size == 0 && align == 1)
3150
2
    return MCDisassembler_Fail;
3151
3152
1.24k
  align *= (1 << size);
3153
3154
1.24k
  switch (MCInst_getOpcode(Inst)) {
3155
384
    case ARM_VLD1DUPq16: case ARM_VLD1DUPq32: case ARM_VLD1DUPq8:
3156
618
    case ARM_VLD1DUPq16wb_fixed: case ARM_VLD1DUPq16wb_register:
3157
641
    case ARM_VLD1DUPq32wb_fixed: case ARM_VLD1DUPq32wb_register:
3158
708
    case ARM_VLD1DUPq8wb_fixed: case ARM_VLD1DUPq8wb_register:
3159
708
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3160
2
        return MCDisassembler_Fail;
3161
706
      break;
3162
3163
706
    default:
3164
536
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3165
0
        return MCDisassembler_Fail;
3166
536
      break;
3167
1.24k
  }
3168
3169
1.24k
  if (Rm != 0xF) {
3170
784
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3171
0
      return MCDisassembler_Fail;
3172
784
  }
3173
3174
1.24k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3175
0
    return MCDisassembler_Fail;
3176
3177
1.24k
  MCOperand_CreateImm0(Inst, align);
3178
3179
  // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
3180
  // variant encodes Rm == 0xf. Anything else is a register offset post-
3181
  // increment and we need to add the register operand to the instruction.
3182
1.24k
  if (Rm != 0xD && Rm != 0xF &&
3183
1.24k
      !Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3184
0
    return MCDisassembler_Fail;
3185
3186
1.24k
  return S;
3187
1.24k
}
3188
3189
static DecodeStatus DecodeVLD2DupInstruction(MCInst *Inst, unsigned Insn,
3190
    uint64_t Address, const void *Decoder)
3191
4.34k
{
3192
4.34k
  DecodeStatus S = MCDisassembler_Success;
3193
4.34k
  unsigned Rn, Rm, align, size;
3194
4.34k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3195
4.34k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3196
4.34k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3197
4.34k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3198
4.34k
  align = fieldFromInstruction_4(Insn, 4, 1);
3199
4.34k
  size = 1 << fieldFromInstruction_4(Insn, 6, 2);
3200
4.34k
  align *= 2 * size;
3201
3202
4.34k
  switch (MCInst_getOpcode(Inst)) {
3203
860
    case ARM_VLD2DUPd16: case ARM_VLD2DUPd32: case ARM_VLD2DUPd8:
3204
1.18k
    case ARM_VLD2DUPd16wb_fixed: case ARM_VLD2DUPd16wb_register:
3205
1.97k
    case ARM_VLD2DUPd32wb_fixed: case ARM_VLD2DUPd32wb_register:
3206
2.63k
    case ARM_VLD2DUPd8wb_fixed: case ARM_VLD2DUPd8wb_register:
3207
2.63k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
3208
3
        return MCDisassembler_Fail;
3209
2.63k
      break;
3210
3211
2.63k
    case ARM_VLD2DUPd16x2: case ARM_VLD2DUPd32x2: case ARM_VLD2DUPd8x2:
3212
965
    case ARM_VLD2DUPd16x2wb_fixed: case ARM_VLD2DUPd16x2wb_register:
3213
1.40k
    case ARM_VLD2DUPd32x2wb_fixed: case ARM_VLD2DUPd32x2wb_register:
3214
1.71k
    case ARM_VLD2DUPd8x2wb_fixed: case ARM_VLD2DUPd8x2wb_register:
3215
1.71k
      if (!Check(&S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
3216
5
        return MCDisassembler_Fail;
3217
1.70k
      break;
3218
3219
1.70k
    default:
3220
0
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3221
0
        return MCDisassembler_Fail;
3222
0
      break;
3223
4.34k
  }
3224
3225
4.34k
  if (Rm != 0xF)
3226
2.88k
    MCOperand_CreateImm0(Inst, 0);
3227
3228
4.34k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3229
0
    return MCDisassembler_Fail;
3230
3231
4.34k
  MCOperand_CreateImm0(Inst, align);
3232
3233
4.34k
  if (Rm != 0xD && Rm != 0xF) {
3234
1.41k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3235
0
      return MCDisassembler_Fail;
3236
1.41k
  }
3237
3238
4.34k
  return S;
3239
4.34k
}
3240
3241
static DecodeStatus DecodeVLD3DupInstruction(MCInst *Inst, unsigned Insn,
3242
    uint64_t Address, const void *Decoder)
3243
1.48k
{
3244
1.48k
  DecodeStatus S = MCDisassembler_Success;
3245
1.48k
  unsigned Rn, Rm, inc;
3246
1.48k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3247
1.48k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3248
1.48k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3249
1.48k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3250
1.48k
  inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3251
3252
1.48k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3253
0
    return MCDisassembler_Fail;
3254
3255
1.48k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address, Decoder)))
3256
0
    return MCDisassembler_Fail;
3257
3258
1.48k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2*inc) % 32, Address, Decoder)))
3259
0
    return MCDisassembler_Fail;
3260
3261
1.48k
  if (Rm != 0xF) {
3262
1.12k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3263
0
      return MCDisassembler_Fail;
3264
1.12k
  }
3265
3266
1.48k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3267
0
    return MCDisassembler_Fail;
3268
3269
1.48k
  MCOperand_CreateImm0(Inst, 0);
3270
3271
1.48k
  if (Rm == 0xD)
3272
463
    MCOperand_CreateReg0(Inst, 0);
3273
1.01k
  else if (Rm != 0xF) {
3274
661
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3275
0
      return MCDisassembler_Fail;
3276
661
  }
3277
3278
1.48k
  return S;
3279
1.48k
}
3280
3281
static DecodeStatus DecodeVLD4DupInstruction(MCInst *Inst, unsigned Insn,
3282
    uint64_t Address, const void *Decoder)
3283
1.23k
{
3284
1.23k
  DecodeStatus S = MCDisassembler_Success;
3285
1.23k
  unsigned Rn, Rm, size, inc, align;
3286
1.23k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3287
1.23k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3288
1.23k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3289
1.23k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3290
1.23k
  size = fieldFromInstruction_4(Insn, 6, 2);
3291
1.23k
  inc = fieldFromInstruction_4(Insn, 5, 1) + 1;
3292
1.23k
  align = fieldFromInstruction_4(Insn, 4, 1);
3293
3294
1.23k
  if (size == 0x3) {
3295
191
    if (align == 0)
3296
2
      return MCDisassembler_Fail;
3297
189
    align = 16;
3298
1.04k
  } else {
3299
1.04k
    if (size == 2) {
3300
203
      align *= 8;
3301
837
    } else {
3302
837
      size = 1 << size;
3303
837
      align *= 4 * size;
3304
837
    }
3305
1.04k
  }
3306
3307
1.22k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3308
0
    return MCDisassembler_Fail;
3309
3310
1.22k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + inc) % 32, Address, Decoder)))
3311
0
    return MCDisassembler_Fail;
3312
3313
1.22k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 2*inc) % 32, Address, Decoder)))
3314
0
    return MCDisassembler_Fail;
3315
3316
1.22k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, (Rd + 3*inc) % 32, Address, Decoder)))
3317
0
    return MCDisassembler_Fail;
3318
3319
1.22k
  if (Rm != 0xF) {
3320
856
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3321
0
      return MCDisassembler_Fail;
3322
856
  }
3323
3324
1.22k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3325
0
    return MCDisassembler_Fail;
3326
3327
1.22k
  MCOperand_CreateImm0(Inst, align);
3328
3329
1.22k
  if (Rm == 0xD)
3330
472
    MCOperand_CreateReg0(Inst, 0);
3331
757
  else if (Rm != 0xF) {
3332
384
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3333
0
      return MCDisassembler_Fail;
3334
384
  }
3335
3336
1.22k
  return S;
3337
1.22k
}
3338
3339
static DecodeStatus DecodeNEONModImmInstruction(MCInst *Inst, unsigned Insn,
3340
    uint64_t Address, const void *Decoder)
3341
5.10k
{
3342
5.10k
  DecodeStatus S = MCDisassembler_Success;
3343
5.10k
  unsigned imm, Q;
3344
5.10k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3345
5.10k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3346
5.10k
  imm = fieldFromInstruction_4(Insn, 0, 4);
3347
5.10k
  imm |= fieldFromInstruction_4(Insn, 16, 3) << 4;
3348
5.10k
  imm |= fieldFromInstruction_4(Insn, 24, 1) << 7;
3349
5.10k
  imm |= fieldFromInstruction_4(Insn, 8, 4) << 8;
3350
5.10k
  imm |= fieldFromInstruction_4(Insn, 5, 1) << 12;
3351
5.10k
  Q = fieldFromInstruction_4(Insn, 6, 1);
3352
3353
5.10k
  if (Q) {
3354
1.67k
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3355
9
      return MCDisassembler_Fail;
3356
3.42k
  } else {
3357
3.42k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3358
0
      return MCDisassembler_Fail;
3359
3.42k
  }
3360
3361
5.09k
  MCOperand_CreateImm0(Inst, imm);
3362
3363
5.09k
  switch (MCInst_getOpcode(Inst)) {
3364
304
    case ARM_VORRiv4i16:
3365
932
    case ARM_VORRiv2i32:
3366
1.00k
    case ARM_VBICiv4i16:
3367
1.36k
    case ARM_VBICiv2i32:
3368
1.36k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3369
0
        return MCDisassembler_Fail;
3370
1.36k
      break;
3371
1.36k
    case ARM_VORRiv8i16:
3372
274
    case ARM_VORRiv4i32:
3373
514
    case ARM_VBICiv8i16:
3374
612
    case ARM_VBICiv4i32:
3375
612
      if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3376
0
        return MCDisassembler_Fail;
3377
612
      break;
3378
3.12k
    default:
3379
3.12k
      break;
3380
5.09k
  }
3381
3382
5.09k
  return S;
3383
5.09k
}
3384
3385
static DecodeStatus DecodeVSHLMaxInstruction(MCInst *Inst, unsigned Insn,
3386
    uint64_t Address, const void *Decoder)
3387
511
{
3388
511
  DecodeStatus S = MCDisassembler_Success;
3389
511
  unsigned Rm, size;
3390
511
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3391
511
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3392
511
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3393
511
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3394
511
  size = fieldFromInstruction_4(Insn, 18, 2);
3395
3396
511
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
3397
2
    return MCDisassembler_Fail;
3398
3399
509
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3400
0
    return MCDisassembler_Fail;
3401
3402
509
  MCOperand_CreateImm0(Inst, 8 << size);
3403
3404
509
  return S;
3405
509
}
3406
3407
static DecodeStatus DecodeShiftRight8Imm(MCInst *Inst, unsigned Val,
3408
    uint64_t Address, const void *Decoder)
3409
1.95k
{
3410
1.95k
  MCOperand_CreateImm0(Inst, 8 - Val);
3411
3412
1.95k
  return MCDisassembler_Success;
3413
1.95k
}
3414
3415
static DecodeStatus DecodeShiftRight16Imm(MCInst *Inst, unsigned Val,
3416
    uint64_t Address, const void *Decoder)
3417
1.82k
{
3418
1.82k
  MCOperand_CreateImm0(Inst, 16 - Val);
3419
3420
1.82k
  return MCDisassembler_Success;
3421
1.82k
}
3422
3423
static DecodeStatus DecodeShiftRight32Imm(MCInst *Inst, unsigned Val,
3424
    uint64_t Address, const void *Decoder)
3425
2.82k
{
3426
2.82k
  MCOperand_CreateImm0(Inst, 32 - Val);
3427
3428
2.82k
  return MCDisassembler_Success;
3429
2.82k
}
3430
3431
static DecodeStatus DecodeShiftRight64Imm(MCInst *Inst, unsigned Val,
3432
    uint64_t Address, const void *Decoder)
3433
1.58k
{
3434
1.58k
  MCOperand_CreateImm0(Inst, 64 - Val);
3435
3436
1.58k
  return MCDisassembler_Success;
3437
1.58k
}
3438
3439
static DecodeStatus DecodeTBLInstruction(MCInst *Inst, unsigned Insn,
3440
    uint64_t Address, const void *Decoder)
3441
3.50k
{
3442
3.50k
  DecodeStatus S = MCDisassembler_Success;
3443
3.50k
  unsigned Rn, Rm, op;
3444
3.50k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
3445
3.50k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
3446
3.50k
  Rn = fieldFromInstruction_4(Insn, 16, 4);
3447
3.50k
  Rn |= fieldFromInstruction_4(Insn, 7, 1) << 4;
3448
3.50k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
3449
3.50k
  Rm |= fieldFromInstruction_4(Insn, 5, 1) << 4;
3450
3.50k
  op = fieldFromInstruction_4(Insn, 6, 1);
3451
3452
3.50k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3453
0
    return MCDisassembler_Fail;
3454
3455
3.50k
  if (op) {
3456
1.26k
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3457
0
      return MCDisassembler_Fail; // Writeback
3458
1.26k
  }
3459
3460
3.50k
  switch (MCInst_getOpcode(Inst)) {
3461
900
    case ARM_VTBL2:
3462
1.31k
    case ARM_VTBX2:
3463
1.31k
      if (!Check(&S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
3464
4
        return MCDisassembler_Fail;
3465
1.31k
      break;
3466
2.18k
    default:
3467
2.18k
      if (!Check(&S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
3468
0
        return MCDisassembler_Fail;
3469
3.50k
  }
3470
3471
3.50k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
3472
0
    return MCDisassembler_Fail;
3473
3474
3.50k
  return S;
3475
3.50k
}
3476
3477
static DecodeStatus DecodeThumbAddSpecialReg(MCInst *Inst, uint16_t Insn,
3478
    uint64_t Address, const void *Decoder)
3479
49.1k
{
3480
49.1k
  DecodeStatus S = MCDisassembler_Success;
3481
49.1k
  unsigned dst = fieldFromInstruction_2(Insn, 8, 3);
3482
49.1k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 8);
3483
3484
49.1k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3485
0
    return MCDisassembler_Fail;
3486
3487
49.1k
  switch(MCInst_getOpcode(Inst)) {
3488
0
    default:
3489
0
      return MCDisassembler_Fail;
3490
27.4k
    case ARM_tADR:
3491
27.4k
      break; // tADR does not explicitly represent the PC as an operand.
3492
21.7k
    case ARM_tADDrSPi:
3493
21.7k
      MCOperand_CreateReg0(Inst, ARM_SP);
3494
21.7k
      break;
3495
49.1k
  }
3496
3497
49.1k
  MCOperand_CreateImm0(Inst, imm);
3498
3499
49.1k
  return S;
3500
49.1k
}
3501
3502
static DecodeStatus DecodeThumbBROperand(MCInst *Inst, unsigned Val,
3503
    uint64_t Address, const void *Decoder)
3504
5.36k
{
3505
5.36k
  MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 12));
3506
3507
5.36k
  return MCDisassembler_Success;
3508
5.36k
}
3509
3510
static DecodeStatus DecodeT2BROperand(MCInst *Inst, unsigned Val,
3511
    uint64_t Address, const void *Decoder)
3512
1.18k
{
3513
1.18k
  MCOperand_CreateImm0(Inst, SignExtend32(Val, 21));
3514
3515
1.18k
  return MCDisassembler_Success;
3516
1.18k
}
3517
3518
static DecodeStatus DecodeThumbCmpBROperand(MCInst *Inst, unsigned Val,
3519
    uint64_t Address, const void *Decoder)
3520
4.04k
{
3521
4.04k
  MCOperand_CreateImm0(Inst, Val << 1);
3522
3523
4.04k
  return MCDisassembler_Success;
3524
4.04k
}
3525
3526
static DecodeStatus DecodeThumbAddrModeRR(MCInst *Inst, unsigned Val,
3527
    uint64_t Address, const void *Decoder)
3528
43.6k
{
3529
43.6k
  DecodeStatus S = MCDisassembler_Success;
3530
43.6k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3531
43.6k
  unsigned Rm = fieldFromInstruction_4(Val, 3, 3);
3532
3533
43.6k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3534
0
    return MCDisassembler_Fail;
3535
3536
43.6k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
3537
0
    return MCDisassembler_Fail;
3538
3539
43.6k
  return S;
3540
43.6k
}
3541
3542
static DecodeStatus DecodeThumbAddrModeIS(MCInst *Inst, unsigned Val,
3543
    uint64_t Address, const void *Decoder)
3544
222k
{
3545
222k
  DecodeStatus S = MCDisassembler_Success;
3546
222k
  unsigned Rn = fieldFromInstruction_4(Val, 0, 3);
3547
222k
  unsigned imm = fieldFromInstruction_4(Val, 3, 5);
3548
3549
222k
  if (!Check(&S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3550
0
    return MCDisassembler_Fail;
3551
3552
222k
  MCOperand_CreateImm0(Inst, imm);
3553
3554
222k
  return S;
3555
222k
}
3556
3557
static DecodeStatus DecodeThumbAddrModePC(MCInst *Inst, unsigned Val,
3558
    uint64_t Address, const void *Decoder)
3559
29.6k
{
3560
29.6k
  unsigned imm = Val << 2;
3561
3562
29.6k
  MCOperand_CreateImm0(Inst, imm);
3563
  //tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
3564
3565
29.6k
  return MCDisassembler_Success;
3566
29.6k
}
3567
3568
static DecodeStatus DecodeThumbAddrModeSP(MCInst *Inst, unsigned Val,
3569
    uint64_t Address, const void *Decoder)
3570
39.6k
{
3571
39.6k
  MCOperand_CreateReg0(Inst, ARM_SP);
3572
39.6k
  MCOperand_CreateImm0(Inst, Val);
3573
3574
39.6k
  return MCDisassembler_Success;
3575
39.6k
}
3576
3577
static DecodeStatus DecodeT2AddrModeSOReg(MCInst *Inst, unsigned Val,
3578
    uint64_t Address, const void *Decoder)
3579
3.00k
{
3580
3.00k
  DecodeStatus S = MCDisassembler_Success;
3581
3.00k
  unsigned Rn = fieldFromInstruction_4(Val, 6, 4);
3582
3.00k
  unsigned Rm = fieldFromInstruction_4(Val, 2, 4);
3583
3.00k
  unsigned imm = fieldFromInstruction_4(Val, 0, 2);
3584
3585
  // Thumb stores cannot use PC as dest register.
3586
3.00k
  switch (MCInst_getOpcode(Inst)) {
3587
980
    case ARM_t2STRHs:
3588
1.64k
    case ARM_t2STRBs:
3589
2.08k
    case ARM_t2STRs:
3590
2.08k
      if (Rn == 15)
3591
2
        return MCDisassembler_Fail;
3592
3.00k
    default:
3593
3.00k
      break;
3594
3.00k
  }
3595
3596
3.00k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3597
0
    return MCDisassembler_Fail;
3598
3599
3.00k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3600
0
    return MCDisassembler_Fail;
3601
3602
3.00k
  MCOperand_CreateImm0(Inst, imm);
3603
3604
3.00k
  return S;
3605
3.00k
}
3606
3607
static DecodeStatus DecodeT2LoadShift(MCInst *Inst, unsigned Insn,
3608
    uint64_t Address, const void *Decoder)
3609
2.32k
{
3610
2.32k
  DecodeStatus S = MCDisassembler_Success;
3611
2.32k
  unsigned addrmode;
3612
2.32k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3613
2.32k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3614
2.32k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3615
2.32k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3616
3617
2.32k
  if (Rn == 15) {
3618
1.39k
    switch (MCInst_getOpcode(Inst)) {
3619
235
      case ARM_t2LDRBs:
3620
235
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3621
235
        break;
3622
280
      case ARM_t2LDRHs:
3623
280
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3624
280
        break;
3625
70
      case ARM_t2LDRSHs:
3626
70
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3627
70
        break;
3628
282
      case ARM_t2LDRSBs:
3629
282
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3630
282
        break;
3631
71
      case ARM_t2LDRs:
3632
71
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3633
71
        break;
3634
201
      case ARM_t2PLDs:
3635
201
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3636
201
        break;
3637
255
      case ARM_t2PLIs:
3638
255
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3639
255
        break;
3640
1
      default:
3641
1
        return MCDisassembler_Fail;
3642
1.39k
    }
3643
3644
1.39k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3645
1.39k
  }
3646
3647
925
  if (Rt == 15) {
3648
502
    switch (MCInst_getOpcode(Inst)) {
3649
1
      case ARM_t2LDRSHs:
3650
1
        return MCDisassembler_Fail;
3651
0
      case ARM_t2LDRHs:
3652
0
        MCInst_setOpcode(Inst, ARM_t2PLDWs);
3653
0
        break;
3654
0
      case ARM_t2LDRSBs:
3655
0
        MCInst_setOpcode(Inst, ARM_t2PLIs);
3656
501
      default:
3657
501
        break;
3658
502
    }
3659
502
  }
3660
3661
924
  switch (MCInst_getOpcode(Inst)) {
3662
350
    case ARM_t2PLDs:
3663
350
      break;
3664
68
    case ARM_t2PLIs:
3665
68
      if (!hasV7Ops)
3666
0
        return MCDisassembler_Fail;
3667
68
      break;
3668
71
    case ARM_t2PLDWs:
3669
71
      if (!hasV7Ops || !hasMP)
3670
0
        return MCDisassembler_Fail;
3671
71
      break;
3672
435
    default:
3673
435
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3674
0
        return MCDisassembler_Fail;
3675
924
  }
3676
3677
924
  addrmode = fieldFromInstruction_4(Insn, 4, 2);
3678
924
  addrmode |= fieldFromInstruction_4(Insn, 0, 4) << 2;
3679
924
  addrmode |= fieldFromInstruction_4(Insn, 16, 4) << 6;
3680
3681
924
  if (!Check(&S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
3682
0
    return MCDisassembler_Fail;
3683
3684
924
  return S;
3685
924
}
3686
3687
static DecodeStatus DecodeT2LoadImm8(MCInst *Inst, unsigned Insn,
3688
    uint64_t Address, const void* Decoder)
3689
3.57k
{
3690
3.57k
  DecodeStatus S = MCDisassembler_Success;
3691
3.57k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3692
3.57k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3693
3.57k
  unsigned U = fieldFromInstruction_4(Insn, 9, 1);
3694
3.57k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3695
3.57k
  unsigned add = fieldFromInstruction_4(Insn, 9, 1);
3696
3.57k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3697
3.57k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3698
3699
3.57k
  imm |= (U << 8);
3700
3.57k
  imm |= (Rn << 9);
3701
3702
3.57k
  if (Rn == 15) {
3703
1.98k
    switch (MCInst_getOpcode(Inst)) {
3704
277
      case ARM_t2LDRi8:
3705
277
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3706
277
        break;
3707
147
      case ARM_t2LDRBi8:
3708
147
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3709
147
        break;
3710
252
      case ARM_t2LDRSBi8:
3711
252
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3712
252
        break;
3713
232
      case ARM_t2LDRHi8:
3714
232
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3715
232
        break;
3716
472
      case ARM_t2LDRSHi8:
3717
472
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3718
472
        break;
3719
225
      case ARM_t2PLDi8:
3720
225
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3721
225
        break;
3722
375
      case ARM_t2PLIi8:
3723
375
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3724
375
        break;
3725
2
      default:
3726
2
        return MCDisassembler_Fail;
3727
1.98k
    }
3728
3729
1.98k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3730
1.98k
  }
3731
3732
1.59k
  if (Rt == 15) {
3733
1.14k
    switch (MCInst_getOpcode(Inst)) {
3734
2
      case ARM_t2LDRSHi8:
3735
2
        return MCDisassembler_Fail;
3736
0
      case ARM_t2LDRHi8:
3737
0
        if (!add)
3738
0
          MCInst_setOpcode(Inst, ARM_t2PLDWi8);
3739
0
        break;
3740
0
      case ARM_t2LDRSBi8:
3741
0
        MCInst_setOpcode(Inst, ARM_t2PLIi8);
3742
0
        break;
3743
1.14k
      default:
3744
1.14k
        break;
3745
1.14k
    }
3746
1.14k
  }
3747
3748
1.59k
  switch (MCInst_getOpcode(Inst)) {
3749
661
    case ARM_t2PLDi8:
3750
661
      break;
3751
206
    case ARM_t2PLIi8:
3752
206
      if (!hasV7Ops)
3753
0
        return MCDisassembler_Fail;
3754
206
      break;
3755
263
    case ARM_t2PLDWi8:
3756
263
      if (!hasV7Ops || !hasMP)
3757
0
        return MCDisassembler_Fail;
3758
263
      break;
3759
465
    default:
3760
465
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3761
0
        return MCDisassembler_Fail;
3762
1.59k
  }
3763
3764
1.59k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3765
0
    return MCDisassembler_Fail;
3766
3767
1.59k
  return S;
3768
1.59k
}
3769
3770
static DecodeStatus DecodeT2LoadImm12(MCInst *Inst, unsigned Insn,
3771
    uint64_t Address, const void* Decoder)
3772
6.16k
{
3773
6.16k
  DecodeStatus S = MCDisassembler_Success;
3774
6.16k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3775
6.16k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3776
6.16k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
3777
6.16k
  bool hasMP = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMP);
3778
6.16k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3779
3780
6.16k
  imm |= (Rn << 13);
3781
3782
6.16k
  if (Rn == 15) {
3783
3.50k
    switch (MCInst_getOpcode(Inst)) {
3784
263
      case ARM_t2LDRi12:
3785
263
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3786
263
        break;
3787
990
      case ARM_t2LDRHi12:
3788
990
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3789
990
        break;
3790
379
      case ARM_t2LDRSHi12:
3791
379
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3792
379
        break;
3793
454
      case ARM_t2LDRBi12:
3794
454
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3795
454
        break;
3796
527
      case ARM_t2LDRSBi12:
3797
527
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3798
527
        break;
3799
326
      case ARM_t2PLDi12:
3800
326
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3801
326
        break;
3802
562
      case ARM_t2PLIi12:
3803
562
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3804
562
        break;
3805
3
      default:
3806
3
        return MCDisassembler_Fail;
3807
3.50k
    }
3808
3.50k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3809
3.50k
  }
3810
3811
2.66k
  if (Rt == 15) {
3812
1.40k
    switch (MCInst_getOpcode(Inst)) {
3813
2
      case ARM_t2LDRSHi12:
3814
2
        return MCDisassembler_Fail;
3815
0
      case ARM_t2LDRHi12:
3816
0
        MCInst_setOpcode(Inst, ARM_t2PLDWi12);
3817
0
        break;
3818
0
      case ARM_t2LDRSBi12:
3819
0
        MCInst_setOpcode(Inst, ARM_t2PLIi12);
3820
0
        break;
3821
1.40k
      default:
3822
1.40k
        break;
3823
1.40k
    }
3824
1.40k
  }
3825
3826
2.66k
  switch (MCInst_getOpcode(Inst)) {
3827
613
    case ARM_t2PLDi12:
3828
613
      break;
3829
300
    case ARM_t2PLIi12:
3830
300
      if (!hasV7Ops)
3831
0
        return MCDisassembler_Fail;
3832
300
      break;
3833
426
    case ARM_t2PLDWi12:
3834
426
      if (!hasV7Ops || !hasMP)
3835
0
        return MCDisassembler_Fail;
3836
426
      break;
3837
1.32k
    default:
3838
1.32k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3839
0
        return MCDisassembler_Fail;
3840
2.66k
  }
3841
3842
2.66k
  if (!Check(&S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
3843
0
    return MCDisassembler_Fail;
3844
3845
2.66k
  return S;
3846
2.66k
}
3847
3848
static DecodeStatus DecodeT2LoadT(MCInst *Inst, unsigned Insn,
3849
    uint64_t Address, const void* Decoder)
3850
4.28k
{
3851
4.28k
  DecodeStatus S = MCDisassembler_Success;
3852
3853
4.28k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
3854
4.28k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3855
4.28k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 8);
3856
4.28k
  imm |= (Rn << 9);
3857
3858
4.28k
  if (Rn == 15) {
3859
1.25k
    switch (MCInst_getOpcode(Inst)) {
3860
324
      case ARM_t2LDRT:
3861
324
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
3862
324
        break;
3863
143
      case ARM_t2LDRBT:
3864
143
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
3865
143
        break;
3866
360
      case ARM_t2LDRHT:
3867
360
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
3868
360
        break;
3869
149
      case ARM_t2LDRSBT:
3870
149
        MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
3871
149
        break;
3872
276
      case ARM_t2LDRSHT:
3873
276
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
3874
276
        break;
3875
0
      default:
3876
0
        return MCDisassembler_Fail;
3877
1.25k
    }
3878
3879
1.25k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3880
1.25k
  }
3881
3882
3.03k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3883
0
    return MCDisassembler_Fail;
3884
3885
3.03k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3886
0
    return MCDisassembler_Fail;
3887
3888
3.03k
  return S;
3889
3.03k
}
3890
3891
static DecodeStatus DecodeT2LoadLabel(MCInst *Inst, unsigned Insn,
3892
    uint64_t Address, const void* Decoder)
3893
14.4k
{
3894
14.4k
  DecodeStatus S = MCDisassembler_Success;
3895
14.4k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
3896
14.4k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
3897
14.4k
  int imm = fieldFromInstruction_4(Insn, 0, 12);
3898
14.4k
  bool hasV7Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops);
3899
3900
14.4k
  if (Rt == 15) {
3901
4.56k
    switch (MCInst_getOpcode(Inst)) {
3902
285
      case ARM_t2LDRBpci:
3903
638
      case ARM_t2LDRHpci:
3904
638
        MCInst_setOpcode(Inst, ARM_t2PLDpci);
3905
638
        break;
3906
139
      case ARM_t2LDRSBpci:
3907
139
        MCInst_setOpcode(Inst, ARM_t2PLIpci);
3908
139
        break;
3909
11
      case ARM_t2LDRSHpci:
3910
11
        return MCDisassembler_Fail;
3911
3.78k
      default:
3912
3.78k
        break;
3913
4.56k
    }
3914
4.56k
  }
3915
3916
14.4k
  switch(MCInst_getOpcode(Inst)) {
3917
2.32k
    case ARM_t2PLDpci:
3918
2.32k
      break;
3919
2.01k
    case ARM_t2PLIpci:
3920
2.01k
      if (!hasV7Ops)
3921
0
        return MCDisassembler_Fail;
3922
2.01k
      break;
3923
10.1k
    default:
3924
10.1k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3925
0
        return MCDisassembler_Fail;
3926
14.4k
  }
3927
3928
14.4k
  if (!U) {
3929
    // Special case for #-0.
3930
10.9k
    if (imm == 0)
3931
1.62k
      imm = INT32_MIN;
3932
9.31k
    else
3933
9.31k
      imm = -imm;
3934
10.9k
  }
3935
3936
14.4k
  MCOperand_CreateImm0(Inst, imm);
3937
3938
14.4k
  return S;
3939
14.4k
}
3940
3941
static DecodeStatus DecodeT2Imm8S4(MCInst *Inst, unsigned Val,
3942
    uint64_t Address, const void *Decoder)
3943
16.8k
{
3944
16.8k
  if (Val == 0)
3945
1.88k
    MCOperand_CreateImm0(Inst, INT32_MIN);
3946
14.9k
  else {
3947
14.9k
    int imm = Val & 0xFF;
3948
3949
14.9k
    if (!(Val & 0x100)) imm *= -1;
3950
3951
14.9k
    MCOperand_CreateImm0(Inst, imm * 4);
3952
14.9k
  }
3953
3954
16.8k
  return MCDisassembler_Success;
3955
16.8k
}
3956
3957
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst *Inst, unsigned Val,
3958
    uint64_t Address, const void *Decoder)
3959
12.7k
{
3960
12.7k
  DecodeStatus S = MCDisassembler_Success;
3961
12.7k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
3962
12.7k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
3963
3964
12.7k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3965
0
    return MCDisassembler_Fail;
3966
3967
12.7k
  if (!Check(&S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
3968
0
    return MCDisassembler_Fail;
3969
3970
12.7k
  return S;
3971
12.7k
}
3972
3973
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst *Inst,unsigned Val,
3974
    uint64_t Address, const void *Decoder)
3975
2.57k
{
3976
2.57k
  DecodeStatus S = MCDisassembler_Success;
3977
2.57k
  unsigned Rn = fieldFromInstruction_4(Val, 8, 4);
3978
2.57k
  unsigned imm = fieldFromInstruction_4(Val, 0, 8);
3979
3980
2.57k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3981
0
    return MCDisassembler_Fail;
3982
3983
2.57k
  MCOperand_CreateImm0(Inst, imm);
3984
3985
2.57k
  return S;
3986
2.57k
}
3987
3988
static DecodeStatus DecodeT2Imm8(MCInst *Inst, unsigned Val,
3989
    uint64_t Address, const void *Decoder)
3990
10.8k
{
3991
10.8k
  int imm = Val & 0xFF;
3992
3993
10.8k
  if (Val == 0)
3994
1.54k
    imm = INT32_MIN;
3995
9.31k
  else if (!(Val & 0x100))
3996
3.01k
    imm *= -1;
3997
3998
10.8k
  MCOperand_CreateImm0(Inst, imm);
3999
4000
10.8k
  return MCDisassembler_Success;
4001
10.8k
}
4002
4003
static DecodeStatus DecodeT2AddrModeImm8(MCInst *Inst, unsigned Val,
4004
    uint64_t Address, const void *Decoder)
4005
10.8k
{
4006
10.8k
  DecodeStatus S = MCDisassembler_Success;
4007
4008
10.8k
  unsigned Rn = fieldFromInstruction_4(Val, 9, 4);
4009
10.8k
  unsigned imm = fieldFromInstruction_4(Val, 0, 9);
4010
4011
  // Thumb stores cannot use PC as dest register.
4012
10.8k
  switch (MCInst_getOpcode(Inst)) {
4013
424
    case ARM_t2STRT:
4014
882
    case ARM_t2STRBT:
4015
1.30k
    case ARM_t2STRHT:
4016
1.43k
    case ARM_t2STRi8:
4017
1.76k
    case ARM_t2STRHi8:
4018
2.26k
    case ARM_t2STRBi8:
4019
2.26k
      if (Rn == 15)
4020
6
        return MCDisassembler_Fail;
4021
2.25k
      break;
4022
8.60k
    default:
4023
8.60k
      break;
4024
10.8k
  }
4025
4026
  // Some instructions always use an additive offset.
4027
10.8k
  switch (MCInst_getOpcode(Inst)) {
4028
710
    case ARM_t2LDRT:
4029
1.48k
    case ARM_t2LDRBT:
4030
2.17k
    case ARM_t2LDRHT:
4031
2.65k
    case ARM_t2LDRSBT:
4032
3.03k
    case ARM_t2LDRSHT:
4033
3.45k
    case ARM_t2STRT:
4034
3.91k
    case ARM_t2STRBT:
4035
4.33k
    case ARM_t2STRHT:
4036
4.33k
      imm |= 0x100;
4037
4.33k
      break;
4038
6.53k
    default:
4039
6.53k
      break;
4040
10.8k
  }
4041
4042
10.8k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4043
0
    return MCDisassembler_Fail;
4044
4045
10.8k
  if (!Check(&S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
4046
0
    return MCDisassembler_Fail;
4047
4048
10.8k
  return S;
4049
10.8k
}
4050
4051
static DecodeStatus DecodeT2LdStPre(MCInst *Inst, unsigned Insn,
4052
    uint64_t Address, const void *Decoder)
4053
7.03k
{
4054
7.03k
  DecodeStatus S = MCDisassembler_Success;
4055
7.03k
  unsigned load;
4056
7.03k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4057
7.03k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4058
7.03k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
4059
7.03k
  addr |= fieldFromInstruction_4(Insn, 9, 1) << 8;
4060
7.03k
  addr |= Rn << 9;
4061
7.03k
  load = fieldFromInstruction_4(Insn, 20, 1);
4062
4063
7.03k
  if (Rn == 15) {
4064
3.05k
    switch (MCInst_getOpcode(Inst)) {
4065
371
      case ARM_t2LDR_PRE:
4066
827
      case ARM_t2LDR_POST:
4067
827
        MCInst_setOpcode(Inst, ARM_t2LDRpci);
4068
827
        break;
4069
256
      case ARM_t2LDRB_PRE:
4070
385
      case ARM_t2LDRB_POST:
4071
385
        MCInst_setOpcode(Inst, ARM_t2LDRBpci);
4072
385
        break;
4073
256
      case ARM_t2LDRH_PRE:
4074
491
      case ARM_t2LDRH_POST:
4075
491
        MCInst_setOpcode(Inst, ARM_t2LDRHpci);
4076
491
        break;
4077
424
      case ARM_t2LDRSB_PRE:
4078
769
      case ARM_t2LDRSB_POST:
4079
769
        if (Rt == 15)
4080
331
          MCInst_setOpcode(Inst, ARM_t2PLIpci);
4081
438
        else
4082
438
          MCInst_setOpcode(Inst, ARM_t2LDRSBpci);
4083
769
        break;
4084
255
      case ARM_t2LDRSH_PRE:
4085
574
      case ARM_t2LDRSH_POST:
4086
574
        MCInst_setOpcode(Inst, ARM_t2LDRSHpci);
4087
574
        break;
4088
8
      default:
4089
8
        return MCDisassembler_Fail;
4090
3.05k
    }
4091
4092
3.04k
    return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
4093
3.05k
  }
4094
4095
3.97k
  if (!load) {
4096
1.80k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4097
0
      return MCDisassembler_Fail;
4098
1.80k
  }
4099
4100
3.97k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4101
0
    return MCDisassembler_Fail;
4102
4103
3.97k
  if (load) {
4104
2.16k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4105
0
      return MCDisassembler_Fail;
4106
2.16k
  }
4107
4108
3.97k
  if (!Check(&S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
4109
0
    return MCDisassembler_Fail;
4110
4111
3.97k
  return S;
4112
3.97k
}
4113
4114
static DecodeStatus DecodeT2AddrModeImm12(MCInst *Inst, unsigned Val,
4115
    uint64_t Address, const void *Decoder)
4116
2.15k
{
4117
2.15k
  DecodeStatus S = MCDisassembler_Success;
4118
2.15k
  unsigned Rn = fieldFromInstruction_4(Val, 13, 4);
4119
2.15k
  unsigned imm = fieldFromInstruction_4(Val, 0, 12);
4120
4121
  // Thumb stores cannot use PC as dest register.
4122
2.15k
  switch (MCInst_getOpcode(Inst)) {
4123
273
    case ARM_t2STRi12:
4124
468
    case ARM_t2STRBi12:
4125
864
    case ARM_t2STRHi12:
4126
864
      if (Rn == 15)
4127
3
        return MCDisassembler_Fail;
4128
2.15k
    default:
4129
2.15k
      break;
4130
2.15k
  }
4131
4132
2.15k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4133
0
    return MCDisassembler_Fail;
4134
4135
2.15k
  MCOperand_CreateImm0(Inst, imm);
4136
4137
2.15k
  return S;
4138
2.15k
}
4139
4140
static DecodeStatus DecodeThumbAddSPImm(MCInst *Inst, uint16_t Insn,
4141
    uint64_t Address, const void *Decoder)
4142
2.33k
{
4143
2.33k
  unsigned imm = fieldFromInstruction_2(Insn, 0, 7);
4144
4145
2.33k
  MCOperand_CreateReg0(Inst, ARM_SP);
4146
2.33k
  MCOperand_CreateReg0(Inst, ARM_SP);
4147
2.33k
  MCOperand_CreateImm0(Inst, imm);
4148
4149
2.33k
  return MCDisassembler_Success;
4150
2.33k
}
4151
4152
static DecodeStatus DecodeThumbAddSPReg(MCInst *Inst, uint16_t Insn,
4153
    uint64_t Address, const void *Decoder)
4154
1.17k
{
4155
1.17k
  DecodeStatus S = MCDisassembler_Success;
4156
4157
1.17k
  if (MCInst_getOpcode(Inst) == ARM_tADDrSP) {
4158
784
    unsigned Rdm = fieldFromInstruction_2(Insn, 0, 3);
4159
784
    Rdm |= fieldFromInstruction_2(Insn, 7, 1) << 3;
4160
4161
784
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4162
0
      return MCDisassembler_Fail;
4163
4164
784
    MCOperand_CreateReg0(Inst, ARM_SP);
4165
4166
784
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
4167
0
      return MCDisassembler_Fail;
4168
784
  } else if (MCInst_getOpcode(Inst) == ARM_tADDspr) {
4169
394
    unsigned Rm = fieldFromInstruction_2(Insn, 3, 4);
4170
4171
394
    MCOperand_CreateReg0(Inst, ARM_SP);
4172
394
    MCOperand_CreateReg0(Inst, ARM_SP);
4173
4174
394
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4175
0
      return MCDisassembler_Fail;
4176
394
  }
4177
4178
1.17k
  return S;
4179
1.17k
}
4180
4181
static DecodeStatus DecodeThumbCPS(MCInst *Inst, uint16_t Insn,
4182
    uint64_t Address, const void *Decoder)
4183
969
{
4184
969
  unsigned imod = fieldFromInstruction_2(Insn, 4, 1) | 0x2;
4185
969
  unsigned flags = fieldFromInstruction_2(Insn, 0, 3);
4186
4187
969
  MCOperand_CreateImm0(Inst, imod);
4188
969
  MCOperand_CreateImm0(Inst, flags);
4189
4190
969
  return MCDisassembler_Success;
4191
969
}
4192
4193
static DecodeStatus DecodePostIdxReg(MCInst *Inst, unsigned Insn,
4194
    uint64_t Address, const void *Decoder)
4195
2.88k
{
4196
2.88k
  DecodeStatus S = MCDisassembler_Success;
4197
2.88k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4198
2.88k
  unsigned add = fieldFromInstruction_4(Insn, 4, 1);
4199
4200
2.88k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
4201
0
    return MCDisassembler_Fail;
4202
4203
2.88k
  MCOperand_CreateImm0(Inst, add);
4204
4205
2.88k
  return S;
4206
2.88k
}
4207
4208
static DecodeStatus DecodeThumbBLXOffset(MCInst *Inst, unsigned Val,
4209
    uint64_t Address, const void *Decoder)
4210
467
{
4211
  // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
4212
  // Note only one trailing zero not two.  Also the J1 and J2 values are from
4213
  // the encoded instruction.  So here change to I1 and I2 values via:
4214
  // I1 = NOT(J1 EOR S);
4215
  // I2 = NOT(J2 EOR S);
4216
  // and build the imm32 with two trailing zeros as documented:
4217
  // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
4218
467
  unsigned S = (Val >> 23) & 1;
4219
467
  unsigned J1 = (Val >> 22) & 1;
4220
467
  unsigned J2 = (Val >> 21) & 1;
4221
467
  unsigned I1 = !(J1 ^ S);
4222
467
  unsigned I2 = !(J2 ^ S);
4223
467
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4224
467
  int imm32 = SignExtend32(tmp << 1, 25);
4225
4226
467
  MCOperand_CreateImm0(Inst, imm32);
4227
4228
467
  return MCDisassembler_Success;
4229
467
}
4230
4231
static DecodeStatus DecodeCoprocessor(MCInst *Inst, unsigned Val,
4232
    uint64_t Address, const void *Decoder)
4233
11.5k
{
4234
11.5k
  if (Val == 0xA || Val == 0xB)
4235
408
    return MCDisassembler_Fail;
4236
4237
11.1k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops) && !(Val == 14 || Val == 15))
4238
12
    return MCDisassembler_Fail;
4239
4240
11.1k
  MCOperand_CreateImm0(Inst, Val);
4241
4242
11.1k
  return MCDisassembler_Success;
4243
11.1k
}
4244
4245
static DecodeStatus DecodeThumbTableBranch(MCInst *Inst, unsigned Insn,
4246
    uint64_t Address, const void *Decoder)
4247
530
{
4248
530
  DecodeStatus S = MCDisassembler_Success;
4249
530
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4250
530
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4251
4252
530
  if (Rn == ARM_SP) S = MCDisassembler_SoftFail;
4253
4254
530
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4255
0
    return MCDisassembler_Fail;
4256
4257
530
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
4258
0
    return MCDisassembler_Fail;
4259
4260
530
  return S;
4261
530
}
4262
4263
static DecodeStatus DecodeThumb2BCCInstruction(MCInst *Inst, unsigned Insn,
4264
    uint64_t Address, const void *Decoder)
4265
3.30k
{
4266
3.30k
  DecodeStatus S = MCDisassembler_Success;
4267
3.30k
  unsigned brtarget;
4268
3.30k
  unsigned pred = fieldFromInstruction_4(Insn, 22, 4);
4269
4270
3.30k
  if (pred == 0xE || pred == 0xF) {
4271
218
    unsigned imm;
4272
218
    unsigned opc = fieldFromInstruction_4(Insn, 4, 28);
4273
218
    switch (opc) {
4274
218
      default:
4275
218
        return MCDisassembler_Fail;
4276
0
      case 0xf3bf8f4:
4277
0
        MCInst_setOpcode(Inst, ARM_t2DSB);
4278
0
        break;
4279
0
      case 0xf3bf8f5:
4280
0
        MCInst_setOpcode(Inst, ARM_t2DMB);
4281
0
        break;
4282
0
      case 0xf3bf8f6:
4283
0
        MCInst_setOpcode(Inst, ARM_t2ISB);
4284
0
        break;
4285
218
    }
4286
4287
0
    imm = fieldFromInstruction_4(Insn, 0, 4);
4288
0
    return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
4289
218
  }
4290
4291
3.09k
  brtarget = fieldFromInstruction_4(Insn, 0, 11) << 1;
4292
3.09k
  brtarget |= fieldFromInstruction_4(Insn, 11, 1) << 19;
4293
3.09k
  brtarget |= fieldFromInstruction_4(Insn, 13, 1) << 18;
4294
3.09k
  brtarget |= fieldFromInstruction_4(Insn, 16, 6) << 12;
4295
3.09k
  brtarget |= fieldFromInstruction_4(Insn, 26, 1) << 20;
4296
4297
3.09k
  if (!Check(&S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
4298
0
    return MCDisassembler_Fail;
4299
4300
3.09k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4301
0
    return MCDisassembler_Fail;
4302
4303
3.09k
  return S;
4304
3.09k
}
4305
4306
// Decode a shifted immediate operand.  These basically consist
4307
// of an 8-bit value, and a 4-bit directive that specifies either
4308
// a splat operation or a rotation.
4309
static DecodeStatus DecodeT2SOImm(MCInst *Inst, unsigned Val,
4310
    uint64_t Address, const void *Decoder)
4311
11.7k
{
4312
11.7k
  unsigned ctrl = fieldFromInstruction_4(Val, 10, 2);
4313
4314
11.7k
  if (ctrl == 0) {
4315
6.46k
    unsigned byte = fieldFromInstruction_4(Val, 8, 2);
4316
6.46k
    unsigned imm = fieldFromInstruction_4(Val, 0, 8);
4317
4318
6.46k
    switch (byte) {
4319
3.21k
      case 0:
4320
3.21k
        MCOperand_CreateImm0(Inst, imm);
4321
3.21k
        break;
4322
1.08k
      case 1:
4323
1.08k
        MCOperand_CreateImm0(Inst, (imm << 16) | imm);
4324
1.08k
        break;
4325
1.45k
      case 2:
4326
1.45k
        MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 8));
4327
1.45k
        break;
4328
709
      case 3:
4329
709
        MCOperand_CreateImm0(Inst, (imm << 24) | (imm << 16) | (imm << 8)  |  imm);
4330
709
        break;
4331
6.46k
    }
4332
6.46k
  } else {
4333
5.30k
    unsigned unrot = fieldFromInstruction_4(Val, 0, 7) | 0x80;
4334
5.30k
    unsigned rot = fieldFromInstruction_4(Val, 7, 5);
4335
5.30k
    unsigned imm = (unrot >> rot) | (unrot << ((32 - rot) & 31));
4336
4337
5.30k
    MCOperand_CreateImm0(Inst, imm);
4338
5.30k
  }
4339
4340
11.7k
  return MCDisassembler_Success;
4341
11.7k
}
4342
4343
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst *Inst, unsigned Val,
4344
    uint64_t Address, const void *Decoder)
4345
13.7k
{
4346
13.7k
  MCOperand_CreateImm0(Inst, SignExtend32(Val << 1, 9));
4347
4348
13.7k
  return MCDisassembler_Success;
4349
13.7k
}
4350
4351
static DecodeStatus DecodeThumbBLTargetOperand(MCInst *Inst, unsigned Val,
4352
    uint64_t Address, const void *Decoder)
4353
2.56k
{
4354
  // Val is passed in as S:J1:J2:imm10:imm11
4355
  // Note no trailing zero after imm11.  Also the J1 and J2 values are from
4356
  // the encoded instruction.  So here change to I1 and I2 values via:
4357
  // I1 = NOT(J1 EOR S);
4358
  // I2 = NOT(J2 EOR S);
4359
  // and build the imm32 with one trailing zero as documented:
4360
  // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
4361
2.56k
  unsigned S = (Val >> 23) & 1;
4362
2.56k
  unsigned J1 = (Val >> 22) & 1;
4363
2.56k
  unsigned J2 = (Val >> 21) & 1;
4364
2.56k
  unsigned I1 = !(J1 ^ S);
4365
2.56k
  unsigned I2 = !(J2 ^ S);
4366
2.56k
  unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
4367
2.56k
  int imm32 = SignExtend32(tmp << 1, 25);
4368
4369
2.56k
  MCOperand_CreateImm0(Inst, imm32);
4370
4371
2.56k
  return MCDisassembler_Success;
4372
2.56k
}
4373
4374
static DecodeStatus DecodeMemBarrierOption(MCInst *Inst, unsigned Val,
4375
    uint64_t Address, const void *Decoder)
4376
6.28k
{
4377
6.28k
  if (Val & ~0xf)
4378
0
    return MCDisassembler_Fail;
4379
4380
6.28k
  MCOperand_CreateImm0(Inst, Val);
4381
4382
6.28k
  return MCDisassembler_Success;
4383
6.28k
}
4384
4385
static DecodeStatus DecodeInstSyncBarrierOption(MCInst *Inst, unsigned Val,
4386
    uint64_t Address, const void *Decoder)
4387
1.67k
{
4388
1.67k
  if (Val & ~0xf)
4389
0
    return MCDisassembler_Fail;
4390
4391
1.67k
  MCOperand_CreateImm0(Inst, Val);
4392
4393
1.67k
  return MCDisassembler_Success;
4394
1.67k
}
4395
4396
static DecodeStatus DecodeMSRMask(MCInst *Inst, unsigned Val,
4397
    uint64_t Address, const void *Decoder)
4398
7.83k
{
4399
7.83k
  DecodeStatus S = MCDisassembler_Success;
4400
4401
7.83k
  if (ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureMClass)) {
4402
6.16k
    unsigned ValLow = Val & 0xff;
4403
4404
    // Validate the SYSm value first.
4405
6.16k
    switch (ValLow) {
4406
413
      case  0: // apsr
4407
487
      case  1: // iapsr
4408
571
      case  2: // eapsr
4409
642
      case  3: // xpsr
4410
683
      case  5: // ipsr
4411
945
      case  6: // epsr
4412
1.02k
      case  7: // iepsr
4413
1.36k
      case  8: // msp
4414
1.56k
      case  9: // psp
4415
2.03k
      case 16: // primask
4416
2.53k
      case 20: // control
4417
2.53k
        break;
4418
195
      case 17: // basepri
4419
406
      case 18: // basepri_max
4420
493
      case 19: // faultmask
4421
493
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops))
4422
          // Values basepri, basepri_max and faultmask are only valid for v7m.
4423
0
          return MCDisassembler_Fail;
4424
493
        break;
4425
503
      case 0x8a: // msplim_ns
4426
574
      case 0x8b: // psplim_ns
4427
642
      case 0x91: // basepri_ns
4428
870
      case 0x93: // faultmask_ns
4429
870
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8MMainlineOps))
4430
0
          return MCDisassembler_Fail;
4431
        // LLVM_FALLTHROUGH;
4432
929
      case 10:   // msplim
4433
1.04k
      case 11:   // psplim
4434
1.25k
      case 0x88: // msp_ns
4435
1.47k
      case 0x89: // psp_ns
4436
1.97k
      case 0x90: // primask_ns
4437
2.17k
      case 0x94: // control_ns
4438
2.45k
      case 0x98: // sp_ns
4439
2.45k
        if (!ARM_getFeatureBits(Inst->csh->mode, ARM_Feature8MSecExt))
4440
0
          return MCDisassembler_Fail;
4441
2.45k
        break;
4442
2.45k
      default:
4443
686
        return MCDisassembler_SoftFail;
4444
6.16k
    }
4445
4446
5.48k
    if (MCInst_getOpcode(Inst) == ARM_t2MSR_M) {
4447
4.75k
      unsigned Mask = fieldFromInstruction_4(Val, 10, 2);
4448
4.75k
      if (!ARM_getFeatureBits(Inst->csh->mode, ARM_HasV7Ops)) {
4449
        // The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
4450
        // unpredictable.
4451
0
        if (Mask != 2)
4452
0
          S = MCDisassembler_SoftFail;
4453
4.75k
      } else {
4454
        // The ARMv7-M architecture stores an additional 2-bit mask value in
4455
        // MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
4456
        // xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
4457
        // the NZCVQ bits should be moved by the instruction. Bit mask{0}
4458
        // indicates the move for the GE{3:0} bits, the mask{0} bit can be set
4459
        // only if the processor includes the DSP extension.
4460
4.75k
        if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
4461
4.75k
            (!ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureDSP) && (Mask & 1)))
4462
2.71k
          S = MCDisassembler_SoftFail;
4463
4.75k
      }
4464
4.75k
    }
4465
5.48k
  } else {
4466
    // A/R class
4467
1.67k
    if (Val == 0)
4468
209
      return MCDisassembler_Fail;
4469
1.67k
  }
4470
4471
6.94k
  MCOperand_CreateImm0(Inst, Val);
4472
6.94k
  return S;
4473
7.83k
}
4474
4475
static DecodeStatus DecodeBankedReg(MCInst *Inst, unsigned Val,
4476
    uint64_t Address, const void *Decoder)
4477
1.70k
{
4478
1.70k
  unsigned R = fieldFromInstruction_4(Val, 5, 1);
4479
1.70k
  unsigned SysM = fieldFromInstruction_4(Val, 0, 5);
4480
4481
  // The table of encodings for these banked registers comes from B9.2.3 of the
4482
  // ARM ARM. There are patterns, but nothing regular enough to make this logic
4483
  // neater. So by fiat, these values are UNPREDICTABLE:
4484
1.70k
  if (!lookupBankedRegByEncoding((R << 5) | SysM))
4485
78
    return MCDisassembler_Fail;
4486
4487
1.62k
  MCOperand_CreateImm0(Inst, Val);
4488
4489
1.62k
  return MCDisassembler_Success;
4490
1.70k
}
4491
4492
static DecodeStatus DecodeDoubleRegLoad(MCInst *Inst, unsigned Insn,
4493
    uint64_t Address, const void *Decoder)
4494
671
{
4495
671
  DecodeStatus S = MCDisassembler_Success;
4496
671
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4497
671
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4498
671
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4499
4500
671
  if (Rn == 0xF)
4501
416
    S = MCDisassembler_SoftFail;
4502
4503
671
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4504
2
    return MCDisassembler_Fail;
4505
4506
669
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4507
0
    return MCDisassembler_Fail;
4508
4509
669
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4510
2
    return MCDisassembler_Fail;
4511
4512
667
  return S;
4513
669
}
4514
4515
static DecodeStatus DecodeDoubleRegStore(MCInst *Inst, unsigned Insn,
4516
    uint64_t Address, const void *Decoder)
4517
1.93k
{
4518
1.93k
  DecodeStatus S = MCDisassembler_Success;
4519
1.93k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4520
1.93k
  unsigned Rt = fieldFromInstruction_4(Insn, 0, 4);
4521
1.93k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4522
1.93k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
4523
4524
1.93k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
4525
0
    return MCDisassembler_Fail;
4526
4527
1.93k
  if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt + 1)
4528
1.26k
    S = MCDisassembler_SoftFail;
4529
4530
1.93k
  if (!Check(&S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4531
4
    return MCDisassembler_Fail;
4532
4533
1.92k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4534
0
    return MCDisassembler_Fail;
4535
4536
1.92k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4537
3
    return MCDisassembler_Fail;
4538
4539
1.92k
  return S;
4540
1.92k
}
4541
4542
static DecodeStatus DecodeLDRPreImm(MCInst *Inst, unsigned Insn,
4543
    uint64_t Address, const void *Decoder)
4544
4.22k
{
4545
4.22k
  DecodeStatus S = MCDisassembler_Success;
4546
4.22k
  unsigned pred;
4547
4.22k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4548
4.22k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4549
4.22k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4550
4.22k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4551
4.22k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4552
4.22k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4553
4554
4.22k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4555
4556
4.22k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4557
0
    return MCDisassembler_Fail;
4558
4559
4.22k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4560
0
    return MCDisassembler_Fail;
4561
4562
4.22k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4563
0
    return MCDisassembler_Fail;
4564
4565
4.22k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4566
18
    return MCDisassembler_Fail;
4567
4568
4.20k
  return S;
4569
4.22k
}
4570
4571
static DecodeStatus DecodeLDRPreReg(MCInst *Inst, unsigned Insn,
4572
    uint64_t Address, const void *Decoder)
4573
2.87k
{
4574
2.87k
  DecodeStatus S = MCDisassembler_Success;
4575
2.87k
  unsigned pred, Rm;
4576
2.87k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4577
2.87k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4578
2.87k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4579
2.87k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4580
2.87k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4581
2.87k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4582
2.87k
  Rm = fieldFromInstruction_4(Insn, 0, 4);
4583
4584
2.87k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4585
2.87k
  if (Rm == 0xF) S = MCDisassembler_SoftFail;
4586
4587
2.87k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4588
0
    return MCDisassembler_Fail;
4589
4590
2.87k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4591
0
    return MCDisassembler_Fail;
4592
4593
2.87k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4594
0
    return MCDisassembler_Fail;
4595
4596
2.87k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4597
4
    return MCDisassembler_Fail;
4598
4599
2.87k
  return S;
4600
2.87k
}
4601
4602
static DecodeStatus DecodeSTRPreImm(MCInst *Inst, unsigned Insn,
4603
    uint64_t Address, const void *Decoder)
4604
4.18k
{
4605
4.18k
  DecodeStatus S = MCDisassembler_Success;
4606
4.18k
  unsigned pred;
4607
4.18k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4608
4.18k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4609
4.18k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4610
4.18k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4611
4.18k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4612
4.18k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4613
4614
4.18k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4615
4616
4.18k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4617
0
    return MCDisassembler_Fail;
4618
4619
4.18k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4620
0
    return MCDisassembler_Fail;
4621
4622
4.18k
  if (!Check(&S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4623
0
    return MCDisassembler_Fail;
4624
4625
4.18k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4626
4
    return MCDisassembler_Fail;
4627
4628
4.18k
  return S;
4629
4.18k
}
4630
4631
static DecodeStatus DecodeSTRPreReg(MCInst *Inst, unsigned Insn,
4632
    uint64_t Address, const void *Decoder)
4633
3.21k
{
4634
3.21k
  DecodeStatus S = MCDisassembler_Success;
4635
3.21k
  unsigned pred;
4636
3.21k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4637
3.21k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
4638
3.21k
  unsigned imm = fieldFromInstruction_4(Insn, 0, 12);
4639
3.21k
  imm |= fieldFromInstruction_4(Insn, 16, 4) << 13;
4640
3.21k
  imm |= fieldFromInstruction_4(Insn, 23, 1) << 12;
4641
3.21k
  pred = fieldFromInstruction_4(Insn, 28, 4);
4642
4643
3.21k
  if (Rn == 0xF || Rn == Rt) S = MCDisassembler_SoftFail;
4644
4645
3.21k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4646
0
    return MCDisassembler_Fail;
4647
4648
3.21k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4649
0
    return MCDisassembler_Fail;
4650
4651
3.21k
  if (!Check(&S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4652
0
    return MCDisassembler_Fail;
4653
4654
3.21k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4655
5
    return MCDisassembler_Fail;
4656
4657
3.20k
  return S;
4658
3.21k
}
4659
4660
static DecodeStatus DecodeVLD1LN(MCInst *Inst, unsigned Insn,
4661
    uint64_t Address, const void *Decoder)
4662
3.36k
{
4663
3.36k
  DecodeStatus S = MCDisassembler_Success;
4664
3.36k
  unsigned size, align = 0, index = 0;
4665
3.36k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4666
3.36k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4667
3.36k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4668
3.36k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4669
3.36k
  size = fieldFromInstruction_4(Insn, 10, 2);
4670
4671
3.36k
  switch (size) {
4672
0
    default:
4673
0
      return MCDisassembler_Fail;
4674
984
    case 0:
4675
984
      if (fieldFromInstruction_4(Insn, 4, 1))
4676
0
        return MCDisassembler_Fail; // UNDEFINED
4677
984
      index = fieldFromInstruction_4(Insn, 5, 3);
4678
984
      break;
4679
1.00k
    case 1:
4680
1.00k
      if (fieldFromInstruction_4(Insn, 5, 1))
4681
3
        return MCDisassembler_Fail; // UNDEFINED
4682
998
      index = fieldFromInstruction_4(Insn, 6, 2);
4683
998
      if (fieldFromInstruction_4(Insn, 4, 1))
4684
303
        align = 2;
4685
998
      break;
4686
1.37k
    case 2:
4687
1.37k
      if (fieldFromInstruction_4(Insn, 6, 1))
4688
0
        return MCDisassembler_Fail; // UNDEFINED
4689
4690
1.37k
      index = fieldFromInstruction_4(Insn, 7, 1);
4691
4692
1.37k
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
4693
967
        case 0 :
4694
967
          align = 0; break;
4695
404
        case 3:
4696
404
          align = 4; break;
4697
4
        default:
4698
4
          return MCDisassembler_Fail;
4699
1.37k
      }
4700
1.37k
      break;
4701
3.36k
  }
4702
4703
3.35k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4704
0
    return MCDisassembler_Fail;
4705
4706
3.35k
  if (Rm != 0xF) { // Writeback
4707
2.86k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4708
0
      return MCDisassembler_Fail;
4709
2.86k
  }
4710
4711
3.35k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4712
0
    return MCDisassembler_Fail;
4713
4714
3.35k
  MCOperand_CreateImm0(Inst, align);
4715
4716
3.35k
  if (Rm != 0xF) {
4717
2.86k
    if (Rm != 0xD) {
4718
2.03k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4719
0
        return MCDisassembler_Fail;
4720
2.03k
    } else
4721
829
      MCOperand_CreateReg0(Inst, 0);
4722
2.86k
  }
4723
4724
3.35k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4725
0
    return MCDisassembler_Fail;
4726
4727
3.35k
  MCOperand_CreateImm0(Inst, index);
4728
4729
3.35k
  return S;
4730
3.35k
}
4731
4732
static DecodeStatus DecodeVST1LN(MCInst *Inst, unsigned Insn,
4733
    uint64_t Address, const void *Decoder)
4734
2.56k
{
4735
2.56k
  DecodeStatus S = MCDisassembler_Success;
4736
2.56k
  unsigned size, align = 0, index = 0;
4737
2.56k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4738
2.56k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4739
2.56k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4740
2.56k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4741
2.56k
  size = fieldFromInstruction_4(Insn, 10, 2);
4742
4743
2.56k
  switch (size) {
4744
0
    default:
4745
0
      return MCDisassembler_Fail;
4746
717
    case 0:
4747
717
      if (fieldFromInstruction_4(Insn, 4, 1))
4748
0
        return MCDisassembler_Fail; // UNDEFINED
4749
4750
717
      index = fieldFromInstruction_4(Insn, 5, 3);
4751
717
      break;
4752
803
    case 1:
4753
803
      if (fieldFromInstruction_4(Insn, 5, 1))
4754
0
        return MCDisassembler_Fail; // UNDEFINED
4755
4756
803
      index = fieldFromInstruction_4(Insn, 6, 2);
4757
803
      if (fieldFromInstruction_4(Insn, 4, 1))
4758
354
        align = 2;
4759
803
      break;
4760
1.04k
    case 2:
4761
1.04k
      if (fieldFromInstruction_4(Insn, 6, 1))
4762
0
        return MCDisassembler_Fail; // UNDEFINED
4763
4764
1.04k
      index = fieldFromInstruction_4(Insn, 7, 1);
4765
4766
1.04k
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
4767
757
        case 0: 
4768
757
          align = 0; break;
4769
283
        case 3:
4770
283
          align = 4; break;
4771
2
        default:
4772
2
          return MCDisassembler_Fail;
4773
1.04k
      }
4774
1.04k
      break;
4775
2.56k
  }
4776
4777
2.56k
  if (Rm != 0xF) { // Writeback
4778
2.01k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4779
0
      return MCDisassembler_Fail;
4780
2.01k
  }
4781
4782
2.56k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4783
0
    return MCDisassembler_Fail;
4784
4785
2.56k
  MCOperand_CreateImm0(Inst, align);
4786
4787
2.56k
  if (Rm != 0xF) {
4788
2.01k
    if (Rm != 0xD) {
4789
1.50k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4790
0
        return MCDisassembler_Fail;
4791
1.50k
    } else
4792
505
      MCOperand_CreateReg0(Inst, 0);
4793
2.01k
  }
4794
4795
2.56k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4796
0
    return MCDisassembler_Fail;
4797
4798
2.56k
  MCOperand_CreateImm0(Inst, index);
4799
4800
2.56k
  return S;
4801
2.56k
}
4802
4803
static DecodeStatus DecodeVLD2LN(MCInst *Inst, unsigned Insn,
4804
    uint64_t Address, const void *Decoder)
4805
3.85k
{
4806
3.85k
  DecodeStatus S = MCDisassembler_Success;
4807
3.85k
  unsigned size, align = 0, index = 0, inc = 1;
4808
3.85k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4809
3.85k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4810
3.85k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4811
3.85k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4812
3.85k
  size = fieldFromInstruction_4(Insn, 10, 2);
4813
4814
3.85k
  switch (size) {
4815
0
    default:
4816
0
      return MCDisassembler_Fail;
4817
1.28k
    case 0:
4818
1.28k
      index = fieldFromInstruction_4(Insn, 5, 3);
4819
1.28k
      if (fieldFromInstruction_4(Insn, 4, 1))
4820
796
        align = 2;
4821
1.28k
      break;
4822
1.10k
    case 1:
4823
1.10k
      index = fieldFromInstruction_4(Insn, 6, 2);
4824
1.10k
      if (fieldFromInstruction_4(Insn, 4, 1))
4825
576
        align = 4;
4826
1.10k
      if (fieldFromInstruction_4(Insn, 5, 1))
4827
501
        inc = 2;
4828
1.10k
      break;
4829
1.46k
    case 2:
4830
1.46k
      if (fieldFromInstruction_4(Insn, 5, 1))
4831
0
        return MCDisassembler_Fail; // UNDEFINED
4832
4833
1.46k
      index = fieldFromInstruction_4(Insn, 7, 1);
4834
1.46k
      if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4835
836
        align = 8;
4836
1.46k
      if (fieldFromInstruction_4(Insn, 6, 1))
4837
436
        inc = 2;
4838
1.46k
      break;
4839
3.85k
  }
4840
4841
3.85k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4842
0
    return MCDisassembler_Fail;
4843
4844
3.85k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4845
4
    return MCDisassembler_Fail;
4846
4847
3.84k
  if (Rm != 0xF) { // Writeback
4848
2.95k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4849
0
      return MCDisassembler_Fail;
4850
2.95k
  }
4851
4852
3.84k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4853
0
    return MCDisassembler_Fail;
4854
4855
3.84k
  MCOperand_CreateImm0(Inst, align);
4856
4857
3.84k
  if (Rm != 0xF) {
4858
2.95k
    if (Rm != 0xD) {
4859
1.87k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4860
0
        return MCDisassembler_Fail;
4861
1.87k
    } else
4862
1.08k
      MCOperand_CreateReg0(Inst, 0);
4863
2.95k
  }
4864
4865
3.84k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4866
0
    return MCDisassembler_Fail;
4867
4868
3.84k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4869
0
    return MCDisassembler_Fail;
4870
4871
3.84k
  MCOperand_CreateImm0(Inst, index);
4872
4873
3.84k
  return S;
4874
3.84k
}
4875
4876
static DecodeStatus DecodeVST2LN(MCInst *Inst, unsigned Insn,
4877
    uint64_t Address, const void *Decoder)
4878
6.09k
{
4879
6.09k
  DecodeStatus S = MCDisassembler_Success;
4880
6.09k
  unsigned size, align = 0, index = 0, inc = 1;
4881
6.09k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4882
6.09k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4883
6.09k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4884
6.09k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4885
6.09k
  size = fieldFromInstruction_4(Insn, 10, 2);
4886
4887
6.09k
  switch (size) {
4888
0
    default:
4889
0
      return MCDisassembler_Fail;
4890
1.81k
    case 0:
4891
1.81k
      index = fieldFromInstruction_4(Insn, 5, 3);
4892
1.81k
      if (fieldFromInstruction_4(Insn, 4, 1))
4893
836
        align = 2;
4894
1.81k
      break;
4895
1.78k
    case 1:
4896
1.78k
      index = fieldFromInstruction_4(Insn, 6, 2);
4897
1.78k
      if (fieldFromInstruction_4(Insn, 4, 1))
4898
402
        align = 4;
4899
1.78k
      if (fieldFromInstruction_4(Insn, 5, 1))
4900
763
        inc = 2;
4901
1.78k
      break;
4902
2.50k
    case 2:
4903
2.50k
      if (fieldFromInstruction_4(Insn, 5, 1))
4904
0
        return MCDisassembler_Fail; // UNDEFINED
4905
4906
2.50k
      index = fieldFromInstruction_4(Insn, 7, 1);
4907
2.50k
      if (fieldFromInstruction_4(Insn, 4, 1) != 0)
4908
853
        align = 8;
4909
2.50k
      if (fieldFromInstruction_4(Insn, 6, 1))
4910
996
        inc = 2;
4911
2.50k
      break;
4912
6.09k
  }
4913
4914
6.09k
  if (Rm != 0xF) { // Writeback
4915
4.52k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4916
0
      return MCDisassembler_Fail;
4917
4.52k
  }
4918
4919
6.09k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4920
0
    return MCDisassembler_Fail;
4921
4922
6.09k
  MCOperand_CreateImm0(Inst, align);
4923
4924
6.09k
  if (Rm != 0xF) {
4925
4.52k
    if (Rm != 0xD) {
4926
2.37k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4927
0
        return MCDisassembler_Fail;
4928
2.37k
    } else
4929
2.15k
      MCOperand_CreateReg0(Inst, 0);
4930
4.52k
  }
4931
4932
6.09k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4933
0
    return MCDisassembler_Fail;
4934
4935
6.09k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4936
8
    return MCDisassembler_Fail;
4937
4938
6.08k
  MCOperand_CreateImm0(Inst, index);
4939
4940
6.08k
  return S;
4941
6.09k
}
4942
4943
static DecodeStatus DecodeVLD3LN(MCInst *Inst, unsigned Insn,
4944
    uint64_t Address, const void *Decoder)
4945
1.94k
{
4946
1.94k
  DecodeStatus S = MCDisassembler_Success;
4947
1.94k
  unsigned size, align = 0, index = 0, inc = 1;
4948
1.94k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
4949
1.94k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
4950
1.94k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
4951
1.94k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
4952
1.94k
  size = fieldFromInstruction_4(Insn, 10, 2);
4953
4954
1.94k
  switch (size) {
4955
0
    default:
4956
0
      return MCDisassembler_Fail;
4957
832
    case 0:
4958
832
      if (fieldFromInstruction_4(Insn, 4, 1))
4959
0
        return MCDisassembler_Fail; // UNDEFINED
4960
832
      index = fieldFromInstruction_4(Insn, 5, 3);
4961
832
      break;
4962
651
    case 1:
4963
651
      if (fieldFromInstruction_4(Insn, 4, 1))
4964
0
        return MCDisassembler_Fail; // UNDEFINED
4965
651
      index = fieldFromInstruction_4(Insn, 6, 2);
4966
651
      if (fieldFromInstruction_4(Insn, 5, 1))
4967
188
        inc = 2;
4968
651
      break;
4969
461
    case 2:
4970
461
      if (fieldFromInstruction_4(Insn, 4, 2))
4971
0
        return MCDisassembler_Fail; // UNDEFINED
4972
461
      index = fieldFromInstruction_4(Insn, 7, 1);
4973
461
      if (fieldFromInstruction_4(Insn, 6, 1))
4974
170
        inc = 2;
4975
461
      break;
4976
1.94k
  }
4977
4978
1.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4979
0
    return MCDisassembler_Fail;
4980
1.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
4981
2
    return MCDisassembler_Fail;
4982
1.94k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
4983
3
    return MCDisassembler_Fail;
4984
4985
1.93k
  if (Rm != 0xF) { // Writeback
4986
1.12k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4987
0
      return MCDisassembler_Fail;
4988
1.12k
  }
4989
4990
1.93k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4991
0
    return MCDisassembler_Fail;
4992
4993
1.93k
  MCOperand_CreateImm0(Inst, align);
4994
4995
1.93k
  if (Rm != 0xF) {
4996
1.12k
    if (Rm != 0xD) {
4997
726
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4998
0
        return MCDisassembler_Fail;
4999
726
    } else
5000
401
      MCOperand_CreateReg0(Inst, 0);
5001
1.12k
  }
5002
5003
1.93k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5004
0
    return MCDisassembler_Fail;
5005
5006
1.93k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5007
0
    return MCDisassembler_Fail;
5008
5009
1.93k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5010
0
    return MCDisassembler_Fail;
5011
5012
1.93k
  MCOperand_CreateImm0(Inst, index);
5013
5014
1.93k
  return S;
5015
1.93k
}
5016
5017
static DecodeStatus DecodeVST3LN(MCInst *Inst, unsigned Insn,
5018
    uint64_t Address, const void *Decoder)
5019
2.37k
{
5020
2.37k
  DecodeStatus S = MCDisassembler_Success;
5021
2.37k
  unsigned size, align = 0, index = 0, inc = 1;
5022
2.37k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5023
2.37k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5024
2.37k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5025
2.37k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5026
2.37k
  size = fieldFromInstruction_4(Insn, 10, 2);
5027
5028
2.37k
  switch (size) {
5029
0
    default:
5030
0
      return MCDisassembler_Fail;
5031
738
    case 0:
5032
738
      if (fieldFromInstruction_4(Insn, 4, 1))
5033
0
        return MCDisassembler_Fail; // UNDEFINED
5034
738
      index = fieldFromInstruction_4(Insn, 5, 3);
5035
738
      break;
5036
798
    case 1:
5037
798
      if (fieldFromInstruction_4(Insn, 4, 1))
5038
0
        return MCDisassembler_Fail; // UNDEFINED
5039
798
      index = fieldFromInstruction_4(Insn, 6, 2);
5040
798
      if (fieldFromInstruction_4(Insn, 5, 1))
5041
129
        inc = 2;
5042
798
      break;
5043
838
    case 2:
5044
838
      if (fieldFromInstruction_4(Insn, 4, 2))
5045
0
        return MCDisassembler_Fail; // UNDEFINED
5046
838
      index = fieldFromInstruction_4(Insn, 7, 1);
5047
838
      if (fieldFromInstruction_4(Insn, 6, 1))
5048
322
        inc = 2;
5049
838
      break;
5050
2.37k
  }
5051
5052
2.37k
  if (Rm != 0xF) { // Writeback
5053
1.39k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5054
0
      return MCDisassembler_Fail;
5055
1.39k
  }
5056
5057
2.37k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5058
0
    return MCDisassembler_Fail;
5059
5060
2.37k
  MCOperand_CreateImm0(Inst, align);
5061
5062
2.37k
  if (Rm != 0xF) {
5063
1.39k
    if (Rm != 0xD) {
5064
1.02k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5065
0
        return MCDisassembler_Fail;
5066
1.02k
    } else
5067
374
      MCOperand_CreateReg0(Inst, 0);
5068
1.39k
  }
5069
5070
2.37k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5071
0
    return MCDisassembler_Fail;
5072
5073
2.37k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5074
2
    return MCDisassembler_Fail;
5075
5076
2.37k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5077
2
    return MCDisassembler_Fail;
5078
5079
2.37k
  MCOperand_CreateImm0(Inst, index);
5080
5081
2.37k
  return S;
5082
2.37k
}
5083
5084
static DecodeStatus DecodeVLD4LN(MCInst *Inst, unsigned Insn,
5085
    uint64_t Address, const void *Decoder)
5086
4.02k
{
5087
4.02k
  DecodeStatus S = MCDisassembler_Success;
5088
4.02k
  unsigned size, align = 0, index = 0, inc = 1;
5089
4.02k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5090
4.02k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5091
4.02k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5092
4.02k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5093
4.02k
  size = fieldFromInstruction_4(Insn, 10, 2);
5094
5095
4.02k
  switch (size) {
5096
0
    default:
5097
0
      return MCDisassembler_Fail;
5098
1.52k
    case 0:
5099
1.52k
      if (fieldFromInstruction_4(Insn, 4, 1))
5100
235
        align = 4;
5101
1.52k
      index = fieldFromInstruction_4(Insn, 5, 3);
5102
1.52k
      break;
5103
2.00k
    case 1:
5104
2.00k
      if (fieldFromInstruction_4(Insn, 4, 1))
5105
803
        align = 8;
5106
2.00k
      index = fieldFromInstruction_4(Insn, 6, 2);
5107
2.00k
      if (fieldFromInstruction_4(Insn, 5, 1))
5108
681
        inc = 2;
5109
2.00k
      break;
5110
500
    case 2:
5111
500
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
5112
156
        case 0:
5113
156
          align = 0; break;
5114
5
        case 3:
5115
5
          return MCDisassembler_Fail;
5116
339
        default:
5117
339
          align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
5118
500
      }
5119
5120
495
      index = fieldFromInstruction_4(Insn, 7, 1);
5121
495
      if (fieldFromInstruction_4(Insn, 6, 1))
5122
254
        inc = 2;
5123
495
      break;
5124
4.02k
  }
5125
5126
4.02k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5127
0
    return MCDisassembler_Fail;
5128
5129
4.02k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5130
2
    return MCDisassembler_Fail;
5131
5132
4.02k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5133
3
    return MCDisassembler_Fail;
5134
5135
4.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5136
2
    return MCDisassembler_Fail;
5137
5138
4.01k
  if (Rm != 0xF) { // Writeback
5139
2.91k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5140
0
      return MCDisassembler_Fail;
5141
2.91k
  }
5142
5143
4.01k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5144
0
    return MCDisassembler_Fail;
5145
5146
4.01k
  MCOperand_CreateImm0(Inst, align);
5147
5148
4.01k
  if (Rm != 0xF) {
5149
2.91k
    if (Rm != 0xD) {
5150
1.70k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5151
0
        return MCDisassembler_Fail;
5152
1.70k
    } else
5153
1.21k
      MCOperand_CreateReg0(Inst, 0);
5154
2.91k
  }
5155
5156
4.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5157
0
    return MCDisassembler_Fail;
5158
5159
4.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5160
0
    return MCDisassembler_Fail;
5161
5162
4.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5163
0
    return MCDisassembler_Fail;
5164
5165
4.01k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5166
0
    return MCDisassembler_Fail;
5167
5168
4.01k
  MCOperand_CreateImm0(Inst, index);
5169
5170
4.01k
  return S;
5171
4.01k
}
5172
5173
static DecodeStatus DecodeVST4LN(MCInst *Inst, unsigned Insn,
5174
    uint64_t Address, const void *Decoder)
5175
4.72k
{
5176
4.72k
  DecodeStatus S = MCDisassembler_Success;
5177
4.72k
  unsigned size, align = 0, index = 0, inc = 1;
5178
4.72k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5179
4.72k
  unsigned Rm = fieldFromInstruction_4(Insn, 0, 4);
5180
4.72k
  unsigned Rd = fieldFromInstruction_4(Insn, 12, 4);
5181
4.72k
  Rd |= fieldFromInstruction_4(Insn, 22, 1) << 4;
5182
4.72k
  size = fieldFromInstruction_4(Insn, 10, 2);
5183
5184
4.72k
  switch (size) {
5185
0
    default:
5186
0
      return MCDisassembler_Fail;
5187
975
    case 0:
5188
975
      if (fieldFromInstruction_4(Insn, 4, 1))
5189
539
        align = 4;
5190
975
      index = fieldFromInstruction_4(Insn, 5, 3);
5191
975
      break;
5192
2.66k
    case 1:
5193
2.66k
      if (fieldFromInstruction_4(Insn, 4, 1))
5194
1.94k
        align = 8;
5195
2.66k
      index = fieldFromInstruction_4(Insn, 6, 2);
5196
2.66k
      if (fieldFromInstruction_4(Insn, 5, 1))
5197
1.02k
        inc = 2;
5198
2.66k
      break;
5199
1.08k
    case 2:
5200
1.08k
      switch (fieldFromInstruction_4(Insn, 4, 2)) {
5201
528
        case 0:
5202
528
          align = 0; break;
5203
2
        case 3:
5204
2
          return MCDisassembler_Fail;
5205
552
        default:
5206
552
          align = 4 << fieldFromInstruction_4(Insn, 4, 2); break;
5207
1.08k
      }
5208
5209
1.08k
      index = fieldFromInstruction_4(Insn, 7, 1);
5210
1.08k
      if (fieldFromInstruction_4(Insn, 6, 1))
5211
201
        inc = 2;
5212
1.08k
      break;
5213
4.72k
  }
5214
5215
4.71k
  if (Rm != 0xF) { // Writeback
5216
2.82k
    if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5217
0
      return MCDisassembler_Fail;
5218
2.82k
  }
5219
5220
4.71k
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
5221
0
    return MCDisassembler_Fail;
5222
5223
4.71k
  MCOperand_CreateImm0(Inst, align);
5224
5225
4.71k
  if (Rm != 0xF) {
5226
2.82k
    if (Rm != 0xD) {
5227
1.98k
      if (!Check(&S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
5228
0
        return MCDisassembler_Fail;
5229
1.98k
    } else
5230
844
      MCOperand_CreateReg0(Inst, 0);
5231
2.82k
  }
5232
5233
4.71k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
5234
0
    return MCDisassembler_Fail;
5235
5236
4.71k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + inc, Address, Decoder)))
5237
5
    return MCDisassembler_Fail;
5238
5239
4.71k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 2*inc, Address, Decoder)))
5240
2
    return MCDisassembler_Fail;
5241
5242
4.71k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Rd + 3*inc, Address, Decoder)))
5243
2
    return MCDisassembler_Fail;
5244
5245
4.70k
  MCOperand_CreateImm0(Inst, index);
5246
5247
4.70k
  return S;
5248
4.71k
}
5249
5250
static DecodeStatus DecodeVMOVSRR(MCInst *Inst, unsigned Insn,
5251
    uint64_t Address, const void *Decoder)
5252
589
{
5253
589
  DecodeStatus S = MCDisassembler_Success;
5254
589
  unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
5255
589
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5256
589
  unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
5257
589
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5258
589
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5259
5260
589
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5261
242
    S = MCDisassembler_SoftFail;
5262
5263
589
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
5264
0
    return MCDisassembler_Fail;
5265
5266
589
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5267
3
    return MCDisassembler_Fail;
5268
5269
586
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
5270
0
    return MCDisassembler_Fail;
5271
5272
586
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
5273
0
    return MCDisassembler_Fail;
5274
5275
586
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5276
4
    return MCDisassembler_Fail;
5277
5278
582
  return S;
5279
586
}
5280
5281
static DecodeStatus DecodeVMOVRRS(MCInst *Inst, unsigned Insn,
5282
    uint64_t Address, const void *Decoder)
5283
504
{
5284
504
  DecodeStatus S = MCDisassembler_Success;
5285
504
  unsigned Rt  = fieldFromInstruction_4(Insn, 12, 4);
5286
504
  unsigned Rt2 = fieldFromInstruction_4(Insn, 16, 4);
5287
504
  unsigned Rm  = fieldFromInstruction_4(Insn,  5, 1);
5288
504
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5289
504
  Rm |= fieldFromInstruction_4(Insn, 0, 4) << 1;
5290
5291
504
  if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
5292
390
    S = MCDisassembler_SoftFail;
5293
5294
504
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt  , Address, Decoder)))
5295
0
    return MCDisassembler_Fail;
5296
5297
504
  if (!Check(&S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
5298
0
    return MCDisassembler_Fail;
5299
5300
504
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm  , Address, Decoder)))
5301
0
    return MCDisassembler_Fail;
5302
5303
504
  if (!Check(&S, DecodeSPRRegisterClass(Inst, Rm + 1, Address, Decoder)))
5304
3
    return MCDisassembler_Fail;
5305
5306
501
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5307
2
    return MCDisassembler_Fail;
5308
5309
499
  return S;
5310
501
}
5311
5312
static DecodeStatus DecodeIT(MCInst *Inst, unsigned Insn,
5313
    uint64_t Address, const void *Decoder)
5314
8.85k
{
5315
8.85k
  DecodeStatus S = MCDisassembler_Success;
5316
8.85k
  unsigned pred = fieldFromInstruction_4(Insn, 4, 4);
5317
8.85k
  unsigned mask = fieldFromInstruction_4(Insn, 0, 4);
5318
5319
8.85k
  if (pred == 0xF) {
5320
1.45k
    pred = 0xE;
5321
1.45k
    S = MCDisassembler_SoftFail;
5322
1.45k
  }
5323
5324
8.85k
  if (mask == 0x0)
5325
0
    return MCDisassembler_Fail;
5326
5327
8.85k
  MCOperand_CreateImm0(Inst, pred);
5328
8.85k
  MCOperand_CreateImm0(Inst, mask);
5329
5330
8.85k
  return S;
5331
8.85k
}
5332
5333
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst *Inst, unsigned Insn,
5334
    uint64_t Address, const void *Decoder)
5335
5.82k
{
5336
5.82k
  DecodeStatus S = MCDisassembler_Success;
5337
5.82k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5338
5.82k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
5339
5.82k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5340
5.82k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
5341
5.82k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5342
5.82k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5343
5.82k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5344
5.82k
  bool writeback = (W == 1) | (P == 0);
5345
5346
5.82k
  addr |= (U << 8) | (Rn << 9);
5347
5348
5.82k
  if (writeback && (Rn == Rt || Rn == Rt2))
5349
1.97k
    Check(&S, MCDisassembler_SoftFail);
5350
5351
5.82k
  if (Rt == Rt2)
5352
872
    Check(&S, MCDisassembler_SoftFail);
5353
5354
  // Rt
5355
5.82k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5356
0
    return MCDisassembler_Fail;
5357
5358
  // Rt2
5359
5.82k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5360
0
    return MCDisassembler_Fail;
5361
5362
  // Writeback operand
5363
5.82k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5364
0
    return MCDisassembler_Fail;
5365
5366
  // addr
5367
5.82k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5368
0
    return MCDisassembler_Fail;
5369
5370
5.82k
  return S;
5371
5.82k
}
5372
5373
static DecodeStatus DecodeT2STRDPreInstruction(MCInst *Inst, unsigned Insn,
5374
    uint64_t Address, const void *Decoder)
5375
4.91k
{
5376
4.91k
  DecodeStatus S = MCDisassembler_Success;
5377
4.91k
  unsigned Rt = fieldFromInstruction_4(Insn, 12, 4);
5378
4.91k
  unsigned Rt2 = fieldFromInstruction_4(Insn, 8, 4);
5379
4.91k
  unsigned Rn = fieldFromInstruction_4(Insn, 16, 4);
5380
4.91k
  unsigned addr = fieldFromInstruction_4(Insn, 0, 8);
5381
4.91k
  unsigned W = fieldFromInstruction_4(Insn, 21, 1);
5382
4.91k
  unsigned U = fieldFromInstruction_4(Insn, 23, 1);
5383
4.91k
  unsigned P = fieldFromInstruction_4(Insn, 24, 1);
5384
4.91k
  bool writeback = (W == 1) | (P == 0);
5385
5386
4.91k
  addr |= (U << 8) | (Rn << 9);
5387
5388
4.91k
  if (writeback && (Rn == Rt || Rn == Rt2))
5389
2.34k
    Check(&S, MCDisassembler_SoftFail);
5390
5391
  // Writeback operand
5392
4.91k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5393
0
    return MCDisassembler_Fail;
5394
5395
  // Rt
5396
4.91k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
5397
0
    return MCDisassembler_Fail;
5398
5399
  // Rt2
5400
4.91k
  if (!Check(&S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5401
0
    return MCDisassembler_Fail;
5402
5403
  // addr
5404
4.91k
  if (!Check(&S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
5405
0
    return MCDisassembler_Fail;
5406
5407
4.91k
  return S;
5408
4.91k
}
5409
5410
static DecodeStatus DecodeT2Adr(MCInst *Inst, uint32_t Insn,
5411
    uint64_t Address, const void *Decoder)
5412
2
{
5413
2
  unsigned Val;
5414
2
  unsigned sign1 = fieldFromInstruction_4(Insn, 21, 1);
5415
2
  unsigned sign2 = fieldFromInstruction_4(Insn, 23, 1);
5416
5417
2
  if (sign1 != sign2) return MCDisassembler_Fail;
5418
5419
0
  Val = fieldFromInstruction_4(Insn, 0, 8);
5420
0
  Val |= fieldFromInstruction_4(Insn, 12, 3) << 8;
5421
0
  Val |= fieldFromInstruction_4(Insn, 26, 1) << 11;
5422
0
  Val |= sign1 << 12;
5423
5424
0
  MCOperand_CreateImm0(Inst, SignExtend32(Val, 13));
5425
5426
0
  return MCDisassembler_Success;
5427
2
}
5428
5429
static DecodeStatus DecodeT2ShifterImmOperand(MCInst *Inst, uint32_t Val,
5430
    uint64_t Address, const void *Decoder)
5431
2.13k
{
5432
  // Shift of "asr #32" is not allowed in Thumb2 mode.
5433
2.13k
  if (Val == 0x20)
5434
303
    return MCDisassembler_Fail;
5435
5436
1.82k
  MCOperand_CreateImm0(Inst, Val);
5437
5438
1.82k
  return MCDisassembler_Success;
5439
2.13k
}
5440
5441
static DecodeStatus DecodeSwap(MCInst *Inst, unsigned Insn,
5442
    uint64_t Address, const void *Decoder)
5443
2.70k
{
5444
2.70k
  DecodeStatus S;
5445
2.70k
  unsigned Rt   = fieldFromInstruction_4(Insn, 12, 4);
5446
2.70k
  unsigned Rt2  = fieldFromInstruction_4(Insn, 0,  4);
5447
2.70k
  unsigned Rn   = fieldFromInstruction_4(Insn, 16, 4);
5448
2.70k
  unsigned pred = fieldFromInstruction_4(Insn, 28, 4);
5449
5450
2.70k
  if (pred == 0xF)
5451
997
    return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
5452
5453
1.70k
  S = MCDisassembler_Success;
5454
5455
1.70k
  if (Rt == Rn || Rn == Rt2)
5456
389
    S = MCDisassembler_SoftFail;
5457
5458
1.70k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5459
0
    return MCDisassembler_Fail;
5460
5461
1.70k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5462
0
    return MCDisassembler_Fail;
5463
5464
1.70k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5465
0
    return MCDisassembler_Fail;
5466
5467
1.70k
  if (!Check(&S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5468
0
    return MCDisassembler_Fail;
5469
5470
1.70k
  return S;
5471
1.70k
}
5472
5473
static DecodeStatus DecodeVCVTD(MCInst *Inst, unsigned Insn,
5474
    uint64_t Address, const void *Decoder)
5475
4.99k
{
5476
4.99k
  DecodeStatus S = MCDisassembler_Success;
5477
4.99k
  bool hasFullFP16 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
5478
4.99k
  unsigned Vm, imm, cmode, op;
5479
4.99k
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5480
5481
4.99k
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5482
4.99k
  Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5483
4.99k
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5484
4.99k
  imm = fieldFromInstruction_4(Insn, 16, 6);
5485
4.99k
  cmode = fieldFromInstruction_4(Insn, 8, 4);
5486
4.99k
  op = fieldFromInstruction_4(Insn, 5, 1);
5487
5488
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5489
4.99k
  if (!(imm & 0x38)) {
5490
2.21k
    if (cmode == 0xF) {
5491
562
      if (op == 1) return MCDisassembler_Fail;
5492
556
      MCInst_setOpcode(Inst, ARM_VMOVv2f32);
5493
556
    }
5494
5495
2.21k
    if (hasFullFP16) {
5496
2.21k
      if (cmode == 0xE) {
5497
0
        if (op == 1) {
5498
0
          MCInst_setOpcode(Inst, ARM_VMOVv1i64);
5499
0
        } else {
5500
0
          MCInst_setOpcode(Inst, ARM_VMOVv8i8);
5501
0
        }
5502
0
      }
5503
5504
2.21k
      if (cmode == 0xD) {
5505
761
        if (op == 1) {
5506
250
          MCInst_setOpcode(Inst, ARM_VMVNv2i32);
5507
511
        } else {
5508
511
          MCInst_setOpcode(Inst, ARM_VMOVv2i32);
5509
511
        }
5510
761
      }
5511
5512
2.21k
      if (cmode == 0xC) {
5513
893
        if (op == 1) {
5514
358
          MCInst_setOpcode(Inst, ARM_VMVNv2i32);
5515
535
        } else {
5516
535
          MCInst_setOpcode(Inst, ARM_VMOVv2i32);
5517
535
        }
5518
893
      }
5519
2.21k
    }
5520
5521
2.21k
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5522
2.21k
  }
5523
5524
2.78k
  if (!(imm & 0x20)) return MCDisassembler_Fail;
5525
5526
2.77k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5527
0
    return MCDisassembler_Fail;
5528
5529
2.77k
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5530
0
    return MCDisassembler_Fail;
5531
5532
2.77k
  MCOperand_CreateImm0(Inst, 64 - imm);
5533
5534
2.77k
  return S;
5535
2.77k
}
5536
5537
static DecodeStatus DecodeVCVTQ(MCInst *Inst, unsigned Insn,
5538
    uint64_t Address, const void *Decoder)
5539
639
{
5540
639
  DecodeStatus S = MCDisassembler_Success;
5541
639
  bool hasFullFP16 = ARM_getFeatureBits(Inst->csh->mode, ARM_FeatureFullFP16);
5542
639
  unsigned Vm, imm, cmode, op;
5543
639
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5544
5545
639
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5546
639
  Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5547
639
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5548
639
  imm = fieldFromInstruction_4(Insn, 16, 6);
5549
639
  cmode = fieldFromInstruction_4(Insn, 8, 4);
5550
639
  op = fieldFromInstruction_4(Insn, 5, 1);
5551
5552
  // VMOVv4f32 is ambiguous with these decodings.
5553
639
  if (!(imm & 0x38) && cmode == 0xF) {
5554
78
    if (op == 1) return MCDisassembler_Fail;
5555
77
    MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5556
77
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5557
78
  }
5558
5559
  // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5560
561
  if (!(imm & 0x38)) {
5561
468
    if (cmode == 0xF) {
5562
0
      if (op == 1) return MCDisassembler_Fail;
5563
0
      MCInst_setOpcode(Inst, ARM_VMOVv4f32);
5564
0
    }
5565
5566
468
    if (hasFullFP16) {
5567
468
      if (cmode == 0xE) {
5568
0
        if (op == 1) {
5569
0
          MCInst_setOpcode(Inst, ARM_VMOVv2i64);
5570
0
        } else {
5571
0
          MCInst_setOpcode(Inst, ARM_VMOVv16i8);
5572
0
        }
5573
0
      }
5574
5575
468
      if (cmode == 0xD) {
5576
110
        if (op == 1) {
5577
67
          MCInst_setOpcode(Inst, ARM_VMVNv4i32);
5578
67
        } else {
5579
43
          MCInst_setOpcode(Inst, ARM_VMOVv4i32);
5580
43
        }
5581
110
      }
5582
5583
468
      if (cmode == 0xC) {
5584
358
        if (op == 1) {
5585
128
          MCInst_setOpcode(Inst, ARM_VMVNv4i32);
5586
230
        } else {
5587
230
          MCInst_setOpcode(Inst, ARM_VMOVv4i32);
5588
230
        }
5589
358
      }
5590
468
    }
5591
5592
468
    return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
5593
468
  }
5594
5595
93
  if (!(imm & 0x20)) return MCDisassembler_Fail;
5596
5597
91
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5598
4
    return MCDisassembler_Fail;
5599
5600
87
  if (!Check(&S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
5601
1
    return MCDisassembler_Fail;
5602
5603
86
  MCOperand_CreateImm0(Inst, 64 - imm);
5604
5605
86
  return S;
5606
87
}
5607
5608
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst *Inst, unsigned Insn,
5609
    uint64_t Address, const void *Decoder)
5610
115
{
5611
115
  DecodeStatus S = MCDisassembler_Success;
5612
115
  unsigned Vd = (fieldFromInstruction_4(Insn, 12, 4) << 0);
5613
115
  unsigned Vn = (fieldFromInstruction_4(Insn, 16, 4) << 0);
5614
115
  unsigned Vm = (fieldFromInstruction_4(Insn, 0, 4) << 0);
5615
115
  unsigned q = (fieldFromInstruction_4(Insn, 6, 1) << 0);
5616
115
  unsigned rotate = (fieldFromInstruction_4(Insn, 20, 2) << 0);
5617
5618
115
  Vd |= (fieldFromInstruction_4(Insn, 22, 1) << 4);
5619
115
  Vn |= (fieldFromInstruction_4(Insn, 7, 1) << 4);
5620
115
  Vm |= (fieldFromInstruction_4(Insn, 5, 1) << 4);
5621
5622
115
  if (q) {
5623
38
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5624
1
      return MCDisassembler_Fail;
5625
5626
37
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5627
0
      return MCDisassembler_Fail;
5628
5629
37
    if (!Check(&S, DecodeQPRRegisterClass(Inst, Vn, Address, Decoder)))
5630
2
      return MCDisassembler_Fail;
5631
77
  } else {
5632
77
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5633
0
      return MCDisassembler_Fail;
5634
5635
77
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5636
0
      return MCDisassembler_Fail;
5637
5638
77
    if (!Check(&S, DecodeDPRRegisterClass(Inst, Vn, Address, Decoder)))
5639
0
      return MCDisassembler_Fail;
5640
77
  }
5641
5642
112
  if (!Check(&S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5643
0
    return MCDisassembler_Fail;
5644
5645
  // The lane index does not have any bits in the encoding, because it can only
5646
  // be 0.
5647
112
  MCOperand_CreateImm0(Inst, 0);
5648
112
  MCOperand_CreateImm0(Inst, rotate);
5649
5650
112
  return S;
5651
112
}
5652
5653
static DecodeStatus DecodeLDR(MCInst *Inst, unsigned Val,
5654
    uint64_t Address, const void *Decoder)
5655
2.31k
{
5656
2.31k
  DecodeStatus S = MCDisassembler_Success;
5657
2.31k
  unsigned Cond;
5658
2.31k
  unsigned Rn = fieldFromInstruction_4(Val, 16, 4);
5659
2.31k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5660
2.31k
  unsigned Rm = fieldFromInstruction_4(Val, 0, 4);
5661
5662
2.31k
  Rm |= (fieldFromInstruction_4(Val, 23, 1) << 4);
5663
2.31k
  Cond = fieldFromInstruction_4(Val, 28, 4);
5664
5665
2.31k
  if (fieldFromInstruction_4(Val, 8, 4) != 0 || Rn == Rt)
5666
1.12k
    S = MCDisassembler_SoftFail;
5667
5668
2.31k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5669
0
    return MCDisassembler_Fail;
5670
5671
2.31k
  if (!Check(&S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5672
0
    return MCDisassembler_Fail;
5673
5674
2.31k
  if (!Check(&S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder))) 
5675
0
    return MCDisassembler_Fail;
5676
5677
2.31k
  if (!Check(&S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
5678
0
    return MCDisassembler_Fail;
5679
5680
2.31k
  if (!Check(&S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
5681
2
    return MCDisassembler_Fail;
5682
5683
2.31k
  return S;
5684
2.31k
}
5685
5686
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst *Inst, unsigned Val,
5687
    uint64_t Address, const void *Decoder)
5688
2.07k
{
5689
2.07k
  DecodeStatus result = MCDisassembler_Success;
5690
2.07k
  unsigned CRm = fieldFromInstruction_4(Val, 0, 4);
5691
2.07k
  unsigned opc1 = fieldFromInstruction_4(Val, 4, 4);
5692
2.07k
  unsigned cop = fieldFromInstruction_4(Val, 8, 4);
5693
2.07k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5694
2.07k
  unsigned Rt2 = fieldFromInstruction_4(Val, 16, 4);
5695
5696
2.07k
  if ((cop & ~0x1) == 0xa)
5697
9
    return MCDisassembler_Fail;
5698
5699
2.06k
  if (Rt == Rt2)
5700
291
    result = MCDisassembler_SoftFail;
5701
5702
  // We have to check if the instruction is MRRC2
5703
  // or MCRR2 when constructing the operands for
5704
  // Inst. Reason is because MRRC2 stores to two
5705
  // registers so it's tablegen desc has has two
5706
  // outputs whereas MCRR doesn't store to any
5707
  // registers so all of it's operands are listed
5708
  // as inputs, therefore the operand order for
5709
  // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
5710
  // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
5711
5712
2.06k
  if (MCInst_getOpcode(Inst) == ARM_MRRC2) {
5713
1.05k
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5714
0
      return MCDisassembler_Fail;
5715
5716
1.05k
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5717
0
      return MCDisassembler_Fail;
5718
1.05k
  }
5719
5720
2.06k
  MCOperand_CreateImm0(Inst, cop);
5721
2.06k
  MCOperand_CreateImm0(Inst, opc1);
5722
5723
2.06k
  if (MCInst_getOpcode(Inst) == ARM_MCRR2) {
5724
1.01k
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5725
0
      return MCDisassembler_Fail;
5726
5727
1.01k
    if (!Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5728
0
      return MCDisassembler_Fail;
5729
1.01k
  }
5730
5731
2.06k
  MCOperand_CreateImm0(Inst, CRm);
5732
5733
2.06k
  return result;
5734
2.06k
}
5735
5736
static DecodeStatus DecodeForVMRSandVMSR(MCInst *Inst, unsigned Val,
5737
    uint64_t Address, const void *Decoder)
5738
2.53k
{
5739
2.53k
  DecodeStatus result = MCDisassembler_Success;
5740
2.53k
  bool HasV8Ops = ARM_getFeatureBits(Inst->csh->mode, ARM_HasV8Ops);
5741
2.53k
  unsigned Rt = fieldFromInstruction_4(Val, 12, 4);
5742
5743
2.53k
  if ((Inst->csh->mode & CS_MODE_THUMB) && !HasV8Ops)  {
5744
1.34k
    if (Rt == 13 || Rt == 15)
5745
936
      result = MCDisassembler_SoftFail;
5746
5747
1.34k
    Check(&result, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
5748
1.34k
  } else
5749
1.18k
    Check(&result, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder));
5750
5751
2.53k
  if (Inst->csh->mode & CS_MODE_THUMB) {
5752
1.80k
    MCOperand_CreateImm0(Inst, ARMCC_AL);
5753
1.80k
    MCOperand_CreateReg0(Inst, 0);
5754
1.80k
  } else {
5755
726
    unsigned pred = fieldFromInstruction_4(Val, 28, 4);
5756
726
    if (!Check(&result, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5757
1
      return MCDisassembler_Fail;
5758
726
  }
5759
5760
2.53k
  return result;
5761
2.53k
}
5762
5763
#endif