Coverage Report

Created: 2025-07-11 06:32

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
4.21k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.85k
#define BIT_5(A)  ((A) & 0x00000020)
61
13.7k
#define BIT_6(A)  ((A) & 0x00000040)
62
13.7k
#define BIT_7(A)  ((A) & 0x00000080)
63
34.7k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.84k
#define BIT_A(A)  ((A) & 0x00000400)
66
37.8k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
37.5k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.51k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
152k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
317k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
21.0k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
34.7k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
13.7k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
13.7k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
29.2k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
48.3k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
29.2k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
29.2k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
13.7k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
7.17k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
13.7k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
3.55k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
29.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
29.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.11M
{
149
1.11M
  const uint16_t v0 = info->code[addr + 0];
150
1.11M
  const uint16_t v1 = info->code[addr + 1];
151
1.11M
  return (v0 << 8) | v1;
152
1.11M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
488k
{
156
488k
  const uint32_t v0 = info->code[addr + 0];
157
488k
  const uint32_t v1 = info->code[addr + 1];
158
488k
  const uint32_t v2 = info->code[addr + 2];
159
488k
  const uint32_t v3 = info->code[addr + 3];
160
488k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
488k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
212
{
165
212
  const uint64_t v0 = info->code[addr + 0];
166
212
  const uint64_t v1 = info->code[addr + 1];
167
212
  const uint64_t v2 = info->code[addr + 2];
168
212
  const uint64_t v3 = info->code[addr + 3];
169
212
  const uint64_t v4 = info->code[addr + 4];
170
212
  const uint64_t v5 = info->code[addr + 5];
171
212
  const uint64_t v6 = info->code[addr + 6];
172
212
  const uint64_t v7 = info->code[addr + 7];
173
212
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
212
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.12M
{
178
1.12M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.12M
  if (info->code_len < addr + 2) {
180
1.93k
    return 0xaaaa;
181
1.93k
  }
182
1.11M
  return m68k_read_disassembler_16(info, addr);
183
1.12M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
494k
{
187
494k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
494k
  if (info->code_len < addr + 4) {
189
5.93k
    return 0xaaaaaaaa;
190
5.93k
  }
191
488k
  return m68k_read_disassembler_32(info, addr);
192
494k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
229
{
196
229
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
229
  if (info->code_len < addr + 8) {
198
17
    return 0xaaaaaaaaaaaaaaaaLL;
199
17
  }
200
212
  return m68k_read_disassembler_64(info, addr);
201
229
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
104k
  do {           \
269
104k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
31.9k
      d68000_invalid(info);   \
271
31.9k
      return;       \
272
31.9k
    }          \
273
104k
  } while (0)
274
275
32.2k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.08M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
494k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
229
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
32.2k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
618k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
21.9k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
229
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
22.7k
{
302
22.7k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
22.7k
}
304
305
static int make_int_16(int value)
306
8.07k
{
307
8.07k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
8.07k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
34.7k
{
312
34.7k
  uint32_t extension = read_imm_16(info);
313
314
34.7k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
34.7k
  if (EXT_FULL(extension)) {
317
13.7k
    uint32_t preindex;
318
13.7k
    uint32_t postindex;
319
320
13.7k
    op->mem.base_reg = M68K_REG_INVALID;
321
13.7k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
13.7k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
13.7k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
13.7k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
7.10k
      if (is_pc) {
335
1.47k
        op->mem.base_reg = M68K_REG_PC;
336
5.62k
      } else {
337
5.62k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
5.62k
      }
339
7.10k
    }
340
341
13.7k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
8.27k
      if (EXT_INDEX_AR(extension)) {
343
3.79k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
4.47k
      } else {
345
4.47k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
4.47k
      }
347
348
8.27k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
8.27k
      if (EXT_INDEX_SCALE(extension)) {
351
5.95k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
5.95k
      }
353
8.27k
    }
354
355
13.7k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
13.7k
    postindex = (extension & 7) > 4;
357
358
13.7k
    if (preindex) {
359
4.63k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
9.09k
    } else if (postindex) {
361
4.39k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
4.39k
    }
363
364
13.7k
    return;
365
13.7k
  }
366
367
21.0k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
21.0k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
21.0k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.47k
    if (is_pc) {
372
498
      op->mem.base_reg = M68K_REG_PC;
373
498
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
972
    } else {
375
972
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
972
    }
377
19.5k
  } else {
378
19.5k
    if (is_pc) {
379
2.51k
      op->mem.base_reg = M68K_REG_PC;
380
2.51k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
17.0k
    } else {
382
17.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
17.0k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
17.0k
    }
385
386
19.5k
    op->mem.disp = (int8_t)(extension & 0xff);
387
19.5k
  }
388
389
21.0k
  if (EXT_INDEX_SCALE(extension)) {
390
13.1k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
13.1k
  }
392
21.0k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
315k
{
397
  // default to memory
398
399
315k
  op->type = M68K_OP_MEM;
400
401
315k
  switch (instruction & 0x3f) {
402
96.5k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
96.5k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
96.5k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
96.5k
      op->type = M68K_OP_REG;
407
96.5k
      break;
408
409
15.1k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
15.1k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
15.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
15.1k
      op->type = M68K_OP_REG;
414
15.1k
      break;
415
416
36.5k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
36.5k
      op->address_mode = M68K_AM_REGI_ADDR;
419
36.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
36.5k
      break;
421
422
35.3k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
35.3k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
35.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
35.3k
      break;
427
428
58.8k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
58.8k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
58.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
58.8k
      break;
433
434
22.3k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
22.3k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
22.3k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
22.3k
      op->mem.disp = (int16_t)read_imm_16(info);
439
22.3k
      break;
440
441
29.8k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
29.8k
      get_with_index_address_mode(info, op, instruction, size, false);
444
29.8k
      break;
445
446
4.82k
    case 0x38:
447
      /* absolute short address */
448
4.82k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
4.82k
      op->imm = read_imm_16(info);
450
4.82k
      break;
451
452
2.12k
    case 0x39:
453
      /* absolute long address */
454
2.12k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.12k
      op->imm = read_imm_32(info);
456
2.12k
      break;
457
458
4.31k
    case 0x3a:
459
      /* program counter with displacement */
460
4.31k
      op->address_mode = M68K_AM_PCI_DISP;
461
4.31k
      op->mem.disp = (int16_t)read_imm_16(info);
462
4.31k
      break;
463
464
4.89k
    case 0x3b:
465
      /* program counter with index */
466
4.89k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.89k
      break;
468
469
3.75k
    case 0x3c:
470
3.75k
      op->address_mode = M68K_AM_IMMEDIATE;
471
3.75k
      op->type = M68K_OP_IMM;
472
473
3.75k
      if (size == 1)
474
634
        op->imm = read_imm_8(info) & 0xff;
475
3.11k
      else if (size == 2)
476
1.91k
        op->imm = read_imm_16(info) & 0xffff;
477
1.20k
      else if (size == 4)
478
978
        op->imm = read_imm_32(info);
479
229
      else
480
229
        op->imm = read_imm_64(info);
481
482
3.75k
      break;
483
484
724
    default:
485
724
      break;
486
315k
  }
487
315k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
76.5k
{
491
76.5k
  info->groups[info->groups_count++] = (uint8_t)group;
492
76.5k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
451k
{
496
451k
  cs_m68k* ext;
497
498
451k
  MCInst_setOpcode(info->inst, opcode);
499
500
451k
  ext = &info->extension;
501
502
451k
  ext->op_count = (uint8_t)count;
503
451k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
451k
  ext->op_size.cpu_size = size;
505
506
451k
  return ext;
507
451k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
37.7k
{
511
37.7k
  cs_m68k_op* op0;
512
37.7k
  cs_m68k_op* op1;
513
37.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
37.7k
  op0 = &ext->operands[0];
516
37.7k
  op1 = &ext->operands[1];
517
518
37.7k
  if (isDreg) {
519
37.7k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
37.7k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
37.7k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
37.7k
  get_ea_mode_op(info, op1, info->ir, size);
527
37.7k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
37.7k
{
531
37.7k
  build_re_gen_1(info, true, opcode, size);
532
37.7k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
35.6k
{
536
35.6k
  cs_m68k_op* op0;
537
35.6k
  cs_m68k_op* op1;
538
35.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
35.6k
  op0 = &ext->operands[0];
541
35.6k
  op1 = &ext->operands[1];
542
543
35.6k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
35.6k
  if (isDreg) {
546
35.6k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
35.6k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
35.6k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
35.6k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
8.50k
{
556
8.50k
  cs_m68k_op* op0;
557
8.50k
  cs_m68k_op* op1;
558
8.50k
  cs_m68k_op* op2;
559
8.50k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
8.50k
  op0 = &ext->operands[0];
562
8.50k
  op1 = &ext->operands[1];
563
8.50k
  op2 = &ext->operands[2];
564
565
8.50k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
8.50k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
8.50k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
8.50k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
8.50k
  if (imm > 0) {
572
2.00k
    ext->op_count = 3;
573
2.00k
    op2->type = M68K_OP_IMM;
574
2.00k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
2.00k
    op2->imm = imm;
576
2.00k
  }
577
8.50k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
13.5k
{
581
13.5k
  cs_m68k_op* op0;
582
13.5k
  cs_m68k_op* op1;
583
13.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
13.5k
  op0 = &ext->operands[0];
586
13.5k
  op1 = &ext->operands[1];
587
588
13.5k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
13.5k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
13.5k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
13.5k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
13.5k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
42.0k
{
597
42.0k
  cs_m68k_op* op0;
598
42.0k
  cs_m68k_op* op1;
599
42.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
42.0k
  op0 = &ext->operands[0];
602
42.0k
  op1 = &ext->operands[1];
603
604
42.0k
  op0->type = M68K_OP_IMM;
605
42.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
42.0k
  op0->imm = imm;
607
608
42.0k
  get_ea_mode_op(info, op1, info->ir, size);
609
42.0k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
16.6k
{
613
16.6k
  cs_m68k_op* op0;
614
16.6k
  cs_m68k_op* op1;
615
16.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
16.6k
  op0 = &ext->operands[0];
618
16.6k
  op1 = &ext->operands[1];
619
620
16.6k
  op0->type = M68K_OP_IMM;
621
16.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
16.6k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
16.6k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
16.6k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
16.6k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
15.8k
{
630
15.8k
  cs_m68k_op* op0;
631
15.8k
  cs_m68k_op* op1;
632
15.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
15.8k
  op0 = &ext->operands[0];
635
15.8k
  op1 = &ext->operands[1];
636
637
15.8k
  op0->type = M68K_OP_IMM;
638
15.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
15.8k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
15.8k
  get_ea_mode_op(info, op1, info->ir, size);
642
15.8k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
8.12k
{
646
8.12k
  cs_m68k_op* op0;
647
8.12k
  cs_m68k_op* op1;
648
8.12k
  cs_m68k_op* op2;
649
8.12k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
8.12k
  op0 = &ext->operands[0];
652
8.12k
  op1 = &ext->operands[1];
653
8.12k
  op2 = &ext->operands[2];
654
655
8.12k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
8.12k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
8.12k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
8.12k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
8.12k
  if (imm > 0) {
662
2.41k
    ext->op_count = 3;
663
2.41k
    op2->type = M68K_OP_IMM;
664
2.41k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.41k
    op2->imm = imm;
666
2.41k
  }
667
8.12k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
32.9k
{
671
32.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
32.9k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
32.9k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
18.9k
{
677
18.9k
  cs_m68k_op* op0;
678
18.9k
  cs_m68k_op* op1;
679
18.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
18.9k
  op0 = &ext->operands[0];
682
18.9k
  op1 = &ext->operands[1];
683
684
18.9k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
18.9k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
18.9k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
18.9k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
45.2k
{
692
45.2k
  cs_m68k_op* op0;
693
45.2k
  cs_m68k_op* op1;
694
45.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
45.2k
  op0 = &ext->operands[0];
697
45.2k
  op1 = &ext->operands[1];
698
699
45.2k
  get_ea_mode_op(info, op0, info->ir, size);
700
45.2k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
45.2k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.54k
{
705
2.54k
  cs_m68k_op* op0;
706
2.54k
  cs_m68k_op* op1;
707
2.54k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.54k
  op0 = &ext->operands[0];
710
2.54k
  op1 = &ext->operands[1];
711
712
2.54k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.54k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.54k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.54k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.54k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.58k
{
721
2.58k
  cs_m68k_op* op0;
722
2.58k
  cs_m68k_op* op1;
723
2.58k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.58k
  op0 = &ext->operands[0];
726
2.58k
  op1 = &ext->operands[1];
727
728
2.58k
  op0->type = M68K_OP_IMM;
729
2.58k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.58k
  op0->imm = imm;
731
732
2.58k
  op1->address_mode = M68K_AM_NONE;
733
2.58k
  op1->reg = reg;
734
2.58k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
27.2k
{
738
27.2k
  cs_m68k_op* op;
739
27.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
27.2k
  op = &ext->operands[0];
742
743
27.2k
  op->type = M68K_OP_BR_DISP;
744
27.2k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
27.2k
  op->br_disp.disp = displacement;
746
27.2k
  op->br_disp.disp_size = size;
747
748
27.2k
  set_insn_group(info, M68K_GRP_JUMP);
749
27.2k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
27.2k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.97k
{
754
4.97k
  cs_m68k_op* op;
755
4.97k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.97k
  op = &ext->operands[0];
758
759
4.97k
  op->type = M68K_OP_IMM;
760
4.97k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.97k
  op->imm = immediate;
762
763
4.97k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.97k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
17.1k
{
768
17.1k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
17.1k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.02k
{
773
1.02k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.02k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.36k
{
778
1.36k
  cs_m68k_op* op0;
779
1.36k
  cs_m68k_op* op1;
780
1.36k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.36k
  op0 = &ext->operands[0];
783
1.36k
  op1 = &ext->operands[1];
784
785
1.36k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.36k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.36k
  op1->type = M68K_OP_BR_DISP;
789
1.36k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.36k
  op1->br_disp.disp = displacement;
791
1.36k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.36k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.36k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.36k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
682
{
799
682
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
682
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
963
{
804
963
  cs_m68k_op* op0;
805
963
  cs_m68k_op* op1;
806
963
  cs_m68k_op* op2;
807
963
  uint32_t extension = read_imm_16(info);
808
963
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
963
  op0 = &ext->operands[0];
811
963
  op1 = &ext->operands[1];
812
963
  op2 = &ext->operands[2];
813
814
963
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
963
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
963
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
963
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
963
  get_ea_mode_op(info, op2, info->ir, size);
821
963
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.85k
{
825
3.85k
  uint8_t offset;
826
3.85k
  uint8_t width;
827
3.85k
  cs_m68k_op* op_ea;
828
3.85k
  cs_m68k_op* op1;
829
3.85k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.85k
  uint32_t extension = read_imm_16(info);
831
832
3.85k
  op_ea = &ext->operands[0];
833
3.85k
  op1 = &ext->operands[1];
834
835
3.85k
  if (BIT_B(extension))
836
2.17k
    offset = (extension >> 6) & 7;
837
1.68k
  else
838
1.68k
    offset = (extension >> 6) & 31;
839
840
3.85k
  if (BIT_5(extension))
841
2.49k
    width = extension & 7;
842
1.36k
  else
843
1.36k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.85k
  if (has_d_arg) {
846
2.28k
    ext->op_count = 2;
847
2.28k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
2.28k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
2.28k
  }
850
851
3.85k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.85k
  op_ea->mem.bitfield = 1;
854
3.85k
  op_ea->mem.width = width;
855
3.85k
  op_ea->mem.offset = offset;
856
3.85k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.00k
{
860
1.00k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.00k
  cs_m68k_op* op;
862
863
1.00k
  op = &ext->operands[0];
864
865
1.00k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.00k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.00k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.72k
{
871
1.72k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.72k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
19.3k
  for (v >>= 1; v; v >>= 1) {
875
17.6k
    r <<= 1;
876
17.6k
    r |= v & 1;
877
17.6k
    s--;
878
17.6k
  }
879
880
1.72k
  return r <<= s; // shift when v's highest bits are zero
881
1.72k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.61k
{
885
1.61k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.61k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
8.28k
  for (v >>= 1; v; v >>= 1) {
889
6.67k
    r <<= 1;
890
6.67k
    r |= v & 1;
891
6.67k
    s--;
892
6.67k
  }
893
894
1.61k
  return r <<= s; // shift when v's highest bits are zero
895
1.61k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.95k
{
900
3.95k
  cs_m68k_op* op0;
901
3.95k
  cs_m68k_op* op1;
902
3.95k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.95k
  op0 = &ext->operands[0];
905
3.95k
  op1 = &ext->operands[1];
906
907
3.95k
  op0->type = M68K_OP_REG_BITS;
908
3.95k
  op0->register_bits = read_imm_16(info);
909
910
3.95k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.95k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.72k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.95k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
3.29k
{
918
3.29k
  cs_m68k_op* op0;
919
3.29k
  cs_m68k_op* op1;
920
3.29k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
3.29k
  op0 = &ext->operands[0];
923
3.29k
  op1 = &ext->operands[1];
924
925
3.29k
  op1->type = M68K_OP_REG_BITS;
926
3.29k
  op1->register_bits = read_imm_16(info);
927
928
3.29k
  get_ea_mode_op(info, op0, info->ir, size);
929
3.29k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
66.4k
{
933
66.4k
  cs_m68k_op* op;
934
66.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
66.4k
  MCInst_setOpcode(info->inst, opcode);
937
938
66.4k
  op = &ext->operands[0];
939
940
66.4k
  op->type = M68K_OP_IMM;
941
66.4k
  op->address_mode = M68K_AM_IMMEDIATE;
942
66.4k
  op->imm = data;
943
66.4k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
504
{
947
504
  build_imm(info, M68K_INS_ILLEGAL, data);
948
504
}
949
950
static void build_invalid(m68k_info *info, int data)
951
65.9k
{
952
65.9k
  build_imm(info, M68K_INS_INVALID, data);
953
65.9k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
2.57k
{
957
2.57k
  uint32_t word3;
958
2.57k
  uint32_t extension;
959
2.57k
  cs_m68k_op* op0;
960
2.57k
  cs_m68k_op* op1;
961
2.57k
  cs_m68k_op* op2;
962
2.57k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
2.57k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
2.57k
  word3 = peek_imm_32(info) & 0xffff;
967
2.57k
  if (!instruction_is_valid(info, word3))
968
1.05k
    return;
969
970
1.51k
  op0 = &ext->operands[0];
971
1.51k
  op1 = &ext->operands[1];
972
1.51k
  op2 = &ext->operands[2];
973
974
1.51k
  extension = read_imm_32(info);
975
976
1.51k
  op0->address_mode = M68K_AM_NONE;
977
1.51k
  op0->type = M68K_OP_REG_PAIR;
978
1.51k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.51k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.51k
  op1->address_mode = M68K_AM_NONE;
982
1.51k
  op1->type = M68K_OP_REG_PAIR;
983
1.51k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.51k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.51k
  reg_0 = (extension >> 28) & 7;
987
1.51k
  reg_1 = (extension >> 12) & 7;
988
989
1.51k
  op2->address_mode = M68K_AM_NONE;
990
1.51k
  op2->type = M68K_OP_REG_PAIR;
991
1.51k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.51k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.51k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.23k
{
997
1.23k
  cs_m68k_op* op0;
998
1.23k
  cs_m68k_op* op1;
999
1.23k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.23k
  uint32_t extension = read_imm_16(info);
1002
1003
1.23k
  if (BIT_B(extension))
1004
429
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
801
  else
1006
801
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.23k
  op0 = &ext->operands[0];
1009
1.23k
  op1 = &ext->operands[1];
1010
1011
1.23k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.23k
  op1->address_mode = M68K_AM_NONE;
1014
1.23k
  op1->type = M68K_OP_REG;
1015
1.23k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.23k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.45k
{
1020
1.45k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.45k
  int i;
1022
1023
4.36k
  for (i = 0; i < 2; ++i) {
1024
2.91k
    cs_m68k_op* op = &ext->operands[i];
1025
2.91k
    const int d = data[i];
1026
2.91k
    const int m = modes[i];
1027
1028
2.91k
    op->type = M68K_OP_MEM;
1029
1030
2.91k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.70k
      op->address_mode = m;
1032
1.70k
      op->reg = M68K_REG_A0 + d;
1033
1.70k
    } else {
1034
1.20k
      op->address_mode = m;
1035
1.20k
      op->imm = d;
1036
1.20k
    }
1037
2.91k
  }
1038
1.45k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
818
{
1042
818
  cs_m68k_op* op0;
1043
818
  cs_m68k_op* op1;
1044
818
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
818
  op0 = &ext->operands[0];
1047
818
  op1 = &ext->operands[1];
1048
1049
818
  op0->address_mode = M68K_AM_NONE;
1050
818
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
818
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
818
  op1->type = M68K_OP_IMM;
1054
818
  op1->imm = disp;
1055
818
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
3.13k
{
1059
3.13k
  cs_m68k_op* op0;
1060
3.13k
  cs_m68k_op* op1;
1061
3.13k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
3.13k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
617
    case 0:
1066
617
      d68000_invalid(info);
1067
617
      return;
1068
      // Line
1069
421
    case 1:
1070
421
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
421
      break;
1072
      // Page
1073
1.77k
    case 2:
1074
1.77k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
1.77k
      break;
1076
      // All
1077
320
    case 3:
1078
320
      ext->op_count = 1;
1079
320
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
320
      break;
1081
3.13k
  }
1082
1083
2.51k
  op0 = &ext->operands[0];
1084
2.51k
  op1 = &ext->operands[1];
1085
1086
2.51k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
2.51k
  op0->type = M68K_OP_IMM;
1088
2.51k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
2.51k
  op1->type = M68K_OP_MEM;
1091
2.51k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
2.51k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
2.51k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.37k
{
1097
1.37k
  cs_m68k_op* op0;
1098
1.37k
  cs_m68k_op* op1;
1099
1.37k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.37k
  op0 = &ext->operands[0];
1102
1.37k
  op1 = &ext->operands[1];
1103
1104
1.37k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.37k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.37k
  op1->type = M68K_OP_MEM;
1108
1.37k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.37k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.37k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.50k
{
1114
2.50k
  cs_m68k_op* op0;
1115
2.50k
  cs_m68k_op* op1;
1116
2.50k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.50k
  op0 = &ext->operands[0];
1119
2.50k
  op1 = &ext->operands[1];
1120
1121
2.50k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.50k
  op0->type = M68K_OP_MEM;
1123
2.50k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.50k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.50k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.50k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.28k
{
1131
1.28k
  cs_m68k_op* op0;
1132
1.28k
  cs_m68k_op* op1;
1133
1.28k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.28k
  uint32_t extension = read_imm_16(info);
1135
1136
1.28k
  op0 = &ext->operands[0];
1137
1.28k
  op1 = &ext->operands[1];
1138
1139
1.28k
  if (BIT_B(extension)) {
1140
645
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
645
    get_ea_mode_op(info, op1, info->ir, size);
1142
645
  } else {
1143
641
    get_ea_mode_op(info, op0, info->ir, size);
1144
641
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
641
  }
1146
1.28k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
35.6k
{
1150
35.6k
  build_er_gen_1(info, true, opcode, size);
1151
35.6k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
34.9k
{
1194
34.9k
  build_invalid(info, info->ir);
1195
34.9k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
504
{
1199
504
  build_illegal(info, info->ir);
1200
504
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
14.7k
{
1204
14.7k
  build_invalid(info, info->ir);
1205
14.7k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
16.3k
{
1209
16.3k
  build_invalid(info, info->ir);
1210
16.3k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
785
{
1214
785
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
785
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
510
{
1219
510
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
510
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.06k
{
1224
1.06k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.06k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
786
{
1229
786
  build_er_1(info, M68K_INS_ADD, 2);
1230
786
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
1.10k
{
1234
1.10k
  build_er_1(info, M68K_INS_ADD, 4);
1235
1.10k
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
930
{
1239
930
  build_re_1(info, M68K_INS_ADD, 1);
1240
930
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
778
{
1244
778
  build_re_1(info, M68K_INS_ADD, 2);
1245
778
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
733
{
1249
733
  build_re_1(info, M68K_INS_ADD, 4);
1250
733
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.51k
{
1254
2.51k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.51k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
3.41k
{
1259
3.41k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
3.41k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
799
{
1264
799
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
799
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
667
{
1269
667
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
667
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
567
{
1274
567
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
567
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.61k
{
1279
1.61k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.61k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
5.73k
{
1284
5.73k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
5.73k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.14k
{
1289
1.14k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.14k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
471
{
1294
471
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
471
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
854
{
1299
854
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
854
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
416
{
1304
416
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
416
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
815
{
1309
815
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
815
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
1.05k
{
1314
1.05k
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
1.05k
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
579
{
1319
579
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
579
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.24k
{
1324
1.24k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.24k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.06k
{
1329
1.06k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.06k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
864
{
1334
864
  build_er_1(info, M68K_INS_AND, 4);
1335
864
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
433
{
1339
433
  build_re_1(info, M68K_INS_AND, 1);
1340
433
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
884
{
1344
884
  build_re_1(info, M68K_INS_AND, 2);
1345
884
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
763
{
1349
763
  build_re_1(info, M68K_INS_AND, 4);
1350
763
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.35k
{
1354
1.35k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.35k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
841
{
1359
841
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
841
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
462
{
1364
462
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
462
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
69
{
1369
69
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
69
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
528
{
1374
528
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
528
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.45k
{
1379
1.45k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.45k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
396
{
1384
396
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
396
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
1.03k
{
1389
1.03k
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
1.03k
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
472
{
1394
472
  build_r(info, M68K_INS_ASR, 1);
1395
472
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
603
{
1399
603
  build_r(info, M68K_INS_ASR, 2);
1400
603
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
601
{
1404
601
  build_r(info, M68K_INS_ASR, 4);
1405
601
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
634
{
1409
634
  build_ea(info, M68K_INS_ASR, 2);
1410
634
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.20k
{
1414
1.20k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.20k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
916
{
1419
916
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
916
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
497
{
1424
497
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
497
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
695
{
1429
695
  build_r(info, M68K_INS_ASL, 1);
1430
695
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
654
{
1434
654
  build_r(info, M68K_INS_ASL, 2);
1435
654
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
995
{
1439
995
  build_r(info, M68K_INS_ASL, 4);
1440
995
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.71k
{
1444
1.71k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.71k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
15.0k
{
1449
15.0k
  build_bcc(info, 1, make_int_8(info->ir));
1450
15.0k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.63k
{
1454
1.63k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.63k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
1.04k
{
1459
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
480
  build_bcc(info, 4, read_imm_32(info));
1461
480
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
3.39k
{
1465
3.39k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
3.39k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
154
{
1470
154
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
154
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.77k
{
1475
1.77k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.77k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
109
{
1480
109
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
109
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
2.46k
{
1485
2.46k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
1.42k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
1.42k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
833
{
1491
833
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
441
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
441
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
583
{
1498
583
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
322
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
322
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
707
{
1504
707
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
470
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
470
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
661
{
1510
661
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
349
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
349
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
1.01k
{
1516
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
606
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
606
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
1.01k
{
1522
1.01k
  cs_m68k* ext = &info->extension;
1523
1.01k
  cs_m68k_op temp;
1524
1525
1.01k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
857
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
857
  temp = ext->operands[0];
1531
857
  ext->operands[0] = ext->operands[1];
1532
857
  ext->operands[1] = temp;
1533
857
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
735
{
1537
735
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
457
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
457
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
357
{
1543
357
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
357
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
4.10k
{
1548
4.10k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
4.10k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
656
{
1553
656
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
656
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
926
{
1558
926
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
528
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
528
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.63k
{
1564
3.63k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.63k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
290
{
1569
290
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
290
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
3.56k
{
1574
3.56k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
3.56k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
1.09k
{
1579
1.09k
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
1.09k
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
449
{
1584
449
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
156
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
156
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
7.67k
{
1590
7.67k
  build_re_1(info, M68K_INS_BTST, 4);
1591
7.67k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
509
{
1595
509
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
509
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
235
{
1600
235
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
205
{
1606
205
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
105
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
105
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
990
{
1612
990
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
486
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
486
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
637
{
1618
637
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
372
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
372
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.94k
{
1624
1.94k
  build_cas2(info, 2);
1625
1.94k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
626
{
1629
626
  build_cas2(info, 4);
1630
626
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
760
{
1634
760
  build_er_1(info, M68K_INS_CHK, 2);
1635
760
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.56k
{
1639
1.56k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
855
  build_er_1(info, M68K_INS_CHK, 4);
1641
855
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
519
{
1645
519
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
384
  build_chk2_cmp2(info, 1);
1647
384
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
570
{
1651
570
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
294
  build_chk2_cmp2(info, 2);
1653
294
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
798
{
1657
798
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
552
  build_chk2_cmp2(info, 4);
1659
552
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.22k
{
1663
1.22k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
718
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
718
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
494
{
1669
494
  build_ea(info, M68K_INS_CLR, 1);
1670
494
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
1.15k
{
1674
1.15k
  build_ea(info, M68K_INS_CLR, 2);
1675
1.15k
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
512
{
1679
512
  build_ea(info, M68K_INS_CLR, 4);
1680
512
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.62k
{
1684
1.62k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.62k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.82k
{
1689
1.82k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.82k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.58k
{
1694
3.58k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.58k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
890
{
1699
890
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
890
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
947
{
1704
947
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
947
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
912
{
1709
912
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
912
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
583
{
1714
583
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
269
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
269
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
687
{
1720
687
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
579
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
579
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
579
{
1726
579
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
579
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
429
{
1731
429
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
293
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
293
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
691
{
1737
691
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
584
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
584
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
188
{
1743
188
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
188
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
221
{
1748
221
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
105
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
105
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
554
{
1754
554
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
372
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
372
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
813
{
1760
813
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
813
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
1.18k
{
1765
1.18k
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
1.18k
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
553
{
1770
553
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
553
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
5.81k
{
1775
5.81k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
5.81k
  op->type = M68K_OP_BR_DISP;
1777
5.81k
  op->br_disp.disp = displacement;
1778
5.81k
  op->br_disp.disp_size = size;
1779
5.81k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.22k
{
1783
3.22k
  cs_m68k_op* op0;
1784
3.22k
  cs_m68k* ext;
1785
3.22k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.50k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
298
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
298
    info->pc += 2;
1791
298
    return;
1792
298
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.20k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.20k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.20k
  op0 = &ext->operands[0];
1799
1800
2.20k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.20k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.20k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.20k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.24k
{
1808
4.24k
  cs_m68k* ext;
1809
4.24k
  cs_m68k_op* op0;
1810
1811
4.24k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.48k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.48k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.48k
  op0 = &ext->operands[0];
1818
1819
2.48k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.48k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.48k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.48k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.85k
{
1827
1.85k
  cs_m68k* ext;
1828
1.85k
  cs_m68k_op* op0;
1829
1.85k
  cs_m68k_op* op1;
1830
1.85k
  uint32_t ext1, ext2;
1831
1832
1.85k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.12k
  ext1 = read_imm_16(info);
1835
1.12k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.12k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.12k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.12k
  op0 = &ext->operands[0];
1842
1.12k
  op1 = &ext->operands[1];
1843
1844
1.12k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.12k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.12k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.12k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.12k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.38k
{
1854
2.38k
  cs_m68k_op* special;
1855
2.38k
  cs_m68k_op* op_ea;
1856
1857
2.38k
  int regsel = (extension >> 10) & 0x7;
1858
2.38k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.38k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.38k
  special = &ext->operands[0];
1863
2.38k
  op_ea = &ext->operands[1];
1864
1865
2.38k
  if (!dir) {
1866
1.48k
    cs_m68k_op* t = special;
1867
1.48k
    special = op_ea;
1868
1.48k
    op_ea = t;
1869
1.48k
  }
1870
1871
2.38k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.38k
  if (regsel & 4)
1874
1.02k
    special->reg = M68K_REG_FPCR;
1875
1.36k
  else if (regsel & 2)
1876
326
    special->reg = M68K_REG_FPSR;
1877
1.04k
  else if (regsel & 1)
1878
332
    special->reg = M68K_REG_FPIAR;
1879
2.38k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
3.80k
{
1883
3.80k
  cs_m68k_op* op_reglist;
1884
3.80k
  cs_m68k_op* op_ea;
1885
3.80k
  int dir = (extension >> 13) & 0x1;
1886
3.80k
  int mode = (extension >> 11) & 0x3;
1887
3.80k
  uint32_t reglist = extension & 0xff;
1888
3.80k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
3.80k
  op_reglist = &ext->operands[0];
1891
3.80k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
3.80k
  if (!dir) {
1896
650
    cs_m68k_op* t = op_reglist;
1897
650
    op_reglist = op_ea;
1898
650
    op_ea = t;
1899
650
  }
1900
1901
3.80k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
3.80k
  switch (mode) {
1904
360
    case 1 : // Dynamic list in dn register
1905
360
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
360
      break;
1907
1908
996
    case 0 :
1909
996
      op_reglist->address_mode = M68K_AM_NONE;
1910
996
      op_reglist->type = M68K_OP_REG_BITS;
1911
996
      op_reglist->register_bits = reglist << 16;
1912
996
      break;
1913
1914
1.61k
    case 2 : // Static list
1915
1.61k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.61k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.61k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.61k
      break;
1919
3.80k
  }
1920
3.80k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
26.1k
{
1924
26.1k
  cs_m68k *ext;
1925
26.1k
  cs_m68k_op* op0;
1926
26.1k
  cs_m68k_op* op1;
1927
26.1k
  bool supports_single_op;
1928
26.1k
  uint32_t next;
1929
26.1k
  int rm, src, dst, opmode;
1930
1931
1932
26.1k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
24.9k
  supports_single_op = true;
1935
1936
24.9k
  next = read_imm_16(info);
1937
1938
24.9k
  rm = (next >> 14) & 0x1;
1939
24.9k
  src = (next >> 10) & 0x7;
1940
24.9k
  dst = (next >> 7) & 0x7;
1941
24.9k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
24.9k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
148
    cs_m68k_op* op0;
1947
148
    cs_m68k_op* op1;
1948
148
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
148
    op0 = &ext->operands[0];
1951
148
    op1 = &ext->operands[1];
1952
1953
148
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
148
    op0->type = M68K_OP_IMM;
1955
148
    op0->imm = next & 0x3f;
1956
1957
148
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
148
    return;
1960
148
  }
1961
1962
  // deal with extended move stuff
1963
1964
24.8k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
1.48k
    case 0x4: // FMOVEM ea, FPCR
1967
2.38k
    case 0x5: // FMOVEM FPCR, ea
1968
2.38k
      fmove_fpcr(info, next);
1969
2.38k
      return;
1970
1971
    // fmovem list
1972
650
    case 0x6:
1973
3.80k
    case 0x7:
1974
3.80k
      fmovem(info, next);
1975
3.80k
      return;
1976
24.8k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
18.6k
  if ((next >> 6) & 1)
1981
8.08k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
18.6k
  switch (opmode) {
1986
1.08k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
571
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
423
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
232
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
533
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
216
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
727
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
227
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
285
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
201
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
320
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
303
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
499
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
675
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
505
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
306
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
532
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
224
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
185
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
466
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
706
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
270
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
282
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
114
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
231
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
706
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
776
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
830
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
548
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
724
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
186
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
161
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
788
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
93
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
183
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
649
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
782
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
2.07k
    default:
2024
2.07k
      break;
2025
18.6k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
18.6k
  if ((next >> 6) & 1) {
2032
8.08k
    if ((next >> 2) & 1)
2033
2.82k
      info->inst->Opcode += 2;
2034
5.25k
    else
2035
5.25k
      info->inst->Opcode += 1;
2036
8.08k
  }
2037
2038
18.6k
  ext = &info->extension;
2039
2040
18.6k
  ext->op_count = 2;
2041
18.6k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
18.6k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
18.6k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
331
    op0 = &ext->operands[1];
2047
331
    op1 = &ext->operands[0];
2048
18.2k
  } else {
2049
18.2k
    op0 = &ext->operands[0];
2050
18.2k
    op1 = &ext->operands[1];
2051
18.2k
  }
2052
2053
18.6k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.36k
    ext->op_count = 1;
2055
1.36k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.36k
    return;
2057
1.36k
  }
2058
2059
17.2k
  if (rm == 1) {
2060
9.44k
    switch (src) {
2061
2.44k
      case 0x00 :
2062
2.44k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
2.44k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
2.44k
        break;
2065
2066
649
      case 0x06 :
2067
649
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
649
        get_ea_mode_op(info, op0, info->ir, 1);
2069
649
        break;
2070
2071
1.68k
      case 0x04 :
2072
1.68k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.68k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.68k
        break;
2075
2076
1.00k
      case 0x01 :
2077
1.00k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.00k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.00k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.00k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.00k
        break;
2082
2083
2.24k
      case 0x05:
2084
2.24k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
2.24k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
2.24k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
2.24k
        op0->type = M68K_OP_FP_DOUBLE;
2088
2.24k
        break;
2089
2090
1.42k
      default :
2091
1.42k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.42k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.42k
        break;
2094
9.44k
    }
2095
9.44k
  } else {
2096
7.80k
    op0->reg = M68K_REG_FP0 + src;
2097
7.80k
  }
2098
2099
17.2k
  op1->reg = M68K_REG_FP0 + dst;
2100
17.2k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
2.65k
{
2104
2.65k
  cs_m68k* ext;
2105
2.65k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.67k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.67k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.67k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
2.08k
{
2113
2.08k
  cs_m68k* ext;
2114
2115
2.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.16k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.16k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.16k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
2.03k
{
2123
2.03k
  cs_m68k* ext;
2124
2125
2.03k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.17k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.17k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.17k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.17k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
839
{
2136
839
  uint32_t extension1;
2137
839
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
436
  extension1 = read_imm_16(info);
2140
2141
436
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
436
  info->inst->Opcode += (extension1 & 0x2f);
2145
436
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
728
{
2149
728
  uint32_t extension1, extension2;
2150
728
  cs_m68k_op* op0;
2151
728
  cs_m68k* ext;
2152
2153
728
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
471
  extension1 = read_imm_16(info);
2156
471
  extension2 = read_imm_16(info);
2157
2158
471
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
471
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
471
  op0 = &ext->operands[0];
2164
2165
471
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
471
  op0->type = M68K_OP_IMM;
2167
471
  op0->imm = extension2;
2168
471
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
421
{
2172
421
  uint32_t extension1, extension2;
2173
421
  cs_m68k* ext;
2174
421
  cs_m68k_op* op0;
2175
2176
421
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
145
  extension1 = read_imm_16(info);
2179
145
  extension2 = read_imm_32(info);
2180
2181
145
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
145
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
145
  op0 = &ext->operands[0];
2187
2188
145
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
145
  op0->type = M68K_OP_IMM;
2190
145
  op0->imm = extension2;
2191
145
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
3.13k
{
2195
3.13k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
2.41k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
2.41k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
679
{
2201
679
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
679
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
682
{
2206
682
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
682
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.77k
{
2211
1.77k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.77k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.40k
{
2216
1.40k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.40k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.63k
{
2221
1.63k
  uint32_t extension, insn_signed;
2222
1.63k
  cs_m68k* ext;
2223
1.63k
  cs_m68k_op* op0;
2224
1.63k
  cs_m68k_op* op1;
2225
1.63k
  uint32_t reg_0, reg_1;
2226
2227
1.63k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
1.18k
  extension = read_imm_16(info);
2230
1.18k
  insn_signed = 0;
2231
2232
1.18k
  if (BIT_B((extension)))
2233
158
    insn_signed = 1;
2234
2235
1.18k
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
1.18k
  op0 = &ext->operands[0];
2238
1.18k
  op1 = &ext->operands[1];
2239
2240
1.18k
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
1.18k
  reg_0 = extension & 7;
2243
1.18k
  reg_1 = (extension >> 12) & 7;
2244
2245
1.18k
  op1->address_mode = M68K_AM_NONE;
2246
1.18k
  op1->type = M68K_OP_REG_PAIR;
2247
1.18k
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
1.18k
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
1.18k
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
487
    op1->type = M68K_OP_REG;
2252
487
    op1->reg = M68K_REG_D0 + reg_1;
2253
487
  }
2254
1.18k
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.19k
{
2258
1.19k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.19k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.39k
{
2263
1.39k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.39k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.87k
{
2268
2.87k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.87k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
599
{
2273
599
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
599
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
518
{
2278
518
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
518
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
407
{
2283
407
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
407
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
280
{
2288
280
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
280
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
310
{
2293
310
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
310
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
567
{
2298
567
  build_r(info, M68K_INS_EXG, 4);
2299
567
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
453
{
2303
453
  cs_m68k_op* op0;
2304
453
  cs_m68k_op* op1;
2305
453
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
453
  op0 = &ext->operands[0];
2308
453
  op1 = &ext->operands[1];
2309
2310
453
  op0->address_mode = M68K_AM_NONE;
2311
453
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
453
  op1->address_mode = M68K_AM_NONE;
2314
453
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
453
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
520
{
2319
520
  cs_m68k_op* op0;
2320
520
  cs_m68k_op* op1;
2321
520
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
520
  op0 = &ext->operands[0];
2324
520
  op1 = &ext->operands[1];
2325
2326
520
  op0->address_mode = M68K_AM_NONE;
2327
520
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
520
  op1->address_mode = M68K_AM_NONE;
2330
520
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
520
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
218
{
2335
218
  build_d(info, M68K_INS_EXT, 2);
2336
218
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
405
{
2340
405
  build_d(info, M68K_INS_EXT, 4);
2341
405
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
271
{
2345
271
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
138
  build_d(info, M68K_INS_EXTB, 4);
2347
138
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
679
{
2351
679
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
679
  set_insn_group(info, M68K_GRP_JUMP);
2353
679
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
679
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
400
{
2358
400
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
400
  set_insn_group(info, M68K_GRP_JUMP);
2360
400
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
400
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.06k
{
2365
1.06k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.06k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
327
{
2370
327
  build_link(info, read_imm_16(info), 2);
2371
327
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
691
{
2375
691
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
491
  build_link(info, read_imm_32(info), 4);
2377
491
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
712
{
2381
712
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
712
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
892
{
2386
892
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
892
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
562
{
2391
562
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
562
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
447
{
2396
447
  build_r(info, M68K_INS_LSR, 1);
2397
447
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
314
{
2401
314
  build_r(info, M68K_INS_LSR, 2);
2402
314
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
344
{
2406
344
  build_r(info, M68K_INS_LSR, 4);
2407
344
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
673
{
2411
673
  build_ea(info, M68K_INS_LSR, 2);
2412
673
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
589
{
2416
589
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
589
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
1.34k
{
2421
1.34k
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
1.34k
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
300
{
2426
300
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
300
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
462
{
2431
462
  build_r(info, M68K_INS_LSL, 1);
2432
462
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
507
{
2436
507
  build_r(info, M68K_INS_LSL, 2);
2437
507
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
522
{
2441
522
  build_r(info, M68K_INS_LSL, 4);
2442
522
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
1.16k
{
2446
1.16k
  build_ea(info, M68K_INS_LSL, 2);
2447
1.16k
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
11.1k
{
2451
11.1k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
11.1k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
12.2k
{
2456
12.2k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
12.2k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
21.8k
{
2461
21.8k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
21.8k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
3.14k
{
2466
3.14k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
3.14k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
3.26k
{
2471
3.26k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
3.26k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
713
{
2476
713
  cs_m68k_op* op0;
2477
713
  cs_m68k_op* op1;
2478
713
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
713
  op0 = &ext->operands[0];
2481
713
  op1 = &ext->operands[1];
2482
2483
713
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
713
  op1->address_mode = M68K_AM_NONE;
2486
713
  op1->reg = M68K_REG_CCR;
2487
713
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.05k
{
2491
1.05k
  cs_m68k_op* op0;
2492
1.05k
  cs_m68k_op* op1;
2493
1.05k
  cs_m68k* ext;
2494
2495
1.05k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
588
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
588
  op0 = &ext->operands[0];
2500
588
  op1 = &ext->operands[1];
2501
2502
588
  op0->address_mode = M68K_AM_NONE;
2503
588
  op0->reg = M68K_REG_CCR;
2504
2505
588
  get_ea_mode_op(info, op1, info->ir, 1);
2506
588
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
999
{
2510
999
  cs_m68k_op* op0;
2511
999
  cs_m68k_op* op1;
2512
999
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
999
  op0 = &ext->operands[0];
2515
999
  op1 = &ext->operands[1];
2516
2517
999
  op0->address_mode = M68K_AM_NONE;
2518
999
  op0->reg = M68K_REG_SR;
2519
2520
999
  get_ea_mode_op(info, op1, info->ir, 2);
2521
999
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
818
{
2525
818
  cs_m68k_op* op0;
2526
818
  cs_m68k_op* op1;
2527
818
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
818
  op0 = &ext->operands[0];
2530
818
  op1 = &ext->operands[1];
2531
2532
818
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
818
  op1->address_mode = M68K_AM_NONE;
2535
818
  op1->reg = M68K_REG_SR;
2536
818
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
296
{
2540
296
  cs_m68k_op* op0;
2541
296
  cs_m68k_op* op1;
2542
296
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
296
  op0 = &ext->operands[0];
2545
296
  op1 = &ext->operands[1];
2546
2547
296
  op0->address_mode = M68K_AM_NONE;
2548
296
  op0->reg = M68K_REG_USP;
2549
2550
296
  op1->address_mode = M68K_AM_NONE;
2551
296
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
296
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
434
{
2556
434
  cs_m68k_op* op0;
2557
434
  cs_m68k_op* op1;
2558
434
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
434
  op0 = &ext->operands[0];
2561
434
  op1 = &ext->operands[1];
2562
2563
434
  op0->address_mode = M68K_AM_NONE;
2564
434
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
434
  op1->address_mode = M68K_AM_NONE;
2567
434
  op1->reg = M68K_REG_USP;
2568
434
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
4.56k
{
2572
4.56k
  uint32_t extension;
2573
4.56k
  m68k_reg reg;
2574
4.56k
  cs_m68k* ext;
2575
4.56k
  cs_m68k_op* op0;
2576
4.56k
  cs_m68k_op* op1;
2577
2578
2579
4.56k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
4.21k
  extension = read_imm_16(info);
2582
4.21k
  reg = M68K_REG_INVALID;
2583
2584
4.21k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
4.21k
  op0 = &ext->operands[0];
2587
4.21k
  op1 = &ext->operands[1];
2588
2589
4.21k
  switch (extension & 0xfff) {
2590
166
    case 0x000: reg = M68K_REG_SFC; break;
2591
102
    case 0x001: reg = M68K_REG_DFC; break;
2592
62
    case 0x800: reg = M68K_REG_USP; break;
2593
134
    case 0x801: reg = M68K_REG_VBR; break;
2594
106
    case 0x002: reg = M68K_REG_CACR; break;
2595
313
    case 0x802: reg = M68K_REG_CAAR; break;
2596
143
    case 0x803: reg = M68K_REG_MSP; break;
2597
221
    case 0x804: reg = M68K_REG_ISP; break;
2598
107
    case 0x003: reg = M68K_REG_TC; break;
2599
924
    case 0x004: reg = M68K_REG_ITT0; break;
2600
102
    case 0x005: reg = M68K_REG_ITT1; break;
2601
136
    case 0x006: reg = M68K_REG_DTT0; break;
2602
108
    case 0x007: reg = M68K_REG_DTT1; break;
2603
105
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
77
    case 0x806: reg = M68K_REG_URP; break;
2605
230
    case 0x807: reg = M68K_REG_SRP; break;
2606
4.21k
  }
2607
2608
4.21k
  if (BIT_0(info->ir)) {
2609
1.19k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.19k
    op1->reg = reg;
2611
3.02k
  } else {
2612
3.02k
    op0->reg = reg;
2613
3.02k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
3.02k
  }
2615
4.21k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.06k
{
2619
1.06k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.06k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
663
{
2624
663
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
663
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.68k
{
2629
1.68k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.68k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.60k
{
2634
1.60k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.60k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.04k
{
2639
1.04k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.04k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.18k
{
2644
1.18k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.18k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
654
{
2649
654
  build_movep_re(info, 2);
2650
654
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
724
{
2654
724
  build_movep_re(info, 4);
2655
724
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.41k
{
2659
1.41k
  build_movep_er(info, 2);
2660
1.41k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.09k
{
2664
1.09k
  build_movep_er(info, 4);
2665
1.09k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
640
{
2669
640
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
523
  build_moves(info, 1);
2671
523
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
379
{
2675
  //uint32_t extension;
2676
379
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
273
  build_moves(info, 2);
2678
273
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
617
{
2682
617
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
490
  build_moves(info, 4);
2684
490
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
10.8k
{
2688
10.8k
  cs_m68k_op* op0;
2689
10.8k
  cs_m68k_op* op1;
2690
2691
10.8k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
10.8k
  op0 = &ext->operands[0];
2694
10.8k
  op1 = &ext->operands[1];
2695
2696
10.8k
  op0->type = M68K_OP_IMM;
2697
10.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
10.8k
  op0->imm = (info->ir & 0xff);
2699
2700
10.8k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
10.8k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
10.8k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
383
{
2706
383
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
383
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
383
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
247
  build_move16(info, data, modes);
2712
247
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
724
{
2716
724
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
724
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
724
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
341
  build_move16(info, data, modes);
2722
341
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
577
{
2726
577
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
577
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
577
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
280
  build_move16(info, data, modes);
2732
280
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
295
{
2736
295
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
295
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
295
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
117
  build_move16(info, data, modes);
2742
117
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
643
{
2746
643
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
643
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
643
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
470
  build_move16(info, data, modes);
2752
470
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
2.18k
{
2756
2.18k
  build_er_1(info, M68K_INS_MULS, 2);
2757
2.18k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.99k
{
2761
2.99k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.99k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
1.14k
{
2766
1.14k
  uint32_t extension, insn_signed;
2767
1.14k
  cs_m68k* ext;
2768
1.14k
  cs_m68k_op* op0;
2769
1.14k
  cs_m68k_op* op1;
2770
1.14k
  uint32_t reg_0, reg_1;
2771
2772
1.14k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
969
  extension = read_imm_16(info);
2775
969
  insn_signed = 0;
2776
2777
969
  if (BIT_B((extension)))
2778
739
    insn_signed = 1;
2779
2780
969
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
969
  op0 = &ext->operands[0];
2783
969
  op1 = &ext->operands[1];
2784
2785
969
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
969
  reg_0 = extension & 7;
2788
969
  reg_1 = (extension >> 12) & 7;
2789
2790
969
  op1->address_mode = M68K_AM_NONE;
2791
969
  op1->type = M68K_OP_REG_PAIR;
2792
969
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
969
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
969
  if (!BIT_A(extension)) {
2796
195
    op1->type = M68K_OP_REG;
2797
195
    op1->reg = M68K_REG_D0 + reg_1;
2798
195
  }
2799
969
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
977
{
2803
977
  build_ea(info, M68K_INS_NBCD, 1);
2804
977
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
1.43k
{
2808
1.43k
  build_ea(info, M68K_INS_NEG, 1);
2809
1.43k
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.80k
{
2813
1.80k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.80k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
540
{
2818
540
  build_ea(info, M68K_INS_NEG, 4);
2819
540
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.22k
{
2823
1.22k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.22k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
1.45k
{
2828
1.45k
  build_ea(info, M68K_INS_NEGX, 2);
2829
1.45k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
635
{
2833
635
  build_ea(info, M68K_INS_NEGX, 4);
2834
635
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
138
{
2838
138
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
138
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
887
{
2843
887
  build_ea(info, M68K_INS_NOT, 1);
2844
887
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
3.44k
{
2848
3.44k
  build_ea(info, M68K_INS_NOT, 2);
2849
3.44k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
674
{
2853
674
  build_ea(info, M68K_INS_NOT, 4);
2854
674
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
2.06k
{
2858
2.06k
  build_er_1(info, M68K_INS_OR, 1);
2859
2.06k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
962
{
2863
962
  build_er_1(info, M68K_INS_OR, 2);
2864
962
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
2.29k
{
2868
2.29k
  build_er_1(info, M68K_INS_OR, 4);
2869
2.29k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.06k
{
2873
1.06k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.06k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.55k
{
2878
1.55k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.55k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.98k
{
2883
1.98k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.98k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
24.2k
{
2888
24.2k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
24.2k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.33k
{
2893
2.33k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.33k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.30k
{
2898
2.30k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.30k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
398
{
2903
398
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
398
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
995
{
2908
995
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
995
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.15k
{
2913
1.15k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
616
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
616
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.94k
{
2919
1.94k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
1.14k
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
1.14k
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
496
{
2925
496
  build_ea(info, M68K_INS_PEA, 4);
2926
496
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
275
{
2930
275
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
275
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
472
{
2935
472
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
472
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
679
{
2940
679
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
679
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
504
{
2945
504
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
504
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
616
{
2950
616
  build_r(info, M68K_INS_ROR, 1);
2951
616
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
808
{
2955
808
  build_r(info, M68K_INS_ROR, 2);
2956
808
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
285
{
2960
285
  build_r(info, M68K_INS_ROR, 4);
2961
285
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
493
{
2965
493
  build_ea(info, M68K_INS_ROR, 2);
2966
493
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
473
{
2970
473
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
473
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
701
{
2975
701
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
701
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
865
{
2980
865
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
865
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
437
{
2985
437
  build_r(info, M68K_INS_ROL, 1);
2986
437
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
700
{
2990
700
  build_r(info, M68K_INS_ROL, 2);
2991
700
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
538
{
2995
538
  build_r(info, M68K_INS_ROL, 4);
2996
538
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
1.69k
{
3000
1.69k
  build_ea(info, M68K_INS_ROL, 2);
3001
1.69k
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
612
{
3005
612
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
612
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
471
{
3010
471
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
471
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
285
{
3015
285
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
285
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
292
{
3020
292
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
292
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
421
{
3025
421
  build_r(info, M68K_INS_ROXR, 2);
3026
421
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
934
{
3030
934
  build_r(info, M68K_INS_ROXR, 4);
3031
934
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
927
{
3035
927
  build_ea(info, M68K_INS_ROXR, 2);
3036
927
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
480
{
3040
480
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
480
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
451
{
3045
451
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
451
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
467
{
3050
467
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
467
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
435
{
3055
435
  build_r(info, M68K_INS_ROXL, 1);
3056
435
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
480
{
3060
480
  build_r(info, M68K_INS_ROXL, 2);
3061
480
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
743
{
3065
743
  build_r(info, M68K_INS_ROXL, 4);
3066
743
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
668
{
3070
668
  build_ea(info, M68K_INS_ROXL, 2);
3071
668
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
612
{
3075
612
  set_insn_group(info, M68K_GRP_RET);
3076
612
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
332
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
332
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
293
{
3082
293
  set_insn_group(info, M68K_GRP_IRET);
3083
293
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
293
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
314
{
3088
314
  cs_m68k* ext;
3089
314
  cs_m68k_op* op;
3090
3091
314
  set_insn_group(info, M68K_GRP_RET);
3092
3093
314
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
106
{
3112
106
  set_insn_group(info, M68K_GRP_RET);
3113
106
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
106
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
262
{
3118
262
  set_insn_group(info, M68K_GRP_RET);
3119
262
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
262
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.72k
{
3124
1.72k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.72k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
971
{
3129
971
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
971
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.46k
{
3134
2.46k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.46k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.46k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
302
{
3140
302
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
302
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.49k
{
3145
1.49k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.49k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.76k
{
3150
1.76k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.76k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
3.88k
{
3155
3.88k
  build_er_1(info, M68K_INS_SUB, 4);
3156
3.88k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
1.67k
{
3160
1.67k
  build_re_1(info, M68K_INS_SUB, 1);
3161
1.67k
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.15k
{
3165
1.15k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.15k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.84k
{
3170
3.84k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.84k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.82k
{
3175
1.82k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.82k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.85k
{
3180
1.85k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.85k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.08k
{
3185
1.08k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.08k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
460
{
3190
460
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
460
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
540
{
3195
540
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
540
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.86k
{
3200
1.86k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.86k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
3.90k
{
3205
3.90k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
3.90k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.55k
{
3210
1.55k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.55k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
799
{
3215
799
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
799
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
669
{
3220
669
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
669
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
465
{
3225
465
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
465
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
657
{
3230
657
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
657
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
645
{
3235
645
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
645
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
626
{
3240
626
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
626
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
240
{
3245
240
  build_d(info, M68K_INS_SWAP, 0);
3246
240
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
770
{
3250
770
  build_ea(info, M68K_INS_TAS, 1);
3251
770
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.89k
{
3255
1.89k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.89k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
931
{
3260
931
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
491
  build_trap(info, 0, 0);
3262
3263
491
  info->extension.op_count = 0;
3264
491
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
823
{
3268
823
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
381
  build_trap(info, 2, read_imm_16(info));
3270
381
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
437
{
3274
437
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
148
  build_trap(info, 4, read_imm_32(info));
3276
148
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
140
{
3280
140
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
140
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.15k
{
3285
1.15k
  build_ea(info, M68K_INS_TST, 1);
3286
1.15k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
1.05k
{
3290
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
364
  build_ea(info, M68K_INS_TST, 1);
3292
364
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
675
{
3296
675
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
380
  build_ea(info, M68K_INS_TST, 1);
3298
380
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
847
{
3302
847
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
166
  build_ea(info, M68K_INS_TST, 1);
3304
166
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
888
{
3308
888
  build_ea(info, M68K_INS_TST, 2);
3309
888
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
3.67k
{
3313
3.67k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
2.18k
  build_ea(info, M68K_INS_TST, 2);
3315
2.18k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
553
{
3319
553
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
271
  build_ea(info, M68K_INS_TST, 2);
3321
271
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
433
{
3325
433
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
280
  build_ea(info, M68K_INS_TST, 2);
3327
280
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
608
{
3331
608
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
466
  build_ea(info, M68K_INS_TST, 2);
3333
466
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
735
{
3337
735
  build_ea(info, M68K_INS_TST, 4);
3338
735
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.37k
{
3342
1.37k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
680
  build_ea(info, M68K_INS_TST, 4);
3344
680
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
520
{
3348
520
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
158
  build_ea(info, M68K_INS_TST, 4);
3350
158
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
1.41k
{
3354
1.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
506
  build_ea(info, M68K_INS_TST, 4);
3356
506
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
735
{
3360
735
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
266
  build_ea(info, M68K_INS_TST, 4);
3362
266
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
493
{
3366
493
  cs_m68k_op* op;
3367
493
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
493
  op = &ext->operands[0];
3370
3371
493
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
493
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
493
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.61k
{
3377
2.61k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.70k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.70k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.45k
{
3383
2.45k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.13k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.13k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
472k
{
3392
472k
  const unsigned int instruction = info->ir;
3393
472k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
472k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
472k
    (i->instruction == d68000_invalid) ) {
3397
2.38k
    d68000_invalid(info);
3398
2.38k
    return 0;
3399
2.38k
  }
3400
3401
469k
  return 1;
3402
472k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
619k
{
3406
619k
  uint8_t i;
3407
3408
933k
  for (i = 0; i < count; ++i) {
3409
324k
    if (regs[i] == (uint16_t)reg)
3410
11.3k
      return 1;
3411
324k
  }
3412
3413
608k
  return 0;
3414
619k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
662k
{
3418
662k
  if (reg == M68K_REG_INVALID)
3419
42.4k
    return;
3420
3421
619k
  if (write)
3422
364k
  {
3423
364k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
6.54k
      return;
3425
3426
358k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
358k
    info->regs_write_count++;
3428
358k
  }
3429
255k
  else
3430
255k
  {
3431
255k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
4.80k
      return;
3433
3434
250k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
250k
    info->regs_read_count++;
3436
250k
  }
3437
619k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
207k
{
3441
207k
  switch (op->address_mode) {
3442
2.78k
    case M68K_AM_REG_DIRECT_ADDR:
3443
2.78k
    case M68K_AM_REG_DIRECT_DATA:
3444
2.78k
      add_reg_to_rw_list(info, op->reg, write);
3445
2.78k
      break;
3446
3447
36.1k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
94.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
94.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
94.9k
      break;
3451
3452
36.4k
    case M68K_AM_REGI_ADDR:
3453
62.7k
    case M68K_AM_REGI_ADDR_DISP:
3454
62.7k
      add_reg_to_rw_list(info, op->reg, 0);
3455
62.7k
      break;
3456
3457
17.0k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
22.6k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
26.4k
    case M68K_AM_MEMI_POST_INDEX:
3460
29.9k
    case M68K_AM_MEMI_PRE_INDEX:
3461
32.5k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
33.0k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
34.0k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
34.7k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
34.7k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
34.7k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
34.7k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
12.6k
    default:
3471
12.6k
      break;
3472
207k
  }
3473
207k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
29.5k
{
3477
29.5k
  int i;
3478
3479
266k
  for (i = 0; i < 8; ++i) {
3480
236k
    if (bits & (1 << i)) {
3481
60.0k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
60.0k
    }
3483
236k
  }
3484
29.5k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
9.86k
{
3488
9.86k
  uint32_t bits = op->register_bits;
3489
9.86k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
9.86k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
9.86k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
9.86k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
791k
{
3496
791k
  switch ((int)op->type) {
3497
360k
    case M68K_OP_REG:
3498
360k
      add_reg_to_rw_list(info, op->reg, write);
3499
360k
      break;
3500
3501
207k
    case M68K_OP_MEM:
3502
207k
      update_am_reg_list(info, op, write);
3503
207k
      break;
3504
3505
9.86k
    case M68K_OP_REG_BITS:
3506
9.86k
      update_reg_list_regbits(info, op, write);
3507
9.86k
      break;
3508
3509
6.01k
    case M68K_OP_REG_PAIR:
3510
6.01k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
6.01k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
6.01k
      break;
3513
791k
  }
3514
791k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
468k
{
3518
468k
  int i;
3519
3520
468k
  if (!info->extension.op_count)
3521
2.43k
    return;
3522
3523
465k
  if (info->extension.op_count == 1) {
3524
147k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
318k
  } else {
3526
    // first operand is always read
3527
318k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
643k
    for (i = 1; i < info->extension.op_count; ++i)
3531
325k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
318k
  }
3533
465k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
469k
{
3537
469k
  info->inst = inst;
3538
469k
  info->pc = pc;
3539
469k
  info->ir = 0;
3540
469k
  info->type = cpu_type;
3541
469k
  info->address_mask = 0xffffffff;
3542
3543
469k
  switch(info->type) {
3544
152k
    case M68K_CPU_TYPE_68000:
3545
152k
      info->type = TYPE_68000;
3546
152k
      info->address_mask = 0x00ffffff;
3547
152k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
317k
    case M68K_CPU_TYPE_68040:
3565
317k
      info->type = TYPE_68040;
3566
317k
      info->address_mask = 0xffffffff;
3567
317k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
469k
  }
3572
469k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
469k
{
3581
469k
  MCInst *inst = info->inst;
3582
469k
  cs_m68k* ext = &info->extension;
3583
469k
  int i;
3584
469k
  unsigned int size;
3585
3586
469k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
469k
  memset(ext, 0, sizeof(cs_m68k));
3589
469k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.34M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.87M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
469k
  info->ir = peek_imm_16(info);
3595
469k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
468k
    info->ir = read_imm_16(info);
3597
468k
    g_instruction_table[info->ir].instruction(info);
3598
468k
  }
3599
3600
469k
  size = info->pc - (unsigned int)pc;
3601
469k
  info->pc = (unsigned int)pc;
3602
3603
469k
  return size;
3604
469k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
471k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
471k
  int s;
3612
471k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
471k
  cs_struct* handle = instr->csh;
3614
471k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
471k
  if (code_len < 2) {
3619
1.75k
    *size = 0;
3620
1.75k
    return false;
3621
1.75k
  }
3622
3623
469k
  if (instr->flat_insn->detail) {
3624
469k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
469k
  }
3626
3627
469k
  info->groups_count = 0;
3628
469k
  info->regs_read_count = 0;
3629
469k
  info->regs_write_count = 0;
3630
469k
  info->code = code;
3631
469k
  info->code_len = code_len;
3632
469k
  info->baseAddress = address;
3633
3634
469k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
469k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
469k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
469k
  if (handle->mode & CS_MODE_M68K_040)
3641
317k
    cpu_type = M68K_CPU_TYPE_68040;
3642
469k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
469k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
469k
  s = m68k_disassemble(info, address);
3647
3648
469k
  if (s == 0) {
3649
1.33k
    *size = 2;
3650
1.33k
    return false;
3651
1.33k
  }
3652
3653
468k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
468k
  if (s > (int)code_len)
3662
2.13k
    *size = (uint16_t)code_len;
3663
466k
  else
3664
466k
    *size = (uint16_t)s;
3665
3666
468k
  return true;
3667
469k
}
3668