Coverage Report

Created: 2025-07-11 06:32

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
42.4k
{
38
42.4k
  SStream ss;
39
42.4k
  char *p, *p2, tmp[8];
40
42.4k
  unsigned int unit = 0;
41
42.4k
  int i;
42
42.4k
  cs_tms320c64x *tms320c64x;
43
44
42.4k
  if (mci->csh->detail) {
45
42.4k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
42.4k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
42.4k
      switch(insn->detail->groups[i]) {
49
10.9k
        case TMS320C64X_GRP_FUNIT_D:
50
10.9k
          unit = TMS320C64X_FUNIT_D;
51
10.9k
          break;
52
9.96k
        case TMS320C64X_GRP_FUNIT_L:
53
9.96k
          unit = TMS320C64X_FUNIT_L;
54
9.96k
          break;
55
2.10k
        case TMS320C64X_GRP_FUNIT_M:
56
2.10k
          unit = TMS320C64X_FUNIT_M;
57
2.10k
          break;
58
18.5k
        case TMS320C64X_GRP_FUNIT_S:
59
18.5k
          unit = TMS320C64X_FUNIT_S;
60
18.5k
          break;
61
925
        case TMS320C64X_GRP_FUNIT_NO:
62
925
          unit = TMS320C64X_FUNIT_NO;
63
925
          break;
64
42.4k
      }
65
42.4k
      if (unit != 0)
66
42.4k
        break;
67
42.4k
    }
68
42.4k
    tms320c64x->funit.unit = unit;
69
70
42.4k
    SStream_Init(&ss);
71
42.4k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
26.6k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
42.4k
    p = strchr(insn_asm, '\t');
75
42.4k
    if (p != NULL)
76
41.8k
      *p++ = '\0';
77
78
42.4k
    SStream_concat0(&ss, insn_asm);
79
42.4k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
33.3k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
25.2k
        p2--;
82
8.07k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
8.07k
      if (*p2 == 'a')
87
4.47k
        strcpy(tmp, "1T");
88
3.59k
      else
89
3.59k
        strcpy(tmp, "2T");
90
34.4k
    } else {
91
34.4k
      tmp[0] = '\0';
92
34.4k
    }
93
42.4k
    switch(tms320c64x->funit.unit) {
94
10.9k
      case TMS320C64X_FUNIT_D:
95
10.9k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.9k
        break;
97
9.96k
      case TMS320C64X_FUNIT_L:
98
9.96k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.96k
        break;
100
2.10k
      case TMS320C64X_FUNIT_M:
101
2.10k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.10k
        break;
103
18.5k
      case TMS320C64X_FUNIT_S:
104
18.5k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
18.5k
        break;
106
42.4k
    }
107
42.4k
    if (tms320c64x->funit.crosspath > 0)
108
12.4k
      SStream_concat0(&ss, "X");
109
110
42.4k
    if (p != NULL)
111
41.8k
      SStream_concat(&ss, "\t%s", p);
112
113
42.4k
    if (tms320c64x->parallel != 0)
114
19.9k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
42.4k
    strcpy(insn_asm, ss.buffer);
118
42.4k
  }
119
42.4k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
152k
{
129
152k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
152k
  unsigned reg;
131
132
152k
  if (MCOperand_isReg(Op)) {
133
110k
    reg = MCOperand_getReg(Op);
134
110k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
3.34k
      switch(reg) {
136
588
        case TMS320C64X_REG_EFR:
137
588
          SStream_concat0(O, "EFR");
138
588
          break;
139
1.43k
        case TMS320C64X_REG_IFR:
140
1.43k
          SStream_concat0(O, "IFR");
141
1.43k
          break;
142
1.32k
        default:
143
1.32k
          SStream_concat0(O, getRegisterName(reg));
144
1.32k
          break;
145
3.34k
      }
146
107k
    } else {
147
107k
      SStream_concat0(O, getRegisterName(reg));
148
107k
    }
149
150
110k
    if (MI->csh->detail) {
151
110k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
110k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
110k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
110k
    }
155
110k
  } else if (MCOperand_isImm(Op)) {
156
41.4k
    int64_t Imm = MCOperand_getImm(Op);
157
158
41.4k
    if (Imm >= 0) {
159
33.5k
      if (Imm > HEX_THRESHOLD)
160
20.2k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
13.2k
      else
162
13.2k
        SStream_concat(O, "%"PRIu64, Imm);
163
33.5k
    } else {
164
7.94k
      if (Imm < -HEX_THRESHOLD)
165
6.85k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.08k
      else
167
1.08k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
7.94k
    }
169
170
41.4k
    if (MI->csh->detail) {
171
41.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
41.4k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
41.4k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
41.4k
    }
175
41.4k
  }
176
152k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
9.29k
{
180
9.29k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
9.29k
  int64_t Val = MCOperand_getImm(Op);
182
9.29k
  unsigned scaled, base, offset, mode, unit;
183
9.29k
  cs_tms320c64x *tms320c64x;
184
9.29k
  char st, nd;
185
186
9.29k
  scaled = (Val >> 19) & 1;
187
9.29k
  base = (Val >> 12) & 0x7f;
188
9.29k
  offset = (Val >> 5) & 0x7f;
189
9.29k
  mode = (Val >> 1) & 0xf;
190
9.29k
  unit = Val & 1;
191
192
9.29k
  if (scaled) {
193
8.11k
    st = '[';
194
8.11k
    nd = ']';
195
8.11k
  } else {
196
1.18k
    st = '(';
197
1.18k
    nd = ')';
198
1.18k
  }
199
200
9.29k
  switch(mode) {
201
1.12k
    case 0:
202
1.12k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.12k
      break;
204
740
    case 1:
205
740
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
740
      break;
207
616
    case 4:
208
616
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
616
      break;
210
356
    case 5:
211
356
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
356
      break;
213
519
    case 8:
214
519
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
519
      break;
216
915
    case 9:
217
915
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
915
      break;
219
1.20k
    case 10:
220
1.20k
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
1.20k
      break;
222
1.75k
    case 11:
223
1.75k
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
1.75k
      break;
225
910
    case 12:
226
910
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
910
      break;
228
457
    case 13:
229
457
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
457
      break;
231
455
    case 14:
232
455
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
455
      break;
234
239
    case 15:
235
239
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
239
      break;
237
9.29k
  }
238
239
9.29k
  if (MI->csh->detail) {
240
9.29k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
9.29k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
9.29k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
9.29k
    switch(mode) {
248
1.12k
      case 0:
249
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.12k
        break;
253
740
      case 1:
254
740
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
740
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
740
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
740
        break;
258
616
      case 4:
259
616
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
616
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
616
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
616
        break;
263
356
      case 5:
264
356
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
356
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
356
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
356
        break;
268
519
      case 8:
269
519
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
519
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
519
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
519
        break;
273
915
      case 9:
274
915
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
915
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
915
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
915
        break;
278
1.20k
      case 10:
279
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
1.20k
        break;
283
1.75k
      case 11:
284
1.75k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
1.75k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
1.75k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
1.75k
        break;
288
910
      case 12:
289
910
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
910
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
910
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
910
        break;
293
457
      case 13:
294
457
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
457
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
457
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
457
        break;
298
455
      case 14:
299
455
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
455
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
455
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
455
        break;
303
239
      case 15:
304
239
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
239
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
239
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
239
        break;
308
9.29k
    }
309
9.29k
    tms320c64x->op_count++;
310
9.29k
  }
311
9.29k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
8.96k
{
315
8.96k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
8.96k
  int64_t Val = MCOperand_getImm(Op);
317
8.96k
  uint16_t offset;
318
8.96k
  unsigned basereg;
319
8.96k
  cs_tms320c64x *tms320c64x;
320
321
8.96k
  basereg = Val & 0x7f;
322
8.96k
  offset = (Val >> 7) & 0x7fff;
323
8.96k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
8.96k
  if (MI->csh->detail) {
326
8.96k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
8.96k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
8.96k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
8.96k
    tms320c64x->op_count++;
336
8.96k
  }
337
8.96k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
24.4k
{
341
24.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
24.4k
  unsigned reg = MCOperand_getReg(Op);
343
24.4k
  cs_tms320c64x *tms320c64x;
344
345
24.4k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
24.4k
  if (MI->csh->detail) {
348
24.4k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
24.4k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
24.4k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
24.4k
    tms320c64x->op_count++;
353
24.4k
  }
354
24.4k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
82.0k
{
358
82.0k
  unsigned opcode = MCInst_getOpcode(MI);
359
82.0k
  MCOperand *op;
360
361
82.0k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
298
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
1.13k
    case TMS320C64x_ADD_l1_irr:
366
1.74k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
2.32k
    case TMS320C64x_ADD_s1_irr:
369
2.32k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
2.32k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
2.32k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
2.32k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
2.32k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
852
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
852
        op = MCInst_getOperand(MI, 2);
377
852
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
852
        SStream_concat0(O, "SUB\t");
380
852
        printOperand(MI, 1, O);
381
852
        SStream_concat0(O, ", ");
382
852
        printOperand(MI, 2, O);
383
852
        SStream_concat0(O, ", ");
384
852
        printOperand(MI, 0, O);
385
386
852
        return true;
387
852
      }
388
1.47k
      break;
389
82.0k
  }
390
81.1k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
513
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
824
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
1.31k
    case TMS320C64x_ADD_l1_irr:
397
1.59k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
2.14k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
2.70k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
3.27k
    case TMS320C64x_OR_s1_irr:
404
3.27k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
3.27k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
3.27k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
3.27k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
3.27k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
268
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
268
        MI->size--;
412
413
268
        SStream_concat0(O, "MV\t");
414
268
        printOperand(MI, 1, O);
415
268
        SStream_concat0(O, ", ");
416
268
        printOperand(MI, 0, O);
417
418
268
        return true;
419
268
      }
420
3.00k
      break;
421
81.1k
  }
422
80.9k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
550
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
790
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.60k
    case TMS320C64x_XOR_s1_irr:
429
1.60k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.60k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.60k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.60k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
267
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
267
        MI->size--;
437
438
267
        SStream_concat0(O, "NOT\t");
439
267
        printOperand(MI, 1, O);
440
267
        SStream_concat0(O, ", ");
441
267
        printOperand(MI, 0, O);
442
443
267
        return true;
444
267
      }
445
1.34k
      break;
446
80.9k
  }
447
80.6k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
840
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.57k
    case TMS320C64x_MVK_l2_ir:
452
2.57k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.57k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.57k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.57k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
592
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
592
        MI->size--;
459
460
592
        SStream_concat0(O, "ZERO\t");
461
592
        printOperand(MI, 0, O);
462
463
592
        return true;
464
592
      }
465
1.98k
      break;
466
80.6k
  }
467
80.0k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
987
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
1.14k
    case TMS320C64x_SUB_s1_rrr:
472
1.14k
      if ((MCInst_getNumOperands(MI) == 3) &&
473
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
1.14k
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
1.14k
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
408
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
408
        MI->size -= 2;
480
481
408
        SStream_concat0(O, "ZERO\t");
482
408
        printOperand(MI, 0, O);
483
484
408
        return true;
485
408
      }
486
734
      break;
487
80.0k
  }
488
79.6k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
854
    case TMS320C64x_SUB_l1_irr:
491
1.36k
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.47k
    case TMS320C64x_SUB_s1_irr:
494
1.47k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.47k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.47k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.47k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.47k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
291
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
291
        MI->size--;
502
503
291
        SStream_concat0(O, "NEG\t");
504
291
        printOperand(MI, 1, O);
505
291
        SStream_concat0(O, ", ");
506
291
        printOperand(MI, 0, O);
507
508
291
        return true;
509
291
      }
510
1.17k
      break;
511
79.6k
  }
512
79.3k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
417
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
780
    case TMS320C64x_PACKLH2_s1_rrr:
517
780
      if ((MCInst_getNumOperands(MI) == 3) &&
518
780
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
780
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
780
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
780
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
49
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
49
        MI->size--;
525
526
49
        SStream_concat0(O, "SWAP2\t");
527
49
        printOperand(MI, 1, O);
528
49
        SStream_concat0(O, ", ");
529
49
        printOperand(MI, 0, O);
530
531
49
        return true;
532
49
      }
533
731
      break;
534
79.3k
  }
535
79.3k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.72k
    case TMS320C64x_NOP_n:
539
1.72k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.72k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.72k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
277
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
277
        MI->size--;
545
546
277
        SStream_concat0(O, "IDLE");
547
548
277
        return true;
549
277
      }
550
1.45k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.45k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.45k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
1.08k
        MI->size--;
555
556
1.08k
        SStream_concat0(O, "NOP");
557
558
1.08k
        return true;
559
1.08k
      }
560
371
      break;
561
79.3k
  }
562
563
77.9k
  return false;
564
79.3k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
82.0k
{
568
82.0k
  if (!printAliasInstruction(MI, O, Info))
569
77.9k
    printInstruction(MI, O, Info);
570
82.0k
}
571
572
#endif