Coverage Report

Created: 2025-07-11 06:32

/src/capstonev5/arch/X86/X86ATTInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)
20
21
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
22
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
23
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
24
#endif
25
26
#if !defined(CAPSTONE_HAS_OSXKERNEL)
27
#include <ctype.h>
28
#endif
29
#include <capstone/platform.h>
30
31
#if defined(CAPSTONE_HAS_OSXKERNEL)
32
#include <Availability.h>
33
#include <libkern/libkern.h>
34
#else
35
#include <stdio.h>
36
#include <stdlib.h>
37
#endif
38
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
#include "X86Mapping.h"
46
#include "X86BaseInfo.h"
47
#include "X86InstPrinterCommon.h"
48
49
#define GET_INSTRINFO_ENUM
50
#ifdef CAPSTONE_X86_REDUCE
51
#include "X86GenInstrInfo_reduce.inc"
52
#else
53
#include "X86GenInstrInfo.inc"
54
#endif
55
56
#define GET_REGINFO_ENUM
57
#include "X86GenRegisterInfo.inc"
58
59
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
60
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
61
62
63
static void set_mem_access(MCInst *MI, bool status)
64
132k
{
65
132k
  if (MI->csh->detail != CS_OPT_ON)
66
0
    return;
67
68
132k
  MI->csh->doing_mem = status;
69
132k
  if (!status)
70
    // done, create the next operand slot
71
66.1k
    MI->flat_insn->detail->x86.op_count++;
72
132k
}
73
74
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
75
13.8k
{
76
13.8k
  switch(MI->csh->mode) {
77
4.95k
    case CS_MODE_16:
78
4.95k
      switch(MI->flat_insn->id) {
79
1.72k
        default:
80
1.72k
          MI->x86opsize = 2;
81
1.72k
          break;
82
518
        case X86_INS_LJMP:
83
1.15k
        case X86_INS_LCALL:
84
1.15k
          MI->x86opsize = 4;
85
1.15k
          break;
86
574
        case X86_INS_SGDT:
87
1.10k
        case X86_INS_SIDT:
88
1.56k
        case X86_INS_LGDT:
89
2.07k
        case X86_INS_LIDT:
90
2.07k
          MI->x86opsize = 6;
91
2.07k
          break;
92
4.95k
      }
93
4.95k
      break;
94
4.95k
    case CS_MODE_32:
95
4.44k
      switch(MI->flat_insn->id) {
96
1.10k
        default:
97
1.10k
          MI->x86opsize = 4;
98
1.10k
          break;
99
412
        case X86_INS_LJMP:
100
923
        case X86_INS_JMP:
101
1.19k
        case X86_INS_LCALL:
102
1.69k
        case X86_INS_SGDT:
103
2.14k
        case X86_INS_SIDT:
104
2.90k
        case X86_INS_LGDT:
105
3.33k
        case X86_INS_LIDT:
106
3.33k
          MI->x86opsize = 6;
107
3.33k
          break;
108
4.44k
      }
109
4.44k
      break;
110
4.45k
    case CS_MODE_64:
111
4.45k
      switch(MI->flat_insn->id) {
112
1.07k
        default:
113
1.07k
          MI->x86opsize = 8;
114
1.07k
          break;
115
546
        case X86_INS_LJMP:
116
983
        case X86_INS_LCALL:
117
1.65k
        case X86_INS_SGDT:
118
2.35k
        case X86_INS_SIDT:
119
2.81k
        case X86_INS_LGDT:
120
3.37k
        case X86_INS_LIDT:
121
3.37k
          MI->x86opsize = 10;
122
3.37k
          break;
123
4.45k
      }
124
4.45k
      break;
125
4.45k
    default:  // never reach
126
0
      break;
127
13.8k
  }
128
129
13.8k
  printMemReference(MI, OpNo, O);
130
13.8k
}
131
132
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
133
101k
{
134
101k
  MI->x86opsize = 1;
135
101k
  printMemReference(MI, OpNo, O);
136
101k
}
137
138
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
139
39.8k
{
140
39.8k
  MI->x86opsize = 2;
141
142
39.8k
  printMemReference(MI, OpNo, O);
143
39.8k
}
144
145
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
146
41.3k
{
147
41.3k
  MI->x86opsize = 4;
148
149
41.3k
  printMemReference(MI, OpNo, O);
150
41.3k
}
151
152
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
153
21.5k
{
154
21.5k
  MI->x86opsize = 8;
155
21.5k
  printMemReference(MI, OpNo, O);
156
21.5k
}
157
158
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
159
8.76k
{
160
8.76k
  MI->x86opsize = 16;
161
8.76k
  printMemReference(MI, OpNo, O);
162
8.76k
}
163
164
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
165
3.63k
{
166
3.63k
  MI->x86opsize = 64;
167
3.63k
  printMemReference(MI, OpNo, O);
168
3.63k
}
169
170
#ifndef CAPSTONE_X86_REDUCE
171
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
172
5.15k
{
173
5.15k
  MI->x86opsize = 32;
174
5.15k
  printMemReference(MI, OpNo, O);
175
5.15k
}
176
177
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
178
8.29k
{
179
8.29k
  switch(MCInst_getOpcode(MI)) {
180
6.00k
    default:
181
6.00k
      MI->x86opsize = 4;
182
6.00k
      break;
183
923
    case X86_FSTENVm:
184
2.28k
    case X86_FLDENVm:
185
      // TODO: fix this in tablegen instead
186
2.28k
      switch(MI->csh->mode) {
187
0
        default:    // never reach
188
0
          break;
189
856
        case CS_MODE_16:
190
856
          MI->x86opsize = 14;
191
856
          break;
192
754
        case CS_MODE_32:
193
1.43k
        case CS_MODE_64:
194
1.43k
          MI->x86opsize = 28;
195
1.43k
          break;
196
2.28k
      }
197
2.28k
      break;
198
8.29k
  }
199
200
8.29k
  printMemReference(MI, OpNo, O);
201
8.29k
}
202
203
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
204
6.79k
{
205
6.79k
  MI->x86opsize = 8;
206
6.79k
  printMemReference(MI, OpNo, O);
207
6.79k
}
208
209
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
210
638
{
211
638
  MI->x86opsize = 10;
212
638
  printMemReference(MI, OpNo, O);
213
638
}
214
215
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
216
5.97k
{
217
5.97k
  MI->x86opsize = 16;
218
5.97k
  printMemReference(MI, OpNo, O);
219
5.97k
}
220
221
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
222
4.72k
{
223
4.72k
  MI->x86opsize = 32;
224
4.72k
  printMemReference(MI, OpNo, O);
225
4.72k
}
226
227
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
228
3.90k
{
229
3.90k
  MI->x86opsize = 64;
230
3.90k
  printMemReference(MI, OpNo, O);
231
3.90k
}
232
233
#endif
234
235
static void printRegName(SStream *OS, unsigned RegNo);
236
237
// local printOperand, without updating public operands
238
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
239
370k
{
240
370k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
241
370k
  if (MCOperand_isReg(Op)) {
242
370k
    printRegName(O, MCOperand_getReg(Op));
243
370k
  } else if (MCOperand_isImm(Op)) {
244
0
    uint8_t encsize;
245
0
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
246
247
    // Print X86 immediates as signed values.
248
0
    int64_t imm = MCOperand_getImm(Op);
249
0
    if (imm < 0) {
250
0
      if (MI->csh->imm_unsigned) {
251
0
        if (opsize) {
252
0
          switch(opsize) {
253
0
            default:
254
0
              break;
255
0
            case 1:
256
0
              imm &= 0xff;
257
0
              break;
258
0
            case 2:
259
0
              imm &= 0xffff;
260
0
              break;
261
0
            case 4:
262
0
              imm &= 0xffffffff;
263
0
              break;
264
0
          }
265
0
        }
266
267
0
        SStream_concat(O, "$0x%"PRIx64, imm);
268
0
      } else {
269
0
        if (imm < -HEX_THRESHOLD)
270
0
          SStream_concat(O, "$-0x%"PRIx64, -imm);
271
0
        else
272
0
          SStream_concat(O, "$-%"PRIu64, -imm);
273
0
      }
274
0
    } else {
275
0
      if (imm > HEX_THRESHOLD)
276
0
        SStream_concat(O, "$0x%"PRIx64, imm);
277
0
      else
278
0
        SStream_concat(O, "$%"PRIu64, imm);
279
0
    }
280
0
  }
281
370k
}
282
283
// convert Intel access info to AT&T access info
284
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
285
688k
{
286
688k
  uint8_t count, i;
287
688k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
288
289
688k
  if (!arr) {
290
0
    access[0] = 0;
291
0
    return;
292
0
  }
293
294
  // find the non-zero last entry
295
1.99M
  for(count = 0; arr[count]; count++);
296
297
688k
  if (count == 0)
298
55.4k
    return;
299
300
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
301
633k
  count--;
302
1.94M
  for(i = 0; i <= count; i++) {
303
1.30M
    if (arr[count - i] != CS_AC_IGNORE)
304
1.13M
      access[i] = arr[count - i];
305
177k
    else
306
177k
      access[i] = 0;
307
1.30M
  }
308
633k
}
309
310
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
311
28.3k
{
312
28.3k
  MCOperand *SegReg;
313
28.3k
  int reg;
314
315
28.3k
  if (MI->csh->detail) {
316
28.3k
    uint8_t access[6];
317
318
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
319
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
320
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
321
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
322
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
323
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
324
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
325
326
28.3k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
327
28.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
328
28.3k
  }
329
330
28.3k
  SegReg = MCInst_getOperand(MI, Op+1);
331
28.3k
  reg = MCOperand_getReg(SegReg);
332
  // If this has a segment register, print it.
333
28.3k
  if (reg) {
334
672
    _printOperand(MI, Op + 1, O);
335
672
    SStream_concat0(O, ":");
336
337
672
    if (MI->csh->detail) {
338
672
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
339
672
    }
340
672
  }
341
342
28.3k
  SStream_concat0(O, "(");
343
28.3k
  set_mem_access(MI, true);
344
345
28.3k
  printOperand(MI, Op, O);
346
347
28.3k
  SStream_concat0(O, ")");
348
28.3k
  set_mem_access(MI, false);
349
28.3k
}
350
351
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
352
37.8k
{
353
37.8k
  if (MI->csh->detail) {
354
37.8k
    uint8_t access[6];
355
356
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
357
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
358
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
359
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
360
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
361
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
362
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
363
364
37.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
365
37.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
366
37.8k
  }
367
368
  // DI accesses are always ES-based on non-64bit mode
369
37.8k
  if (MI->csh->mode != CS_MODE_64) {
370
18.2k
    SStream_concat0(O, "%es:(");
371
18.2k
    if (MI->csh->detail) {
372
18.2k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
373
18.2k
    }
374
18.2k
  } else
375
19.5k
    SStream_concat0(O, "(");
376
377
37.8k
  set_mem_access(MI, true);
378
379
37.8k
  printOperand(MI, Op, O);
380
381
37.8k
  SStream_concat0(O, ")");
382
37.8k
  set_mem_access(MI, false);
383
37.8k
}
384
385
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
386
9.27k
{
387
9.27k
  MI->x86opsize = 1;
388
9.27k
  printSrcIdx(MI, OpNo, O);
389
9.27k
}
390
391
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
392
7.90k
{
393
7.90k
  MI->x86opsize = 2;
394
7.90k
  printSrcIdx(MI, OpNo, O);
395
7.90k
}
396
397
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
398
8.02k
{
399
8.02k
  MI->x86opsize = 4;
400
8.02k
  printSrcIdx(MI, OpNo, O);
401
8.02k
}
402
403
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
404
3.11k
{
405
3.11k
  MI->x86opsize = 8;
406
3.11k
  printSrcIdx(MI, OpNo, O);
407
3.11k
}
408
409
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
410
10.9k
{
411
10.9k
  MI->x86opsize = 1;
412
10.9k
  printDstIdx(MI, OpNo, O);
413
10.9k
}
414
415
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
416
9.65k
{
417
9.65k
  MI->x86opsize = 2;
418
9.65k
  printDstIdx(MI, OpNo, O);
419
9.65k
}
420
421
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
422
12.4k
{
423
12.4k
  MI->x86opsize = 4;
424
12.4k
  printDstIdx(MI, OpNo, O);
425
12.4k
}
426
427
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
428
4.74k
{
429
4.74k
  MI->x86opsize = 8;
430
4.74k
  printDstIdx(MI, OpNo, O);
431
4.74k
}
432
433
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
434
7.52k
{
435
7.52k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
436
7.52k
  MCOperand *SegReg = MCInst_getOperand(MI, Op+1);
437
7.52k
  int reg;
438
439
7.52k
  if (MI->csh->detail) {
440
7.52k
    uint8_t access[6];
441
442
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
443
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
444
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
445
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
446
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
447
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
448
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
449
450
7.52k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
451
7.52k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
452
7.52k
  }
453
454
  // If this has a segment register, print it.
455
7.52k
  reg = MCOperand_getReg(SegReg);
456
7.52k
  if (reg) {
457
575
    _printOperand(MI, Op + 1, O);
458
575
    SStream_concat0(O, ":");
459
460
575
    if (MI->csh->detail) {
461
575
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
462
575
    }
463
575
  }
464
465
7.52k
  if (MCOperand_isImm(DispSpec)) {
466
7.52k
    int64_t imm = MCOperand_getImm(DispSpec);
467
7.52k
    if (MI->csh->detail)
468
7.52k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
469
7.52k
    if (imm < 0) {
470
1.52k
      SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);
471
5.99k
    } else {
472
5.99k
      if (imm > HEX_THRESHOLD)
473
5.45k
        SStream_concat(O, "0x%"PRIx64, imm);
474
542
      else
475
542
        SStream_concat(O, "%"PRIu64, imm);
476
5.99k
    }
477
7.52k
  }
478
479
7.52k
  if (MI->csh->detail)
480
7.52k
    MI->flat_insn->detail->x86.op_count++;
481
7.52k
}
482
483
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
484
43.4k
{
485
43.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
486
487
43.4k
  if (val > HEX_THRESHOLD)
488
38.5k
    SStream_concat(O, "$0x%x", val);
489
4.92k
  else
490
4.92k
    SStream_concat(O, "$%u", val);
491
492
43.4k
  if (MI->csh->detail) {
493
43.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
494
43.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
495
43.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
496
43.4k
    MI->flat_insn->detail->x86.op_count++;
497
43.4k
  }
498
43.4k
}
499
500
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
501
3.97k
{
502
3.97k
  MI->x86opsize = 1;
503
3.97k
  printMemOffset(MI, OpNo, O);
504
3.97k
}
505
506
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
507
1.32k
{
508
1.32k
  MI->x86opsize = 2;
509
1.32k
  printMemOffset(MI, OpNo, O);
510
1.32k
}
511
512
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
513
1.98k
{
514
1.98k
  MI->x86opsize = 4;
515
1.98k
  printMemOffset(MI, OpNo, O);
516
1.98k
}
517
518
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
519
240
{
520
240
  MI->x86opsize = 8;
521
240
  printMemOffset(MI, OpNo, O);
522
240
}
523
524
/// printPCRelImm - This is used to print an immediate value that ends up
525
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
526
/// print slightly differently than normal immediates.  For example, a $ is not
527
/// emitted.
528
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
529
43.0k
{
530
43.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
531
43.0k
  if (MCOperand_isImm(Op)) {
532
43.0k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
533
534
    // truncat imm for non-64bit
535
43.0k
    if (MI->csh->mode != CS_MODE_64) {
536
29.8k
      imm = imm & 0xffffffff;
537
29.8k
    }
538
539
43.0k
    if (imm < 0) {
540
863
      SStream_concat(O, "0x%"PRIx64, imm);
541
42.1k
    } else {
542
42.1k
      if (imm > HEX_THRESHOLD)
543
42.1k
        SStream_concat(O, "0x%"PRIx64, imm);
544
21
      else
545
21
        SStream_concat(O, "%"PRIu64, imm);
546
42.1k
    }
547
43.0k
    if (MI->csh->detail) {
548
43.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
549
43.0k
      MI->has_imm = true;
550
43.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
551
43.0k
      MI->flat_insn->detail->x86.op_count++;
552
43.0k
    }
553
43.0k
  }
554
43.0k
}
555
556
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
557
294k
{
558
294k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
559
294k
  if (MCOperand_isReg(Op)) {
560
264k
    unsigned int reg = MCOperand_getReg(Op);
561
264k
    printRegName(O, reg);
562
264k
    if (MI->csh->detail) {
563
264k
      if (MI->csh->doing_mem) {
564
27.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
565
236k
      } else {
566
236k
        uint8_t access[6];
567
568
236k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
569
236k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
570
236k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
571
572
236k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
573
236k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
574
575
236k
        MI->flat_insn->detail->x86.op_count++;
576
236k
      }
577
264k
    }
578
264k
  } else if (MCOperand_isImm(Op)) {
579
    // Print X86 immediates as signed values.
580
29.8k
    uint8_t encsize;
581
29.8k
    int64_t imm = MCOperand_getImm(Op);
582
29.8k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
583
584
29.8k
    if (opsize == 1)    // print 1 byte immediate in positive form
585
11.7k
      imm = imm & 0xff;
586
587
29.8k
    switch(MI->flat_insn->id) {
588
13.6k
      default:
589
13.6k
        if (imm >= 0) {
590
12.2k
          if (imm > HEX_THRESHOLD)
591
10.5k
            SStream_concat(O, "$0x%"PRIx64, imm);
592
1.71k
          else
593
1.71k
            SStream_concat(O, "$%"PRIu64, imm);
594
12.2k
        } else {
595
1.38k
          if (MI->csh->imm_unsigned) {
596
0
            if (opsize) {
597
0
              switch(opsize) {
598
0
                default:
599
0
                  break;
600
0
                case 1:
601
0
                  imm &= 0xff;
602
0
                  break;
603
0
                case 2:
604
0
                  imm &= 0xffff;
605
0
                  break;
606
0
                case 4:
607
0
                  imm &= 0xffffffff;
608
0
                  break;
609
0
              }
610
0
            }
611
612
0
            SStream_concat(O, "$0x%"PRIx64, imm);
613
1.38k
          } else {
614
1.38k
            if (imm == 0x8000000000000000LL)  // imm == -imm
615
0
              SStream_concat0(O, "$0x8000000000000000");
616
1.38k
            else if (imm < -HEX_THRESHOLD)
617
860
              SStream_concat(O, "$-0x%"PRIx64, -imm);
618
529
            else
619
529
              SStream_concat(O, "$-%"PRIu64, -imm);
620
1.38k
          }
621
1.38k
        }
622
13.6k
        break;
623
624
13.6k
      case X86_INS_MOVABS:
625
4.10k
      case X86_INS_MOV:
626
        // do not print number in negative form
627
4.10k
        if (imm > HEX_THRESHOLD)
628
3.46k
          SStream_concat(O, "$0x%"PRIx64, imm);
629
643
        else
630
643
          SStream_concat(O, "$%"PRIu64, imm);
631
4.10k
        break;
632
633
0
      case X86_INS_IN:
634
0
      case X86_INS_OUT:
635
0
      case X86_INS_INT:
636
        // do not print number in negative form
637
0
        imm = imm & 0xff;
638
0
        if (imm >= 0 && imm <= HEX_THRESHOLD)
639
0
          SStream_concat(O, "$%u", imm);
640
0
        else {
641
0
          SStream_concat(O, "$0x%x", imm);
642
0
        }
643
0
        break;
644
645
776
      case X86_INS_LCALL:
646
1.36k
      case X86_INS_LJMP:
647
1.36k
      case X86_INS_JMP:
648
        // always print address in positive form
649
1.36k
        if (OpNo == 1) { // selector is ptr16
650
681
          imm = imm & 0xffff;
651
681
          opsize = 2;
652
681
        } else
653
681
          opsize = 4;
654
1.36k
        SStream_concat(O, "$0x%"PRIx64, imm);
655
1.36k
        break;
656
657
2.17k
      case X86_INS_AND:
658
4.21k
      case X86_INS_OR:
659
6.34k
      case X86_INS_XOR:
660
        // do not print number in negative form
661
6.34k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
662
920
          SStream_concat(O, "$%u", imm);
663
5.42k
        else {
664
5.42k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
665
5.42k
          SStream_concat(O, "$0x%"PRIx64, imm);
666
5.42k
        }
667
6.34k
        break;
668
669
3.87k
      case X86_INS_RET:
670
4.39k
      case X86_INS_RETF:
671
        // RET imm16
672
4.39k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
673
316
          SStream_concat(O, "$%u", imm);
674
4.07k
        else {
675
4.07k
          imm = 0xffff & imm;
676
4.07k
          SStream_concat(O, "$0x%x", imm);
677
4.07k
        }
678
4.39k
        break;
679
29.8k
    }
680
681
29.8k
    if (MI->csh->detail) {
682
29.8k
      if (MI->csh->doing_mem) {
683
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
684
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
685
29.8k
      } else {
686
29.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
687
29.8k
        MI->has_imm = true;
688
29.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
689
690
29.8k
        if (opsize > 0) {
691
24.6k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
692
24.6k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
693
24.6k
        } else if (MI->op1_size > 0)
694
0
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;
695
5.20k
        else
696
5.20k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
697
698
29.8k
        MI->flat_insn->detail->x86.op_count++;
699
29.8k
      }
700
29.8k
    }
701
29.8k
  }
702
294k
}
703
704
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
705
273k
{
706
273k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
707
273k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
708
273k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
709
273k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
710
273k
  uint64_t ScaleVal;
711
273k
  int segreg;
712
273k
  int64_t DispVal = 1;
713
714
273k
  if (MI->csh->detail) {
715
273k
    uint8_t access[6];
716
717
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
718
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
719
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
720
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
721
273k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
722
272k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
723
272k
        }
724
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
725
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
726
727
273k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
728
273k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
729
273k
  }
730
731
  // If this has a segment register, print it.
732
273k
  segreg = MCOperand_getReg(SegReg);
733
273k
  if (segreg) {
734
8.66k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
735
8.66k
    SStream_concat0(O, ":");
736
737
8.66k
    if (MI->csh->detail) {
738
8.66k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);
739
8.66k
    }
740
8.66k
  }
741
742
273k
  if (MCOperand_isImm(DispSpec)) {
743
273k
    DispVal = MCOperand_getImm(DispSpec);
744
273k
    if (MI->csh->detail)
745
273k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
746
273k
    if (DispVal) {
747
88.0k
      if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
748
83.0k
        printInt64(O, DispVal);
749
83.0k
      } else {
750
        // only immediate as address of memory
751
4.96k
        if (DispVal < 0) {
752
1.60k
          SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);
753
3.35k
        } else {
754
3.35k
          if (DispVal > HEX_THRESHOLD)
755
2.96k
            SStream_concat(O, "0x%"PRIx64, DispVal);
756
398
          else
757
398
            SStream_concat(O, "%"PRIu64, DispVal);
758
3.35k
        }
759
4.96k
      }
760
88.0k
    }
761
273k
  }
762
763
273k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
764
268k
    SStream_concat0(O, "(");
765
766
268k
    if (MCOperand_getReg(BaseReg))
767
266k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
768
769
268k
        if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
770
93.8k
      SStream_concat0(O, ", ");
771
93.8k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
772
93.8k
      ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
773
93.8k
      if (MI->csh->detail)
774
93.8k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
775
93.8k
      if (ScaleVal != 1) {
776
8.17k
        SStream_concat(O, ", %u", ScaleVal);
777
8.17k
      }
778
93.8k
    }
779
780
268k
    SStream_concat0(O, ")");
781
268k
  } else {
782
5.49k
    if (!DispVal)
783
537
      SStream_concat0(O, "0");
784
5.49k
  }
785
786
273k
  if (MI->csh->detail)
787
273k
    MI->flat_insn->detail->x86.op_count++;
788
273k
}
789
790
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
791
7.21k
{
792
7.21k
  switch(MI->Opcode) {
793
471
    default: break;
794
792
    case X86_LEA16r:
795
792
         MI->x86opsize = 2;
796
792
         break;
797
572
    case X86_LEA32r:
798
1.35k
    case X86_LEA64_32r:
799
1.35k
         MI->x86opsize = 4;
800
1.35k
         break;
801
416
    case X86_LEA64r:
802
416
         MI->x86opsize = 8;
803
416
         break;
804
493
    case X86_BNDCL32rm:
805
1.11k
    case X86_BNDCN32rm:
806
1.38k
    case X86_BNDCU32rm:
807
2.22k
    case X86_BNDSTXmr:
808
2.83k
    case X86_BNDLDXrm:
809
3.21k
    case X86_BNDCL64rm:
810
3.62k
    case X86_BNDCN64rm:
811
4.18k
    case X86_BNDCU64rm:
812
4.18k
         MI->x86opsize = 16;
813
4.18k
         break;
814
7.21k
  }
815
816
7.21k
  printMemReference(MI, OpNo, O);
817
7.21k
}
818
819
#include "X86InstPrinter.h"
820
821
// Include the auto-generated portion of the assembly writer.
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenAsmWriter_reduce.inc"
824
#else
825
#include "X86GenAsmWriter.inc"
826
#endif
827
828
#include "X86GenRegisterName.inc"
829
830
static void printRegName(SStream *OS, unsigned RegNo)
831
952k
{
832
952k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
833
952k
}
834
835
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
836
679k
{
837
679k
  x86_reg reg, reg2;
838
679k
  enum cs_ac_type access1, access2;
839
679k
  int i;
840
841
  // perhaps this instruction does not need printer
842
679k
  if (MI->assembly[0]) {
843
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
844
0
    return;
845
0
  }
846
847
  // Output CALLpcrel32 as "callq" in 64-bit mode.
848
  // In Intel annotation it's always emitted as "call".
849
  //
850
  // TODO: Probably this hack should be redesigned via InstAlias in
851
  // InstrInfo.td as soon as Requires clause is supported properly
852
  // for InstAlias.
853
679k
  if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) {
854
0
    SStream_concat0(OS, "callq\t");
855
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
856
0
    printPCRelImm(MI, 0, OS);
857
0
    return;
858
0
  }
859
860
679k
  X86_lockrep(MI, OS);
861
679k
  printInstruction(MI, OS);
862
863
679k
  if (MI->has_imm) {
864
    // if op_count > 1, then this operand's size is taken from the destination op
865
110k
    if (MI->flat_insn->detail->x86.op_count > 1) {
866
56.7k
      if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) {
867
167k
        for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) {
868
112k
          if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)
869
55.8k
            MI->flat_insn->detail->x86.operands[i].size =
870
55.8k
              MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;
871
112k
        }
872
55.1k
      }
873
56.7k
    } else
874
54.0k
      MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;
875
110k
  }
876
877
679k
  if (MI->csh->detail) {
878
679k
    uint8_t access[6] = {0};
879
880
    // some instructions need to supply immediate 1 in the first op
881
679k
    switch(MCInst_getOpcode(MI)) {
882
633k
      default:
883
633k
        break;
884
633k
      case X86_SHL8r1:
885
1.02k
      case X86_SHL16r1:
886
1.66k
      case X86_SHL32r1:
887
2.49k
      case X86_SHL64r1:
888
3.00k
      case X86_SAL8r1:
889
3.88k
      case X86_SAL16r1:
890
4.86k
      case X86_SAL32r1:
891
5.49k
      case X86_SAL64r1:
892
5.92k
      case X86_SHR8r1:
893
6.48k
      case X86_SHR16r1:
894
7.25k
      case X86_SHR32r1:
895
8.25k
      case X86_SHR64r1:
896
8.78k
      case X86_SAR8r1:
897
9.30k
      case X86_SAR16r1:
898
9.94k
      case X86_SAR32r1:
899
10.6k
      case X86_SAR64r1:
900
12.5k
      case X86_RCL8r1:
901
14.1k
      case X86_RCL16r1:
902
16.1k
      case X86_RCL32r1:
903
16.9k
      case X86_RCL64r1:
904
17.4k
      case X86_RCR8r1:
905
18.0k
      case X86_RCR16r1:
906
18.8k
      case X86_RCR32r1:
907
19.7k
      case X86_RCR64r1:
908
20.2k
      case X86_ROL8r1:
909
20.6k
      case X86_ROL16r1:
910
22.0k
      case X86_ROL32r1:
911
22.9k
      case X86_ROL64r1:
912
23.7k
      case X86_ROR8r1:
913
24.3k
      case X86_ROR16r1:
914
25.1k
      case X86_ROR32r1:
915
25.8k
      case X86_ROR64r1:
916
26.5k
      case X86_SHL8m1:
917
27.4k
      case X86_SHL16m1:
918
28.1k
      case X86_SHL32m1:
919
28.8k
      case X86_SHL64m1:
920
29.5k
      case X86_SAL8m1:
921
30.0k
      case X86_SAL16m1:
922
30.5k
      case X86_SAL32m1:
923
31.0k
      case X86_SAL64m1:
924
31.6k
      case X86_SHR8m1:
925
32.2k
      case X86_SHR16m1:
926
33.1k
      case X86_SHR32m1:
927
33.5k
      case X86_SHR64m1:
928
34.0k
      case X86_SAR8m1:
929
34.6k
      case X86_SAR16m1:
930
35.7k
      case X86_SAR32m1:
931
36.2k
      case X86_SAR64m1:
932
36.8k
      case X86_RCL8m1:
933
37.4k
      case X86_RCL16m1:
934
38.0k
      case X86_RCL32m1:
935
38.4k
      case X86_RCL64m1:
936
38.9k
      case X86_RCR8m1:
937
39.4k
      case X86_RCR16m1:
938
39.8k
      case X86_RCR32m1:
939
40.6k
      case X86_RCR64m1:
940
41.7k
      case X86_ROL8m1:
941
42.3k
      case X86_ROL16m1:
942
43.3k
      case X86_ROL32m1:
943
43.8k
      case X86_ROL64m1:
944
44.4k
      case X86_ROR8m1:
945
44.9k
      case X86_ROR16m1:
946
46.0k
      case X86_ROR32m1:
947
46.5k
      case X86_ROR64m1:
948
        // shift all the ops right to leave 1st slot for this new register op
949
46.5k
        memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
950
46.5k
            sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
951
46.5k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;
952
46.5k
        MI->flat_insn->detail->x86.operands[0].imm = 1;
953
46.5k
        MI->flat_insn->detail->x86.operands[0].size = 1;
954
46.5k
        MI->flat_insn->detail->x86.op_count++;
955
679k
    }
956
957
    // special instruction needs to supply register op
958
    // first op can be embedded in the asm by llvm.
959
    // so we have to add the missing register as the first operand
960
961
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
962
963
679k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
964
679k
    if (reg) {
965
      // shift all the ops right to leave 1st slot for this new register op
966
36.7k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
967
36.7k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
968
36.7k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
969
36.7k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
970
36.7k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
971
36.7k
      MI->flat_insn->detail->x86.operands[0].access = access1;
972
973
36.7k
      MI->flat_insn->detail->x86.op_count++;
974
642k
    } else {
975
642k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
976
977
16.6k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
978
16.6k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
979
16.6k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
980
16.6k
        MI->flat_insn->detail->x86.operands[0].access = access1;
981
16.6k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
982
16.6k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
983
16.6k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
984
16.6k
        MI->flat_insn->detail->x86.operands[0].access = access2;
985
16.6k
        MI->flat_insn->detail->x86.op_count = 2;
986
16.6k
      }
987
642k
    }
988
989
679k
#ifndef CAPSTONE_DIET
990
679k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
991
679k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
992
679k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
993
679k
#endif
994
679k
  }
995
679k
}
996
997
#endif