Coverage Report

Created: 2025-07-18 06:43

/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && !defined(CAPSTONE_X86_ATT_DISABLE)
20
21
#ifdef _MSC_VER
22
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
23
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
24
#endif
25
26
#if !defined(CAPSTONE_HAS_OSXKERNEL)
27
#include <ctype.h>
28
#endif
29
#include <capstone/platform.h>
30
31
#if defined(CAPSTONE_HAS_OSXKERNEL)
32
#include <Availability.h>
33
#include <libkern/libkern.h>
34
#else
35
#include <stdio.h>
36
#include <stdlib.h>
37
#endif
38
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
#include "X86Mapping.h"
46
#include "X86BaseInfo.h"
47
#include "X86InstPrinterCommon.h"
48
49
#define GET_INSTRINFO_ENUM
50
#ifdef CAPSTONE_X86_REDUCE
51
#include "X86GenInstrInfo_reduce.inc"
52
#else
53
#include "X86GenInstrInfo.inc"
54
#endif
55
56
#define GET_REGINFO_ENUM
57
#include "X86GenRegisterInfo.inc"
58
59
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
60
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
61
62
63
static void set_mem_access(MCInst *MI, bool status)
64
147k
{
65
147k
  if (MI->csh->detail_opt != CS_OPT_ON)
66
0
    return;
67
68
147k
  MI->csh->doing_mem = status;
69
147k
  if (!status)
70
    // done, create the next operand slot
71
73.6k
    MI->flat_insn->detail->x86.op_count++;
72
147k
}
73
74
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
75
14.6k
{
76
14.6k
  switch(MI->csh->mode) {
77
5.81k
    case CS_MODE_16:
78
5.81k
      switch(MI->flat_insn->id) {
79
2.24k
        default:
80
2.24k
          MI->x86opsize = 2;
81
2.24k
          break;
82
662
        case X86_INS_LJMP:
83
1.24k
        case X86_INS_LCALL:
84
1.24k
          MI->x86opsize = 4;
85
1.24k
          break;
86
726
        case X86_INS_SGDT:
87
1.26k
        case X86_INS_SIDT:
88
1.77k
        case X86_INS_LGDT:
89
2.32k
        case X86_INS_LIDT:
90
2.32k
          MI->x86opsize = 6;
91
2.32k
          break;
92
5.81k
      }
93
5.81k
      break;
94
5.81k
    case CS_MODE_32:
95
4.84k
      switch(MI->flat_insn->id) {
96
1.18k
        default:
97
1.18k
          MI->x86opsize = 4;
98
1.18k
          break;
99
435
        case X86_INS_LJMP:
100
1.07k
        case X86_INS_JMP:
101
1.47k
        case X86_INS_LCALL:
102
2.02k
        case X86_INS_SGDT:
103
2.49k
        case X86_INS_SIDT:
104
3.20k
        case X86_INS_LGDT:
105
3.65k
        case X86_INS_LIDT:
106
3.65k
          MI->x86opsize = 6;
107
3.65k
          break;
108
4.84k
      }
109
4.84k
      break;
110
4.84k
    case CS_MODE_64:
111
3.94k
      switch(MI->flat_insn->id) {
112
888
        default:
113
888
          MI->x86opsize = 8;
114
888
          break;
115
474
        case X86_INS_LJMP:
116
907
        case X86_INS_LCALL:
117
1.43k
        case X86_INS_SGDT:
118
2.22k
        case X86_INS_SIDT:
119
2.66k
        case X86_INS_LGDT:
120
3.06k
        case X86_INS_LIDT:
121
3.06k
          MI->x86opsize = 10;
122
3.06k
          break;
123
3.94k
      }
124
3.94k
      break;
125
3.94k
    default:  // never reach
126
0
      break;
127
14.6k
  }
128
129
14.6k
  printMemReference(MI, OpNo, O);
130
14.6k
}
131
132
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
133
120k
{
134
120k
  MI->x86opsize = 1;
135
120k
  printMemReference(MI, OpNo, O);
136
120k
}
137
138
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
139
40.6k
{
140
40.6k
  MI->x86opsize = 2;
141
142
40.6k
  printMemReference(MI, OpNo, O);
143
40.6k
}
144
145
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
146
47.5k
{
147
47.5k
  MI->x86opsize = 4;
148
149
47.5k
  printMemReference(MI, OpNo, O);
150
47.5k
}
151
152
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
153
21.4k
{
154
21.4k
  MI->x86opsize = 8;
155
21.4k
  printMemReference(MI, OpNo, O);
156
21.4k
}
157
158
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
159
7.66k
{
160
7.66k
  MI->x86opsize = 16;
161
7.66k
  printMemReference(MI, OpNo, O);
162
7.66k
}
163
164
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
165
4.40k
{
166
4.40k
  MI->x86opsize = 64;
167
4.40k
  printMemReference(MI, OpNo, O);
168
4.40k
}
169
170
#ifndef CAPSTONE_X86_REDUCE
171
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
172
5.85k
{
173
5.85k
  MI->x86opsize = 32;
174
5.85k
  printMemReference(MI, OpNo, O);
175
5.85k
}
176
177
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
178
8.82k
{
179
8.82k
  switch(MCInst_getOpcode(MI)) {
180
6.18k
    default:
181
6.18k
      MI->x86opsize = 4;
182
6.18k
      break;
183
1.17k
    case X86_FSTENVm:
184
2.63k
    case X86_FLDENVm:
185
      // TODO: fix this in tablegen instead
186
2.63k
      switch(MI->csh->mode) {
187
0
        default:    // never reach
188
0
          break;
189
975
        case CS_MODE_16:
190
975
          MI->x86opsize = 14;
191
975
          break;
192
974
        case CS_MODE_32:
193
1.66k
        case CS_MODE_64:
194
1.66k
          MI->x86opsize = 28;
195
1.66k
          break;
196
2.63k
      }
197
2.63k
      break;
198
8.82k
  }
199
200
8.82k
  printMemReference(MI, OpNo, O);
201
8.82k
}
202
203
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
204
7.23k
{
205
7.23k
  MI->x86opsize = 8;
206
7.23k
  printMemReference(MI, OpNo, O);
207
7.23k
}
208
209
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
210
595
{
211
595
  MI->x86opsize = 10;
212
595
  printMemReference(MI, OpNo, O);
213
595
}
214
215
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
216
6.29k
{
217
6.29k
  MI->x86opsize = 16;
218
6.29k
  printMemReference(MI, OpNo, O);
219
6.29k
}
220
221
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
222
4.75k
{
223
4.75k
  MI->x86opsize = 32;
224
4.75k
  printMemReference(MI, OpNo, O);
225
4.75k
}
226
227
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
228
3.55k
{
229
3.55k
  MI->x86opsize = 64;
230
3.55k
  printMemReference(MI, OpNo, O);
231
3.55k
}
232
233
#endif
234
235
static void printRegName(SStream *OS, unsigned RegNo);
236
237
// local printOperand, without updating public operands
238
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
239
410k
{
240
410k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
241
410k
  if (MCOperand_isReg(Op)) {
242
410k
    printRegName(O, MCOperand_getReg(Op));
243
410k
  } else if (MCOperand_isImm(Op)) {
244
0
    uint8_t encsize;
245
0
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
246
247
    // Print X86 immediates as signed values.
248
0
    int64_t imm = MCOperand_getImm(Op);
249
0
    if (imm < 0) {
250
0
      if (MI->csh->imm_unsigned) {
251
0
        if (opsize) {
252
0
          switch(opsize) {
253
0
            default:
254
0
              break;
255
0
            case 1:
256
0
              imm &= 0xff;
257
0
              break;
258
0
            case 2:
259
0
              imm &= 0xffff;
260
0
              break;
261
0
            case 4:
262
0
              imm &= 0xffffffff;
263
0
              break;
264
0
          }
265
0
        }
266
267
0
        SStream_concat(O, "$0x%"PRIx64, imm);
268
0
      } else {
269
0
        if (imm < -HEX_THRESHOLD)
270
0
          SStream_concat(O, "$-0x%"PRIx64, -imm);
271
0
        else
272
0
          SStream_concat(O, "$-%"PRIu64, -imm);
273
0
      }
274
0
    } else {
275
0
      if (imm > HEX_THRESHOLD)
276
0
        SStream_concat(O, "$0x%"PRIx64, imm);
277
0
      else
278
0
        SStream_concat(O, "$%"PRIu64, imm);
279
0
    }
280
0
  }
281
410k
}
282
283
// convert Intel access info to AT&T access info
284
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
285
873k
{
286
873k
  uint8_t count, i;
287
873k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
288
289
  // initialize access
290
873k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
291
873k
  if (!arr) {
292
0
    return;
293
0
  }
294
295
  // find the non-zero last entry
296
2.51M
  for(count = 0; arr[count]; count++);
297
298
873k
  if (count == 0)
299
63.8k
    return;
300
301
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
302
810k
  count--;
303
2.45M
  for(i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) && i < CS_X86_MAXIMUM_OPERAND_SIZE; i++) {
304
1.64M
    if (arr[count - i] != CS_AC_IGNORE)
305
1.42M
      access[i] = arr[count - i];
306
214k
    else
307
214k
      access[i] = 0;
308
1.64M
  }
309
810k
}
310
311
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
312
31.8k
{
313
31.8k
  MCOperand *SegReg;
314
31.8k
  int reg;
315
316
31.8k
  if (MI->csh->detail_opt) {
317
31.8k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
318
319
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
320
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
321
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
322
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
323
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
324
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
325
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
326
327
31.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
328
31.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
329
31.8k
  }
330
331
31.8k
  SegReg = MCInst_getOperand(MI, Op+1);
332
31.8k
  reg = MCOperand_getReg(SegReg);
333
  // If this has a segment register, print it.
334
31.8k
  if (reg) {
335
858
    _printOperand(MI, Op + 1, O);
336
858
    SStream_concat0(O, ":");
337
338
858
    if (MI->csh->detail_opt) {
339
858
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
340
858
    }
341
858
  }
342
343
31.8k
  SStream_concat0(O, "(");
344
31.8k
  set_mem_access(MI, true);
345
346
31.8k
  printOperand(MI, Op, O);
347
348
31.8k
  SStream_concat0(O, ")");
349
31.8k
  set_mem_access(MI, false);
350
31.8k
}
351
352
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
353
41.7k
{
354
41.7k
  if (MI->csh->detail_opt) {
355
41.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
356
357
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
358
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
359
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
360
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
361
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
362
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
363
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
364
365
41.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
366
41.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
367
41.7k
  }
368
369
  // DI accesses are always ES-based on non-64bit mode
370
41.7k
  if (MI->csh->mode != CS_MODE_64) {
371
24.5k
    SStream_concat0(O, "%es:(");
372
24.5k
    if (MI->csh->detail_opt) {
373
24.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
374
24.5k
    }
375
24.5k
  } else
376
17.2k
    SStream_concat0(O, "(");
377
378
41.7k
  set_mem_access(MI, true);
379
380
41.7k
  printOperand(MI, Op, O);
381
382
41.7k
  SStream_concat0(O, ")");
383
41.7k
  set_mem_access(MI, false);
384
41.7k
}
385
386
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
387
9.50k
{
388
9.50k
  MI->x86opsize = 1;
389
9.50k
  printSrcIdx(MI, OpNo, O);
390
9.50k
}
391
392
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
393
10.2k
{
394
10.2k
  MI->x86opsize = 2;
395
10.2k
  printSrcIdx(MI, OpNo, O);
396
10.2k
}
397
398
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
399
9.35k
{
400
9.35k
  MI->x86opsize = 4;
401
9.35k
  printSrcIdx(MI, OpNo, O);
402
9.35k
}
403
404
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
405
2.74k
{
406
2.74k
  MI->x86opsize = 8;
407
2.74k
  printSrcIdx(MI, OpNo, O);
408
2.74k
}
409
410
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
411
12.2k
{
412
12.2k
  MI->x86opsize = 1;
413
12.2k
  printDstIdx(MI, OpNo, O);
414
12.2k
}
415
416
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
417
14.2k
{
418
14.2k
  MI->x86opsize = 2;
419
14.2k
  printDstIdx(MI, OpNo, O);
420
14.2k
}
421
422
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
423
11.1k
{
424
11.1k
  MI->x86opsize = 4;
425
11.1k
  printDstIdx(MI, OpNo, O);
426
11.1k
}
427
428
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
429
4.12k
{
430
4.12k
  MI->x86opsize = 8;
431
4.12k
  printDstIdx(MI, OpNo, O);
432
4.12k
}
433
434
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
435
9.15k
{
436
9.15k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
437
9.15k
  MCOperand *SegReg = MCInst_getOperand(MI, Op+1);
438
9.15k
  int reg;
439
440
9.15k
  if (MI->csh->detail_opt) {
441
9.15k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
442
443
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
444
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
445
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
446
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
447
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
448
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
449
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
450
451
9.15k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
452
9.15k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
453
9.15k
  }
454
455
  // If this has a segment register, print it.
456
9.15k
  reg = MCOperand_getReg(SegReg);
457
9.15k
  if (reg) {
458
651
    _printOperand(MI, Op + 1, O);
459
651
    SStream_concat0(O, ":");
460
461
651
    if (MI->csh->detail_opt) {
462
651
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
463
651
    }
464
651
  }
465
466
9.15k
  if (MCOperand_isImm(DispSpec)) {
467
9.15k
    int64_t imm = MCOperand_getImm(DispSpec);
468
9.15k
    if (MI->csh->detail_opt)
469
9.15k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
470
9.15k
    if (imm < 0) {
471
1.60k
      SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & imm);
472
7.54k
    } else {
473
7.54k
      if (imm > HEX_THRESHOLD)
474
7.13k
        SStream_concat(O, "0x%"PRIx64, imm);
475
407
      else
476
407
        SStream_concat(O, "%"PRIu64, imm);
477
7.54k
    }
478
9.15k
  }
479
480
9.15k
  if (MI->csh->detail_opt)
481
9.15k
    MI->flat_insn->detail->x86.op_count++;
482
9.15k
}
483
484
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
485
48.3k
{
486
48.3k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
487
488
48.3k
  if (val > HEX_THRESHOLD)
489
43.6k
    SStream_concat(O, "$0x%x", val);
490
4.73k
  else
491
4.73k
    SStream_concat(O, "$%u", val);
492
493
48.3k
  if (MI->csh->detail_opt) {
494
48.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
495
48.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
496
48.3k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
497
48.3k
    MI->flat_insn->detail->x86.op_count++;
498
48.3k
  }
499
48.3k
}
500
501
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
502
5.31k
{
503
5.31k
  MI->x86opsize = 1;
504
5.31k
  printMemOffset(MI, OpNo, O);
505
5.31k
}
506
507
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
508
1.67k
{
509
1.67k
  MI->x86opsize = 2;
510
1.67k
  printMemOffset(MI, OpNo, O);
511
1.67k
}
512
513
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
514
1.92k
{
515
1.92k
  MI->x86opsize = 4;
516
1.92k
  printMemOffset(MI, OpNo, O);
517
1.92k
}
518
519
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
520
243
{
521
243
  MI->x86opsize = 8;
522
243
  printMemOffset(MI, OpNo, O);
523
243
}
524
525
/// printPCRelImm - This is used to print an immediate value that ends up
526
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
527
/// print slightly differently than normal immediates.  For example, a $ is not
528
/// emitted.
529
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
530
46.5k
{
531
46.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
532
46.5k
  if (MCOperand_isImm(Op)) {
533
46.5k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
534
535
    // truncate imm for non-64bit
536
46.5k
    if (MI->csh->mode != CS_MODE_64) {
537
32.1k
      imm = imm & 0xffffffff;
538
32.1k
    }
539
540
46.5k
    if (imm < 0) {
541
1.15k
      SStream_concat(O, "0x%"PRIx64, imm);
542
45.3k
    } else {
543
45.3k
      if (imm > HEX_THRESHOLD)
544
45.3k
        SStream_concat(O, "0x%"PRIx64, imm);
545
35
      else
546
35
        SStream_concat(O, "%"PRIu64, imm);
547
45.3k
    }
548
46.5k
    if (MI->csh->detail_opt) {
549
46.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
550
46.5k
      MI->has_imm = true;
551
46.5k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
552
46.5k
      MI->flat_insn->detail->x86.op_count++;
553
46.5k
    }
554
46.5k
  }
555
46.5k
}
556
557
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
558
368k
{
559
368k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
560
368k
  if (MCOperand_isReg(Op)) {
561
327k
    unsigned int reg = MCOperand_getReg(Op);
562
327k
    printRegName(O, reg);
563
327k
    if (MI->csh->detail_opt) {
564
327k
      if (MI->csh->doing_mem) {
565
38.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
566
289k
      } else {
567
289k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
568
569
289k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
570
289k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
571
289k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
572
573
289k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
574
289k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
575
576
289k
        MI->flat_insn->detail->x86.op_count++;
577
289k
      }
578
327k
    }
579
327k
  } else if (MCOperand_isImm(Op)) {
580
    // Print X86 immediates as signed values.
581
40.6k
    uint8_t encsize;
582
40.6k
    int64_t imm = MCOperand_getImm(Op);
583
40.6k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
584
585
40.6k
    if (opsize == 1) {   // print 1 byte immediate in positive form
586
17.7k
      imm = imm & 0xff;
587
17.7k
    }
588
589
40.6k
    switch(MI->flat_insn->id) {
590
18.5k
      default:
591
18.5k
        if (imm >= 0) {
592
15.7k
          if (imm > HEX_THRESHOLD)
593
14.3k
            SStream_concat(O, "$0x%"PRIx64, imm);
594
1.42k
          else
595
1.42k
            SStream_concat(O, "$%"PRIu64, imm);
596
15.7k
        } else {
597
2.81k
          if (MI->csh->imm_unsigned) {
598
0
            if (opsize) {
599
0
              switch(opsize) {
600
0
                default:
601
0
                  break;
602
                // case 1 cannot occur because above imm was ANDed with 0xff,
603
                // making it effectively always positive.
604
                // So this switch is never reached.
605
0
                case 2:
606
0
                  imm &= 0xffff;
607
0
                  break;
608
0
                case 4:
609
0
                  imm &= 0xffffffff;
610
0
                  break;
611
0
              }
612
0
            }
613
614
0
            SStream_concat(O, "$0x%"PRIx64, imm);
615
2.81k
          } else {
616
2.81k
            if (imm == 0x8000000000000000LL)  // imm == -imm
617
0
              SStream_concat0(O, "$0x8000000000000000");
618
2.81k
            else if (imm < -HEX_THRESHOLD)
619
2.52k
              SStream_concat(O, "$-0x%"PRIx64, -imm);
620
288
            else
621
288
              SStream_concat(O, "$-%"PRIu64, -imm);
622
2.81k
          }
623
2.81k
        }
624
18.5k
        break;
625
626
18.5k
      case X86_INS_MOVABS:
627
6.91k
      case X86_INS_MOV:
628
        // do not print number in negative form
629
6.91k
        if (imm > HEX_THRESHOLD)
630
6.02k
          SStream_concat(O, "$0x%"PRIx64, imm);
631
887
        else
632
887
          SStream_concat(O, "$%"PRIu64, imm);
633
6.91k
        break;
634
635
0
      case X86_INS_IN:
636
0
      case X86_INS_OUT:
637
0
      case X86_INS_INT:
638
        // do not print number in negative form
639
0
        imm = imm & 0xff;
640
0
        if (imm >= 0 && imm <= HEX_THRESHOLD)
641
0
          SStream_concat(O, "$%u", imm);
642
0
        else {
643
0
          SStream_concat(O, "$0x%x", imm);
644
0
        }
645
0
        break;
646
647
1.00k
      case X86_INS_LCALL:
648
2.13k
      case X86_INS_LJMP:
649
2.13k
      case X86_INS_JMP:
650
        // always print address in positive form
651
2.13k
        if (OpNo == 1) { // selector is ptr16
652
1.06k
          imm = imm & 0xffff;
653
1.06k
          opsize = 2;
654
1.06k
        } else
655
1.06k
          opsize = 4;
656
2.13k
        SStream_concat(O, "$0x%"PRIx64, imm);
657
2.13k
        break;
658
659
2.81k
      case X86_INS_AND:
660
5.77k
      case X86_INS_OR:
661
8.54k
      case X86_INS_XOR:
662
        // do not print number in negative form
663
8.54k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
664
780
          SStream_concat(O, "$%u", imm);
665
7.76k
        else {
666
7.76k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
667
7.76k
          SStream_concat(O, "$0x%"PRIx64, imm);
668
7.76k
        }
669
8.54k
        break;
670
671
3.86k
      case X86_INS_RET:
672
4.51k
      case X86_INS_RETF:
673
        // RET imm16
674
4.51k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
675
345
          SStream_concat(O, "$%u", imm);
676
4.16k
        else {
677
4.16k
          imm = 0xffff & imm;
678
4.16k
          SStream_concat(O, "$0x%x", imm);
679
4.16k
        }
680
4.51k
        break;
681
40.6k
    }
682
683
40.6k
    if (MI->csh->detail_opt) {
684
40.6k
      if (MI->csh->doing_mem) {
685
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
686
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
687
40.6k
      } else {
688
40.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
689
40.6k
        MI->has_imm = true;
690
40.6k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
691
692
40.6k
        if (opsize > 0) {
693
34.1k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
694
34.1k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
695
34.1k
        } else if (MI->op1_size > 0)
696
0
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->op1_size;
697
6.49k
        else
698
6.49k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
699
700
40.6k
        MI->flat_insn->detail->x86.op_count++;
701
40.6k
      }
702
40.6k
    }
703
40.6k
  }
704
368k
}
705
706
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
707
301k
{
708
301k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
709
301k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
710
301k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
711
301k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
712
301k
  uint64_t ScaleVal;
713
301k
  int segreg;
714
301k
  int64_t DispVal = 1;
715
716
301k
  if (MI->csh->detail_opt) {
717
301k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
718
719
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
720
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
721
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
722
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
723
301k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
724
300k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
725
300k
        }
726
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
727
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
728
729
301k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
730
301k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
731
301k
  }
732
733
  // If this has a segment register, print it.
734
301k
  segreg = MCOperand_getReg(SegReg);
735
301k
  if (segreg) {
736
9.30k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
737
9.30k
    SStream_concat0(O, ":");
738
739
9.30k
    if (MI->csh->detail_opt) {
740
9.30k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(segreg);
741
9.30k
    }
742
9.30k
  }
743
744
301k
  if (MCOperand_isImm(DispSpec)) {
745
301k
    DispVal = MCOperand_getImm(DispSpec);
746
301k
    if (MI->csh->detail_opt)
747
301k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
748
301k
    if (DispVal) {
749
97.1k
      if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
750
91.9k
        printInt64(O, DispVal);
751
91.9k
      } else {
752
        // only immediate as address of memory
753
5.14k
        if (DispVal < 0) {
754
1.86k
          SStream_concat(O, "0x%"PRIx64, arch_masks[MI->csh->mode] & DispVal);
755
3.27k
        } else {
756
3.27k
          if (DispVal > HEX_THRESHOLD)
757
2.91k
            SStream_concat(O, "0x%"PRIx64, DispVal);
758
357
          else
759
357
            SStream_concat(O, "%"PRIu64, DispVal);
760
3.27k
        }
761
5.14k
      }
762
97.1k
    }
763
301k
  }
764
765
301k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
766
296k
    SStream_concat0(O, "(");
767
768
296k
    if (MCOperand_getReg(BaseReg))
769
295k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
770
771
296k
        if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
772
104k
      SStream_concat0(O, ", ");
773
104k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
774
104k
      ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
775
104k
      if (MI->csh->detail_opt)
776
104k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
777
104k
      if (ScaleVal != 1) {
778
8.81k
        SStream_concat(O, ", %u", ScaleVal);
779
8.81k
      }
780
104k
    }
781
782
296k
    SStream_concat0(O, ")");
783
296k
  } else {
784
5.63k
    if (!DispVal)
785
492
      SStream_concat0(O, "0");
786
5.63k
  }
787
788
301k
  if (MI->csh->detail_opt)
789
301k
    MI->flat_insn->detail->x86.op_count++;
790
301k
}
791
792
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
793
7.59k
{
794
7.59k
  switch(MI->Opcode) {
795
419
    default: break;
796
821
    case X86_LEA16r:
797
821
         MI->x86opsize = 2;
798
821
         break;
799
553
    case X86_LEA32r:
800
1.17k
    case X86_LEA64_32r:
801
1.17k
         MI->x86opsize = 4;
802
1.17k
         break;
803
410
    case X86_LEA64r:
804
410
         MI->x86opsize = 8;
805
410
         break;
806
0
#ifndef CAPSTONE_X86_REDUCE
807
397
    case X86_BNDCL32rm:
808
1.06k
    case X86_BNDCN32rm:
809
1.94k
    case X86_BNDCU32rm:
810
2.70k
    case X86_BNDSTXmr:
811
3.53k
    case X86_BNDLDXrm:
812
3.84k
    case X86_BNDCL64rm:
813
4.24k
    case X86_BNDCN64rm:
814
4.77k
    case X86_BNDCU64rm:
815
4.77k
         MI->x86opsize = 16;
816
4.77k
         break;
817
7.59k
#endif
818
7.59k
  }
819
820
7.59k
  printMemReference(MI, OpNo, O);
821
7.59k
}
822
823
#include "X86InstPrinter.h"
824
825
// Include the auto-generated portion of the assembly writer.
826
#ifdef CAPSTONE_X86_REDUCE
827
#include "X86GenAsmWriter_reduce.inc"
828
#else
829
#include "X86GenAsmWriter.inc"
830
#endif
831
832
#include "X86GenRegisterName.inc"
833
834
static void printRegName(SStream *OS, unsigned RegNo)
835
1.05M
{
836
1.05M
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
837
1.05M
}
838
839
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
840
763k
{
841
763k
  x86_reg reg, reg2;
842
763k
  enum cs_ac_type access1, access2;
843
763k
  int i;
844
845
  // perhaps this instruction does not need printer
846
763k
  if (MI->assembly[0]) {
847
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
848
0
    return;
849
0
  }
850
851
  // Output CALLpcrel32 as "callq" in 64-bit mode.
852
  // In Intel annotation it's always emitted as "call".
853
  //
854
  // TODO: Probably this hack should be redesigned via InstAlias in
855
  // InstrInfo.td as soon as Requires clause is supported properly
856
  // for InstAlias.
857
763k
  if (MI->csh->mode == CS_MODE_64 && MCInst_getOpcode(MI) == X86_CALLpcrel32) {
858
0
    SStream_concat0(OS, "callq\t");
859
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
860
0
    printPCRelImm(MI, 0, OS);
861
0
    return;
862
0
  }
863
864
763k
  X86_lockrep(MI, OS);
865
763k
  printInstruction(MI, OS);
866
867
763k
  if (MI->has_imm) {
868
    // if op_count > 1, then this operand's size is taken from the destination op
869
125k
    if (MI->flat_insn->detail->x86.op_count > 1) {
870
65.2k
      if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP && MI->flat_insn->id != X86_INS_JMP) {
871
192k
        for (i = 0; i < MI->flat_insn->detail->x86.op_count; i++) {
872
129k
          if (MI->flat_insn->detail->x86.operands[i].type == X86_OP_IMM)
873
64.4k
            MI->flat_insn->detail->x86.operands[i].size =
874
64.4k
              MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count - 1].size;
875
129k
        }
876
63.4k
      }
877
65.2k
    } else
878
59.7k
      MI->flat_insn->detail->x86.operands[0].size = MI->imm_size;
879
125k
  }
880
881
763k
  if (MI->csh->detail_opt) {
882
763k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = {0};
883
884
    // some instructions need to supply immediate 1 in the first op
885
763k
    switch(MCInst_getOpcode(MI)) {
886
716k
      default:
887
716k
        break;
888
716k
      case X86_SHL8r1:
889
1.25k
      case X86_SHL16r1:
890
1.87k
      case X86_SHL32r1:
891
2.52k
      case X86_SHL64r1:
892
3.07k
      case X86_SAL8r1:
893
3.69k
      case X86_SAL16r1:
894
4.52k
      case X86_SAL32r1:
895
5.25k
      case X86_SAL64r1:
896
5.73k
      case X86_SHR8r1:
897
6.41k
      case X86_SHR16r1:
898
7.68k
      case X86_SHR32r1:
899
8.54k
      case X86_SHR64r1:
900
8.87k
      case X86_SAR8r1:
901
9.61k
      case X86_SAR16r1:
902
10.2k
      case X86_SAR32r1:
903
10.6k
      case X86_SAR64r1:
904
12.9k
      case X86_RCL8r1:
905
14.6k
      case X86_RCL16r1:
906
16.7k
      case X86_RCL32r1:
907
17.9k
      case X86_RCL64r1:
908
18.6k
      case X86_RCR8r1:
909
19.2k
      case X86_RCR16r1:
910
20.0k
      case X86_RCR32r1:
911
20.9k
      case X86_RCR64r1:
912
21.1k
      case X86_ROL8r1:
913
21.6k
      case X86_ROL16r1:
914
22.8k
      case X86_ROL32r1:
915
23.7k
      case X86_ROL64r1:
916
24.3k
      case X86_ROR8r1:
917
25.0k
      case X86_ROR16r1:
918
25.7k
      case X86_ROR32r1:
919
26.3k
      case X86_ROR64r1:
920
27.0k
      case X86_SHL8m1:
921
27.6k
      case X86_SHL16m1:
922
28.4k
      case X86_SHL32m1:
923
29.2k
      case X86_SHL64m1:
924
29.7k
      case X86_SAL8m1:
925
30.4k
      case X86_SAL16m1:
926
31.0k
      case X86_SAL32m1:
927
31.4k
      case X86_SAL64m1:
928
31.9k
      case X86_SHR8m1:
929
32.6k
      case X86_SHR16m1:
930
33.6k
      case X86_SHR32m1:
931
34.1k
      case X86_SHR64m1:
932
34.6k
      case X86_SAR8m1:
933
35.4k
      case X86_SAR16m1:
934
36.1k
      case X86_SAR32m1:
935
36.7k
      case X86_SAR64m1:
936
37.0k
      case X86_RCL8m1:
937
37.5k
      case X86_RCL16m1:
938
38.3k
      case X86_RCL32m1:
939
38.8k
      case X86_RCL64m1:
940
39.2k
      case X86_RCR8m1:
941
39.7k
      case X86_RCR16m1:
942
40.3k
      case X86_RCR32m1:
943
41.2k
      case X86_RCR64m1:
944
42.0k
      case X86_ROL8m1:
945
42.7k
      case X86_ROL16m1:
946
43.6k
      case X86_ROL32m1:
947
44.0k
      case X86_ROL64m1:
948
44.6k
      case X86_ROR8m1:
949
45.3k
      case X86_ROR16m1:
950
46.5k
      case X86_ROR32m1:
951
47.4k
      case X86_ROR64m1:
952
        // shift all the ops right to leave 1st slot for this new register op
953
47.4k
        memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
954
47.4k
            sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
955
47.4k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_IMM;
956
47.4k
        MI->flat_insn->detail->x86.operands[0].imm = 1;
957
47.4k
        MI->flat_insn->detail->x86.operands[0].size = 1;
958
47.4k
        MI->flat_insn->detail->x86.op_count++;
959
763k
    }
960
961
    // special instruction needs to supply register op
962
    // first op can be embedded in the asm by llvm.
963
    // so we have to add the missing register as the first operand
964
965
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
966
967
763k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
968
763k
    if (reg) {
969
      // shift all the ops right to leave 1st slot for this new register op
970
47.2k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
971
47.2k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
972
47.2k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
973
47.2k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
974
47.2k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
975
47.2k
      MI->flat_insn->detail->x86.operands[0].access = access1;
976
977
47.2k
      MI->flat_insn->detail->x86.op_count++;
978
716k
    } else {
979
716k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
980
981
19.5k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
982
19.5k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
983
19.5k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
984
19.5k
        MI->flat_insn->detail->x86.operands[0].access = access1;
985
19.5k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
986
19.5k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
987
19.5k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
988
19.5k
        MI->flat_insn->detail->x86.operands[1].access = access2;
989
19.5k
        MI->flat_insn->detail->x86.op_count = 2;
990
19.5k
      }
991
716k
    }
992
993
763k
#ifndef CAPSTONE_DIET
994
763k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
995
763k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
996
763k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
997
763k
#endif
998
763k
  }
999
763k
}
1000
1001
#endif