Coverage Report

Created: 2025-07-18 06:43

/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
4.09k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
4.57k
#define BIT_5(A)  ((A) & 0x00000020)
61
15.2k
#define BIT_6(A)  ((A) & 0x00000040)
62
15.2k
#define BIT_7(A)  ((A) & 0x00000080)
63
37.7k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
2.04k
#define BIT_A(A)  ((A) & 0x00000400)
66
40.6k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
39.9k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
2.29k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
167k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
346k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
22.5k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
37.7k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
15.2k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
15.2k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
31.2k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
50.0k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
31.2k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
31.2k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
15.2k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
7.23k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
15.2k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
3.78k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
30.4k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
30.4k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.22M
{
149
1.22M
  const uint16_t v0 = info->code[addr + 0];
150
1.22M
  const uint16_t v1 = info->code[addr + 1];
151
1.22M
  return (v0 << 8) | v1;
152
1.22M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
537k
{
156
537k
  const uint32_t v0 = info->code[addr + 0];
157
537k
  const uint32_t v1 = info->code[addr + 1];
158
537k
  const uint32_t v2 = info->code[addr + 2];
159
537k
  const uint32_t v3 = info->code[addr + 3];
160
537k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
537k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
218
{
165
218
  const uint64_t v0 = info->code[addr + 0];
166
218
  const uint64_t v1 = info->code[addr + 1];
167
218
  const uint64_t v2 = info->code[addr + 2];
168
218
  const uint64_t v3 = info->code[addr + 3];
169
218
  const uint64_t v4 = info->code[addr + 4];
170
218
  const uint64_t v5 = info->code[addr + 5];
171
218
  const uint64_t v6 = info->code[addr + 6];
172
218
  const uint64_t v7 = info->code[addr + 7];
173
218
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
218
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.23M
{
178
1.23M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.23M
  if (info->code_len < addr + 2) {
180
1.94k
    return 0xaaaa;
181
1.94k
  }
182
1.22M
  return m68k_read_disassembler_16(info, addr);
183
1.23M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
543k
{
187
543k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
543k
  if (info->code_len < addr + 4) {
189
5.80k
    return 0xaaaaaaaa;
190
5.80k
  }
191
537k
  return m68k_read_disassembler_32(info, addr);
192
543k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
232
{
196
232
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
232
  if (info->code_len < addr + 8) {
198
14
    return 0xaaaaaaaaaaaaaaaaLL;
199
14
  }
200
218
  return m68k_read_disassembler_64(info, addr);
201
232
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
113k
  do {           \
269
113k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
35.3k
      d68000_invalid(info);   \
271
35.3k
      return;       \
272
35.3k
    }          \
273
113k
  } while (0)
274
275
41.1k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.18M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
543k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
232
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
41.1k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
674k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
25.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
232
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
24.8k
{
302
24.8k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
24.8k
}
304
305
static int make_int_16(int value)
306
9.32k
{
307
9.32k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
9.32k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
37.7k
{
312
37.7k
  uint32_t extension = read_imm_16(info);
313
314
37.7k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
37.7k
  if (EXT_FULL(extension)) {
317
15.2k
    uint32_t preindex;
318
15.2k
    uint32_t postindex;
319
320
15.2k
    op->mem.base_reg = M68K_REG_INVALID;
321
15.2k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
15.2k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
15.2k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
15.2k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
8.47k
      if (is_pc) {
335
1.18k
        op->mem.base_reg = M68K_REG_PC;
336
7.29k
      } else {
337
7.29k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
7.29k
      }
339
8.47k
    }
340
341
15.2k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
8.68k
      if (EXT_INDEX_AR(extension)) {
343
3.01k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
5.67k
      } else {
345
5.67k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
5.67k
      }
347
348
8.68k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
8.68k
      if (EXT_INDEX_SCALE(extension)) {
351
5.28k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
5.28k
      }
353
8.68k
    }
354
355
15.2k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
15.2k
    postindex = (extension & 7) > 4;
357
358
15.2k
    if (preindex) {
359
5.60k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
9.59k
    } else if (postindex) {
361
4.69k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
4.69k
    }
363
364
15.2k
    return;
365
15.2k
  }
366
367
22.5k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
22.5k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
22.5k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.91k
    if (is_pc) {
372
356
      op->mem.base_reg = M68K_REG_PC;
373
356
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.55k
    } else {
375
1.55k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.55k
    }
377
20.6k
  } else {
378
20.6k
    if (is_pc) {
379
2.44k
      op->mem.base_reg = M68K_REG_PC;
380
2.44k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
18.1k
    } else {
382
18.1k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
18.1k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
18.1k
    }
385
386
20.6k
    op->mem.disp = (int8_t)(extension & 0xff);
387
20.6k
  }
388
389
22.5k
  if (EXT_INDEX_SCALE(extension)) {
390
13.5k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
13.5k
  }
392
22.5k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
362k
{
397
  // default to memory
398
399
362k
  op->type = M68K_OP_MEM;
400
401
362k
  switch (instruction & 0x3f) {
402
114k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
114k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
114k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
114k
      op->type = M68K_OP_REG;
407
114k
      break;
408
409
17.8k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
17.8k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
17.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
17.8k
      op->type = M68K_OP_REG;
414
17.8k
      break;
415
416
43.0k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
43.0k
      op->address_mode = M68K_AM_REGI_ADDR;
419
43.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
43.0k
      break;
421
422
39.5k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
39.5k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
39.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
39.5k
      break;
427
428
63.5k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
63.5k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
63.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
63.5k
      break;
433
434
25.9k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
25.9k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
25.9k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
25.9k
      op->mem.disp = (int16_t)read_imm_16(info);
439
25.9k
      break;
440
441
33.4k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
33.4k
      get_with_index_address_mode(info, op, instruction, size, false);
444
33.4k
      break;
445
446
5.54k
    case 0x38:
447
      /* absolute short address */
448
5.54k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
5.54k
      op->imm = read_imm_16(info);
450
5.54k
      break;
451
452
2.39k
    case 0x39:
453
      /* absolute long address */
454
2.39k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.39k
      op->imm = read_imm_32(info);
456
2.39k
      break;
457
458
5.47k
    case 0x3a:
459
      /* program counter with displacement */
460
5.47k
      op->address_mode = M68K_AM_PCI_DISP;
461
5.47k
      op->mem.disp = (int16_t)read_imm_16(info);
462
5.47k
      break;
463
464
4.32k
    case 0x3b:
465
      /* program counter with index */
466
4.32k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.32k
      break;
468
469
5.40k
    case 0x3c:
470
5.40k
      op->address_mode = M68K_AM_IMMEDIATE;
471
5.40k
      op->type = M68K_OP_IMM;
472
473
5.40k
      if (size == 1)
474
1.54k
        op->imm = read_imm_8(info) & 0xff;
475
3.86k
      else if (size == 2)
476
2.19k
        op->imm = read_imm_16(info) & 0xffff;
477
1.67k
      else if (size == 4)
478
1.44k
        op->imm = read_imm_32(info);
479
232
      else
480
232
        op->imm = read_imm_64(info);
481
482
5.40k
      break;
483
484
1.32k
    default:
485
1.32k
      break;
486
362k
  }
487
362k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
84.1k
{
491
84.1k
  info->groups[info->groups_count++] = (uint8_t)group;
492
84.1k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
496k
{
496
496k
  cs_m68k* ext;
497
498
496k
  MCInst_setOpcode(info->inst, opcode);
499
500
496k
  ext = &info->extension;
501
502
496k
  ext->op_count = (uint8_t)count;
503
496k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
496k
  ext->op_size.cpu_size = size;
505
506
496k
  return ext;
507
496k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
40.2k
{
511
40.2k
  cs_m68k_op* op0;
512
40.2k
  cs_m68k_op* op1;
513
40.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
40.2k
  op0 = &ext->operands[0];
516
40.2k
  op1 = &ext->operands[1];
517
518
40.2k
  if (isDreg) {
519
40.2k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
40.2k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
40.2k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
40.2k
  get_ea_mode_op(info, op1, info->ir, size);
527
40.2k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
40.2k
{
531
40.2k
  build_re_gen_1(info, true, opcode, size);
532
40.2k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
41.5k
{
536
41.5k
  cs_m68k_op* op0;
537
41.5k
  cs_m68k_op* op1;
538
41.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
41.5k
  op0 = &ext->operands[0];
541
41.5k
  op1 = &ext->operands[1];
542
543
41.5k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
41.5k
  if (isDreg) {
546
41.5k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
41.5k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
41.5k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
41.5k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
8.67k
{
556
8.67k
  cs_m68k_op* op0;
557
8.67k
  cs_m68k_op* op1;
558
8.67k
  cs_m68k_op* op2;
559
8.67k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
8.67k
  op0 = &ext->operands[0];
562
8.67k
  op1 = &ext->operands[1];
563
8.67k
  op2 = &ext->operands[2];
564
565
8.67k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
8.67k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
8.67k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
8.67k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
8.67k
  if (imm > 0) {
572
1.81k
    ext->op_count = 3;
573
1.81k
    op2->type = M68K_OP_IMM;
574
1.81k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.81k
    op2->imm = imm;
576
1.81k
  }
577
8.67k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
12.2k
{
581
12.2k
  cs_m68k_op* op0;
582
12.2k
  cs_m68k_op* op1;
583
12.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
12.2k
  op0 = &ext->operands[0];
586
12.2k
  op1 = &ext->operands[1];
587
588
12.2k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
12.2k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
12.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
12.2k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
12.2k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
52.3k
{
597
52.3k
  cs_m68k_op* op0;
598
52.3k
  cs_m68k_op* op1;
599
52.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
52.3k
  op0 = &ext->operands[0];
602
52.3k
  op1 = &ext->operands[1];
603
604
52.3k
  op0->type = M68K_OP_IMM;
605
52.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
52.3k
  op0->imm = imm;
607
608
52.3k
  get_ea_mode_op(info, op1, info->ir, size);
609
52.3k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
15.4k
{
613
15.4k
  cs_m68k_op* op0;
614
15.4k
  cs_m68k_op* op1;
615
15.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
15.4k
  op0 = &ext->operands[0];
618
15.4k
  op1 = &ext->operands[1];
619
620
15.4k
  op0->type = M68K_OP_IMM;
621
15.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
15.4k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
15.4k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
15.4k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
15.4k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
15.9k
{
630
15.9k
  cs_m68k_op* op0;
631
15.9k
  cs_m68k_op* op1;
632
15.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
15.9k
  op0 = &ext->operands[0];
635
15.9k
  op1 = &ext->operands[1];
636
637
15.9k
  op0->type = M68K_OP_IMM;
638
15.9k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
15.9k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
15.9k
  get_ea_mode_op(info, op1, info->ir, size);
642
15.9k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
6.00k
{
646
6.00k
  cs_m68k_op* op0;
647
6.00k
  cs_m68k_op* op1;
648
6.00k
  cs_m68k_op* op2;
649
6.00k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
6.00k
  op0 = &ext->operands[0];
652
6.00k
  op1 = &ext->operands[1];
653
6.00k
  op2 = &ext->operands[2];
654
655
6.00k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
6.00k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
6.00k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
6.00k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
6.00k
  if (imm > 0) {
662
2.10k
    ext->op_count = 3;
663
2.10k
    op2->type = M68K_OP_IMM;
664
2.10k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.10k
    op2->imm = imm;
666
2.10k
  }
667
6.00k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
34.7k
{
671
34.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
34.7k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
34.7k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
22.0k
{
677
22.0k
  cs_m68k_op* op0;
678
22.0k
  cs_m68k_op* op1;
679
22.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
22.0k
  op0 = &ext->operands[0];
682
22.0k
  op1 = &ext->operands[1];
683
684
22.0k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
22.0k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
22.0k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
22.0k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
55.8k
{
692
55.8k
  cs_m68k_op* op0;
693
55.8k
  cs_m68k_op* op1;
694
55.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
55.8k
  op0 = &ext->operands[0];
697
55.8k
  op1 = &ext->operands[1];
698
699
55.8k
  get_ea_mode_op(info, op0, info->ir, size);
700
55.8k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
55.8k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.08k
{
705
2.08k
  cs_m68k_op* op0;
706
2.08k
  cs_m68k_op* op1;
707
2.08k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.08k
  op0 = &ext->operands[0];
710
2.08k
  op1 = &ext->operands[1];
711
712
2.08k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.08k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.08k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.08k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.08k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.89k
{
721
1.89k
  cs_m68k_op* op0;
722
1.89k
  cs_m68k_op* op1;
723
1.89k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.89k
  op0 = &ext->operands[0];
726
1.89k
  op1 = &ext->operands[1];
727
728
1.89k
  op0->type = M68K_OP_IMM;
729
1.89k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.89k
  op0->imm = imm;
731
732
1.89k
  op1->address_mode = M68K_AM_NONE;
733
1.89k
  op1->reg = reg;
734
1.89k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
29.0k
{
738
29.0k
  cs_m68k_op* op;
739
29.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
29.0k
  op = &ext->operands[0];
742
743
29.0k
  op->type = M68K_OP_BR_DISP;
744
29.0k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
29.0k
  op->br_disp.disp = displacement;
746
29.0k
  op->br_disp.disp_size = size;
747
748
29.0k
  set_insn_group(info, M68K_GRP_JUMP);
749
29.0k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
29.0k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
5.55k
{
754
5.55k
  cs_m68k_op* op;
755
5.55k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
5.55k
  op = &ext->operands[0];
758
759
5.55k
  op->type = M68K_OP_IMM;
760
5.55k
  op->address_mode = M68K_AM_IMMEDIATE;
761
5.55k
  op->imm = immediate;
762
763
5.55k
  set_insn_group(info, M68K_GRP_JUMP);
764
5.55k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
21.1k
{
768
21.1k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
21.1k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.50k
{
773
1.50k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.50k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
2.08k
{
778
2.08k
  cs_m68k_op* op0;
779
2.08k
  cs_m68k_op* op1;
780
2.08k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
2.08k
  op0 = &ext->operands[0];
783
2.08k
  op1 = &ext->operands[1];
784
785
2.08k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
2.08k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
2.08k
  op1->type = M68K_OP_BR_DISP;
789
2.08k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
2.08k
  op1->br_disp.disp = displacement;
791
2.08k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
2.08k
  set_insn_group(info, M68K_GRP_JUMP);
794
2.08k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
2.08k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
1.27k
{
799
1.27k
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
1.27k
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
783
{
804
783
  cs_m68k_op* op0;
805
783
  cs_m68k_op* op1;
806
783
  cs_m68k_op* op2;
807
783
  uint32_t extension = read_imm_16(info);
808
783
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
783
  op0 = &ext->operands[0];
811
783
  op1 = &ext->operands[1];
812
783
  op2 = &ext->operands[2];
813
814
783
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
783
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
783
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
783
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
783
  get_ea_mode_op(info, op2, info->ir, size);
821
783
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
4.57k
{
825
4.57k
  uint8_t offset;
826
4.57k
  uint8_t width;
827
4.57k
  cs_m68k_op* op_ea;
828
4.57k
  cs_m68k_op* op1;
829
4.57k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
4.57k
  uint32_t extension = read_imm_16(info);
831
832
4.57k
  op_ea = &ext->operands[0];
833
4.57k
  op1 = &ext->operands[1];
834
835
4.57k
  if (BIT_B(extension))
836
2.51k
    offset = (extension >> 6) & 7;
837
2.05k
  else
838
2.05k
    offset = (extension >> 6) & 31;
839
840
4.57k
  if (BIT_5(extension))
841
2.74k
    width = extension & 7;
842
1.83k
  else
843
1.83k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
4.57k
  if (has_d_arg) {
846
2.56k
    ext->op_count = 2;
847
2.56k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
2.56k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
2.56k
  }
850
851
4.57k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
4.57k
  op_ea->mem.bitfield = 1;
854
4.57k
  op_ea->mem.width = width;
855
4.57k
  op_ea->mem.offset = offset;
856
4.57k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
725
{
860
725
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
725
  cs_m68k_op* op;
862
863
725
  op = &ext->operands[0];
864
865
725
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
725
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
725
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.64k
{
871
1.64k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.64k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
19.1k
  for (v >>= 1; v; v >>= 1) {
875
17.4k
    r <<= 1;
876
17.4k
    r |= v & 1;
877
17.4k
    s--;
878
17.4k
  }
879
880
1.64k
  return r <<= s; // shift when v's highest bits are zero
881
1.64k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.70k
{
885
1.70k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.70k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
8.86k
  for (v >>= 1; v; v >>= 1) {
889
7.16k
    r <<= 1;
890
7.16k
    r |= v & 1;
891
7.16k
    s--;
892
7.16k
  }
893
894
1.70k
  return r <<= s; // shift when v's highest bits are zero
895
1.70k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.62k
{
900
3.62k
  cs_m68k_op* op0;
901
3.62k
  cs_m68k_op* op1;
902
3.62k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.62k
  op0 = &ext->operands[0];
905
3.62k
  op1 = &ext->operands[1];
906
907
3.62k
  op0->type = M68K_OP_REG_BITS;
908
3.62k
  op0->register_bits = read_imm_16(info);
909
910
3.62k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.62k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.64k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.62k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
2.56k
{
918
2.56k
  cs_m68k_op* op0;
919
2.56k
  cs_m68k_op* op1;
920
2.56k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
2.56k
  op0 = &ext->operands[0];
923
2.56k
  op1 = &ext->operands[1];
924
925
2.56k
  op1->type = M68K_OP_REG_BITS;
926
2.56k
  op1->register_bits = read_imm_16(info);
927
928
2.56k
  get_ea_mode_op(info, op0, info->ir, size);
929
2.56k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
76.0k
{
933
76.0k
  cs_m68k_op* op;
934
76.0k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
76.0k
  MCInst_setOpcode(info->inst, opcode);
937
938
76.0k
  op = &ext->operands[0];
939
940
76.0k
  op->type = M68K_OP_IMM;
941
76.0k
  op->address_mode = M68K_AM_IMMEDIATE;
942
76.0k
  op->imm = data;
943
76.0k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
882
{
947
882
  build_imm(info, M68K_INS_ILLEGAL, data);
948
882
}
949
950
static void build_invalid(m68k_info *info, int data)
951
75.1k
{
952
75.1k
  build_imm(info, M68K_INS_INVALID, data);
953
75.1k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
3.48k
{
957
3.48k
  uint32_t word3;
958
3.48k
  uint32_t extension;
959
3.48k
  cs_m68k_op* op0;
960
3.48k
  cs_m68k_op* op1;
961
3.48k
  cs_m68k_op* op2;
962
3.48k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
3.48k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
3.48k
  word3 = peek_imm_32(info) & 0xffff;
967
3.48k
  if (!instruction_is_valid(info, word3))
968
1.18k
    return;
969
970
2.29k
  op0 = &ext->operands[0];
971
2.29k
  op1 = &ext->operands[1];
972
2.29k
  op2 = &ext->operands[2];
973
974
2.29k
  extension = read_imm_32(info);
975
976
2.29k
  op0->address_mode = M68K_AM_NONE;
977
2.29k
  op0->type = M68K_OP_REG_PAIR;
978
2.29k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
2.29k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
2.29k
  op1->address_mode = M68K_AM_NONE;
982
2.29k
  op1->type = M68K_OP_REG_PAIR;
983
2.29k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
2.29k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
2.29k
  reg_0 = (extension >> 28) & 7;
987
2.29k
  reg_1 = (extension >> 12) & 7;
988
989
2.29k
  op2->address_mode = M68K_AM_NONE;
990
2.29k
  op2->type = M68K_OP_REG_PAIR;
991
2.29k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
2.29k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
2.29k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
791
{
997
791
  cs_m68k_op* op0;
998
791
  cs_m68k_op* op1;
999
791
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
791
  uint32_t extension = read_imm_16(info);
1002
1003
791
  if (BIT_B(extension))
1004
148
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
643
  else
1006
643
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
791
  op0 = &ext->operands[0];
1009
791
  op1 = &ext->operands[1];
1010
1011
791
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
791
  op1->address_mode = M68K_AM_NONE;
1014
791
  op1->type = M68K_OP_REG;
1015
791
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
791
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.95k
{
1020
1.95k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.95k
  int i;
1022
1023
5.85k
  for (i = 0; i < 2; ++i) {
1024
3.90k
    cs_m68k_op* op = &ext->operands[i];
1025
3.90k
    const int d = data[i];
1026
3.90k
    const int m = modes[i];
1027
1028
3.90k
    op->type = M68K_OP_MEM;
1029
1030
3.90k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
2.72k
      op->address_mode = m;
1032
2.72k
      op->reg = M68K_REG_A0 + d;
1033
2.72k
    } else {
1034
1.17k
      op->address_mode = m;
1035
1.17k
      op->imm = d;
1036
1.17k
    }
1037
3.90k
  }
1038
1.95k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
724
{
1042
724
  cs_m68k_op* op0;
1043
724
  cs_m68k_op* op1;
1044
724
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
724
  op0 = &ext->operands[0];
1047
724
  op1 = &ext->operands[1];
1048
1049
724
  op0->address_mode = M68K_AM_NONE;
1050
724
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
724
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
724
  op1->type = M68K_OP_IMM;
1054
724
  op1->imm = disp;
1055
724
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
4.21k
{
1059
4.21k
  cs_m68k_op* op0;
1060
4.21k
  cs_m68k_op* op1;
1061
4.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
4.21k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
1.02k
    case 0:
1066
1.02k
      d68000_invalid(info);
1067
1.02k
      return;
1068
      // Line
1069
257
    case 1:
1070
257
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
257
      break;
1072
      // Page
1073
2.46k
    case 2:
1074
2.46k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
2.46k
      break;
1076
      // All
1077
470
    case 3:
1078
470
      ext->op_count = 1;
1079
470
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
470
      break;
1081
4.21k
  }
1082
1083
3.19k
  op0 = &ext->operands[0];
1084
3.19k
  op1 = &ext->operands[1];
1085
1086
3.19k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
3.19k
  op0->type = M68K_OP_IMM;
1088
3.19k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
3.19k
  op1->type = M68K_OP_MEM;
1091
3.19k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
3.19k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
3.19k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.24k
{
1097
1.24k
  cs_m68k_op* op0;
1098
1.24k
  cs_m68k_op* op1;
1099
1.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.24k
  op0 = &ext->operands[0];
1102
1.24k
  op1 = &ext->operands[1];
1103
1104
1.24k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.24k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.24k
  op1->type = M68K_OP_MEM;
1108
1.24k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.24k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.24k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.57k
{
1114
2.57k
  cs_m68k_op* op0;
1115
2.57k
  cs_m68k_op* op1;
1116
2.57k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.57k
  op0 = &ext->operands[0];
1119
2.57k
  op1 = &ext->operands[1];
1120
1121
2.57k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.57k
  op0->type = M68K_OP_MEM;
1123
2.57k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.57k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.57k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.57k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.51k
{
1131
1.51k
  cs_m68k_op* op0;
1132
1.51k
  cs_m68k_op* op1;
1133
1.51k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.51k
  uint32_t extension = read_imm_16(info);
1135
1136
1.51k
  op0 = &ext->operands[0];
1137
1.51k
  op1 = &ext->operands[1];
1138
1139
1.51k
  if (BIT_B(extension)) {
1140
841
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
841
    get_ea_mode_op(info, op1, info->ir, size);
1142
841
  } else {
1143
669
    get_ea_mode_op(info, op0, info->ir, size);
1144
669
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
669
  }
1146
1.51k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
41.5k
{
1150
41.5k
  build_er_gen_1(info, true, opcode, size);
1151
41.5k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
39.3k
{
1194
39.3k
  build_invalid(info, info->ir);
1195
39.3k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
882
{
1199
882
  build_illegal(info, info->ir);
1200
882
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
15.0k
{
1204
15.0k
  build_invalid(info, info->ir);
1205
15.0k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
20.7k
{
1209
20.7k
  build_invalid(info, info->ir);
1210
20.7k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
1.05k
{
1214
1.05k
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
1.05k
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
434
{
1219
434
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
434
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.45k
{
1224
1.45k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.45k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
1.49k
{
1229
1.49k
  build_er_1(info, M68K_INS_ADD, 2);
1230
1.49k
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
1.00k
{
1234
1.00k
  build_er_1(info, M68K_INS_ADD, 4);
1235
1.00k
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
940
{
1239
940
  build_re_1(info, M68K_INS_ADD, 1);
1240
940
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
932
{
1244
932
  build_re_1(info, M68K_INS_ADD, 2);
1245
932
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
1.28k
{
1249
1.28k
  build_re_1(info, M68K_INS_ADD, 4);
1250
1.28k
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
3.10k
{
1254
3.10k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
3.10k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
4.49k
{
1259
4.49k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
4.49k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
2.10k
{
1264
2.10k
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
2.10k
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
1.02k
{
1269
1.02k
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
1.02k
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
641
{
1274
641
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
641
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.51k
{
1279
1.51k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.51k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.95k
{
1284
3.95k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.95k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.32k
{
1289
1.32k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.32k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
846
{
1294
846
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
846
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
565
{
1299
565
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
565
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
283
{
1304
283
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
283
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
875
{
1309
875
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
875
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
734
{
1314
734
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
734
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
215
{
1319
215
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
215
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.49k
{
1324
1.49k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.49k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.23k
{
1329
1.23k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.23k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
1.09k
{
1334
1.09k
  build_er_1(info, M68K_INS_AND, 4);
1335
1.09k
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
482
{
1339
482
  build_re_1(info, M68K_INS_AND, 1);
1340
482
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
1.05k
{
1344
1.05k
  build_re_1(info, M68K_INS_AND, 2);
1345
1.05k
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
613
{
1349
613
  build_re_1(info, M68K_INS_AND, 4);
1350
613
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.71k
{
1354
1.71k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.71k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
844
{
1359
844
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
844
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
963
{
1364
963
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
963
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
169
{
1369
169
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
169
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
233
{
1374
233
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
233
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.41k
{
1379
1.41k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.41k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
655
{
1384
655
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
655
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
945
{
1389
945
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
945
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
346
{
1394
346
  build_r(info, M68K_INS_ASR, 1);
1395
346
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
391
{
1399
391
  build_r(info, M68K_INS_ASR, 2);
1400
391
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
632
{
1404
632
  build_r(info, M68K_INS_ASR, 4);
1405
632
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
839
{
1409
839
  build_ea(info, M68K_INS_ASR, 2);
1410
839
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.31k
{
1414
1.31k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.31k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
824
{
1419
824
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
824
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
500
{
1424
500
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
500
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
641
{
1429
641
  build_r(info, M68K_INS_ASL, 1);
1430
641
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
547
{
1434
547
  build_r(info, M68K_INS_ASL, 2);
1435
547
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
533
{
1439
533
  build_r(info, M68K_INS_ASL, 4);
1440
533
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
881
{
1444
881
  build_ea(info, M68K_INS_ASL, 2);
1445
881
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
18.6k
{
1449
18.6k
  build_bcc(info, 1, make_int_8(info->ir));
1450
18.6k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
2.18k
{
1454
2.18k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
2.18k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
706
{
1459
706
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
232
  build_bcc(info, 4, read_imm_32(info));
1461
232
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
3.47k
{
1465
3.47k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
3.47k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
396
{
1470
396
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
396
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.85k
{
1475
2.85k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.85k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
121
{
1480
121
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
121
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.92k
{
1485
1.92k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
1.24k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
1.24k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
1.10k
{
1491
1.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
833
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
833
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
476
{
1498
476
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
318
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
318
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
784
{
1504
784
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
482
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
482
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
935
{
1510
935
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
629
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
629
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
1.40k
{
1516
1.40k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
917
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
917
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
734
{
1522
734
  cs_m68k* ext = &info->extension;
1523
734
  cs_m68k_op temp;
1524
1525
734
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
539
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
539
  temp = ext->operands[0];
1531
539
  ext->operands[0] = ext->operands[1];
1532
539
  ext->operands[1] = temp;
1533
539
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
323
{
1537
323
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
206
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
206
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
647
{
1543
647
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
647
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.90k
{
1548
3.90k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.90k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
524
{
1553
524
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
524
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
470
{
1558
470
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
352
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
352
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
4.08k
{
1564
4.08k
  build_re_1(info, M68K_INS_BSET, 1);
1565
4.08k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
154
{
1569
154
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
154
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.24k
{
1574
2.24k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.24k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
675
{
1579
675
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
675
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
1.04k
{
1584
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
284
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
284
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
6.32k
{
1590
6.32k
  build_re_1(info, M68K_INS_BTST, 4);
1591
6.32k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
236
{
1595
236
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
236
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
317
{
1600
317
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
353
{
1606
353
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
68
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
68
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
945
{
1612
945
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
505
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
505
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
357
{
1618
357
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
210
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
210
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
2.62k
{
1624
2.62k
  build_cas2(info, 2);
1625
2.62k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
851
{
1629
851
  build_cas2(info, 4);
1630
851
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
828
{
1634
828
  build_er_1(info, M68K_INS_CHK, 2);
1635
828
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.49k
{
1639
1.49k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
817
  build_er_1(info, M68K_INS_CHK, 4);
1641
817
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
714
{
1645
714
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
397
  build_chk2_cmp2(info, 1);
1647
397
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
748
{
1651
748
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
274
  build_chk2_cmp2(info, 2);
1653
274
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
254
{
1657
254
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
120
  build_chk2_cmp2(info, 4);
1659
120
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
2.55k
{
1663
2.55k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
920
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
920
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
476
{
1669
476
  build_ea(info, M68K_INS_CLR, 1);
1670
476
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
1.14k
{
1674
1.14k
  build_ea(info, M68K_INS_CLR, 2);
1675
1.14k
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
547
{
1679
547
  build_ea(info, M68K_INS_CLR, 4);
1680
547
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
2.00k
{
1684
2.00k
  build_er_1(info, M68K_INS_CMP, 1);
1685
2.00k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.84k
{
1689
1.84k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.84k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.75k
{
1694
3.75k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.75k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
703
{
1699
703
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
703
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
853
{
1704
853
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
853
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
1.10k
{
1709
1.10k
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
1.10k
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
423
{
1714
423
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
168
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
168
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
554
{
1720
554
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
278
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
278
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
563
{
1726
563
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
563
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
523
{
1731
523
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
386
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
386
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
799
{
1737
799
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
652
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
652
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
301
{
1743
301
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
301
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
351
{
1748
351
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
176
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
176
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
531
{
1754
531
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
256
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
256
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
461
{
1760
461
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
461
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
1.27k
{
1765
1.27k
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
1.27k
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
351
{
1770
351
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
351
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
6.54k
{
1775
6.54k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
6.54k
  op->type = M68K_OP_BR_DISP;
1777
6.54k
  op->br_disp.disp = displacement;
1778
6.54k
  op->br_disp.disp_size = size;
1779
6.54k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.74k
{
1783
3.74k
  cs_m68k_op* op0;
1784
3.74k
  cs_m68k* ext;
1785
3.74k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.92k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
284
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
284
    info->pc += 2;
1791
284
    return;
1792
284
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.64k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.64k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.64k
  op0 = &ext->operands[0];
1799
1800
2.64k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.64k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.64k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.64k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.57k
{
1808
4.57k
  cs_m68k* ext;
1809
4.57k
  cs_m68k_op* op0;
1810
1811
4.57k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.68k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.68k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.68k
  op0 = &ext->operands[0];
1818
1819
2.68k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.68k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.68k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.68k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.87k
{
1827
1.87k
  cs_m68k* ext;
1828
1.87k
  cs_m68k_op* op0;
1829
1.87k
  cs_m68k_op* op1;
1830
1.87k
  uint32_t ext1, ext2;
1831
1832
1.87k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.22k
  ext1 = read_imm_16(info);
1835
1.22k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.22k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.22k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.22k
  op0 = &ext->operands[0];
1842
1.22k
  op1 = &ext->operands[1];
1843
1844
1.22k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.22k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.22k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.22k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.22k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.49k
{
1854
2.49k
  cs_m68k_op* special;
1855
2.49k
  cs_m68k_op* op_ea;
1856
1857
2.49k
  int regsel = (extension >> 10) & 0x7;
1858
2.49k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.49k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.49k
  special = &ext->operands[0];
1863
2.49k
  op_ea = &ext->operands[1];
1864
1865
2.49k
  if (!dir) {
1866
1.61k
    cs_m68k_op* t = special;
1867
1.61k
    special = op_ea;
1868
1.61k
    op_ea = t;
1869
1.61k
  }
1870
1871
2.49k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.49k
  if (regsel & 4)
1874
868
    special->reg = M68K_REG_FPCR;
1875
1.62k
  else if (regsel & 2)
1876
316
    special->reg = M68K_REG_FPSR;
1877
1.30k
  else if (regsel & 1)
1878
659
    special->reg = M68K_REG_FPIAR;
1879
2.49k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
4.59k
{
1883
4.59k
  cs_m68k_op* op_reglist;
1884
4.59k
  cs_m68k_op* op_ea;
1885
4.59k
  int dir = (extension >> 13) & 0x1;
1886
4.59k
  int mode = (extension >> 11) & 0x3;
1887
4.59k
  uint32_t reglist = extension & 0xff;
1888
4.59k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
4.59k
  op_reglist = &ext->operands[0];
1891
4.59k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
4.59k
  if (!dir) {
1896
922
    cs_m68k_op* t = op_reglist;
1897
922
    op_reglist = op_ea;
1898
922
    op_ea = t;
1899
922
  }
1900
1901
4.59k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
4.59k
  switch (mode) {
1904
689
    case 1 : // Dynamic list in dn register
1905
689
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
689
      break;
1907
1908
1.35k
    case 0 :
1909
1.35k
      op_reglist->address_mode = M68K_AM_NONE;
1910
1.35k
      op_reglist->type = M68K_OP_REG_BITS;
1911
1.35k
      op_reglist->register_bits = reglist << 16;
1912
1.35k
      break;
1913
1914
1.70k
    case 2 : // Static list
1915
1.70k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.70k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.70k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.70k
      break;
1919
4.59k
  }
1920
4.59k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
28.2k
{
1924
28.2k
  cs_m68k *ext;
1925
28.2k
  cs_m68k_op* op0;
1926
28.2k
  cs_m68k_op* op1;
1927
28.2k
  bool supports_single_op;
1928
28.2k
  uint32_t next;
1929
28.2k
  int rm, src, dst, opmode;
1930
1931
1932
28.2k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
26.1k
  supports_single_op = true;
1935
1936
26.1k
  next = read_imm_16(info);
1937
1938
26.1k
  rm = (next >> 14) & 0x1;
1939
26.1k
  src = (next >> 10) & 0x7;
1940
26.1k
  dst = (next >> 7) & 0x7;
1941
26.1k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
26.1k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
148
    cs_m68k_op* op0;
1947
148
    cs_m68k_op* op1;
1948
148
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
148
    op0 = &ext->operands[0];
1951
148
    op1 = &ext->operands[1];
1952
1953
148
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
148
    op0->type = M68K_OP_IMM;
1955
148
    op0->imm = next & 0x3f;
1956
1957
148
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
148
    return;
1960
148
  }
1961
1962
  // deal with extended move stuff
1963
1964
26.0k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
1.61k
    case 0x4: // FMOVEM ea, FPCR
1967
2.49k
    case 0x5: // FMOVEM FPCR, ea
1968
2.49k
      fmove_fpcr(info, next);
1969
2.49k
      return;
1970
1971
    // fmovem list
1972
922
    case 0x6:
1973
4.59k
    case 0x7:
1974
4.59k
      fmovem(info, next);
1975
4.59k
      return;
1976
26.0k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
18.9k
  if ((next >> 6) & 1)
1981
9.26k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
18.9k
  switch (opmode) {
1986
1.14k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
354
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
346
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
349
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
151
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
161
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
523
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
192
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
353
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
246
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
285
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
367
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
615
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
1.38k
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
407
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
286
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
775
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
469
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
295
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
686
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
693
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
331
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
328
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
121
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
119
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
467
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
739
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
849
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
588
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
672
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
120
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
97
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
506
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
103
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
441
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
943
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
635
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.77k
    default:
2024
1.77k
      break;
2025
18.9k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
18.9k
  if ((next >> 6) & 1) {
2032
9.26k
    if ((next >> 2) & 1)
2033
3.26k
      info->inst->Opcode += 2;
2034
5.99k
    else
2035
5.99k
      info->inst->Opcode += 1;
2036
9.26k
  }
2037
2038
18.9k
  ext = &info->extension;
2039
2040
18.9k
  ext->op_count = 2;
2041
18.9k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
18.9k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
18.9k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
413
    op0 = &ext->operands[1];
2047
413
    op1 = &ext->operands[0];
2048
18.5k
  } else {
2049
18.5k
    op0 = &ext->operands[0];
2050
18.5k
    op1 = &ext->operands[1];
2051
18.5k
  }
2052
2053
18.9k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.14k
    ext->op_count = 1;
2055
1.14k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.14k
    return;
2057
1.14k
  }
2058
2059
17.7k
  if (rm == 1) {
2060
9.06k
    switch (src) {
2061
1.29k
      case 0x00 :
2062
1.29k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.29k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.29k
        break;
2065
2066
1.10k
      case 0x06 :
2067
1.10k
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
1.10k
        get_ea_mode_op(info, op0, info->ir, 1);
2069
1.10k
        break;
2070
2071
2.23k
      case 0x04 :
2072
2.23k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
2.23k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
2.23k
        break;
2075
2076
1.25k
      case 0x01 :
2077
1.25k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.25k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.25k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.25k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.25k
        break;
2082
2083
2.50k
      case 0x05:
2084
2.50k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
2.50k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
2.50k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
2.50k
        op0->type = M68K_OP_FP_DOUBLE;
2088
2.50k
        break;
2089
2090
665
      default :
2091
665
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
665
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
665
        break;
2094
9.06k
    }
2095
9.06k
  } else {
2096
8.71k
    op0->reg = M68K_REG_FP0 + src;
2097
8.71k
  }
2098
2099
17.7k
  op1->reg = M68K_REG_FP0 + dst;
2100
17.7k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
2.99k
{
2104
2.99k
  cs_m68k* ext;
2105
2.99k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.69k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.69k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.69k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
2.37k
{
2113
2.37k
  cs_m68k* ext;
2114
2115
2.37k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.41k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.41k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.41k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
3.17k
{
2123
3.17k
  cs_m68k* ext;
2124
2125
3.17k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.81k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.81k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.81k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.81k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
540
{
2136
540
  uint32_t extension1;
2137
540
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
189
  extension1 = read_imm_16(info);
2140
2141
189
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
189
  info->inst->Opcode += (extension1 & 0x2f);
2145
189
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
866
{
2149
866
  uint32_t extension1, extension2;
2150
866
  cs_m68k_op* op0;
2151
866
  cs_m68k* ext;
2152
2153
866
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
552
  extension1 = read_imm_16(info);
2156
552
  extension2 = read_imm_16(info);
2157
2158
552
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
552
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
552
  op0 = &ext->operands[0];
2164
2165
552
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
552
  op0->type = M68K_OP_IMM;
2167
552
  op0->imm = extension2;
2168
552
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
324
{
2172
324
  uint32_t extension1, extension2;
2173
324
  cs_m68k* ext;
2174
324
  cs_m68k_op* op0;
2175
2176
324
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
176
  extension1 = read_imm_16(info);
2179
176
  extension2 = read_imm_32(info);
2180
2181
176
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
176
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
176
  op0 = &ext->operands[0];
2187
2188
176
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
176
  op0->type = M68K_OP_IMM;
2190
176
  op0->imm = extension2;
2191
176
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
4.60k
{
2195
4.60k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
3.29k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
3.29k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
806
{
2201
806
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
806
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
1.27k
{
2206
1.27k
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
1.27k
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.17k
{
2211
2.17k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.17k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.63k
{
2216
1.63k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.63k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
2.05k
{
2221
2.05k
  uint32_t extension, insn_signed;
2222
2.05k
  cs_m68k* ext;
2223
2.05k
  cs_m68k_op* op0;
2224
2.05k
  cs_m68k_op* op1;
2225
2.05k
  uint32_t reg_0, reg_1;
2226
2227
2.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
1.66k
  extension = read_imm_16(info);
2230
1.66k
  insn_signed = 0;
2231
2232
1.66k
  if (BIT_B((extension)))
2233
139
    insn_signed = 1;
2234
2235
1.66k
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
1.66k
  op0 = &ext->operands[0];
2238
1.66k
  op1 = &ext->operands[1];
2239
2240
1.66k
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
1.66k
  reg_0 = extension & 7;
2243
1.66k
  reg_1 = (extension >> 12) & 7;
2244
2245
1.66k
  op1->address_mode = M68K_AM_NONE;
2246
1.66k
  op1->type = M68K_OP_REG_PAIR;
2247
1.66k
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
1.66k
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
1.66k
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
1.01k
    op1->type = M68K_OP_REG;
2252
1.01k
    op1->reg = M68K_REG_D0 + reg_1;
2253
1.01k
  }
2254
1.66k
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.18k
{
2258
1.18k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.18k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.49k
{
2263
1.49k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.49k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.98k
{
2268
2.98k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.98k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
780
{
2273
780
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
780
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
578
{
2278
578
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
578
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
391
{
2283
391
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
391
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
69
{
2288
69
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
69
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
225
{
2293
225
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
225
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
200
{
2298
200
  build_r(info, M68K_INS_EXG, 4);
2299
200
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
667
{
2303
667
  cs_m68k_op* op0;
2304
667
  cs_m68k_op* op1;
2305
667
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
667
  op0 = &ext->operands[0];
2308
667
  op1 = &ext->operands[1];
2309
2310
667
  op0->address_mode = M68K_AM_NONE;
2311
667
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
667
  op1->address_mode = M68K_AM_NONE;
2314
667
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
667
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
518
{
2319
518
  cs_m68k_op* op0;
2320
518
  cs_m68k_op* op1;
2321
518
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
518
  op0 = &ext->operands[0];
2324
518
  op1 = &ext->operands[1];
2325
2326
518
  op0->address_mode = M68K_AM_NONE;
2327
518
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
518
  op1->address_mode = M68K_AM_NONE;
2330
518
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
518
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
151
{
2335
151
  build_d(info, M68K_INS_EXT, 2);
2336
151
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
299
{
2340
299
  build_d(info, M68K_INS_EXT, 4);
2341
299
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
391
{
2345
391
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
140
  build_d(info, M68K_INS_EXTB, 4);
2347
140
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
782
{
2351
782
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
782
  set_insn_group(info, M68K_GRP_JUMP);
2353
782
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
782
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
350
{
2358
350
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
350
  set_insn_group(info, M68K_GRP_JUMP);
2360
350
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
350
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.33k
{
2365
1.33k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.33k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
471
{
2370
471
  build_link(info, read_imm_16(info), 2);
2371
471
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
474
{
2375
474
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
253
  build_link(info, read_imm_32(info), 4);
2377
253
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
713
{
2381
713
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
713
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
1.00k
{
2386
1.00k
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
1.00k
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
645
{
2391
645
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
645
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
587
{
2396
587
  build_r(info, M68K_INS_LSR, 1);
2397
587
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
565
{
2401
565
  build_r(info, M68K_INS_LSR, 2);
2402
565
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
472
{
2406
472
  build_r(info, M68K_INS_LSR, 4);
2407
472
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
1.24k
{
2411
1.24k
  build_ea(info, M68K_INS_LSR, 2);
2412
1.24k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
359
{
2416
359
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
359
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
486
{
2421
486
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
486
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
193
{
2426
193
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
193
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
523
{
2431
523
  build_r(info, M68K_INS_LSL, 1);
2432
523
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
402
{
2436
402
  build_r(info, M68K_INS_LSL, 2);
2437
402
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
486
{
2441
486
  build_r(info, M68K_INS_LSL, 4);
2442
486
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
841
{
2446
841
  build_ea(info, M68K_INS_LSL, 2);
2447
841
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
15.5k
{
2451
15.5k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
15.5k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
13.5k
{
2456
13.5k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
13.5k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
26.7k
{
2461
26.7k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
26.7k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
4.53k
{
2466
4.53k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
4.53k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.67k
{
2471
2.67k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.67k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
760
{
2476
760
  cs_m68k_op* op0;
2477
760
  cs_m68k_op* op1;
2478
760
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
760
  op0 = &ext->operands[0];
2481
760
  op1 = &ext->operands[1];
2482
2483
760
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
760
  op1->address_mode = M68K_AM_NONE;
2486
760
  op1->reg = M68K_REG_CCR;
2487
760
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.20k
{
2491
1.20k
  cs_m68k_op* op0;
2492
1.20k
  cs_m68k_op* op1;
2493
1.20k
  cs_m68k* ext;
2494
2495
1.20k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
759
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
759
  op0 = &ext->operands[0];
2500
759
  op1 = &ext->operands[1];
2501
2502
759
  op0->address_mode = M68K_AM_NONE;
2503
759
  op0->reg = M68K_REG_CCR;
2504
2505
759
  get_ea_mode_op(info, op1, info->ir, 1);
2506
759
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
1.42k
{
2510
1.42k
  cs_m68k_op* op0;
2511
1.42k
  cs_m68k_op* op1;
2512
1.42k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
1.42k
  op0 = &ext->operands[0];
2515
1.42k
  op1 = &ext->operands[1];
2516
2517
1.42k
  op0->address_mode = M68K_AM_NONE;
2518
1.42k
  op0->reg = M68K_REG_SR;
2519
2520
1.42k
  get_ea_mode_op(info, op1, info->ir, 2);
2521
1.42k
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
675
{
2525
675
  cs_m68k_op* op0;
2526
675
  cs_m68k_op* op1;
2527
675
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
675
  op0 = &ext->operands[0];
2530
675
  op1 = &ext->operands[1];
2531
2532
675
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
675
  op1->address_mode = M68K_AM_NONE;
2535
675
  op1->reg = M68K_REG_SR;
2536
675
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
467
{
2540
467
  cs_m68k_op* op0;
2541
467
  cs_m68k_op* op1;
2542
467
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
467
  op0 = &ext->operands[0];
2545
467
  op1 = &ext->operands[1];
2546
2547
467
  op0->address_mode = M68K_AM_NONE;
2548
467
  op0->reg = M68K_REG_USP;
2549
2550
467
  op1->address_mode = M68K_AM_NONE;
2551
467
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
467
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
438
{
2556
438
  cs_m68k_op* op0;
2557
438
  cs_m68k_op* op1;
2558
438
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
438
  op0 = &ext->operands[0];
2561
438
  op1 = &ext->operands[1];
2562
2563
438
  op0->address_mode = M68K_AM_NONE;
2564
438
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
438
  op1->address_mode = M68K_AM_NONE;
2567
438
  op1->reg = M68K_REG_USP;
2568
438
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
4.39k
{
2572
4.39k
  uint32_t extension;
2573
4.39k
  m68k_reg reg;
2574
4.39k
  cs_m68k* ext;
2575
4.39k
  cs_m68k_op* op0;
2576
4.39k
  cs_m68k_op* op1;
2577
2578
2579
4.39k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
4.09k
  extension = read_imm_16(info);
2582
4.09k
  reg = M68K_REG_INVALID;
2583
2584
4.09k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
4.09k
  op0 = &ext->operands[0];
2587
4.09k
  op1 = &ext->operands[1];
2588
2589
4.09k
  switch (extension & 0xfff) {
2590
171
    case 0x000: reg = M68K_REG_SFC; break;
2591
121
    case 0x001: reg = M68K_REG_DFC; break;
2592
46
    case 0x800: reg = M68K_REG_USP; break;
2593
149
    case 0x801: reg = M68K_REG_VBR; break;
2594
140
    case 0x002: reg = M68K_REG_CACR; break;
2595
200
    case 0x802: reg = M68K_REG_CAAR; break;
2596
93
    case 0x803: reg = M68K_REG_MSP; break;
2597
404
    case 0x804: reg = M68K_REG_ISP; break;
2598
59
    case 0x003: reg = M68K_REG_TC; break;
2599
739
    case 0x004: reg = M68K_REG_ITT0; break;
2600
138
    case 0x005: reg = M68K_REG_ITT1; break;
2601
141
    case 0x006: reg = M68K_REG_DTT0; break;
2602
219
    case 0x007: reg = M68K_REG_DTT1; break;
2603
159
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
70
    case 0x806: reg = M68K_REG_URP; break;
2605
182
    case 0x807: reg = M68K_REG_SRP; break;
2606
4.09k
  }
2607
2608
4.09k
  if (BIT_0(info->ir)) {
2609
1.14k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.14k
    op1->reg = reg;
2611
2.95k
  } else {
2612
2.95k
    op0->reg = reg;
2613
2.95k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
2.95k
  }
2615
4.09k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.19k
{
2619
1.19k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.19k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
453
{
2624
453
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
453
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.14k
{
2629
1.14k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.14k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.41k
{
2634
1.41k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.41k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
725
{
2639
725
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
725
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.25k
{
2644
1.25k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.25k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
842
{
2649
842
  build_movep_re(info, 2);
2650
842
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
403
{
2654
403
  build_movep_re(info, 4);
2655
403
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.27k
{
2659
1.27k
  build_movep_er(info, 2);
2660
1.27k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.30k
{
2664
1.30k
  build_movep_er(info, 4);
2665
1.30k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
804
{
2669
804
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
616
  build_moves(info, 1);
2671
616
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
350
{
2675
  //uint32_t extension;
2676
350
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
211
  build_moves(info, 2);
2678
211
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
915
{
2682
915
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
683
  build_moves(info, 4);
2684
683
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
10.2k
{
2688
10.2k
  cs_m68k_op* op0;
2689
10.2k
  cs_m68k_op* op1;
2690
2691
10.2k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
10.2k
  op0 = &ext->operands[0];
2694
10.2k
  op1 = &ext->operands[1];
2695
2696
10.2k
  op0->type = M68K_OP_IMM;
2697
10.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
10.2k
  op0->imm = (info->ir & 0xff);
2699
2700
10.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
10.2k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
10.2k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
937
{
2706
937
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
937
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
937
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
775
  build_move16(info, data, modes);
2712
775
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
1.14k
{
2716
1.14k
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
1.14k
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
1.14k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
621
  build_move16(info, data, modes);
2722
621
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
776
{
2726
776
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
776
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
776
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
317
  build_move16(info, data, modes);
2732
317
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
324
{
2736
324
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
324
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
324
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
135
  build_move16(info, data, modes);
2742
135
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
259
{
2746
259
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
259
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
259
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
104
  build_move16(info, data, modes);
2752
104
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
2.16k
{
2756
2.16k
  build_er_1(info, M68K_INS_MULS, 2);
2757
2.16k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
3.00k
{
2761
3.00k
  build_er_1(info, M68K_INS_MULU, 2);
2762
3.00k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
1.13k
{
2766
1.13k
  uint32_t extension, insn_signed;
2767
1.13k
  cs_m68k* ext;
2768
1.13k
  cs_m68k_op* op0;
2769
1.13k
  cs_m68k_op* op1;
2770
1.13k
  uint32_t reg_0, reg_1;
2771
2772
1.13k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
940
  extension = read_imm_16(info);
2775
940
  insn_signed = 0;
2776
2777
940
  if (BIT_B((extension)))
2778
648
    insn_signed = 1;
2779
2780
940
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
940
  op0 = &ext->operands[0];
2783
940
  op1 = &ext->operands[1];
2784
2785
940
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
940
  reg_0 = extension & 7;
2788
940
  reg_1 = (extension >> 12) & 7;
2789
2790
940
  op1->address_mode = M68K_AM_NONE;
2791
940
  op1->type = M68K_OP_REG_PAIR;
2792
940
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
940
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
940
  if (!BIT_A(extension)) {
2796
146
    op1->type = M68K_OP_REG;
2797
146
    op1->reg = M68K_REG_D0 + reg_1;
2798
146
  }
2799
940
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.11k
{
2803
1.11k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.11k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
1.11k
{
2808
1.11k
  build_ea(info, M68K_INS_NEG, 1);
2809
1.11k
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
1.42k
{
2813
1.42k
  build_ea(info, M68K_INS_NEG, 2);
2814
1.42k
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
799
{
2818
799
  build_ea(info, M68K_INS_NEG, 4);
2819
799
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.36k
{
2823
1.36k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.36k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
1.47k
{
2828
1.47k
  build_ea(info, M68K_INS_NEGX, 2);
2829
1.47k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
535
{
2833
535
  build_ea(info, M68K_INS_NEGX, 4);
2834
535
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
112
{
2838
112
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
112
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
887
{
2843
887
  build_ea(info, M68K_INS_NOT, 1);
2844
887
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
3.13k
{
2848
3.13k
  build_ea(info, M68K_INS_NOT, 2);
2849
3.13k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
1.11k
{
2853
1.11k
  build_ea(info, M68K_INS_NOT, 4);
2854
1.11k
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
3.21k
{
2858
3.21k
  build_er_1(info, M68K_INS_OR, 1);
2859
3.21k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.15k
{
2863
1.15k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.15k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
2.35k
{
2868
2.35k
  build_er_1(info, M68K_INS_OR, 4);
2869
2.35k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.43k
{
2873
1.43k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.43k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
2.04k
{
2878
2.04k
  build_re_1(info, M68K_INS_OR, 2);
2879
2.04k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.60k
{
2883
1.60k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.60k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
30.2k
{
2888
30.2k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
30.2k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.82k
{
2893
2.82k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.82k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.66k
{
2898
2.66k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.66k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
809
{
2903
809
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
809
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
394
{
2908
394
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
394
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.34k
{
2913
1.34k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
784
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
784
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.53k
{
2919
1.53k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
666
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
666
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
621
{
2925
621
  build_ea(info, M68K_INS_PEA, 4);
2926
621
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
137
{
2930
137
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
137
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
558
{
2935
558
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
558
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
308
{
2940
308
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
308
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
561
{
2945
561
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
561
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
575
{
2950
575
  build_r(info, M68K_INS_ROR, 1);
2951
575
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
537
{
2955
537
  build_r(info, M68K_INS_ROR, 2);
2956
537
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
550
{
2960
550
  build_r(info, M68K_INS_ROR, 4);
2961
550
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
615
{
2965
615
  build_ea(info, M68K_INS_ROR, 2);
2966
615
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
338
{
2970
338
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
338
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
566
{
2975
566
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
566
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
411
{
2980
411
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
411
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
579
{
2985
579
  build_r(info, M68K_INS_ROL, 1);
2986
579
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
600
{
2990
600
  build_r(info, M68K_INS_ROL, 2);
2991
600
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
324
{
2995
324
  build_r(info, M68K_INS_ROL, 4);
2996
324
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
770
{
3000
770
  build_ea(info, M68K_INS_ROL, 2);
3001
770
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
582
{
3005
582
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
582
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
523
{
3010
523
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
523
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
286
{
3015
286
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
286
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
608
{
3020
608
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
608
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
553
{
3025
553
  build_r(info, M68K_INS_ROXR, 2);
3026
553
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
791
{
3030
791
  build_r(info, M68K_INS_ROXR, 4);
3031
791
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.41k
{
3035
1.41k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.41k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
614
{
3040
614
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
614
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
566
{
3045
566
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
566
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
429
{
3050
429
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
429
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
283
{
3055
283
  build_r(info, M68K_INS_ROXL, 1);
3056
283
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
687
{
3060
687
  build_r(info, M68K_INS_ROXL, 2);
3061
687
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
482
{
3065
482
  build_r(info, M68K_INS_ROXL, 4);
3066
482
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
871
{
3070
871
  build_ea(info, M68K_INS_ROXL, 2);
3071
871
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
1.10k
{
3075
1.10k
  set_insn_group(info, M68K_GRP_RET);
3076
1.10k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
819
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
819
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
209
{
3082
209
  set_insn_group(info, M68K_GRP_IRET);
3083
209
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
209
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
364
{
3088
364
  cs_m68k* ext;
3089
364
  cs_m68k_op* op;
3090
3091
364
  set_insn_group(info, M68K_GRP_RET);
3092
3093
364
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
146
{
3112
146
  set_insn_group(info, M68K_GRP_RET);
3113
146
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
146
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
233
{
3118
233
  set_insn_group(info, M68K_GRP_RET);
3119
233
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
233
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.79k
{
3124
1.79k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.79k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
763
{
3129
763
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
763
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.31k
{
3134
2.31k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.31k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.31k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
190
{
3140
190
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
190
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.88k
{
3145
1.88k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.88k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.66k
{
3150
1.66k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.66k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
5.24k
{
3155
5.24k
  build_er_1(info, M68K_INS_SUB, 4);
3156
5.24k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
849
{
3160
849
  build_re_1(info, M68K_INS_SUB, 1);
3161
849
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.11k
{
3165
1.11k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.11k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
5.47k
{
3170
5.47k
  build_re_1(info, M68K_INS_SUB, 4);
3171
5.47k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
2.28k
{
3175
2.28k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
2.28k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
2.04k
{
3180
2.04k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
2.04k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.31k
{
3185
1.31k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.31k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
782
{
3190
782
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
782
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
729
{
3195
729
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
729
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
2.17k
{
3200
2.17k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
2.17k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
5.03k
{
3205
5.03k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
5.03k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.96k
{
3210
1.96k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.96k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
581
{
3215
581
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
581
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
881
{
3220
881
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
881
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
436
{
3225
436
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
436
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
350
{
3230
350
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
350
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
595
{
3235
595
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
595
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
353
{
3240
353
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
353
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
135
{
3245
135
  build_d(info, M68K_INS_SWAP, 0);
3246
135
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
948
{
3250
948
  build_ea(info, M68K_INS_TAS, 1);
3251
948
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.79k
{
3255
1.79k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.79k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
819
{
3260
819
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
509
  build_trap(info, 0, 0);
3262
3263
509
  info->extension.op_count = 0;
3264
509
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
1.06k
{
3268
1.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
699
  build_trap(info, 2, read_imm_16(info));
3270
699
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
590
{
3274
590
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
299
  build_trap(info, 4, read_imm_32(info));
3276
299
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
160
{
3280
160
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
160
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.38k
{
3285
1.38k
  build_ea(info, M68K_INS_TST, 1);
3286
1.38k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
624
{
3290
624
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
300
  build_ea(info, M68K_INS_TST, 1);
3292
300
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
968
{
3296
968
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
424
  build_ea(info, M68K_INS_TST, 1);
3298
424
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
1.21k
{
3302
1.21k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
798
  build_ea(info, M68K_INS_TST, 1);
3304
798
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
1.07k
{
3308
1.07k
  build_ea(info, M68K_INS_TST, 2);
3309
1.07k
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
3.98k
{
3313
3.98k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
2.80k
  build_ea(info, M68K_INS_TST, 2);
3315
2.80k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
840
{
3319
840
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
378
  build_ea(info, M68K_INS_TST, 2);
3321
378
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
452
{
3325
452
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
312
  build_ea(info, M68K_INS_TST, 2);
3327
312
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
735
{
3331
735
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
433
  build_ea(info, M68K_INS_TST, 2);
3333
433
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
1.10k
{
3337
1.10k
  build_ea(info, M68K_INS_TST, 4);
3338
1.10k
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.12k
{
3342
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
613
  build_ea(info, M68K_INS_TST, 4);
3344
613
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
332
{
3348
332
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
163
  build_ea(info, M68K_INS_TST, 4);
3350
163
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
1.13k
{
3354
1.13k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
548
  build_ea(info, M68K_INS_TST, 4);
3356
548
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
425
{
3360
425
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
230
  build_ea(info, M68K_INS_TST, 4);
3362
230
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
190
{
3366
190
  cs_m68k_op* op;
3367
190
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
190
  op = &ext->operands[0];
3370
3371
190
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
190
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
190
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
3.40k
{
3377
3.40k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.45k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.45k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.96k
{
3383
1.96k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.02k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.02k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
517k
{
3392
517k
  const unsigned int instruction = info->ir;
3393
517k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
517k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
517k
    (i->instruction == d68000_invalid) ) {
3397
2.91k
    d68000_invalid(info);
3398
2.91k
    return 0;
3399
2.91k
  }
3400
3401
514k
  return 1;
3402
517k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
659k
{
3406
659k
  uint8_t i;
3407
3408
912k
  for (i = 0; i < count; ++i) {
3409
264k
    if (regs[i] == (uint16_t)reg)
3410
12.1k
      return 1;
3411
264k
  }
3412
3413
647k
  return 0;
3414
659k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
705k
{
3418
705k
  if (reg == M68K_REG_INVALID)
3419
46.2k
    return;
3420
3421
659k
  if (write)
3422
386k
  {
3423
386k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
6.67k
      return;
3425
3426
379k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
379k
    info->regs_write_count++;
3428
379k
  }
3429
273k
  else
3430
273k
  {
3431
273k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
5.49k
      return;
3433
3434
267k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
267k
    info->regs_read_count++;
3436
267k
  }
3437
659k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
233k
{
3441
233k
  switch (op->address_mode) {
3442
2.96k
    case M68K_AM_REG_DIRECT_ADDR:
3443
2.96k
    case M68K_AM_REG_DIRECT_DATA:
3444
2.96k
      add_reg_to_rw_list(info, op->reg, write);
3445
2.96k
      break;
3446
3447
41.6k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
105k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
105k
      add_reg_to_rw_list(info, op->reg, 1);
3450
105k
      break;
3451
3452
42.9k
    case M68K_AM_REGI_ADDR:
3453
72.6k
    case M68K_AM_REGI_ADDR_DISP:
3454
72.6k
      add_reg_to_rw_list(info, op->reg, 0);
3455
72.6k
      break;
3456
3457
18.1k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
24.6k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
28.6k
    case M68K_AM_MEMI_POST_INDEX:
3460
33.5k
    case M68K_AM_MEMI_PRE_INDEX:
3461
35.9k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
36.3k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
37.0k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
37.7k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
37.7k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
37.7k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
37.7k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
15.0k
    default:
3471
15.0k
      break;
3472
233k
  }
3473
233k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
27.7k
{
3477
27.7k
  int i;
3478
3479
249k
  for (i = 0; i < 8; ++i) {
3480
221k
    if (bits & (1 << i)) {
3481
48.0k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
48.0k
    }
3483
221k
  }
3484
27.7k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
9.24k
{
3488
9.24k
  uint32_t bits = op->register_bits;
3489
9.24k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
9.24k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
9.24k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
9.24k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
866k
{
3496
866k
  switch ((int)op->type) {
3497
384k
    case M68K_OP_REG:
3498
384k
      add_reg_to_rw_list(info, op->reg, write);
3499
384k
      break;
3500
3501
233k
    case M68K_OP_MEM:
3502
233k
      update_am_reg_list(info, op, write);
3503
233k
      break;
3504
3505
9.24k
    case M68K_OP_REG_BITS:
3506
9.24k
      update_reg_list_regbits(info, op, write);
3507
9.24k
      break;
3508
3509
8.33k
    case M68K_OP_REG_PAIR:
3510
8.33k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
8.33k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
8.33k
      break;
3513
866k
  }
3514
866k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
512k
{
3518
512k
  int i;
3519
3520
512k
  if (!info->extension.op_count)
3521
1.97k
    return;
3522
3523
510k
  if (info->extension.op_count == 1) {
3524
162k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
348k
  } else {
3526
    // first operand is always read
3527
348k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
704k
    for (i = 1; i < info->extension.op_count; ++i)
3531
355k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
348k
  }
3533
510k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
514k
{
3537
514k
  info->inst = inst;
3538
514k
  info->pc = pc;
3539
514k
  info->ir = 0;
3540
514k
  info->type = cpu_type;
3541
514k
  info->address_mask = 0xffffffff;
3542
3543
514k
  switch(info->type) {
3544
167k
    case M68K_CPU_TYPE_68000:
3545
167k
      info->type = TYPE_68000;
3546
167k
      info->address_mask = 0x00ffffff;
3547
167k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
346k
    case M68K_CPU_TYPE_68040:
3565
346k
      info->type = TYPE_68040;
3566
346k
      info->address_mask = 0xffffffff;
3567
346k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
514k
  }
3572
514k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
514k
{
3581
514k
  MCInst *inst = info->inst;
3582
514k
  cs_m68k* ext = &info->extension;
3583
514k
  int i;
3584
514k
  unsigned int size;
3585
3586
514k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
514k
  memset(ext, 0, sizeof(cs_m68k));
3589
514k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.57M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
2.05M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
514k
  info->ir = peek_imm_16(info);
3595
514k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
512k
    info->ir = read_imm_16(info);
3597
512k
    g_instruction_table[info->ir].instruction(info);
3598
512k
  }
3599
3600
514k
  size = info->pc - (unsigned int)pc;
3601
514k
  info->pc = (unsigned int)pc;
3602
3603
514k
  return size;
3604
514k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
516k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
516k
  int s;
3612
516k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
516k
  cs_struct* handle = instr->csh;
3614
516k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
516k
  if (code_len < 2) {
3619
1.95k
    *size = 0;
3620
1.95k
    return false;
3621
1.95k
  }
3622
3623
514k
  if (instr->flat_insn->detail) {
3624
514k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
514k
  }
3626
3627
514k
  info->groups_count = 0;
3628
514k
  info->regs_read_count = 0;
3629
514k
  info->regs_write_count = 0;
3630
514k
  info->code = code;
3631
514k
  info->code_len = code_len;
3632
514k
  info->baseAddress = address;
3633
3634
514k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
514k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
514k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
514k
  if (handle->mode & CS_MODE_M68K_040)
3641
346k
    cpu_type = M68K_CPU_TYPE_68040;
3642
514k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
514k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
514k
  s = m68k_disassemble(info, address);
3647
3648
514k
  if (s == 0) {
3649
1.73k
    *size = 2;
3650
1.73k
    return false;
3651
1.73k
  }
3652
3653
512k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
512k
  if (s > (int)code_len)
3662
2.16k
    *size = (uint16_t)code_len;
3663
510k
  else
3664
510k
    *size = (uint16_t)s;
3665
3666
512k
  return true;
3667
514k
}
3668