Coverage Report

Created: 2025-07-18 06:43

/src/capstonev5/arch/TMS320C64x/TMS320C64xDisassembler.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#include <string.h>
7
8
#include "../../cs_priv.h"
9
#include "../../utils.h"
10
11
#include "TMS320C64xDisassembler.h"
12
13
#include "../../MCInst.h"
14
#include "../../MCInstrDesc.h"
15
#include "../../MCFixedLenDisassembler.h"
16
#include "../../MCRegisterInfo.h"
17
#include "../../MCDisassembler.h"
18
#include "../../MathExtras.h"
19
20
static uint64_t getFeatureBits(int mode);
21
22
static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo,
23
    uint64_t Address, void *Decoder);
24
25
static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo,
26
    uint64_t Address, void *Decoder);
27
28
static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val,
29
    uint64_t Address, void *Decoder);
30
31
static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val,
32
    uint64_t Address, void *Decoder);
33
34
static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val,
35
    uint64_t Address, void *Decoder);
36
37
static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val,
38
    uint64_t Address, void *Decoder);
39
40
static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val,
41
    uint64_t Address, void *Decoder);
42
43
static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val,
44
    uint64_t Address, void *Decoder);
45
46
static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val,
47
    uint64_t Address, void *Decoder);
48
49
static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val,
50
    uint64_t Address, void *Decoder);
51
52
static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val,
53
    uint64_t Address, void *Decoder);
54
55
static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo,
56
    uint64_t Address, void *Decoder);
57
58
static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo,
59
    uint64_t Address, void *Decoder);
60
61
static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val,
62
    uint64_t Address, void *Decoder);
63
64
static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val,
65
    uint64_t Address, void *Decoder);
66
67
static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val,
68
    uint64_t Address, void *Decoder);
69
70
static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val,
71
    uint64_t Address, void *Decoder);
72
73
static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val,
74
    uint64_t Address, void *Decoder);
75
76
static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val,
77
    uint64_t Address, void *Decoder);
78
79
static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val,
80
    uint64_t Address, void *Decoder);
81
82
static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val,
83
    uint64_t Address, void *Decoder);
84
85
#include "TMS320C64xGenDisassemblerTables.inc"
86
87
#define GET_REGINFO_ENUM
88
#define GET_REGINFO_MC_DESC
89
#include "TMS320C64xGenRegisterInfo.inc"
90
91
static const unsigned GPRegsDecoderTable[] = {
92
  TMS320C64x_A0,  TMS320C64x_A1,  TMS320C64x_A2,  TMS320C64x_A3,
93
  TMS320C64x_A4,  TMS320C64x_A5,  TMS320C64x_A6,  TMS320C64x_A7,
94
  TMS320C64x_A8,  TMS320C64x_A9,  TMS320C64x_A10, TMS320C64x_A11,
95
  TMS320C64x_A12, TMS320C64x_A13, TMS320C64x_A14, TMS320C64x_A15,
96
  TMS320C64x_A16, TMS320C64x_A17, TMS320C64x_A18, TMS320C64x_A19,
97
  TMS320C64x_A20, TMS320C64x_A21, TMS320C64x_A22, TMS320C64x_A23,
98
  TMS320C64x_A24, TMS320C64x_A25, TMS320C64x_A26, TMS320C64x_A27,
99
  TMS320C64x_A28, TMS320C64x_A29, TMS320C64x_A30, TMS320C64x_A31
100
};
101
102
static const unsigned ControlRegsDecoderTable[] = {
103
  TMS320C64x_AMR,    TMS320C64x_CSR,  TMS320C64x_ISR,   TMS320C64x_ICR,
104
  TMS320C64x_IER,    TMS320C64x_ISTP, TMS320C64x_IRP,   TMS320C64x_NRP,
105
  ~0U,               ~0U,             TMS320C64x_TSCL,  TMS320C64x_TSCH,
106
  ~0U,               TMS320C64x_ILC,  TMS320C64x_RILC,  TMS320C64x_REP,
107
  TMS320C64x_PCE1,   TMS320C64x_DNUM, ~0U,              ~0U,
108
  ~0U,               TMS320C64x_SSR,  TMS320C64x_GPLYA, TMS320C64x_GPLYB,
109
  TMS320C64x_GFPGFR, TMS320C64x_DIER, TMS320C64x_TSR,   TMS320C64x_ITSR,
110
  TMS320C64x_NTSR,   TMS320C64x_ECR,  ~0U,              TMS320C64x_IERR
111
};
112
113
static uint64_t getFeatureBits(int mode)
114
76.4k
{
115
  // support everything
116
76.4k
  return (uint64_t)-1;
117
76.4k
}
118
119
static unsigned getReg(const unsigned *RegTable, unsigned RegNo)
120
137k
{
121
137k
  if(RegNo > 31)
122
49
    return ~0U;
123
137k
  return RegTable[RegNo];
124
137k
}
125
126
static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo,
127
    uint64_t Address, void *Decoder)
128
95.7k
{
129
95.7k
  unsigned Reg;
130
131
95.7k
  if(RegNo > 31)
132
0
    return MCDisassembler_Fail;
133
134
95.7k
  Reg = getReg(GPRegsDecoderTable, RegNo);
135
95.7k
  if(Reg == ~0U)
136
0
    return MCDisassembler_Fail;
137
95.7k
  MCOperand_CreateReg0(Inst, Reg);
138
139
95.7k
  return MCDisassembler_Success;
140
95.7k
}
141
142
static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo,
143
    uint64_t Address, void *Decoder)
144
3.09k
{
145
3.09k
  unsigned Reg;
146
147
3.09k
  if(RegNo > 31)
148
0
    return MCDisassembler_Fail;
149
150
3.09k
  Reg = getReg(ControlRegsDecoderTable, RegNo);
151
3.09k
  if(Reg == ~0U)
152
5
    return MCDisassembler_Fail;
153
3.09k
  MCOperand_CreateReg0(Inst, Reg);
154
155
3.09k
  return MCDisassembler_Success;
156
3.09k
}
157
158
static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val,
159
    uint64_t Address, void *Decoder)
160
9.44k
{
161
9.44k
  int32_t imm;
162
163
9.44k
  imm = Val;
164
  /* Sign extend 5 bit value */
165
9.44k
  if(imm & (1 << (5 - 1)))
166
4.75k
    imm |= ~((1 << 5) - 1);
167
168
9.44k
  MCOperand_CreateImm0(Inst, imm);
169
170
9.44k
  return MCDisassembler_Success;
171
9.44k
}
172
173
static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val,
174
    uint64_t Address, void *Decoder)
175
3.62k
{
176
3.62k
  int32_t imm;
177
178
3.62k
  imm = Val;
179
  /* Sign extend 16 bit value */
180
3.62k
  if(imm & (1 << (16 - 1)))
181
1.88k
    imm |= ~((1 << 16) - 1);
182
183
3.62k
  MCOperand_CreateImm0(Inst, imm);
184
185
3.62k
  return MCDisassembler_Success;
186
3.62k
}
187
188
static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val,
189
    uint64_t Address, void *Decoder)
190
1.38k
{
191
1.38k
  int32_t imm;
192
193
1.38k
  imm = Val;
194
  /* Sign extend 7 bit value */
195
1.38k
  if(imm & (1 << (7 - 1)))
196
1.20k
    imm |= ~((1 << 7) - 1);
197
198
  /* Address is relative to the address of the first instruction in the fetch packet */
199
1.38k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
200
201
1.38k
  return MCDisassembler_Success;
202
1.38k
}
203
204
static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val,
205
    uint64_t Address, void *Decoder)
206
1.59k
{
207
1.59k
  int32_t imm;
208
209
1.59k
  imm = Val;
210
  /* Sign extend 10 bit value */
211
1.59k
  if(imm & (1 << (10 - 1)))
212
509
    imm |= ~((1 << 10) - 1);
213
214
  /* Address is relative to the address of the first instruction in the fetch packet */
215
1.59k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
216
217
1.59k
  return MCDisassembler_Success;
218
1.59k
}
219
220
static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val,
221
    uint64_t Address, void *Decoder)
222
1.15k
{
223
1.15k
  int32_t imm;
224
225
1.15k
  imm = Val;
226
  /* Sign extend 12 bit value */
227
1.15k
  if(imm & (1 << (12 - 1)))
228
298
    imm |= ~((1 << 12) - 1);
229
230
  /* Address is relative to the address of the first instruction in the fetch packet */
231
1.15k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
232
233
1.15k
  return MCDisassembler_Success;
234
1.15k
}
235
236
static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val,
237
    uint64_t Address, void *Decoder)
238
3.46k
{
239
3.46k
  int32_t imm;
240
241
3.46k
  imm = Val;
242
  /* Sign extend 21 bit value */
243
3.46k
  if(imm & (1 << (21 - 1)))
244
1.03k
    imm |= ~((1 << 21) - 1);
245
246
  /* Address is relative to the address of the first instruction in the fetch packet */
247
3.46k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
248
249
3.46k
  return MCDisassembler_Success;
250
3.46k
}
251
252
static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val,
253
    uint64_t Address, void *Decoder)
254
8.53k
{
255
8.53k
  return DecodeMemOperandSc(Inst, Val | (1 << 15), Address, Decoder);
256
8.53k
}
257
258
static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val,
259
    uint64_t Address, void *Decoder)
260
5.27k
{
261
5.27k
  uint8_t scaled, base, offset, mode, unit;
262
5.27k
  unsigned basereg, offsetreg;
263
264
5.27k
  scaled = (Val >> 15) & 1;
265
5.27k
  base = (Val >> 10) & 0x1f;
266
5.27k
  offset = (Val >> 5) & 0x1f;
267
5.27k
  mode = (Val >> 1) & 0xf;
268
5.27k
  unit = Val & 1;
269
270
5.27k
  if((base >= TMS320C64X_REG_A0) && (base <= TMS320C64X_REG_A31))
271
22
    base = (base - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
272
5.25k
  else if((base >= TMS320C64X_REG_B0) && (base <= TMS320C64X_REG_B31))
273
0
    base = (base - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);
274
5.27k
  basereg = getReg(GPRegsDecoderTable, base);
275
5.27k
  if (basereg ==  ~0U)
276
22
    return MCDisassembler_Fail;
277
278
5.25k
  switch(mode) {
279
682
    case 0:
280
1.01k
    case 1:
281
1.33k
    case 8:
282
1.73k
    case 9:
283
2.46k
    case 10:
284
3.30k
    case 11:
285
3.30k
      MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) | (offset << 5) | (mode << 1) | unit);
286
3.30k
      break;
287
293
    case 4:
288
722
    case 5:
289
1.00k
    case 12:
290
1.44k
    case 13:
291
1.66k
    case 14:
292
1.93k
    case 15:
293
1.93k
      if((offset >= TMS320C64X_REG_A0) && (offset <= TMS320C64X_REG_A31))
294
8
        offset = (offset - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
295
1.92k
      else if((offset >= TMS320C64X_REG_B0) && (offset <= TMS320C64X_REG_B31))
296
0
        offset = (offset - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);
297
1.93k
      offsetreg = getReg(GPRegsDecoderTable, offset);
298
1.93k
      if (offsetreg ==  ~0U)
299
8
        return MCDisassembler_Fail;
300
1.92k
      MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) | (offsetreg << 5) | (mode << 1) | unit);
301
1.92k
      break;
302
22
    default:
303
22
      return MCDisassembler_Fail;
304
5.25k
  }
305
306
5.22k
  return MCDisassembler_Success;
307
5.25k
}
308
309
static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val,
310
    uint64_t Address, void *Decoder)
311
8.70k
{
312
8.70k
  uint16_t offset;
313
8.70k
  unsigned basereg;
314
315
8.70k
  if(Val & 1)
316
3.29k
    basereg = TMS320C64X_REG_B15;
317
5.40k
  else
318
5.40k
    basereg = TMS320C64X_REG_B14;
319
320
8.70k
  offset = (Val >> 1) & 0x7fff;
321
8.70k
  MCOperand_CreateImm0(Inst, (offset << 7) | basereg);
322
323
8.70k
  return MCDisassembler_Success;
324
8.70k
}
325
326
static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo,
327
    uint64_t Address, void *Decoder)
328
24.5k
{
329
24.5k
  unsigned Reg;
330
331
24.5k
  if(RegNo > 31)
332
0
    return MCDisassembler_Fail;
333
334
24.5k
  Reg = getReg(GPRegsDecoderTable, RegNo);
335
24.5k
  MCOperand_CreateReg0(Inst, Reg);
336
337
24.5k
  return MCDisassembler_Success;
338
24.5k
}
339
340
static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo,
341
    uint64_t Address, void *Decoder)
342
1.27k
{
343
1.27k
  unsigned Reg;
344
345
1.27k
  if(RegNo > 15)
346
0
    return MCDisassembler_Fail;
347
348
1.27k
  Reg = getReg(GPRegsDecoderTable, RegNo << 1);
349
1.27k
  MCOperand_CreateReg0(Inst, Reg);
350
351
1.27k
  return MCDisassembler_Success;
352
1.27k
}
353
354
static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val,
355
    uint64_t Address, void *Decoder)
356
76.0k
{
357
76.0k
  DecodeStatus ret = MCDisassembler_Success;
358
359
76.0k
  if(!Inst->flat_insn->detail)
360
0
    return MCDisassembler_Success;
361
362
76.0k
  switch(Val) {
363
16.0k
    case 0:
364
25.4k
    case 7:
365
25.4k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_INVALID;
366
25.4k
      break;
367
12.7k
    case 1:
368
12.7k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B0;
369
12.7k
      break;
370
8.26k
    case 2:
371
8.26k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B1;
372
8.26k
      break;
373
8.92k
    case 3:
374
8.92k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_B2;
375
8.92k
      break;
376
8.17k
    case 4:
377
8.17k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A1;
378
8.17k
      break;
379
7.34k
    case 5:
380
7.34k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A2;
381
7.34k
      break;
382
5.10k
    case 6:
383
5.10k
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_A0;
384
5.10k
      break;
385
0
    default:
386
0
      Inst->flat_insn->detail->tms320c64x.condition.reg = TMS320C64X_REG_INVALID;
387
0
      ret = MCDisassembler_Fail;
388
0
      break;
389
76.0k
  }
390
391
76.0k
  return ret;
392
76.0k
}
393
394
static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val,
395
    uint64_t Address, void *Decoder)
396
76.0k
{
397
76.0k
  DecodeStatus ret = MCDisassembler_Success;
398
399
76.0k
  if(!Inst->flat_insn->detail)
400
0
    return MCDisassembler_Success;
401
402
76.0k
  switch(Val) {
403
39.2k
    case 0:
404
39.2k
      Inst->flat_insn->detail->tms320c64x.condition.zero = 0;
405
39.2k
      break;
406
36.8k
    case 1:
407
36.8k
      Inst->flat_insn->detail->tms320c64x.condition.zero = 1;
408
36.8k
      break;
409
0
    default:
410
0
      Inst->flat_insn->detail->tms320c64x.condition.zero = 0;
411
0
      ret = MCDisassembler_Fail;
412
0
      break;
413
76.0k
  }
414
415
76.0k
  return ret;
416
76.0k
}
417
418
static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val,
419
    uint64_t Address, void *Decoder)
420
76.0k
{
421
76.0k
  DecodeStatus ret = MCDisassembler_Success;
422
76.0k
  MCOperand *op;
423
76.0k
  int i;
424
425
  /* This is pretty messy, probably we should find a better way */
426
76.0k
  if(Val == 1) {
427
104k
    for(i = 0; i < Inst->size; i++) {
428
73.7k
      op = &Inst->Operands[i];
429
73.7k
      if(op->Kind == kRegister) {
430
51.6k
        if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))
431
44.1k
          op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
432
7.58k
        else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))
433
4.60k
          op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);
434
51.6k
      }
435
73.7k
    }
436
30.7k
  }
437
438
76.0k
  if(!Inst->flat_insn->detail)
439
0
    return MCDisassembler_Success;
440
441
76.0k
  switch(Val) {
442
45.2k
    case 0:
443
45.2k
      Inst->flat_insn->detail->tms320c64x.funit.side = 1;
444
45.2k
      break;
445
30.7k
    case 1:
446
30.7k
      Inst->flat_insn->detail->tms320c64x.funit.side = 2;
447
30.7k
      break;
448
0
    default:
449
0
      Inst->flat_insn->detail->tms320c64x.funit.side = 0;
450
0
      ret = MCDisassembler_Fail;
451
0
      break;
452
76.0k
  }
453
454
76.0k
  return ret;
455
76.0k
}
456
457
static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val,
458
    uint64_t Address, void *Decoder)
459
76.0k
{
460
76.0k
  DecodeStatus ret = MCDisassembler_Success;
461
462
76.0k
  if(!Inst->flat_insn->detail)
463
0
    return MCDisassembler_Success;
464
465
76.0k
  switch(Val) {
466
41.9k
    case 0:
467
41.9k
      Inst->flat_insn->detail->tms320c64x.parallel = 0;
468
41.9k
      break;
469
34.1k
    case 1:
470
34.1k
      Inst->flat_insn->detail->tms320c64x.parallel = 1;
471
34.1k
      break;
472
0
    default:
473
0
      Inst->flat_insn->detail->tms320c64x.parallel = -1;
474
0
      ret = MCDisassembler_Fail;
475
0
      break;
476
76.0k
  }
477
478
76.0k
  return ret;
479
76.0k
}
480
481
static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val,
482
    uint64_t Address, void *Decoder)
483
980
{
484
980
  DecodeStatus ret = MCDisassembler_Success;
485
980
  MCOperand *op;
486
487
980
  if(!Inst->flat_insn->detail)
488
0
    return MCDisassembler_Success;
489
490
980
  switch(Val) {
491
294
    case 0:
492
294
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;
493
294
      break;
494
686
    case 1:
495
686
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1;
496
686
      op = &Inst->Operands[0];
497
686
      if(op->Kind == kRegister) {
498
686
        if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))
499
686
          op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
500
0
        else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))
501
0
          op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);
502
686
      }
503
686
      break;
504
0
    default:
505
0
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;
506
0
      ret = MCDisassembler_Fail;
507
0
      break;
508
980
  }
509
510
980
  return ret;
511
980
}
512
513
static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val,
514
    uint64_t Address, void *Decoder)
515
24.9k
{
516
24.9k
  DecodeStatus ret = MCDisassembler_Success;
517
24.9k
  MCOperand *op;
518
519
24.9k
  if(!Inst->flat_insn->detail)
520
0
    return MCDisassembler_Success;
521
522
24.9k
  switch(Val) {
523
13.0k
    case 0:
524
13.0k
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;
525
13.0k
      break;
526
11.8k
    case 1:
527
11.8k
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1;
528
11.8k
      op = &Inst->Operands[1];
529
11.8k
      if(op->Kind == kRegister) {
530
10.8k
        if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))
531
8.68k
          op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
532
2.18k
        else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))
533
0
          op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);
534
10.8k
      }
535
11.8k
      break;
536
0
    default:
537
0
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;
538
0
      ret = MCDisassembler_Fail;
539
0
      break;
540
24.9k
  }
541
542
24.9k
  return ret;
543
24.9k
}
544
545
static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val,
546
    uint64_t Address, void *Decoder)
547
11.8k
{
548
11.8k
  DecodeStatus ret = MCDisassembler_Success;
549
11.8k
  MCOperand *op;
550
551
11.8k
  if(!Inst->flat_insn->detail)
552
0
    return MCDisassembler_Success;
553
554
11.8k
  switch(Val) {
555
4.94k
    case 0:
556
4.94k
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;
557
4.94k
      break;
558
6.92k
    case 1:
559
6.92k
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = 2;
560
6.92k
      op = &Inst->Operands[2];
561
6.92k
      if(op->Kind == kRegister) {
562
2.42k
        if((op->RegVal >= TMS320C64X_REG_A0) && (op->RegVal <= TMS320C64X_REG_A31))
563
2.06k
          op->RegVal = (op->RegVal - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
564
357
        else if((op->RegVal >= TMS320C64X_REG_B0) && (op->RegVal <= TMS320C64X_REG_B31))
565
252
          op->RegVal = (op->RegVal - TMS320C64X_REG_B0 + TMS320C64X_REG_A0);
566
2.42k
      }
567
6.92k
      break;
568
0
    default:
569
0
      Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;
570
0
      ret = MCDisassembler_Fail;
571
0
      break;
572
11.8k
  }
573
574
11.8k
  return ret;
575
11.8k
}
576
577
578
static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val,
579
    uint64_t Address, void *Decoder)
580
2.15k
{
581
2.15k
  MCOperand_CreateImm0(Inst, Val + 1);
582
583
2.15k
  return MCDisassembler_Success;
584
2.15k
}
585
586
#define GET_INSTRINFO_ENUM
587
#include "TMS320C64xGenInstrInfo.inc"
588
589
bool TMS320C64x_getInstruction(csh ud, const uint8_t *code, size_t code_len,
590
    MCInst *MI, uint16_t *size, uint64_t address, void *info)
591
77.5k
{
592
77.5k
  uint32_t insn;
593
77.5k
  DecodeStatus result;
594
595
77.5k
  if(code_len < 4) {
596
1.08k
    *size = 0;
597
1.08k
    return MCDisassembler_Fail;
598
1.08k
  }
599
600
76.4k
  if(MI->flat_insn->detail)
601
76.4k
    memset(MI->flat_insn->detail, 0, offsetof(cs_detail, tms320c64x)+sizeof(cs_tms320c64x));
602
603
76.4k
  insn = readBytes32(MI, code);
604
76.4k
  result = decodeInstruction_4(DecoderTable32, MI, insn, address, info, 0);
605
606
76.4k
  if(result == MCDisassembler_Success) {
607
76.0k
    *size = 4;
608
76.0k
    return true;
609
76.0k
  }
610
611
447
  MCInst_clear(MI);
612
447
  *size = 0;
613
447
  return false;
614
76.4k
}
615
616
void TMS320C64x_init(MCRegisterInfo *MRI)
617
2.51k
{
618
2.51k
  MCRegisterInfo_InitMCRegisterInfo(MRI, TMS320C64xRegDesc, 90,
619
2.51k
      0, 0,
620
2.51k
      TMS320C64xMCRegisterClasses, 7,
621
2.51k
      0, 0,
622
2.51k
      TMS320C64xRegDiffLists,
623
2.51k
      0,
624
2.51k
      TMS320C64xSubRegIdxLists, 1,
625
2.51k
      0);
626
2.51k
}
627
628
#endif