Coverage Report

Created: 2025-07-18 06:43

/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source (jump to first uncovered line)
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
40.2k
{
38
40.2k
  SStream ss;
39
40.2k
  char *p, *p2, tmp[8];
40
40.2k
  unsigned int unit = 0;
41
40.2k
  int i;
42
40.2k
  cs_tms320c64x *tms320c64x;
43
44
40.2k
  if (mci->csh->detail) {
45
40.2k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
40.2k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
40.2k
      switch(insn->detail->groups[i]) {
49
11.8k
        case TMS320C64X_GRP_FUNIT_D:
50
11.8k
          unit = TMS320C64X_FUNIT_D;
51
11.8k
          break;
52
7.85k
        case TMS320C64X_GRP_FUNIT_L:
53
7.85k
          unit = TMS320C64X_FUNIT_L;
54
7.85k
          break;
55
2.50k
        case TMS320C64X_GRP_FUNIT_M:
56
2.50k
          unit = TMS320C64X_FUNIT_M;
57
2.50k
          break;
58
16.4k
        case TMS320C64X_GRP_FUNIT_S:
59
16.4k
          unit = TMS320C64X_FUNIT_S;
60
16.4k
          break;
61
1.57k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.57k
          unit = TMS320C64X_FUNIT_NO;
63
1.57k
          break;
64
40.2k
      }
65
40.2k
      if (unit != 0)
66
40.2k
        break;
67
40.2k
    }
68
40.2k
    tms320c64x->funit.unit = unit;
69
70
40.2k
    SStream_Init(&ss);
71
40.2k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
26.0k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
40.2k
    p = strchr(insn_asm, '\t');
75
40.2k
    if (p != NULL)
76
39.3k
      *p++ = '\0';
77
78
40.2k
    SStream_concat0(&ss, insn_asm);
79
40.2k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
39.7k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
30.1k
        p2--;
82
9.59k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
9.59k
      if (*p2 == 'a')
87
5.22k
        strcpy(tmp, "1T");
88
4.36k
      else
89
4.36k
        strcpy(tmp, "2T");
90
30.6k
    } else {
91
30.6k
      tmp[0] = '\0';
92
30.6k
    }
93
40.2k
    switch(tms320c64x->funit.unit) {
94
11.8k
      case TMS320C64X_FUNIT_D:
95
11.8k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
11.8k
        break;
97
7.85k
      case TMS320C64X_FUNIT_L:
98
7.85k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.85k
        break;
100
2.50k
      case TMS320C64X_FUNIT_M:
101
2.50k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.50k
        break;
103
16.4k
      case TMS320C64X_FUNIT_S:
104
16.4k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
16.4k
        break;
106
40.2k
    }
107
40.2k
    if (tms320c64x->funit.crosspath > 0)
108
9.05k
      SStream_concat0(&ss, "X");
109
110
40.2k
    if (p != NULL)
111
39.3k
      SStream_concat(&ss, "\t%s", p);
112
113
40.2k
    if (tms320c64x->parallel != 0)
114
18.9k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
40.2k
    strcpy(insn_asm, ss.buffer);
118
40.2k
  }
119
40.2k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
136k
{
129
136k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
136k
  unsigned reg;
131
132
136k
  if (MCOperand_isReg(Op)) {
133
99.5k
    reg = MCOperand_getReg(Op);
134
99.5k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
2.22k
      switch(reg) {
136
546
        case TMS320C64X_REG_EFR:
137
546
          SStream_concat0(O, "EFR");
138
546
          break;
139
1.19k
        case TMS320C64X_REG_IFR:
140
1.19k
          SStream_concat0(O, "IFR");
141
1.19k
          break;
142
482
        default:
143
482
          SStream_concat0(O, getRegisterName(reg));
144
482
          break;
145
2.22k
      }
146
97.3k
    } else {
147
97.3k
      SStream_concat0(O, getRegisterName(reg));
148
97.3k
    }
149
150
99.5k
    if (MI->csh->detail) {
151
99.5k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
99.5k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
99.5k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
99.5k
    }
155
99.5k
  } else if (MCOperand_isImm(Op)) {
156
37.0k
    int64_t Imm = MCOperand_getImm(Op);
157
158
37.0k
    if (Imm >= 0) {
159
29.8k
      if (Imm > HEX_THRESHOLD)
160
18.2k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
11.5k
      else
162
11.5k
        SStream_concat(O, "%"PRIu64, Imm);
163
29.8k
    } else {
164
7.20k
      if (Imm < -HEX_THRESHOLD)
165
6.51k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
689
      else
167
689
        SStream_concat(O, "-%"PRIu64, -Imm);
168
7.20k
    }
169
170
37.0k
    if (MI->csh->detail) {
171
37.0k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
37.0k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
37.0k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
37.0k
    }
175
37.0k
  }
176
136k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
9.71k
{
180
9.71k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
9.71k
  int64_t Val = MCOperand_getImm(Op);
182
9.71k
  unsigned scaled, base, offset, mode, unit;
183
9.71k
  cs_tms320c64x *tms320c64x;
184
9.71k
  char st, nd;
185
186
9.71k
  scaled = (Val >> 19) & 1;
187
9.71k
  base = (Val >> 12) & 0x7f;
188
9.71k
  offset = (Val >> 5) & 0x7f;
189
9.71k
  mode = (Val >> 1) & 0xf;
190
9.71k
  unit = Val & 1;
191
192
9.71k
  if (scaled) {
193
8.85k
    st = '[';
194
8.85k
    nd = ']';
195
8.85k
  } else {
196
856
    st = '(';
197
856
    nd = ')';
198
856
  }
199
200
9.71k
  switch(mode) {
201
1.20k
    case 0:
202
1.20k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.20k
      break;
204
1.07k
    case 1:
205
1.07k
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
1.07k
      break;
207
565
    case 4:
208
565
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
565
      break;
210
521
    case 5:
211
521
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
521
      break;
213
690
    case 8:
214
690
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
690
      break;
216
804
    case 9:
217
804
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
804
      break;
219
1.12k
    case 10:
220
1.12k
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
1.12k
      break;
222
1.52k
    case 11:
223
1.52k
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
1.52k
      break;
225
512
    case 12:
226
512
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
512
      break;
228
664
    case 13:
229
664
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
664
      break;
231
522
    case 14:
232
522
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
522
      break;
234
505
    case 15:
235
505
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
505
      break;
237
9.71k
  }
238
239
9.71k
  if (MI->csh->detail) {
240
9.71k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
9.71k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
9.71k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
9.71k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
9.71k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
9.71k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
9.71k
    switch(mode) {
248
1.20k
      case 0:
249
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.20k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.20k
        break;
253
1.07k
      case 1:
254
1.07k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
1.07k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
1.07k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
1.07k
        break;
258
565
      case 4:
259
565
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
565
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
565
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
565
        break;
263
521
      case 5:
264
521
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
521
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
521
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
521
        break;
268
690
      case 8:
269
690
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
690
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
690
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
690
        break;
273
804
      case 9:
274
804
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
804
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
804
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
804
        break;
278
1.12k
      case 10:
279
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
1.12k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
1.12k
        break;
283
1.52k
      case 11:
284
1.52k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
1.52k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
1.52k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
1.52k
        break;
288
512
      case 12:
289
512
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
512
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
512
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
512
        break;
293
664
      case 13:
294
664
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
664
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
664
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
664
        break;
298
522
      case 14:
299
522
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
522
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
522
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
522
        break;
303
505
      case 15:
304
505
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
505
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
505
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
505
        break;
308
9.71k
    }
309
9.71k
    tms320c64x->op_count++;
310
9.71k
  }
311
9.71k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
8.70k
{
315
8.70k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
8.70k
  int64_t Val = MCOperand_getImm(Op);
317
8.70k
  uint16_t offset;
318
8.70k
  unsigned basereg;
319
8.70k
  cs_tms320c64x *tms320c64x;
320
321
8.70k
  basereg = Val & 0x7f;
322
8.70k
  offset = (Val >> 7) & 0x7fff;
323
8.70k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
8.70k
  if (MI->csh->detail) {
326
8.70k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
8.70k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
8.70k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
8.70k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
8.70k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
8.70k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
8.70k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
8.70k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
8.70k
    tms320c64x->op_count++;
336
8.70k
  }
337
8.70k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
24.7k
{
341
24.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
24.7k
  unsigned reg = MCOperand_getReg(Op);
343
24.7k
  cs_tms320c64x *tms320c64x;
344
345
24.7k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
24.7k
  if (MI->csh->detail) {
348
24.7k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
24.7k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
24.7k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
24.7k
    tms320c64x->op_count++;
353
24.7k
  }
354
24.7k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
76.0k
{
358
76.0k
  unsigned opcode = MCInst_getOpcode(MI);
359
76.0k
  MCOperand *op;
360
361
76.0k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
240
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
632
    case TMS320C64x_ADD_l1_irr:
366
1.20k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.72k
    case TMS320C64x_ADD_s1_irr:
369
1.72k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.72k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.72k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.72k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.72k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
609
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
609
        op = MCInst_getOperand(MI, 2);
377
609
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
609
        SStream_concat0(O, "SUB\t");
380
609
        printOperand(MI, 1, O);
381
609
        SStream_concat0(O, ", ");
382
609
        printOperand(MI, 2, O);
383
609
        SStream_concat0(O, ", ");
384
609
        printOperand(MI, 0, O);
385
386
609
        return true;
387
609
      }
388
1.11k
      break;
389
76.0k
  }
390
75.4k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
217
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
515
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
681
    case TMS320C64x_ADD_l1_irr:
397
977
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.23k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.69k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
1.96k
    case TMS320C64x_OR_s1_irr:
404
1.96k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
1.96k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
1.96k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
1.96k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
1.96k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
420
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
420
        MI->size--;
412
413
420
        SStream_concat0(O, "MV\t");
414
420
        printOperand(MI, 1, O);
415
420
        SStream_concat0(O, ", ");
416
420
        printOperand(MI, 0, O);
417
418
420
        return true;
419
420
      }
420
1.54k
      break;
421
75.4k
  }
422
75.0k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
163
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
310
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.26k
    case TMS320C64x_XOR_s1_irr:
429
1.26k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.26k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.26k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.26k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.26k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
56
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
56
        MI->size--;
437
438
56
        SStream_concat0(O, "NOT\t");
439
56
        printOperand(MI, 1, O);
440
56
        SStream_concat0(O, ", ");
441
56
        printOperand(MI, 0, O);
442
443
56
        return true;
444
56
      }
445
1.21k
      break;
446
75.0k
  }
447
74.9k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
781
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
1.80k
    case TMS320C64x_MVK_l2_ir:
452
1.80k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
1.80k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
1.80k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
1.80k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
432
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
432
        MI->size--;
459
460
432
        SStream_concat0(O, "ZERO\t");
461
432
        printOperand(MI, 0, O);
462
463
432
        return true;
464
432
      }
465
1.37k
      break;
466
74.9k
  }
467
74.5k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
493
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
655
    case TMS320C64x_SUB_s1_rrr:
472
655
      if ((MCInst_getNumOperands(MI) == 3) &&
473
655
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
655
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
655
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
655
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
138
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
138
        MI->size -= 2;
480
481
138
        SStream_concat0(O, "ZERO\t");
482
138
        printOperand(MI, 0, O);
483
484
138
        return true;
485
138
      }
486
517
      break;
487
74.5k
  }
488
74.3k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
539
    case TMS320C64x_SUB_l1_irr:
491
892
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.03k
    case TMS320C64x_SUB_s1_irr:
494
1.03k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.03k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.03k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.03k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.03k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
272
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
272
        MI->size--;
502
503
272
        SStream_concat0(O, "NEG\t");
504
272
        printOperand(MI, 1, O);
505
272
        SStream_concat0(O, ", ");
506
272
        printOperand(MI, 0, O);
507
508
272
        return true;
509
272
      }
510
766
      break;
511
74.3k
  }
512
74.1k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
216
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
537
    case TMS320C64x_PACKLH2_s1_rrr:
517
537
      if ((MCInst_getNumOperands(MI) == 3) &&
518
537
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
537
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
537
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
537
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
54
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
54
        MI->size--;
525
526
54
        SStream_concat0(O, "SWAP2\t");
527
54
        printOperand(MI, 1, O);
528
54
        SStream_concat0(O, ", ");
529
54
        printOperand(MI, 0, O);
530
531
54
        return true;
532
54
      }
533
483
      break;
534
74.1k
  }
535
74.0k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
2.15k
    case TMS320C64x_NOP_n:
539
2.15k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
2.15k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
2.15k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
387
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
387
        MI->size--;
545
546
387
        SStream_concat0(O, "IDLE");
547
548
387
        return true;
549
387
      }
550
1.76k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.76k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.76k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
1.05k
        MI->size--;
555
556
1.05k
        SStream_concat0(O, "NOP");
557
558
1.05k
        return true;
559
1.05k
      }
560
714
      break;
561
74.0k
  }
562
563
72.6k
  return false;
564
74.0k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
76.0k
{
568
76.0k
  if (!printAliasInstruction(MI, O, Info))
569
72.6k
    printInstruction(MI, O, Info);
570
76.0k
}
571
572
#endif